cpufunc.h revision 25982
1/*- 2 * Copyright (c) 1993 The Regents of the University of California. 3 * All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions 7 * are met: 8 * 1. Redistributions of source code must retain the above copyright 9 * notice, this list of conditions and the following disclaimer. 10 * 2. Redistributions in binary form must reproduce the above copyright 11 * notice, this list of conditions and the following disclaimer in the 12 * documentation and/or other materials provided with the distribution. 13 * 3. All advertising materials mentioning features or use of this software 14 * must display the following acknowledgement: 15 * This product includes software developed by the University of 16 * California, Berkeley and its contributors. 17 * 4. Neither the name of the University nor the names of its contributors 18 * may be used to endorse or promote products derived from this software 19 * without specific prior written permission. 20 * 21 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 22 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 23 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 24 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 25 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 26 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 27 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 28 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 29 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 30 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 31 * SUCH DAMAGE. 32 * 33 * $Id: cpufunc.h,v 1.66 1997/05/07 19:51:59 peter Exp $ 34 */ 35 36/* 37 * Functions to provide access to special i386 instructions. 38 */ 39 40#ifndef _MACHINE_CPUFUNC_H_ 41#define _MACHINE_CPUFUNC_H_ 42 43#include <sys/cdefs.h> 44#include <sys/types.h> 45 46#ifdef __GNUC__ 47 48static __inline void 49breakpoint(void) 50{ 51 __asm __volatile("int $3"); 52} 53 54static __inline void 55disable_intr(void) 56{ 57 __asm __volatile("cli" : : : "memory"); 58} 59 60static __inline void 61enable_intr(void) 62{ 63 __asm __volatile("sti"); 64} 65 66#define HAVE_INLINE_FFS 67 68static __inline int 69ffs(int mask) 70{ 71 int result; 72 /* 73 * bsfl turns out to be not all that slow on 486's. It can beaten 74 * using a binary search to reduce to 4 bits and then a table lookup, 75 * but only if the code is inlined and in the cache, and the code 76 * is quite large so inlining it probably busts the cache. 77 * 78 * Note that gcc-2's builtin ffs would be used if we didn't declare 79 * this inline or turn off the builtin. The builtin is faster but 80 * broken in gcc-2.4.5 and slower but working in gcc-2.5 and 2.6. 81 */ 82 __asm __volatile("testl %0,%0; je 1f; bsfl %0,%0; incl %0; 1:" 83 : "=r" (result) : "0" (mask)); 84 return (result); 85} 86 87#define HAVE_INLINE_FLS 88 89static __inline int 90fls(int mask) 91{ 92 int result; 93 __asm __volatile("testl %0,%0; je 1f; bsrl %0,%0; incl %0; 1:" 94 : "=r" (result) : "0" (mask)); 95 return (result); 96} 97 98#if __GNUC__ < 2 99 100#define inb(port) inbv(port) 101#define outb(port, data) outbv(port, data) 102 103#else /* __GNUC >= 2 */ 104 105/* 106 * The following complications are to get around gcc not having a 107 * constraint letter for the range 0..255. We still put "d" in the 108 * constraint because "i" isn't a valid constraint when the port 109 * isn't constant. This only matters for -O0 because otherwise 110 * the non-working version gets optimized away. 111 * 112 * Use an expression-statement instead of a conditional expression 113 * because gcc-2.6.0 would promote the operands of the conditional 114 * and produce poor code for "if ((inb(var) & const1) == const2)". 115 * 116 * The unnecessary test `(port) < 0x10000' is to generate a warning if 117 * the `port' has type u_short or smaller. Such types are pessimal. 118 * This actually only works for signed types. The range check is 119 * careful to avoid generating warnings. 120 */ 121#define inb(port) __extension__ ({ \ 122 u_char _data; \ 123 if (__builtin_constant_p(port) && ((port) & 0xffff) < 0x100 \ 124 && (port) < 0x10000) \ 125 _data = inbc(port); \ 126 else \ 127 _data = inbv(port); \ 128 _data; }) 129 130#define outb(port, data) ( \ 131 __builtin_constant_p(port) && ((port) & 0xffff) < 0x100 \ 132 && (port) < 0x10000 \ 133 ? outbc(port, data) : outbv(port, data)) 134 135static __inline u_char 136inbc(u_int port) 137{ 138 u_char data; 139 140 __asm __volatile("inb %1,%0" : "=a" (data) : "id" ((u_short)(port))); 141 return (data); 142} 143 144static __inline void 145outbc(u_int port, u_char data) 146{ 147 __asm __volatile("outb %0,%1" : : "a" (data), "id" ((u_short)(port))); 148} 149 150#endif /* __GNUC <= 2 */ 151 152static __inline u_char 153inbv(u_int port) 154{ 155 u_char data; 156 /* 157 * We use %%dx and not %1 here because i/o is done at %dx and not at 158 * %edx, while gcc generates inferior code (movw instead of movl) 159 * if we tell it to load (u_short) port. 160 */ 161 __asm __volatile("inb %%dx,%0" : "=a" (data) : "d" (port)); 162 return (data); 163} 164 165static __inline u_long 166inl(u_int port) 167{ 168 u_long data; 169 170 __asm __volatile("inl %%dx,%0" : "=a" (data) : "d" (port)); 171 return (data); 172} 173 174static __inline void 175insb(u_int port, void *addr, size_t cnt) 176{ 177 __asm __volatile("cld; rep; insb" 178 : : "d" (port), "D" (addr), "c" (cnt) 179 : "di", "cx", "memory"); 180} 181 182static __inline void 183insw(u_int port, void *addr, size_t cnt) 184{ 185 __asm __volatile("cld; rep; insw" 186 : : "d" (port), "D" (addr), "c" (cnt) 187 : "di", "cx", "memory"); 188} 189 190static __inline void 191insl(u_int port, void *addr, size_t cnt) 192{ 193 __asm __volatile("cld; rep; insl" 194 : : "d" (port), "D" (addr), "c" (cnt) 195 : "di", "cx", "memory"); 196} 197 198static __inline void 199invd(void) 200{ 201 __asm __volatile("invd"); 202} 203 204#ifdef KERNEL 205#ifdef SMP 206 207/* 208 * When using APIC IPI's, the inlining cost is prohibitive since the call 209 * executes into the IPI transmission system. 210 */ 211void invlpg __P((u_int addr)); 212void invltlb __P((void)); 213 214#else /* !SMP */ 215 216static __inline void 217invlpg(u_int addr) 218{ 219 __asm __volatile("invlpg (%0)" : : "r" (addr) : "memory"); 220} 221 222static __inline void 223invltlb(void) 224{ 225 u_long temp; 226 /* 227 * This should be implemented as load_cr3(rcr3()) when load_cr3() 228 * is inlined. 229 */ 230 __asm __volatile("movl %%cr3, %0; movl %0, %%cr3" : "=r" (temp) 231 : : "memory"); 232} 233 234#endif /* SMP */ 235#endif /* KERNEL */ 236 237static __inline u_short 238inw(u_int port) 239{ 240 u_short data; 241 242 __asm __volatile("inw %%dx,%0" : "=a" (data) : "d" (port)); 243 return (data); 244} 245 246static __inline u_int 247loadandclear(u_int *addr) 248{ 249 u_int result; 250 251 __asm __volatile("xorl %0,%0; xchgl %1,%0" 252 : "=&r" (result) : "m" (*addr)); 253 return (result); 254} 255 256static __inline void 257outbv(u_int port, u_char data) 258{ 259 u_char al; 260 /* 261 * Use an unnecessary assignment to help gcc's register allocator. 262 * This make a large difference for gcc-1.40 and a tiny difference 263 * for gcc-2.6.0. For gcc-1.40, al had to be ``asm("ax")'' for 264 * best results. gcc-2.6.0 can't handle this. 265 */ 266 al = data; 267 __asm __volatile("outb %0,%%dx" : : "a" (al), "d" (port)); 268} 269 270static __inline void 271outl(u_int port, u_long data) 272{ 273 /* 274 * outl() and outw() aren't used much so we haven't looked at 275 * possible micro-optimizations such as the unnecessary 276 * assignment for them. 277 */ 278 __asm __volatile("outl %0,%%dx" : : "a" (data), "d" (port)); 279} 280 281static __inline void 282outsb(u_int port, void *addr, size_t cnt) 283{ 284 __asm __volatile("cld; rep; outsb" 285 : : "d" (port), "S" (addr), "c" (cnt) 286 : "si", "cx"); 287} 288 289static __inline void 290outsw(u_int port, void *addr, size_t cnt) 291{ 292 __asm __volatile("cld; rep; outsw" 293 : : "d" (port), "S" (addr), "c" (cnt) 294 : "si", "cx"); 295} 296 297static __inline void 298outsl(u_int port, void *addr, size_t cnt) 299{ 300 __asm __volatile("cld; rep; outsl" 301 : : "d" (port), "S" (addr), "c" (cnt) 302 : "si", "cx"); 303} 304 305static __inline void 306outw(u_int port, u_short data) 307{ 308 __asm __volatile("outw %0,%%dx" : : "a" (data), "d" (port)); 309} 310 311static __inline u_long 312rcr2(void) 313{ 314 u_long data; 315 316 __asm __volatile("movl %%cr2,%0" : "=r" (data)); 317 return (data); 318} 319 320static __inline u_long 321read_eflags(void) 322{ 323 u_long ef; 324 325 __asm __volatile("pushfl; popl %0" : "=r" (ef)); 326 return (ef); 327} 328 329static __inline quad_t 330rdmsr(u_int msr) 331{ 332 quad_t rv; 333 334 __asm __volatile(".byte 0x0f, 0x32" : "=A" (rv) : "c" (msr)); 335 return (rv); 336} 337 338static __inline quad_t 339rdpmc(u_int pmc) 340{ 341 quad_t rv; 342 343 __asm __volatile(".byte 0x0f, 0x33" : "=A" (rv) : "c" (pmc)); 344 return (rv); 345} 346 347static __inline quad_t 348rdtsc(void) 349{ 350 quad_t rv; 351 352 __asm __volatile(".byte 0x0f, 0x31" : "=A" (rv)); 353 return (rv); 354} 355 356static __inline void 357setbits(volatile unsigned *addr, u_int bits) 358{ 359 __asm __volatile( 360#ifdef SMP 361 "lock; " 362#endif 363 "orl %1,%0" : "=m" (*addr) : "ir" (bits)); 364} 365 366static __inline void 367wbinvd(void) 368{ 369 __asm __volatile("wbinvd"); 370} 371 372static __inline void 373write_eflags(u_long ef) 374{ 375 __asm __volatile("pushl %0; popfl" : : "r" (ef)); 376} 377 378static __inline void 379wrmsr(u_int msr, quad_t newval) 380{ 381 __asm __volatile(".byte 0x0f, 0x30" : : "A" (newval), "c" (msr)); 382} 383 384#else /* !__GNUC__ */ 385 386int breakpoint __P((void)); 387void disable_intr __P((void)); 388void enable_intr __P((void)); 389u_char inb __P((u_int port)); 390u_long inl __P((u_int port)); 391void insb __P((u_int port, void *addr, size_t cnt)); 392void insl __P((u_int port, void *addr, size_t cnt)); 393void insw __P((u_int port, void *addr, size_t cnt)); 394void invd __P((void)); 395void invlpg __P((u_int addr)); 396void invltlb __P((void)); 397u_short inw __P((u_int port)); 398u_int loadandclear __P((u_int *addr)); 399void outb __P((u_int port, u_char data)); 400void outl __P((u_int port, u_long data)); 401void outsb __P((u_int port, void *addr, size_t cnt)); 402void outsl __P((u_int port, void *addr, size_t cnt)); 403void outsw __P((u_int port, void *addr, size_t cnt)); 404void outw __P((u_int port, u_short data)); 405u_long rcr2 __P((void)); 406quad_t rdmsr __P((u_int msr)); 407quad_t rdpmc __P((u_int pmc)); 408quad_t rdtsc __P((void)); 409u_long read_eflags __P((void)); 410void setbits __P((volatile unsigned *addr, u_int bits)); 411void wbinvd __P((void)); 412void write_eflags __P((u_long ef)); 413void wrmsr __P((u_int msr, quad_t newval)); 414 415#endif /* __GNUC__ */ 416 417void load_cr0 __P((u_long cr0)); 418void load_cr3 __P((u_long cr3)); 419void ltr __P((u_short sel)); 420u_int rcr0 __P((void)); 421u_long rcr3 __P((void)); 422 423#include <machine/spl.h> /* XXX belongs elsewhere */ 424 425#endif /* !_MACHINE_CPUFUNC_H_ */ 426