upd7210.h revision 141398
1141398Sphk/*-
2141398Sphk * Copyright (c) 2005 Poul-Henning Kamp <phk@FreeBSD.org>
3141398Sphk * All rights reserved.
4141398Sphk *
5141398Sphk * Redistribution and use in source and binary forms, with or without
6141398Sphk * modification, are permitted provided that the following conditions
7141398Sphk * are met:
8141398Sphk * 1. Redistributions of source code must retain the above copyright
9141398Sphk *    notice, this list of conditions and the following disclaimer.
10141398Sphk * 2. Redistributions in binary form must reproduce the above copyright
11141398Sphk *    notice, this list of conditions and the following disclaimer in the
12141398Sphk *    documentation and/or other materials provided with the distribution.
13141398Sphk *
14141398Sphk * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15141398Sphk * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16141398Sphk * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17141398Sphk * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18141398Sphk * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19141398Sphk * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20141398Sphk * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21141398Sphk * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22141398Sphk * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23141398Sphk * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24141398Sphk * SUCH DAMAGE.
25141398Sphk *
26141398Sphk * $FreeBSD: head/sys/dev/ieee488/upd7210.h 141398 2005-02-06 15:22:23Z phk $
27141398Sphk *
28141398Sphk * Locating an actual �PD7210 data book has proven quite impossible for me.
29141398Sphk * There are a fair number of newer chips which are supersets of the �PD7210
30141398Sphk * but they are particular eager to comprehensively mark what the extensions
31141398Sphk * are and what is in the base set.  Some even give the registers and their
32141398Sphk * bits new names.
33141398Sphk *
34141398Sphk * The following information is based on a description of the �PD7210 found
35141398Sphk * in an old manual for a VME board which used the chip.
36141398Sphk */
37141398Sphk
38141398Sphk/* upd7210 interface definitions */
39141398Sphk
40141398Sphkstruct upd7210;
41141398Sphk
42141398Sphkstruct ibfoo;
43141398Sphk
44141398Sphkvoid upd7210intr(void *);
45141398Sphkvoid upd7210attach(struct upd7210 *);
46141398Sphk
47141398Sphktypedef int upd7210_irq_t(struct upd7210 *);
48141398Sphk
49141398Sphkstruct upd7210 {
50141398Sphk	bus_space_handle_t	reg_handle[8];
51141398Sphk	bus_space_tag_t		reg_tag[8];
52141398Sphk	u_int			reg_offset[8];
53141398Sphk	u_int			dmachan;
54141398Sphk
55141398Sphk	/* private stuff */
56141398Sphk	struct timeval		deadline;
57141398Sphk	struct mtx		mutex;
58141398Sphk	uint8_t			rreg[8];
59141398Sphk	uint8_t			wreg[8 + 8];
60141398Sphk
61141398Sphk	upd7210_irq_t		*irq;
62141398Sphk
63141398Sphk	int			busy;
64141398Sphk	u_char			*buf;
65141398Sphk	size_t			bufsize;
66141398Sphk	u_int			buf_wp;
67141398Sphk	u_int			buf_rp;
68141398Sphk	struct cdev		*cdev;
69141398Sphk
70141398Sphk	struct ibfoo		*ibfoo;
71141398Sphk};
72141398Sphk
73141398Sphk/* upd7210 hardware definitions. */
74141398Sphk
75141398Sphk/* Write registers */
76141398Sphkenum upd7210_wreg {
77141398Sphk	CDOR	= 0,			/* Command/Data Out Register	*/
78141398Sphk	IMR1	= 1,			/* Interrupt Mask Register 1	*/
79141398Sphk	IMR2	= 2,			/* Interrupt Mask Register 2	*/
80141398Sphk	SPMR	= 3,			/* Serial Poll Mode Register	*/
81141398Sphk	ADMR	= 4,			/* ADdress Mode Register	*/
82141398Sphk	AUXMR	= 5,			/* AUXilliary Mode Register	*/
83141398Sphk	ICR	= 5,			/* Internal Counter Register	*/
84141398Sphk	PPR	= 5,			/* Parallel Poll Register	*/
85141398Sphk	AUXRA	= 5,			/* AUXilliary Register A	*/
86141398Sphk	AUXRB	= 5,			/* AUXilliary Register B	*/
87141398Sphk	AUXRE	= 5,			/* AUXilliary Register E	*/
88141398Sphk	ADR	= 6,			/* ADdress Register		*/
89141398Sphk	EOSR	= 7,			/* End-Of-String Register	*/
90141398Sphk};
91141398Sphk
92141398Sphk/* Read registers */
93141398Sphkenum upd7210_rreg {
94141398Sphk	DIR	= 0,			/* Data In Register		*/
95141398Sphk	ISR1	= 1,			/* Interrupt Status Register 1	*/
96141398Sphk	ISR2	= 2,			/* Interrupt Status Register 2	*/
97141398Sphk	SPSR	= 3,			/* Serial Poll Status Register	*/
98141398Sphk	ADSR	= 4,			/* ADdress Status Register	*/
99141398Sphk	CPTR	= 5,			/* Command Pass Though Register	*/
100141398Sphk	ADR0	= 6,			/* ADdress Register 0		*/
101141398Sphk	ADR1	= 7,			/* ADdress Register 1		*/
102141398Sphk};
103141398Sphk
104141398Sphk/* Bits for ISR1 and IMR1 */
105141398Sphk#define IXR1_DI		(1 << 0)	/* Data In			*/
106141398Sphk#define IXR1_DO		(1 << 1)	/* Data Out			*/
107141398Sphk#define IXR1_ERR	(1 << 2)	/* Error			*/
108141398Sphk#define IXR1_DEC	(1 << 3)	/* Device Clear			*/
109141398Sphk#define IXR1_ENDRX	(1 << 4)	/* End Received			*/
110141398Sphk#define IXR1_DET	(1 << 5)	/* Device Execute Trigger	*/
111141398Sphk#define IXR1_APT	(1 << 6)	/* Address Pass-Through		*/
112141398Sphk#define IXR1_CPT	(1 << 7)	/* Command Pass-Through		*/
113141398Sphk
114141398Sphk/* Bits for ISR2 and IMR2 */
115141398Sphk#define IXR2_ADSC	(1 << 0)	/* Addressed Status Change	*/
116141398Sphk#define IXR2_REMC	(1 << 1)	/* Remote Change		*/
117141398Sphk#define IXR2_LOKC	(1 << 2)	/* Lockout Change		*/
118141398Sphk#define IXR2_CO		(1 << 3)	/* Command Out			*/
119141398Sphk#define ISR2_REM	(1 << 4)	/* Remove			*/
120141398Sphk#define IMR2_DMAI	(1 << 4)	/* DMA In Enable		*/
121141398Sphk#define ISR2_LOK	(1 << 5)	/* Lockout			*/
122141398Sphk#define IMR2_DMAO	(1 << 5)	/* DMA Out Enable		*/
123141398Sphk#define IXR2_SRQI	(1 << 6)	/* Service Request Input	*/
124141398Sphk#define ISR2_INT	(1 << 7)	/* Interrupt			*/
125141398Sphk
126141398Sphk#define SPSR_PEND	(1 << 6)	/* Pending			*/
127141398Sphk#define SPMR_RSV	(1 << 6)	/* Request SerVice		*/
128141398Sphk
129141398Sphk#define ADSR_MJMN	(1 << 0)	/* MaJor MiNor			*/
130141398Sphk#define ADSR_TA		(1 << 1)	/* Talker Active		*/
131141398Sphk#define ADSR_LA		(1 << 2)	/* Listener Active		*/
132141398Sphk#define ADSR_TPAS	(1 << 3)	/* Talker Primary Addr. State	*/
133141398Sphk#define ADSR_LPAS	(1 << 4)	/* Listener Primary Addr. State	*/
134141398Sphk#define ADSR_SPMS	(1 << 5)	/* Serial Poll Mode State	*/
135141398Sphk#define ADSR_ATN	(1 << 6)	/* Attention			*/
136141398Sphk#define ADSR_CIC	(1 << 7)	/* Controller In Charge		*/
137141398Sphk
138141398Sphk#define ADMR_ADM0	(1 << 0)	/* Address Mode 0		*/
139141398Sphk#define ADMR_ADM1	(1 << 1)	/* Address Mode 1		*/
140141398Sphk#define ADMR_TRM0	(1 << 4)	/* Transmit/Receive Mode 0	*/
141141398Sphk#define ADMR_TRM1	(1 << 5)	/* Transmit/Receive Mode 1	*/
142141398Sphk#define ADMR_LON	(1 << 6)	/* Listen Only			*/
143141398Sphk#define ADMR_TON	(1 << 7)	/* Talk Only			*/
144141398Sphk
145141398Sphk/* Constant part of overloaded write registers */
146141398Sphk#define	C_ICR		0x20
147141398Sphk#define	C_PPR		0x60
148141398Sphk#define	C_AUXA		0x80
149141398Sphk#define	C_AUXB		0xa0
150141398Sphk#define	C_AUXE		0xc0
151141398Sphk
152141398Sphk#define AUXMR_PON	0x00		/* Immediate Execute pon	*/
153141398Sphk#define AUXMR_CPP	0x01		/* Clear Parallel Poll		*/
154141398Sphk#define AUXMR_CRST	0x02		/* Chip Reset			*/
155141398Sphk#define AUXMR_RFD	0x03		/* Finish Handshake		*/
156141398Sphk#define AUXMR_TRIG	0x04		/* Trigger			*/
157141398Sphk#define AUXMR_RTL	0x05		/* Return to local		*/
158141398Sphk#define AUXMR_SEOI	0x06		/* Send EOI			*/
159141398Sphk#define AUXMR_NVSA	0x07		/* Non-Valid Secondary cmd/addr	*/
160141398Sphk					/* 0x08 undefined/unknown	*/
161141398Sphk#define AUXMR_SPP	0x09		/* Set Parallel Poll		*/
162141398Sphk					/* 0x0a undefined/unknown	*/
163141398Sphk					/* 0x0b undefined/unknown	*/
164141398Sphk					/* 0x0c undefined/unknown	*/
165141398Sphk					/* 0x0d undefined/unknown	*/
166141398Sphk					/* 0x0e undefined/unknown	*/
167141398Sphk#define AUXMR_VSA	0x0f		/* Valid Secondary cmd/addr	*/
168141398Sphk#define AUXMR_GTS	0x10		/* Go to Standby		*/
169141398Sphk#define AUXMR_TCA	0x11		/* Take Control Async (pulsed)	*/
170141398Sphk#define AUXMR_TCS	0x12		/* Take Control Synchronously	*/
171141398Sphk#define AUXMR_LISTEN	0x13		/* Listen			*/
172141398Sphk#define AUXMR_DSC	0x14		/* Disable System Control	*/
173141398Sphk					/* 0x15 undefined/unknown	*/
174141398Sphk#define AUXMR_SIFC	0x16		/* Set IFC			*/
175141398Sphk#define AUXMR_CREN	0x17		/* Clear REN			*/
176141398Sphk					/* 0x18 undefined/unknown	*/
177141398Sphk					/* 0x19 undefined/unknown	*/
178141398Sphk#define AUXMR_TCSE	0x1a		/* Take Control Sync on End	*/
179141398Sphk#define AUXMR_LCM	0x1b		/* Listen Continuously Mode	*/
180141398Sphk#define AUXMR_LUNL	0x1c		/* Local Unlisten		*/
181141398Sphk#define AUXMR_EPP	0x1d		/* Execute Parallel Poll	*/
182141398Sphk#define AUXMR_CIFC	0x1e		/* Clear IFC			*/
183141398Sphk#define AUXMR_SREN	0x1f		/* Set REN			*/
184141398Sphk
185141398Sphk#define PPR_U		(1 << 4)	/* Unconfigure			*/
186141398Sphk#define PPR_S		(1 << 3)	/* Status Polarity		*/
187141398Sphk
188141398Sphk#define AUXA_HLDA	(1 << 0)	/* Holdoff on All		*/
189141398Sphk#define AUXA_HLDE	(1 << 1)	/* Holdoff on END		*/
190141398Sphk#define AUXA_REOS	(1 << 2)	/* End on EOS received		*/
191141398Sphk#define AUXA_XEOS	(1 << 3)	/* Transmit END with EOS	*/
192141398Sphk#define AUXA_BIN	(1 << 4)	/* Binary			*/
193141398Sphk
194141398Sphk#define AUXB_CPTE	(1 << 0)	/* Cmd Pass Through Enable	*/
195141398Sphk#define AUXB_SPEOI	(1 << 1)	/* Send Serial Poll EOI		*/
196141398Sphk#define AUXB_TRI	(1 << 2)	/* Three-State Timing		*/
197141398Sphk#define AUXB_INV	(1 << 3)	/* Invert			*/
198141398Sphk#define AUXB_ISS	(1 << 4)	/* Individual Status Select	*/
199141398Sphk
200141398Sphk#define AUXE_DHDT	(1 << 0)	/* DAC Holdoff on DTAS		*/
201141398Sphk#define AUXE_DHDC	(1 << 1)	/* DAC Holdoff on DCAS		*/
202141398Sphk
203141398Sphk#define ADR0_DL0	(1 << 5)	/* Disable Listener 0		*/
204141398Sphk#define ADR0_DT0	(1 << 6)	/* Disable Talker 0		*/
205141398Sphk
206141398Sphk#define ADR_DL		(1 << 5)	/* Disable Listener		*/
207141398Sphk#define ADR_DT		(1 << 6)	/* Disable Talker		*/
208141398Sphk#define ADR_ARS		(1 << 7)	/* Address Register Select	*/
209141398Sphk
210141398Sphk#define ADR1_DL1	(1 << 5)	/* Disable Listener 1		*/
211141398Sphk#define ADR1_DT1	(1 << 6)	/* Disable Talker 1		*/
212141398Sphk#define ADR1_EOI	(1 << 7)	/* End or Identify		*/
213141398Sphk
214