if_rlreg.h revision 156988
1/*-
2 * Copyright (c) 1997, 1998-2003
3 *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 * 1. Redistributions of source code must retain the above copyright
9 *    notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 *    notice, this list of conditions and the following disclaimer in the
12 *    documentation and/or other materials provided with the distribution.
13 * 3. All advertising materials mentioning features or use of this software
14 *    must display the following acknowledgement:
15 *	This product includes software developed by Bill Paul.
16 * 4. Neither the name of the author nor the names of any co-contributors
17 *    may be used to endorse or promote products derived from this software
18 *    without specific prior written permission.
19 *
20 * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30 * THE POSSIBILITY OF SUCH DAMAGE.
31 *
32 * $FreeBSD: head/sys/pci/if_rlreg.h 156988 2006-03-22 07:33:03Z glebius $
33 */
34
35/*
36 * RealTek 8129/8139 register offsets
37 */
38#define	RL_IDR0		0x0000		/* ID register 0 (station addr) */
39#define RL_IDR1		0x0001		/* Must use 32-bit accesses (?) */
40#define RL_IDR2		0x0002
41#define RL_IDR3		0x0003
42#define RL_IDR4		0x0004
43#define RL_IDR5		0x0005
44					/* 0006-0007 reserved */
45#define RL_MAR0		0x0008		/* Multicast hash table */
46#define RL_MAR1		0x0009
47#define RL_MAR2		0x000A
48#define RL_MAR3		0x000B
49#define RL_MAR4		0x000C
50#define RL_MAR5		0x000D
51#define RL_MAR6		0x000E
52#define RL_MAR7		0x000F
53
54#define RL_TXSTAT0	0x0010		/* status of TX descriptor 0 */
55#define RL_TXSTAT1	0x0014		/* status of TX descriptor 1 */
56#define RL_TXSTAT2	0x0018		/* status of TX descriptor 2 */
57#define RL_TXSTAT3	0x001C		/* status of TX descriptor 3 */
58
59#define RL_TXADDR0	0x0020		/* address of TX descriptor 0 */
60#define RL_TXADDR1	0x0024		/* address of TX descriptor 1 */
61#define RL_TXADDR2	0x0028		/* address of TX descriptor 2 */
62#define RL_TXADDR3	0x002C		/* address of TX descriptor 3 */
63
64#define RL_RXADDR		0x0030	/* RX ring start address */
65#define RL_RX_EARLY_BYTES	0x0034	/* RX early byte count */
66#define RL_RX_EARLY_STAT	0x0036	/* RX early status */
67#define RL_COMMAND	0x0037		/* command register */
68#define RL_CURRXADDR	0x0038		/* current address of packet read */
69#define RL_CURRXBUF	0x003A		/* current RX buffer address */
70#define RL_IMR		0x003C		/* interrupt mask register */
71#define RL_ISR		0x003E		/* interrupt status register */
72#define RL_TXCFG	0x0040		/* transmit config */
73#define RL_RXCFG	0x0044		/* receive config */
74#define RL_TIMERCNT	0x0048		/* timer count register */
75#define RL_MISSEDPKT	0x004C		/* missed packet counter */
76#define RL_EECMD	0x0050		/* EEPROM command register */
77#define RL_CFG0		0x0051		/* config register #0 */
78#define RL_CFG1		0x0052		/* config register #1 */
79                                        /* 0053-0057 reserved */
80#define RL_MEDIASTAT	0x0058		/* media status register (8139) */
81					/* 0059-005A reserved */
82#define RL_MII		0x005A		/* 8129 chip only */
83#define RL_HALTCLK	0x005B
84#define RL_MULTIINTR	0x005C		/* multiple interrupt */
85#define RL_PCIREV	0x005E		/* PCI revision value */
86					/* 005F reserved */
87#define RL_TXSTAT_ALL	0x0060		/* TX status of all descriptors */
88
89/* Direct PHY access registers only available on 8139 */
90#define RL_BMCR		0x0062		/* PHY basic mode control */
91#define RL_BMSR		0x0064		/* PHY basic mode status */
92#define RL_ANAR		0x0066		/* PHY autoneg advert */
93#define RL_LPAR		0x0068		/* PHY link partner ability */
94#define RL_ANER		0x006A		/* PHY autoneg expansion */
95
96#define RL_DISCCNT	0x006C		/* disconnect counter */
97#define RL_FALSECAR	0x006E		/* false carrier counter */
98#define RL_NWAYTST	0x0070		/* NWAY test register */
99#define RL_RX_ER	0x0072		/* RX_ER counter */
100#define RL_CSCFG	0x0074		/* CS configuration register */
101
102/*
103 * When operating in special C+ mode, some of the registers in an
104 * 8139C+ chip have different definitions. These are also used for
105 * the 8169 gigE chip.
106 */
107#define RL_DUMPSTATS_LO		0x0010	/* counter dump command register */
108#define RL_DUMPSTATS_HI		0x0014	/* counter dump command register */
109#define RL_TXLIST_ADDR_LO	0x0020	/* 64 bits, 256 byte alignment */
110#define RL_TXLIST_ADDR_HI	0x0024	/* 64 bits, 256 byte alignment */
111#define RL_TXLIST_ADDR_HPRIO_LO	0x0028	/* 64 bits, 256 byte alignment */
112#define RL_TXLIST_ADDR_HPRIO_HI	0x002C	/* 64 bits, 256 byte alignment */
113#define RL_CFG2			0x0053
114#define RL_TIMERINT		0x0054	/* interrupt on timer expire */
115#define RL_TXSTART		0x00D9	/* 8 bits */
116#define RL_CPLUS_CMD		0x00E0	/* 16 bits */
117#define RL_RXLIST_ADDR_LO	0x00E4	/* 64 bits, 256 byte alignment */
118#define RL_RXLIST_ADDR_HI	0x00E8	/* 64 bits, 256 byte alignment */
119#define RL_EARLY_TX_THRESH	0x00EC	/* 8 bits */
120
121/*
122 * Registers specific to the 8169 gigE chip
123 */
124#define RL_TIMERINT_8169	0x0058	/* different offset than 8139 */
125#define RL_PHYAR		0x0060
126#define RL_TBICSR		0x0064
127#define RL_TBI_ANAR		0x0068
128#define RL_TBI_LPAR		0x006A
129#define RL_GMEDIASTAT		0x006C	/* 8 bits */
130#define RL_MAXRXPKTLEN		0x00DA	/* 16 bits, chip multiplies by 8 */
131#define RL_GTXSTART		0x0038	/* 16 bits */
132
133/*
134 * TX config register bits
135 */
136#define RL_TXCFG_CLRABRT	0x00000001	/* retransmit aborted pkt */
137#define RL_TXCFG_MAXDMA		0x00000700	/* max DMA burst size */
138#define RL_TXCFG_CRCAPPEND	0x00010000	/* CRC append (0 = yes) */
139#define RL_TXCFG_LOOPBKTST	0x00060000	/* loopback test */
140#define RL_TXCFG_IFG2		0x00080000	/* 8169 only */
141#define RL_TXCFG_IFG		0x03000000	/* interframe gap */
142#define RL_TXCFG_HWREV		0x7CC00000
143
144#define RL_LOOPTEST_OFF		0x00000000
145#define RL_LOOPTEST_ON		0x00020000
146#define RL_LOOPTEST_ON_CPLUS	0x00060000
147
148#define RL_HWREV_8169		0x00000000
149#define RL_HWREV_8169S		0x04000000
150#define RL_HWREV_8169SB		0x10000000
151#define RL_HWREV_8110S		0x00800000
152#define RL_HWREV_8139		0x60000000
153#define RL_HWREV_8139A		0x70000000
154#define RL_HWREV_8139AG		0x70800000
155#define RL_HWREV_8139B		0x78000000
156#define RL_HWREV_8130		0x7C000000
157#define RL_HWREV_8139C		0x74000000
158#define RL_HWREV_8139D		0x74400000
159#define RL_HWREV_8139CPLUS	0x74800000
160#define RL_HWREV_8101		0x74c00000
161#define RL_HWREV_8100		0x78800000
162#define	RL_HWREV_8111B		0x30000000
163
164#define RL_TXDMA_16BYTES	0x00000000
165#define RL_TXDMA_32BYTES	0x00000100
166#define RL_TXDMA_64BYTES	0x00000200
167#define RL_TXDMA_128BYTES	0x00000300
168#define RL_TXDMA_256BYTES	0x00000400
169#define RL_TXDMA_512BYTES	0x00000500
170#define RL_TXDMA_1024BYTES	0x00000600
171#define RL_TXDMA_2048BYTES	0x00000700
172
173/*
174 * Transmit descriptor status register bits.
175 */
176#define RL_TXSTAT_LENMASK	0x00001FFF
177#define RL_TXSTAT_OWN		0x00002000
178#define RL_TXSTAT_TX_UNDERRUN	0x00004000
179#define RL_TXSTAT_TX_OK		0x00008000
180#define RL_TXSTAT_EARLY_THRESH	0x003F0000
181#define RL_TXSTAT_COLLCNT	0x0F000000
182#define RL_TXSTAT_CARR_HBEAT	0x10000000
183#define RL_TXSTAT_OUTOFWIN	0x20000000
184#define RL_TXSTAT_TXABRT	0x40000000
185#define RL_TXSTAT_CARRLOSS	0x80000000
186
187/*
188 * Interrupt status register bits.
189 */
190#define RL_ISR_RX_OK		0x0001
191#define RL_ISR_RX_ERR		0x0002
192#define RL_ISR_TX_OK		0x0004
193#define RL_ISR_TX_ERR		0x0008
194#define RL_ISR_RX_OVERRUN	0x0010
195#define RL_ISR_PKT_UNDERRUN	0x0020
196#define RL_ISR_LINKCHG		0x0020	/* 8169 only */
197#define RL_ISR_FIFO_OFLOW	0x0040	/* 8139 only */
198#define RL_ISR_TX_DESC_UNAVAIL	0x0080	/* C+ only */
199#define RL_ISR_SWI		0x0100	/* C+ only */
200#define RL_ISR_CABLE_LEN_CHGD	0x2000
201#define RL_ISR_PCS_TIMEOUT	0x4000	/* 8129 only */
202#define RL_ISR_TIMEOUT_EXPIRED	0x4000
203#define RL_ISR_SYSTEM_ERR	0x8000
204
205#define RL_INTRS	\
206	(RL_ISR_TX_OK|RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|		\
207	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
208	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR)
209
210#define RL_INTRS_CPLUS	\
211	(RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|			\
212	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
213	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR|RL_ISR_TIMEOUT_EXPIRED)
214
215/*
216 * Media status register. (8139 only)
217 */
218#define RL_MEDIASTAT_RXPAUSE	0x01
219#define RL_MEDIASTAT_TXPAUSE	0x02
220#define RL_MEDIASTAT_LINK	0x04
221#define RL_MEDIASTAT_SPEED10	0x08
222#define RL_MEDIASTAT_RXFLOWCTL	0x40	/* duplex mode */
223#define RL_MEDIASTAT_TXFLOWCTL	0x80	/* duplex mode */
224
225/*
226 * Receive config register.
227 */
228#define RL_RXCFG_RX_ALLPHYS	0x00000001	/* accept all nodes */
229#define RL_RXCFG_RX_INDIV	0x00000002	/* match filter */
230#define RL_RXCFG_RX_MULTI	0x00000004	/* accept all multicast */
231#define RL_RXCFG_RX_BROAD	0x00000008	/* accept all broadcast */
232#define RL_RXCFG_RX_RUNT	0x00000010
233#define RL_RXCFG_RX_ERRPKT	0x00000020
234#define RL_RXCFG_WRAP		0x00000080
235#define RL_RXCFG_MAXDMA		0x00000700
236#define RL_RXCFG_BUFSZ		0x00001800
237#define RL_RXCFG_FIFOTHRESH	0x0000E000
238#define RL_RXCFG_EARLYTHRESH	0x07000000
239
240#define RL_RXDMA_16BYTES	0x00000000
241#define RL_RXDMA_32BYTES	0x00000100
242#define RL_RXDMA_64BYTES	0x00000200
243#define RL_RXDMA_128BYTES	0x00000300
244#define RL_RXDMA_256BYTES	0x00000400
245#define RL_RXDMA_512BYTES	0x00000500
246#define RL_RXDMA_1024BYTES	0x00000600
247#define RL_RXDMA_UNLIMITED	0x00000700
248
249#define RL_RXBUF_8		0x00000000
250#define RL_RXBUF_16		0x00000800
251#define RL_RXBUF_32		0x00001000
252#define RL_RXBUF_64		0x00001800
253
254#define RL_RXFIFO_16BYTES	0x00000000
255#define RL_RXFIFO_32BYTES	0x00002000
256#define RL_RXFIFO_64BYTES	0x00004000
257#define RL_RXFIFO_128BYTES	0x00006000
258#define RL_RXFIFO_256BYTES	0x00008000
259#define RL_RXFIFO_512BYTES	0x0000A000
260#define RL_RXFIFO_1024BYTES	0x0000C000
261#define RL_RXFIFO_NOTHRESH	0x0000E000
262
263/*
264 * Bits in RX status header (included with RX'ed packet
265 * in ring buffer).
266 */
267#define RL_RXSTAT_RXOK		0x00000001
268#define RL_RXSTAT_ALIGNERR	0x00000002
269#define RL_RXSTAT_CRCERR	0x00000004
270#define RL_RXSTAT_GIANT		0x00000008
271#define RL_RXSTAT_RUNT		0x00000010
272#define RL_RXSTAT_BADSYM	0x00000020
273#define RL_RXSTAT_BROAD		0x00002000
274#define RL_RXSTAT_INDIV		0x00004000
275#define RL_RXSTAT_MULTI		0x00008000
276#define RL_RXSTAT_LENMASK	0xFFFF0000
277
278#define RL_RXSTAT_UNFINISHED	0xFFF0		/* DMA still in progress */
279/*
280 * Command register.
281 */
282#define RL_CMD_EMPTY_RXBUF	0x0001
283#define RL_CMD_TX_ENB		0x0004
284#define RL_CMD_RX_ENB		0x0008
285#define RL_CMD_RESET		0x0010
286
287/*
288 * EEPROM control register
289 */
290#define RL_EE_DATAOUT		0x01	/* Data out */
291#define RL_EE_DATAIN		0x02	/* Data in */
292#define RL_EE_CLK		0x04	/* clock */
293#define RL_EE_SEL		0x08	/* chip select */
294#define RL_EE_MODE		(0x40|0x80)
295
296#define RL_EEMODE_OFF		0x00
297#define RL_EEMODE_AUTOLOAD	0x40
298#define RL_EEMODE_PROGRAM	0x80
299#define RL_EEMODE_WRITECFG	(0x80|0x40)
300
301/* 9346 EEPROM commands */
302#define RL_EECMD_WRITE		0x140
303#define RL_EECMD_READ_6BIT	0x180
304#define RL_EECMD_READ_8BIT	0x600
305#define RL_EECMD_ERASE		0x1c0
306
307#define RL_EE_ID		0x00
308#define RL_EE_PCI_VID		0x01
309#define RL_EE_PCI_DID		0x02
310/* Location of station address inside EEPROM */
311#define RL_EE_EADDR		0x07
312
313/*
314 * MII register (8129 only)
315 */
316#define RL_MII_CLK		0x01
317#define RL_MII_DATAIN		0x02
318#define RL_MII_DATAOUT		0x04
319#define RL_MII_DIR		0x80	/* 0 == input, 1 == output */
320
321/*
322 * Config 0 register
323 */
324#define RL_CFG0_ROM0		0x01
325#define RL_CFG0_ROM1		0x02
326#define RL_CFG0_ROM2		0x04
327#define RL_CFG0_PL0		0x08
328#define RL_CFG0_PL1		0x10
329#define RL_CFG0_10MBPS		0x20	/* 10 Mbps internal mode */
330#define RL_CFG0_PCS		0x40
331#define RL_CFG0_SCR		0x80
332
333/*
334 * Config 1 register
335 */
336#define RL_CFG1_PWRDWN		0x01
337#define RL_CFG1_SLEEP		0x02
338#define RL_CFG1_IOMAP		0x04
339#define RL_CFG1_MEMMAP		0x08
340#define RL_CFG1_RSVD		0x10
341#define RL_CFG1_DRVLOAD		0x20
342#define RL_CFG1_LED0		0x40
343#define RL_CFG1_FULLDUPLEX	0x40	/* 8129 only */
344#define RL_CFG1_LED1		0x80
345
346/*
347 * 8139C+ register definitions
348 */
349
350/* RL_DUMPSTATS_LO register */
351
352#define RL_DUMPSTATS_START	0x00000008
353
354/* Transmit start register */
355
356#define RL_TXSTART_SWI		0x01	/* generate TX interrupt */
357#define RL_TXSTART_START	0x40	/* start normal queue transmit */
358#define RL_TXSTART_HPRIO_START	0x80	/* start hi prio queue transmit */
359
360/*
361 * Config 2 register, 8139C+/8169/8169S/8110S only
362 */
363#define RL_CFG2_BUSFREQ		0x07
364#define RL_CFG2_BUSWIDTH	0x08
365#define RL_CFG2_AUXPWRSTS	0x10
366
367#define RL_BUSFREQ_33MHZ	0x00
368#define RL_BUSFREQ_66MHZ	0x01
369
370#define RL_BUSWIDTH_32BITS	0x00
371#define RL_BUSWIDTH_64BITS	0x08
372
373/* C+ mode command register */
374
375#define RL_CPLUSCMD_TXENB	0x0001	/* enable C+ transmit mode */
376#define RL_CPLUSCMD_RXENB	0x0002	/* enable C+ receive mode */
377#define RL_CPLUSCMD_PCI_MRW	0x0008	/* enable PCI multi-read/write */
378#define RL_CPLUSCMD_PCI_DAC	0x0010	/* PCI dual-address cycle only */
379#define RL_CPLUSCMD_RXCSUM_ENB	0x0020	/* enable RX checksum offload */
380#define RL_CPLUSCMD_VLANSTRIP	0x0040	/* enable VLAN tag stripping */
381
382/* C+ early transmit threshold */
383
384#define RL_EARLYTXTHRESH_CNT	0x003F	/* byte count times 8 */
385
386/*
387 * Gigabit PHY access register (8169 only)
388 */
389
390#define RL_PHYAR_PHYDATA	0x0000FFFF
391#define RL_PHYAR_PHYREG		0x001F0000
392#define RL_PHYAR_BUSY		0x80000000
393
394/*
395 * Gigabit media status (8169 only)
396 */
397#define RL_GMEDIASTAT_FDX	0x01	/* full duplex */
398#define RL_GMEDIASTAT_LINK	0x02	/* link up */
399#define RL_GMEDIASTAT_10MBPS	0x04	/* 10mps link */
400#define RL_GMEDIASTAT_100MBPS	0x08	/* 100mbps link */
401#define RL_GMEDIASTAT_1000MBPS	0x10	/* gigE link */
402#define RL_GMEDIASTAT_RXFLOW	0x20	/* RX flow control on */
403#define RL_GMEDIASTAT_TXFLOW	0x40	/* TX flow control on */
404#define RL_GMEDIASTAT_TBI	0x80	/* TBI enabled */
405
406/*
407 * The RealTek doesn't use a fragment-based descriptor mechanism.
408 * Instead, there are only four register sets, each or which represents
409 * one 'descriptor.' Basically, each TX descriptor is just a contiguous
410 * packet buffer (32-bit aligned!) and we place the buffer addresses in
411 * the registers so the chip knows where they are.
412 *
413 * We can sort of kludge together the same kind of buffer management
414 * used in previous drivers, but we have to do buffer copies almost all
415 * the time, so it doesn't really buy us much.
416 *
417 * For reception, there's just one large buffer where the chip stores
418 * all received packets.
419 */
420
421#define RL_RX_BUF_SZ		RL_RXBUF_64
422#define RL_RXBUFLEN		(1 << ((RL_RX_BUF_SZ >> 11) + 13))
423#define RL_TX_LIST_CNT		4
424#define RL_MIN_FRAMELEN		60
425#define RL_TXTHRESH(x)		((x) << 11)
426#define RL_TX_THRESH_INIT	96
427#define RL_RX_FIFOTHRESH	RL_RXFIFO_NOTHRESH
428#define RL_RX_MAXDMA		RL_RXDMA_UNLIMITED
429#define RL_TX_MAXDMA		RL_TXDMA_2048BYTES
430
431#define RL_RXCFG_CONFIG (RL_RX_FIFOTHRESH|RL_RX_MAXDMA|RL_RX_BUF_SZ)
432#define RL_TXCFG_CONFIG	(RL_TXCFG_IFG|RL_TX_MAXDMA)
433
434#define RL_ETHER_ALIGN	2
435
436struct rl_chain_data {
437	uint16_t		cur_rx;
438	uint8_t			*rl_rx_buf;
439	uint8_t			*rl_rx_buf_ptr;
440	bus_dmamap_t		rl_rx_dmamap;
441
442	struct mbuf		*rl_tx_chain[RL_TX_LIST_CNT];
443	bus_dmamap_t		rl_tx_dmamap[RL_TX_LIST_CNT];
444	uint8_t			last_tx;
445	uint8_t			cur_tx;
446};
447
448#define RL_INC(x)		(x = (x + 1) % RL_TX_LIST_CNT)
449#define RL_CUR_TXADDR(x)	((x->rl_cdata.cur_tx * 4) + RL_TXADDR0)
450#define RL_CUR_TXSTAT(x)	((x->rl_cdata.cur_tx * 4) + RL_TXSTAT0)
451#define RL_CUR_TXMBUF(x)	(x->rl_cdata.rl_tx_chain[x->rl_cdata.cur_tx])
452#define RL_CUR_DMAMAP(x)	(x->rl_cdata.rl_tx_dmamap[x->rl_cdata.cur_tx])
453#define RL_LAST_TXADDR(x)	((x->rl_cdata.last_tx * 4) + RL_TXADDR0)
454#define RL_LAST_TXSTAT(x)	((x->rl_cdata.last_tx * 4) + RL_TXSTAT0)
455#define RL_LAST_TXMBUF(x)	(x->rl_cdata.rl_tx_chain[x->rl_cdata.last_tx])
456#define RL_LAST_DMAMAP(x)	(x->rl_cdata.rl_tx_dmamap[x->rl_cdata.last_tx])
457
458struct rl_type {
459	uint16_t		rl_vid;
460	uint16_t		rl_did;
461	int			rl_basetype;
462	char			*rl_name;
463};
464
465struct rl_hwrev {
466	uint32_t		rl_rev;
467	int			rl_type;
468	char			*rl_desc;
469};
470
471struct rl_mii_frame {
472	uint8_t		mii_stdelim;
473	uint8_t		mii_opcode;
474	uint8_t		mii_phyaddr;
475	uint8_t		mii_regaddr;
476	uint8_t		mii_turnaround;
477	uint16_t	mii_data;
478};
479
480/*
481 * MII constants
482 */
483#define RL_MII_STARTDELIM	0x01
484#define RL_MII_READOP		0x02
485#define RL_MII_WRITEOP		0x01
486#define RL_MII_TURNAROUND	0x02
487
488#define RL_8129			1
489#define RL_8139			2
490#define RL_8139CPLUS		3
491#define RL_8169			4
492
493#define RL_ISCPLUS(x)		((x)->rl_type == RL_8139CPLUS ||	\
494				 (x)->rl_type == RL_8169)
495
496/*
497 * The 8139C+ and 8160 gigE chips support descriptor-based TX
498 * and RX. In fact, they even support TCP large send. Descriptors
499 * must be allocated in contiguous blocks that are aligned on a
500 * 256-byte boundary. The rings can hold a maximum of 64 descriptors.
501 */
502
503/*
504 * RX/TX descriptor definition. When large send mode is enabled, the
505 * lower 11 bits of the TX rl_cmd word are used to hold the MSS, and
506 * the checksum offload bits are disabled. The structure layout is
507 * the same for RX and TX descriptors
508 */
509
510struct rl_desc {
511	uint32_t		rl_cmdstat;
512	uint32_t		rl_vlanctl;
513	uint32_t		rl_bufaddr_lo;
514	uint32_t		rl_bufaddr_hi;
515};
516
517#define RL_TDESC_CMD_FRAGLEN	0x0000FFFF
518#define RL_TDESC_CMD_TCPCSUM	0x00010000	/* TCP checksum enable */
519#define RL_TDESC_CMD_UDPCSUM	0x00020000	/* UDP checksum enable */
520#define RL_TDESC_CMD_IPCSUM	0x00040000	/* IP header checksum enable */
521#define RL_TDESC_CMD_MSSVAL	0x07FF0000	/* Large send MSS value */
522#define RL_TDESC_CMD_LGSEND	0x08000000	/* TCP large send enb */
523#define RL_TDESC_CMD_EOF	0x10000000	/* end of frame marker */
524#define RL_TDESC_CMD_SOF	0x20000000	/* start of frame marker */
525#define RL_TDESC_CMD_EOR	0x40000000	/* end of ring marker */
526#define RL_TDESC_CMD_OWN	0x80000000	/* chip owns descriptor */
527
528#define RL_TDESC_VLANCTL_TAG	0x00020000	/* Insert VLAN tag */
529#define RL_TDESC_VLANCTL_DATA	0x0000FFFF	/* TAG data */
530
531/*
532 * Error bits are valid only on the last descriptor of a frame
533 * (i.e. RL_TDESC_CMD_EOF == 1)
534 */
535
536#define RL_TDESC_STAT_COLCNT	0x000F0000	/* collision count */
537#define RL_TDESC_STAT_EXCESSCOL	0x00100000	/* excessive collisions */
538#define RL_TDESC_STAT_LINKFAIL	0x00200000	/* link faulure */
539#define RL_TDESC_STAT_OWINCOL	0x00400000	/* out-of-window collision */
540#define RL_TDESC_STAT_TXERRSUM	0x00800000	/* transmit error summary */
541#define RL_TDESC_STAT_UNDERRUN	0x02000000	/* TX underrun occured */
542#define RL_TDESC_STAT_OWN	0x80000000
543
544/*
545 * RX descriptor cmd/vlan definitions
546 */
547
548#define RL_RDESC_CMD_EOR	0x40000000
549#define RL_RDESC_CMD_OWN	0x80000000
550#define RL_RDESC_CMD_BUFLEN	0x00001FFF
551
552#define RL_RDESC_STAT_OWN	0x80000000
553#define RL_RDESC_STAT_EOR	0x40000000
554#define RL_RDESC_STAT_SOF	0x20000000
555#define RL_RDESC_STAT_EOF	0x10000000
556#define RL_RDESC_STAT_FRALIGN	0x08000000	/* frame alignment error */
557#define RL_RDESC_STAT_MCAST	0x04000000	/* multicast pkt received */
558#define RL_RDESC_STAT_UCAST	0x02000000	/* unicast pkt received */
559#define RL_RDESC_STAT_BCAST	0x01000000	/* broadcast pkt received */
560#define RL_RDESC_STAT_BUFOFLOW	0x00800000	/* out of buffer space */
561#define RL_RDESC_STAT_FIFOOFLOW	0x00400000	/* FIFO overrun */
562#define RL_RDESC_STAT_GIANT	0x00200000	/* pkt > 4096 bytes */
563#define RL_RDESC_STAT_RXERRSUM	0x00100000	/* RX error summary */
564#define RL_RDESC_STAT_RUNT	0x00080000	/* runt packet received */
565#define RL_RDESC_STAT_CRCERR	0x00040000	/* CRC error */
566#define RL_RDESC_STAT_PROTOID	0x00030000	/* Protocol type */
567#define RL_RDESC_STAT_IPSUMBAD	0x00008000	/* IP header checksum bad */
568#define RL_RDESC_STAT_UDPSUMBAD	0x00004000	/* UDP checksum bad */
569#define RL_RDESC_STAT_TCPSUMBAD	0x00002000	/* TCP checksum bad */
570#define RL_RDESC_STAT_FRAGLEN	0x00001FFF	/* RX'ed frame/frag len */
571#define RL_RDESC_STAT_GFRAGLEN	0x00003FFF	/* RX'ed frame/frag len */
572#define RL_RDESC_STAT_ERRS	(RL_RDESC_STAT_GIANT|RL_RDESC_STAT_RUNT| \
573				 RL_RDESC_STAT_CRCERR)
574
575#define RL_RDESC_VLANCTL_TAG	0x00010000	/* VLAN tag available
576						   (rl_vlandata valid)*/
577#define RL_RDESC_VLANCTL_DATA	0x0000FFFF	/* TAG data */
578
579#define RL_PROTOID_NONIP	0x00000000
580#define RL_PROTOID_TCPIP	0x00010000
581#define RL_PROTOID_UDPIP	0x00020000
582#define RL_PROTOID_IP		0x00030000
583#define RL_TCPPKT(x)		(((x) & RL_RDESC_STAT_PROTOID) == \
584				 RL_PROTOID_TCPIP)
585#define RL_UDPPKT(x)		(((x) & RL_RDESC_STAT_PROTOID) == \
586				 RL_PROTOID_UDPIP)
587
588/*
589 * Statistics counter structure (8139C+ and 8169 only)
590 */
591struct rl_stats {
592	uint32_t		rl_tx_pkts_lo;
593	uint32_t		rl_tx_pkts_hi;
594	uint32_t		rl_tx_errs_lo;
595	uint32_t		rl_tx_errs_hi;
596	uint32_t		rl_tx_errs;
597	uint16_t		rl_missed_pkts;
598	uint16_t		rl_rx_framealign_errs;
599	uint32_t		rl_tx_onecoll;
600	uint32_t		rl_tx_multicolls;
601	uint32_t		rl_rx_ucasts_hi;
602	uint32_t		rl_rx_ucasts_lo;
603	uint32_t		rl_rx_bcasts_lo;
604	uint32_t		rl_rx_bcasts_hi;
605	uint32_t		rl_rx_mcasts;
606	uint16_t		rl_tx_aborts;
607	uint16_t		rl_rx_underruns;
608};
609
610/*
611 * Rx/Tx descriptor parameters (8139C+ and 8169 only)
612 *
613 * Tx/Rx count must be equal.  Shared code like re_dma_map_desc assumes this.
614 * Buffers must be a multiple of 8 bytes.  Currently limit to 64 descriptors
615 * due to the 8139C+.  We need to put the number of descriptors in the ring
616 * structure and use that value instead.
617 */
618#if !defined(__i386__) && !defined(__amd64__)
619#define RE_FIXUP_RX	1
620#endif
621
622#define RL_TX_DESC_CNT		64
623#define RL_RX_DESC_CNT		RL_TX_DESC_CNT
624#define RL_RX_LIST_SZ		(RL_RX_DESC_CNT * sizeof(struct rl_desc))
625#define RL_TX_LIST_SZ		(RL_TX_DESC_CNT * sizeof(struct rl_desc))
626#define RL_RING_ALIGN		256
627#define RL_IFQ_MAXLEN		512
628#define RL_DESC_INC(x)		(x = (x + 1) % RL_TX_DESC_CNT)
629#define RL_OWN(x)		(le32toh((x)->rl_cmdstat) & RL_RDESC_STAT_OWN)
630#define RL_RXBYTES(x)		(le32toh((x)->rl_cmdstat) & sc->rl_rxlenmask)
631#define RL_PKTSZ(x)		((x)/* >> 3*/)
632#ifdef RE_FIXUP_RX
633#define RE_ETHER_ALIGN	sizeof(uint64_t)
634#define RE_RX_DESC_BUFLEN	(MCLBYTES - RE_ETHER_ALIGN)
635#else
636#define RE_ETHER_ALIGN	0
637#define RE_RX_DESC_BUFLEN	MCLBYTES
638#endif
639
640#define RL_ADDR_LO(y)		((uint64_t) (y) & 0xFFFFFFFF)
641#define RL_ADDR_HI(y)		((uint64_t) (y) >> 32)
642
643/* see comment in dev/re/if_re.c */
644#define RL_JUMBO_FRAMELEN	7440
645#define RL_JUMBO_MTU		(RL_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
646
647struct rl_softc;
648
649struct rl_dmaload_arg {
650	struct rl_softc		*sc;
651	int			rl_idx;
652	int			rl_maxsegs;
653	uint32_t		rl_flags;
654	struct rl_desc		*rl_ring;
655};
656
657struct rl_list_data {
658	struct mbuf		*rl_tx_mbuf[RL_TX_DESC_CNT];
659	struct mbuf		*rl_rx_mbuf[RL_TX_DESC_CNT];
660	int			rl_tx_prodidx;
661	int			rl_rx_prodidx;
662	int			rl_tx_considx;
663	int			rl_tx_free;
664	bus_dmamap_t		rl_tx_dmamap[RL_TX_DESC_CNT];
665	bus_dmamap_t		rl_rx_dmamap[RL_RX_DESC_CNT];
666	bus_dma_tag_t		rl_mtag;	/* mbuf mapping tag */
667	bus_dma_tag_t		rl_stag;	/* stats mapping tag */
668	bus_dmamap_t		rl_smap;	/* stats map */
669	struct rl_stats		*rl_stats;
670	bus_addr_t		rl_stats_addr;
671	bus_dma_tag_t		rl_rx_list_tag;
672	bus_dmamap_t		rl_rx_list_map;
673	struct rl_desc		*rl_rx_list;
674	bus_addr_t		rl_rx_list_addr;
675	bus_dma_tag_t		rl_tx_list_tag;
676	bus_dmamap_t		rl_tx_list_map;
677	struct rl_desc		*rl_tx_list;
678	bus_addr_t		rl_tx_list_addr;
679};
680
681struct rl_softc {
682	struct ifnet		*rl_ifp;	/* interface info */
683	bus_space_handle_t	rl_bhandle;	/* bus space handle */
684	bus_space_tag_t		rl_btag;	/* bus space tag */
685	struct resource		*rl_res;
686	struct resource		*rl_irq;
687	void			*rl_intrhand;
688	device_t		rl_miibus;
689	bus_dma_tag_t		rl_parent_tag;
690	bus_dma_tag_t		rl_tag;
691	uint8_t			rl_type;
692	int			rl_eecmd_read;
693	uint8_t			rl_stats_no_timeout;
694	int			rl_txthresh;
695	struct rl_chain_data	rl_cdata;
696	struct rl_list_data	rl_ldata;
697	struct callout		rl_stat_callout;
698	struct mtx		rl_mtx;
699	struct mbuf		*rl_head;
700	struct mbuf		*rl_tail;
701	uint32_t		rl_hwrev;
702	uint32_t		rl_rxlenmask;
703	int			rl_testmode;
704	int			suspended;	/* 0 = normal  1 = suspended */
705#ifdef DEVICE_POLLING
706	int			rxcycles;
707#endif
708};
709
710#define	RL_LOCK(_sc)		mtx_lock(&(_sc)->rl_mtx)
711#define	RL_UNLOCK(_sc)		mtx_unlock(&(_sc)->rl_mtx)
712#define	RL_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->rl_mtx, MA_OWNED)
713
714/*
715 * register space access macros
716 */
717#define CSR_WRITE_STREAM_4(sc, reg, val)	\
718	bus_space_write_stream_4(sc->rl_btag, sc->rl_bhandle, reg, val)
719#define CSR_WRITE_4(sc, reg, val)	\
720	bus_space_write_4(sc->rl_btag, sc->rl_bhandle, reg, val)
721#define CSR_WRITE_2(sc, reg, val)	\
722	bus_space_write_2(sc->rl_btag, sc->rl_bhandle, reg, val)
723#define CSR_WRITE_1(sc, reg, val)	\
724	bus_space_write_1(sc->rl_btag, sc->rl_bhandle, reg, val)
725
726#define CSR_READ_4(sc, reg)		\
727	bus_space_read_4(sc->rl_btag, sc->rl_bhandle, reg)
728#define CSR_READ_2(sc, reg)		\
729	bus_space_read_2(sc->rl_btag, sc->rl_bhandle, reg)
730#define CSR_READ_1(sc, reg)		\
731	bus_space_read_1(sc->rl_btag, sc->rl_bhandle, reg)
732
733#define RL_TIMEOUT		1000
734
735/*
736 * General constants that are fun to know.
737 *
738 * RealTek PCI vendor ID
739 */
740#define	RT_VENDORID				0x10EC
741
742/*
743 * RealTek chip device IDs.
744 */
745#define	RT_DEVICEID_8129			0x8129
746#define	RT_DEVICEID_8138			0x8138
747#define	RT_DEVICEID_8139			0x8139
748#define	RT_DEVICEID_8111B			0x8168
749#define RT_DEVICEID_8169			0x8169
750#define RT_DEVICEID_8100			0x8100
751
752#define RT_REVID_8139CPLUS			0x20
753
754/*
755 * Accton PCI vendor ID
756 */
757#define ACCTON_VENDORID				0x1113
758
759/*
760 * Accton MPX 5030/5038 device ID.
761 */
762#define ACCTON_DEVICEID_5030			0x1211
763
764/*
765 * Nortel PCI vendor ID
766 */
767#define NORTEL_VENDORID				0x126C
768
769/*
770 * Delta Electronics Vendor ID.
771 */
772#define DELTA_VENDORID				0x1500
773
774/*
775 * Delta device IDs.
776 */
777#define DELTA_DEVICEID_8139			0x1360
778
779/*
780 * Addtron vendor ID.
781 */
782#define ADDTRON_VENDORID			0x4033
783
784/*
785 * Addtron device IDs.
786 */
787#define ADDTRON_DEVICEID_8139			0x1360
788
789/*
790 * D-Link vendor ID.
791 */
792#define DLINK_VENDORID				0x1186
793
794/*
795 * D-Link DFE-530TX+ device ID
796 */
797#define DLINK_DEVICEID_530TXPLUS		0x1300
798
799/*
800 * D-Link DFE-5280T device ID
801 */
802#define DLINK_DEVICEID_528T			0x4300
803
804/*
805 * D-Link DFE-690TXD device ID
806 */
807#define DLINK_DEVICEID_690TXD			0x1340
808
809/*
810 * Corega K.K vendor ID
811 */
812#define COREGA_VENDORID				0x1259
813
814/*
815 * Corega FEther CB-TXD device ID
816 */
817#define COREGA_DEVICEID_FETHERCBTXD		0xa117
818
819/*
820 * Corega FEtherII CB-TXD device ID
821 */
822#define COREGA_DEVICEID_FETHERIICBTXD		0xa11e
823
824/*
825 * Corega CG-LAPCIGT device ID
826 */
827#define COREGA_DEVICEID_CGLAPCIGT		0xc107
828
829/*
830 * Linksys vendor ID
831 */
832#define LINKSYS_VENDORID			0x1737
833
834/*
835 * Linksys EG1032 device ID
836 */
837#define LINKSYS_DEVICEID_EG1032			0x1032
838
839/*
840 * Linksys EG1032 rev 3 sub-device ID
841 */
842#define LINKSYS_SUBDEVICE_EG1032_REV3		0x0024
843
844/*
845 * Peppercon vendor ID
846 */
847#define PEPPERCON_VENDORID			0x1743
848
849/*
850 * Peppercon ROL-F device ID
851 */
852#define PEPPERCON_DEVICEID_ROLF			0x8139
853
854/*
855 * Planex Communications, Inc. vendor ID
856 */
857#define PLANEX_VENDORID				0x14ea
858
859/*
860 * Planex FNW-3800-TX device ID
861 */
862#define PLANEX_DEVICEID_FNW3800TX		0xab07
863
864/*
865 * LevelOne vendor ID
866 */
867#define LEVEL1_VENDORID				0x018A
868
869/*
870 * LevelOne FPC-0106TX devide ID
871 */
872#define LEVEL1_DEVICEID_FPC0106TX		0x0106
873
874/*
875 * Compaq vendor ID
876 */
877#define CP_VENDORID				0x021B
878
879/*
880 * Edimax vendor ID
881 */
882#define EDIMAX_VENDORID				0x13D1
883
884/*
885 * Edimax EP-4103DL cardbus device ID
886 */
887#define EDIMAX_DEVICEID_EP4103DL		0xAB06
888
889/*
890 * PCI low memory base and low I/O base register, and
891 * other PCI registers.
892 */
893
894#define RL_PCI_VENDOR_ID	0x00
895#define RL_PCI_DEVICE_ID	0x02
896#define RL_PCI_COMMAND		0x04
897#define RL_PCI_STATUS		0x06
898#define RL_PCI_CLASSCODE	0x09
899#define RL_PCI_LATENCY_TIMER	0x0D
900#define RL_PCI_HEADER_TYPE	0x0E
901#define RL_PCI_LOIO		0x10
902#define RL_PCI_LOMEM		0x14
903#define RL_PCI_BIOSROM		0x30
904#define RL_PCI_INTLINE		0x3C
905#define RL_PCI_INTPIN		0x3D
906#define RL_PCI_MINGNT		0x3E
907#define RL_PCI_MINLAT		0x0F
908#define RL_PCI_RESETOPT		0x48
909#define RL_PCI_EEPROM_DATA	0x4C
910
911#define RL_PCI_CAPID		0x50 /* 8 bits */
912#define RL_PCI_NEXTPTR		0x51 /* 8 bits */
913#define RL_PCI_PWRMGMTCAP	0x52 /* 16 bits */
914#define RL_PCI_PWRMGMTCTRL	0x54 /* 16 bits */
915
916#define RL_PSTATE_MASK		0x0003
917#define RL_PSTATE_D0		0x0000
918#define RL_PSTATE_D1		0x0002
919#define RL_PSTATE_D2		0x0002
920#define RL_PSTATE_D3		0x0003
921#define RL_PME_EN		0x0010
922#define RL_PME_STATUS		0x8000
923