if_rlreg.h revision 262389
1139825Simp/*-
2117388Swpaul * Copyright (c) 1997, 1998-2003
340516Swpaul *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
440516Swpaul *
540516Swpaul * Redistribution and use in source and binary forms, with or without
640516Swpaul * modification, are permitted provided that the following conditions
740516Swpaul * are met:
840516Swpaul * 1. Redistributions of source code must retain the above copyright
940516Swpaul *    notice, this list of conditions and the following disclaimer.
1040516Swpaul * 2. Redistributions in binary form must reproduce the above copyright
1140516Swpaul *    notice, this list of conditions and the following disclaimer in the
1240516Swpaul *    documentation and/or other materials provided with the distribution.
1340516Swpaul * 3. All advertising materials mentioning features or use of this software
1440516Swpaul *    must display the following acknowledgement:
1540516Swpaul *	This product includes software developed by Bill Paul.
1640516Swpaul * 4. Neither the name of the author nor the names of any co-contributors
1740516Swpaul *    may be used to endorse or promote products derived from this software
1840516Swpaul *    without specific prior written permission.
1940516Swpaul *
2040516Swpaul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2140516Swpaul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2240516Swpaul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2340516Swpaul * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2440516Swpaul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2540516Swpaul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2640516Swpaul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2740516Swpaul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2840516Swpaul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2940516Swpaul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3040516Swpaul * THE POSSIBILITY OF SUCH DAMAGE.
3140516Swpaul *
3250477Speter * $FreeBSD: stable/10/sys/pci/if_rlreg.h 262389 2014-02-23 21:03:30Z marius $
3340516Swpaul */
3440516Swpaul
3540516Swpaul/*
3640516Swpaul * RealTek 8129/8139 register offsets
3740516Swpaul */
3840516Swpaul#define	RL_IDR0		0x0000		/* ID register 0 (station addr) */
39215018Syongari#define	RL_IDR1		0x0001		/* Must use 32-bit accesses (?) */
40215018Syongari#define	RL_IDR2		0x0002
41215018Syongari#define	RL_IDR3		0x0003
42215018Syongari#define	RL_IDR4		0x0004
43215018Syongari#define	RL_IDR5		0x0005
4440516Swpaul					/* 0006-0007 reserved */
45215018Syongari#define	RL_MAR0		0x0008		/* Multicast hash table */
46215018Syongari#define	RL_MAR1		0x0009
47215018Syongari#define	RL_MAR2		0x000A
48215018Syongari#define	RL_MAR3		0x000B
49215018Syongari#define	RL_MAR4		0x000C
50215018Syongari#define	RL_MAR5		0x000D
51215018Syongari#define	RL_MAR6		0x000E
52215018Syongari#define	RL_MAR7		0x000F
5340516Swpaul
54215018Syongari#define	RL_TXSTAT0	0x0010		/* status of TX descriptor 0 */
55215018Syongari#define	RL_TXSTAT1	0x0014		/* status of TX descriptor 1 */
56215018Syongari#define	RL_TXSTAT2	0x0018		/* status of TX descriptor 2 */
57215018Syongari#define	RL_TXSTAT3	0x001C		/* status of TX descriptor 3 */
5840516Swpaul
59215018Syongari#define	RL_TXADDR0	0x0020		/* address of TX descriptor 0 */
60215018Syongari#define	RL_TXADDR1	0x0024		/* address of TX descriptor 1 */
61215018Syongari#define	RL_TXADDR2	0x0028		/* address of TX descriptor 2 */
62215018Syongari#define	RL_TXADDR3	0x002C		/* address of TX descriptor 3 */
6340516Swpaul
64215018Syongari#define	RL_RXADDR		0x0030	/* RX ring start address */
65215018Syongari#define	RL_RX_EARLY_BYTES	0x0034	/* RX early byte count */
66215018Syongari#define	RL_RX_EARLY_STAT	0x0036	/* RX early status */
67215018Syongari#define	RL_COMMAND	0x0037		/* command register */
68215018Syongari#define	RL_CURRXADDR	0x0038		/* current address of packet read */
69215018Syongari#define	RL_CURRXBUF	0x003A		/* current RX buffer address */
70215018Syongari#define	RL_IMR		0x003C		/* interrupt mask register */
71215018Syongari#define	RL_ISR		0x003E		/* interrupt status register */
72215018Syongari#define	RL_TXCFG	0x0040		/* transmit config */
73215018Syongari#define	RL_RXCFG	0x0044		/* receive config */
74215018Syongari#define	RL_TIMERCNT	0x0048		/* timer count register */
75215018Syongari#define	RL_MISSEDPKT	0x004C		/* missed packet counter */
76215018Syongari#define	RL_EECMD	0x0050		/* EEPROM command register */
77232145Syongari
78232145Syongari/* RTL8139/RTL8139C+ only */
79232145Syongari#define	RL_8139_CFG0	0x0051		/* config register #0 */
80232145Syongari#define	RL_8139_CFG1	0x0052		/* config register #1 */
81232145Syongari#define	RL_8139_CFG3	0x0059		/* config register #3 */
82232145Syongari#define	RL_8139_CFG4	0x005A		/* config register #4 */
83232145Syongari#define	RL_8139_CFG5	0x00D8		/* config register #5 */
84232145Syongari
85215018Syongari#define	RL_CFG0		0x0051		/* config register #0 */
86215018Syongari#define	RL_CFG1		0x0052		/* config register #1 */
87176754Syongari#define	RL_CFG2		0x0053		/* config register #2 */
88176754Syongari#define	RL_CFG3		0x0054		/* config register #3 */
89176754Syongari#define	RL_CFG4		0x0055		/* config register #4 */
90176754Syongari#define	RL_CFG5		0x0056		/* config register #5 */
91176754Syongari					/* 0057 reserved */
92215018Syongari#define	RL_MEDIASTAT	0x0058		/* media status register (8139) */
9340516Swpaul					/* 0059-005A reserved */
94215018Syongari#define	RL_MII		0x005A		/* 8129 chip only */
95215018Syongari#define	RL_HALTCLK	0x005B
96215018Syongari#define	RL_MULTIINTR	0x005C		/* multiple interrupt */
97215018Syongari#define	RL_PCIREV	0x005E		/* PCI revision value */
9840516Swpaul					/* 005F reserved */
99215018Syongari#define	RL_TXSTAT_ALL	0x0060		/* TX status of all descriptors */
10040516Swpaul
10140516Swpaul/* Direct PHY access registers only available on 8139 */
102215018Syongari#define	RL_BMCR		0x0062		/* PHY basic mode control */
103215018Syongari#define	RL_BMSR		0x0064		/* PHY basic mode status */
104215018Syongari#define	RL_ANAR		0x0066		/* PHY autoneg advert */
105215018Syongari#define	RL_LPAR		0x0068		/* PHY link partner ability */
106215018Syongari#define	RL_ANER		0x006A		/* PHY autoneg expansion */
10740516Swpaul
108215018Syongari#define	RL_DISCCNT	0x006C		/* disconnect counter */
109215018Syongari#define	RL_FALSECAR	0x006E		/* false carrier counter */
110215018Syongari#define	RL_NWAYTST	0x0070		/* NWAY test register */
111215018Syongari#define	RL_RX_ER	0x0072		/* RX_ER counter */
112215018Syongari#define	RL_CSCFG	0x0074		/* CS configuration register */
11340516Swpaul
114117388Swpaul/*
115117388Swpaul * When operating in special C+ mode, some of the registers in an
116117388Swpaul * 8139C+ chip have different definitions. These are also used for
117117388Swpaul * the 8169 gigE chip.
118117388Swpaul */
119215018Syongari#define	RL_DUMPSTATS_LO		0x0010	/* counter dump command register */
120215018Syongari#define	RL_DUMPSTATS_HI		0x0014	/* counter dump command register */
121215018Syongari#define	RL_TXLIST_ADDR_LO	0x0020	/* 64 bits, 256 byte alignment */
122215018Syongari#define	RL_TXLIST_ADDR_HI	0x0024	/* 64 bits, 256 byte alignment */
123215018Syongari#define	RL_TXLIST_ADDR_HPRIO_LO	0x0028	/* 64 bits, 256 byte alignment */
124215018Syongari#define	RL_TXLIST_ADDR_HPRIO_HI	0x002C	/* 64 bits, 256 byte alignment */
125215018Syongari#define	RL_CFG2			0x0053
126215018Syongari#define	RL_TIMERINT		0x0054	/* interrupt on timer expire */
127215018Syongari#define	RL_TXSTART		0x00D9	/* 8 bits */
128215018Syongari#define	RL_CPLUS_CMD		0x00E0	/* 16 bits */
129215018Syongari#define	RL_RXLIST_ADDR_LO	0x00E4	/* 64 bits, 256 byte alignment */
130215018Syongari#define	RL_RXLIST_ADDR_HI	0x00E8	/* 64 bits, 256 byte alignment */
131215018Syongari#define	RL_EARLY_TX_THRESH	0x00EC	/* 8 bits */
13240516Swpaul
13340516Swpaul/*
134117388Swpaul * Registers specific to the 8169 gigE chip
135117388Swpaul */
136215018Syongari#define	RL_GTXSTART		0x0038	/* 8 bits */
137215018Syongari#define	RL_TIMERINT_8169	0x0058	/* different offset than 8139 */
138215018Syongari#define	RL_PHYAR		0x0060
139215018Syongari#define	RL_TBICSR		0x0064
140215018Syongari#define	RL_TBI_ANAR		0x0068
141215018Syongari#define	RL_TBI_LPAR		0x006A
142215018Syongari#define	RL_GMEDIASTAT		0x006C	/* 8 bits */
143215018Syongari#define	RL_MACDBG		0x006D	/* 8 bits, 8168C SPIN2 only */
144215018Syongari#define	RL_GPIO			0x006E	/* 8 bits, 8168C SPIN2 only */
145215018Syongari#define	RL_PMCH			0x006F	/* 8 bits */
146215018Syongari#define	RL_MAXRXPKTLEN		0x00DA	/* 16 bits, chip multiplies by 8 */
147215018Syongari#define	RL_INTRMOD		0x00E2	/* 16 bits */
148117388Swpaul
149117388Swpaul/*
15040516Swpaul * TX config register bits
15140516Swpaul */
152215018Syongari#define	RL_TXCFG_CLRABRT	0x00000001	/* retransmit aborted pkt */
153215018Syongari#define	RL_TXCFG_MAXDMA		0x00000700	/* max DMA burst size */
154227914Syongari#define	RL_TXCFG_QUEUE_EMPTY	0x00000800	/* 8168E-VL or higher */
155215018Syongari#define	RL_TXCFG_CRCAPPEND	0x00010000	/* CRC append (0 = yes) */
156215018Syongari#define	RL_TXCFG_LOOPBKTST	0x00060000	/* loopback test */
157215018Syongari#define	RL_TXCFG_IFG2		0x00080000	/* 8169 only */
158215018Syongari#define	RL_TXCFG_IFG		0x03000000	/* interframe gap */
159215018Syongari#define	RL_TXCFG_HWREV		0x7CC00000
16040516Swpaul
161215018Syongari#define	RL_LOOPTEST_OFF		0x00000000
162215018Syongari#define	RL_LOOPTEST_ON		0x00020000
163215018Syongari#define	RL_LOOPTEST_ON_CPLUS	0x00060000
164119868Swpaul
165159962Swpaul/* Known revision codes. */
166215018Syongari#define	RL_HWREV_8169		0x00000000
167215018Syongari#define	RL_HWREV_8169S		0x00800000
168215018Syongari#define	RL_HWREV_8110S		0x04000000
169215018Syongari#define	RL_HWREV_8169_8110SB	0x10000000
170215018Syongari#define	RL_HWREV_8169_8110SC	0x18000000
171218760Syongari#define	RL_HWREV_8401E		0x24000000
172215018Syongari#define	RL_HWREV_8102EL		0x24800000
173215018Syongari#define	RL_HWREV_8102EL_SPIN1	0x24C00000
174215018Syongari#define	RL_HWREV_8168D		0x28000000
175215018Syongari#define	RL_HWREV_8168DP		0x28800000
176215018Syongari#define	RL_HWREV_8168E		0x2C000000
177217498Syongari#define	RL_HWREV_8168E_VL	0x2C800000
178217524Syongari#define	RL_HWREV_8168B_SPIN1	0x30000000
179215018Syongari#define	RL_HWREV_8100E		0x30800000
180215018Syongari#define	RL_HWREV_8101E		0x34000000
181215018Syongari#define	RL_HWREV_8102E		0x34800000
182215018Syongari#define	RL_HWREV_8103E		0x34C00000
183217524Syongari#define	RL_HWREV_8168B_SPIN2	0x38000000
184217524Syongari#define	RL_HWREV_8168B_SPIN3	0x38400000
185215018Syongari#define	RL_HWREV_8168C		0x3C000000
186215018Syongari#define	RL_HWREV_8168C_SPIN2	0x3C400000
187215018Syongari#define	RL_HWREV_8168CP		0x3C800000
188217911Syongari#define	RL_HWREV_8105E		0x40800000
189227638Syongari#define	RL_HWREV_8105E_SPIN1	0x40C00000
190227587Syongari#define	RL_HWREV_8402		0x44000000
191257610Syongari#define	RL_HWREV_8106E		0x44800000
192227639Syongari#define	RL_HWREV_8168F		0x48000000
193227590Syongari#define	RL_HWREV_8411		0x48800000
194257615Syongari#define	RL_HWREV_8168G		0x4C000000
195257617Syongari#define	RL_HWREV_8168EP		0x50000000
196257615Syongari#define	RL_HWREV_8168GU		0x50800000
197257615Syongari#define	RL_HWREV_8411B		0x5C800000
198215018Syongari#define	RL_HWREV_8139		0x60000000
199215018Syongari#define	RL_HWREV_8139A		0x70000000
200215018Syongari#define	RL_HWREV_8139AG		0x70800000
201215018Syongari#define	RL_HWREV_8139B		0x78000000
202215018Syongari#define	RL_HWREV_8130		0x7C000000
203215018Syongari#define	RL_HWREV_8139C		0x74000000
204215018Syongari#define	RL_HWREV_8139D		0x74400000
205215018Syongari#define	RL_HWREV_8139CPLUS	0x74800000
206215018Syongari#define	RL_HWREV_8101		0x74C00000
207215018Syongari#define	RL_HWREV_8100		0x78800000
208215018Syongari#define	RL_HWREV_8169_8110SBL	0x7CC00000
209215018Syongari#define	RL_HWREV_8169_8110SCE	0x98000000
210159962Swpaul
211215018Syongari#define	RL_TXDMA_16BYTES	0x00000000
212215018Syongari#define	RL_TXDMA_32BYTES	0x00000100
213215018Syongari#define	RL_TXDMA_64BYTES	0x00000200
214215018Syongari#define	RL_TXDMA_128BYTES	0x00000300
215215018Syongari#define	RL_TXDMA_256BYTES	0x00000400
216215018Syongari#define	RL_TXDMA_512BYTES	0x00000500
217215018Syongari#define	RL_TXDMA_1024BYTES	0x00000600
218215018Syongari#define	RL_TXDMA_2048BYTES	0x00000700
21945633Swpaul
22040516Swpaul/*
22140516Swpaul * Transmit descriptor status register bits.
22240516Swpaul */
223215018Syongari#define	RL_TXSTAT_LENMASK	0x00001FFF
224215018Syongari#define	RL_TXSTAT_OWN		0x00002000
225215018Syongari#define	RL_TXSTAT_TX_UNDERRUN	0x00004000
226215018Syongari#define	RL_TXSTAT_TX_OK		0x00008000
227215018Syongari#define	RL_TXSTAT_EARLY_THRESH	0x003F0000
228215018Syongari#define	RL_TXSTAT_COLLCNT	0x0F000000
229215018Syongari#define	RL_TXSTAT_CARR_HBEAT	0x10000000
230215018Syongari#define	RL_TXSTAT_OUTOFWIN	0x20000000
231215018Syongari#define	RL_TXSTAT_TXABRT	0x40000000
232215018Syongari#define	RL_TXSTAT_CARRLOSS	0x80000000
23340516Swpaul
23440516Swpaul/*
23540516Swpaul * Interrupt status register bits.
23640516Swpaul */
237215018Syongari#define	RL_ISR_RX_OK		0x0001
238215018Syongari#define	RL_ISR_RX_ERR		0x0002
239215018Syongari#define	RL_ISR_TX_OK		0x0004
240215018Syongari#define	RL_ISR_TX_ERR		0x0008
241215018Syongari#define	RL_ISR_RX_OVERRUN	0x0010
242215018Syongari#define	RL_ISR_PKT_UNDERRUN	0x0020
243215018Syongari#define	RL_ISR_LINKCHG		0x0020	/* 8169 only */
244215018Syongari#define	RL_ISR_FIFO_OFLOW	0x0040	/* 8139 only */
245215018Syongari#define	RL_ISR_TX_DESC_UNAVAIL	0x0080	/* C+ only */
246215018Syongari#define	RL_ISR_SWI		0x0100	/* C+ only */
247215018Syongari#define	RL_ISR_CABLE_LEN_CHGD	0x2000
248215018Syongari#define	RL_ISR_PCS_TIMEOUT	0x4000	/* 8129 only */
249215018Syongari#define	RL_ISR_TIMEOUT_EXPIRED	0x4000
250215018Syongari#define	RL_ISR_SYSTEM_ERR	0x8000
25140516Swpaul
252215018Syongari#define	RL_INTRS	\
25340516Swpaul	(RL_ISR_TX_OK|RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|		\
25440516Swpaul	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
25540516Swpaul	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR)
25640516Swpaul
257159962Swpaul#ifdef RE_TX_MODERATION
258215018Syongari#define	RL_INTRS_CPLUS	\
259119868Swpaul	(RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|			\
260117388Swpaul	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
261117388Swpaul	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR|RL_ISR_TIMEOUT_EXPIRED)
262159962Swpaul#else
263215018Syongari#define	RL_INTRS_CPLUS	\
264159962Swpaul	(RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|RL_ISR_TX_OK|		\
265159962Swpaul	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
266159962Swpaul	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR|RL_ISR_TIMEOUT_EXPIRED)
267159962Swpaul#endif
268117388Swpaul
26940516Swpaul/*
27040516Swpaul * Media status register. (8139 only)
27140516Swpaul */
272215018Syongari#define	RL_MEDIASTAT_RXPAUSE	0x01
273215018Syongari#define	RL_MEDIASTAT_TXPAUSE	0x02
274215018Syongari#define	RL_MEDIASTAT_LINK	0x04
275215018Syongari#define	RL_MEDIASTAT_SPEED10	0x08
276215018Syongari#define	RL_MEDIASTAT_RXFLOWCTL	0x40	/* duplex mode */
277215018Syongari#define	RL_MEDIASTAT_TXFLOWCTL	0x80	/* duplex mode */
27840516Swpaul
27940516Swpaul/*
28040516Swpaul * Receive config register.
28140516Swpaul */
282215018Syongari#define	RL_RXCFG_RX_ALLPHYS	0x00000001	/* accept all nodes */
283215018Syongari#define	RL_RXCFG_RX_INDIV	0x00000002	/* match filter */
284215018Syongari#define	RL_RXCFG_RX_MULTI	0x00000004	/* accept all multicast */
285215018Syongari#define	RL_RXCFG_RX_BROAD	0x00000008	/* accept all broadcast */
286215018Syongari#define	RL_RXCFG_RX_RUNT	0x00000010
287215018Syongari#define	RL_RXCFG_RX_ERRPKT	0x00000020
288215018Syongari#define	RL_RXCFG_WRAP		0x00000080
289215018Syongari#define	RL_RXCFG_MAXDMA		0x00000700
290215018Syongari#define	RL_RXCFG_BUFSZ		0x00001800
291215018Syongari#define	RL_RXCFG_FIFOTHRESH	0x0000E000
292215018Syongari#define	RL_RXCFG_EARLYTHRESH	0x07000000
29340516Swpaul
294215018Syongari#define	RL_RXDMA_16BYTES	0x00000000
295215018Syongari#define	RL_RXDMA_32BYTES	0x00000100
296215018Syongari#define	RL_RXDMA_64BYTES	0x00000200
297215018Syongari#define	RL_RXDMA_128BYTES	0x00000300
298215018Syongari#define	RL_RXDMA_256BYTES	0x00000400
299215018Syongari#define	RL_RXDMA_512BYTES	0x00000500
300215018Syongari#define	RL_RXDMA_1024BYTES	0x00000600
301215018Syongari#define	RL_RXDMA_UNLIMITED	0x00000700
30245633Swpaul
303215018Syongari#define	RL_RXBUF_8		0x00000000
304215018Syongari#define	RL_RXBUF_16		0x00000800
305215018Syongari#define	RL_RXBUF_32		0x00001000
306215018Syongari#define	RL_RXBUF_64		0x00001800
30740516Swpaul
308215018Syongari#define	RL_RXFIFO_16BYTES	0x00000000
309215018Syongari#define	RL_RXFIFO_32BYTES	0x00002000
310215018Syongari#define	RL_RXFIFO_64BYTES	0x00004000
311215018Syongari#define	RL_RXFIFO_128BYTES	0x00006000
312215018Syongari#define	RL_RXFIFO_256BYTES	0x00008000
313215018Syongari#define	RL_RXFIFO_512BYTES	0x0000A000
314215018Syongari#define	RL_RXFIFO_1024BYTES	0x0000C000
315215018Syongari#define	RL_RXFIFO_NOTHRESH	0x0000E000
31645633Swpaul
31740516Swpaul/*
31840516Swpaul * Bits in RX status header (included with RX'ed packet
31940516Swpaul * in ring buffer).
32040516Swpaul */
321215018Syongari#define	RL_RXSTAT_RXOK		0x00000001
322215018Syongari#define	RL_RXSTAT_ALIGNERR	0x00000002
323215018Syongari#define	RL_RXSTAT_CRCERR	0x00000004
324215018Syongari#define	RL_RXSTAT_GIANT		0x00000008
325215018Syongari#define	RL_RXSTAT_RUNT		0x00000010
326215018Syongari#define	RL_RXSTAT_BADSYM	0x00000020
327215018Syongari#define	RL_RXSTAT_BROAD		0x00002000
328215018Syongari#define	RL_RXSTAT_INDIV		0x00004000
329215018Syongari#define	RL_RXSTAT_MULTI		0x00008000
330215018Syongari#define	RL_RXSTAT_LENMASK	0xFFFF0000
331262389Smarius#define	RL_RXSTAT_UNFINISHED	0x0000FFF0	/* DMA still in progress */
33240516Swpaul
33340516Swpaul/*
33440516Swpaul * Command register.
33540516Swpaul */
336215018Syongari#define	RL_CMD_EMPTY_RXBUF	0x0001
337215018Syongari#define	RL_CMD_TX_ENB		0x0004
338215018Syongari#define	RL_CMD_RX_ENB		0x0008
339215018Syongari#define	RL_CMD_RESET		0x0010
340215018Syongari#define	RL_CMD_STOPREQ		0x0080
34140516Swpaul
34240516Swpaul/*
343184515Simp * Twister register values.  These are completely undocumented and derived
344184515Simp * from public sources.
345184515Simp */
346215018Syongari#define	RL_CSCFG_LINK_OK	0x0400
347215018Syongari#define	RL_CSCFG_CHANGE		0x0800
348215018Syongari#define	RL_CSCFG_STATUS		0xf000
349215018Syongari#define	RL_CSCFG_ROW3		0x7000
350215018Syongari#define	RL_CSCFG_ROW2		0x3000
351215018Syongari#define	RL_CSCFG_ROW1		0x1000
352215018Syongari#define	RL_CSCFG_LINK_DOWN_OFF_CMD 0x03c0
353215018Syongari#define	RL_CSCFG_LINK_DOWN_CMD	0xf3c0
354184515Simp
355215018Syongari#define	RL_NWAYTST_RESET	0
356215018Syongari#define	RL_NWAYTST_CBL_TEST	0x20
357184515Simp
358215018Syongari#define	RL_PARA78		0x78
359215018Syongari#define	RL_PARA78_DEF		0x78fa8388
360215018Syongari#define	RL_PARA7C		0x7C
361215018Syongari#define	RL_PARA7C_DEF		0xcb38de43
362215018Syongari#define	RL_PARA7C_RETUNE	0xfb38de03
363262389Smarius
364184515Simp/*
36540516Swpaul * EEPROM control register
36640516Swpaul */
367215018Syongari#define	RL_EE_DATAOUT		0x01	/* Data out */
368215018Syongari#define	RL_EE_DATAIN		0x02	/* Data in */
369215018Syongari#define	RL_EE_CLK		0x04	/* clock */
370215018Syongari#define	RL_EE_SEL		0x08	/* chip select */
371215018Syongari#define	RL_EE_MODE		(0x40|0x80)
37240516Swpaul
373215018Syongari#define	RL_EEMODE_OFF		0x00
374215018Syongari#define	RL_EEMODE_AUTOLOAD	0x40
375215018Syongari#define	RL_EEMODE_PROGRAM	0x80
376215018Syongari#define	RL_EEMODE_WRITECFG	(0x80|0x40)
37740516Swpaul
37840516Swpaul/* 9346 EEPROM commands */
379215018Syongari#define	RL_9346_ADDR_LEN	6	/* 93C46 1K: 128x16 */
380215018Syongari#define	RL_9356_ADDR_LEN	8	/* 93C56 2K: 256x16 */
381159962Swpaul
382215018Syongari#define	RL_9346_WRITE		0x5
383215018Syongari#define	RL_9346_READ		0x6
384215018Syongari#define	RL_9346_ERASE		0x7
385215018Syongari#define	RL_9346_EWEN		0x4
386215018Syongari#define	RL_9346_EWEN_ADDR	0x30
387215018Syongari#define	RL_9456_EWDS		0x4
388215018Syongari#define	RL_9346_EWDS_ADDR	0x00
389159962Swpaul
390215018Syongari#define	RL_EECMD_WRITE		0x140
391215018Syongari#define	RL_EECMD_READ_6BIT	0x180
392215018Syongari#define	RL_EECMD_READ_8BIT	0x600
393215018Syongari#define	RL_EECMD_ERASE		0x1c0
39440516Swpaul
395215018Syongari#define	RL_EE_ID		0x00
396215018Syongari#define	RL_EE_PCI_VID		0x01
397215018Syongari#define	RL_EE_PCI_DID		0x02
39840516Swpaul/* Location of station address inside EEPROM */
399215018Syongari#define	RL_EE_EADDR		0x07
40040516Swpaul
40140516Swpaul/*
40240516Swpaul * MII register (8129 only)
40340516Swpaul */
404215018Syongari#define	RL_MII_CLK		0x01
405215018Syongari#define	RL_MII_DATAIN		0x02
406215018Syongari#define	RL_MII_DATAOUT		0x04
407215018Syongari#define	RL_MII_DIR		0x80	/* 0 == input, 1 == output */
40840516Swpaul
40940516Swpaul/*
41040516Swpaul * Config 0 register
41140516Swpaul */
412215018Syongari#define	RL_CFG0_ROM0		0x01
413215018Syongari#define	RL_CFG0_ROM1		0x02
414215018Syongari#define	RL_CFG0_ROM2		0x04
415215018Syongari#define	RL_CFG0_PL0		0x08
416215018Syongari#define	RL_CFG0_PL1		0x10
417215018Syongari#define	RL_CFG0_10MBPS		0x20	/* 10 Mbps internal mode */
418215018Syongari#define	RL_CFG0_PCS		0x40
419215018Syongari#define	RL_CFG0_SCR		0x80
42040516Swpaul
42140516Swpaul/*
42240516Swpaul * Config 1 register
42340516Swpaul */
424215018Syongari#define	RL_CFG1_PWRDWN		0x01
425215019Syongari#define	RL_CFG1_PME		0x01
426215018Syongari#define	RL_CFG1_SLEEP		0x02
427215018Syongari#define	RL_CFG1_VPDEN		0x02
428215018Syongari#define	RL_CFG1_IOMAP		0x04
429215018Syongari#define	RL_CFG1_MEMMAP		0x08
430215018Syongari#define	RL_CFG1_RSVD		0x10
431176754Syongari#define	RL_CFG1_LWACT		0x10
432215018Syongari#define	RL_CFG1_DRVLOAD		0x20
433215018Syongari#define	RL_CFG1_LED0		0x40
434215018Syongari#define	RL_CFG1_FULLDUPLEX	0x40	/* 8129 only */
435215018Syongari#define	RL_CFG1_LED1		0x80
43640516Swpaul
43740516Swpaul/*
438176754Syongari * Config 2 register
439176754Syongari */
440176754Syongari#define	RL_CFG2_PCI33MHZ	0x00
441176754Syongari#define	RL_CFG2_PCI66MHZ	0x01
442176754Syongari#define	RL_CFG2_PCI64BIT	0x08
443176754Syongari#define	RL_CFG2_AUXPWR		0x10
444177522Syongari#define	RL_CFG2_MSI		0x20
445176754Syongari
446176754Syongari/*
447176754Syongari * Config 3 register
448176754Syongari */
449176754Syongari#define	RL_CFG3_GRANTSEL	0x80
450176754Syongari#define	RL_CFG3_WOL_MAGIC	0x20
451176754Syongari#define	RL_CFG3_WOL_LINK	0x10
452217499Syongari#define	RL_CFG3_JUMBO_EN0	0x04	/* RTL8168C or later. */
453176754Syongari#define	RL_CFG3_FAST_B2B	0x01
454176754Syongari
455176754Syongari/*
456176754Syongari * Config 4 register
457176754Syongari */
458176754Syongari#define	RL_CFG4_LWPTN		0x04
459176754Syongari#define	RL_CFG4_LWPME		0x10
460217499Syongari#define	RL_CFG4_JUMBO_EN1	0x02	/* RTL8168C or later. */
461176754Syongari
462176754Syongari/*
463176754Syongari * Config 5 register
464176754Syongari */
465176754Syongari#define	RL_CFG5_WOL_BCAST	0x40
466176754Syongari#define	RL_CFG5_WOL_MCAST	0x20
467176754Syongari#define	RL_CFG5_WOL_UCAST	0x10
468176754Syongari#define	RL_CFG5_WOL_LANWAKE	0x02
469176754Syongari#define	RL_CFG5_PME_STS		0x01
470176754Syongari
471176754Syongari/*
472117388Swpaul * 8139C+ register definitions
473117388Swpaul */
474117388Swpaul
475117388Swpaul/* RL_DUMPSTATS_LO register */
476215018Syongari#define	RL_DUMPSTATS_START	0x00000008
477117388Swpaul
478117388Swpaul/* Transmit start register */
479215018Syongari#define	RL_TXSTART_SWI		0x01	/* generate TX interrupt */
480215018Syongari#define	RL_TXSTART_START	0x40	/* start normal queue transmit */
481215018Syongari#define	RL_TXSTART_HPRIO_START	0x80	/* start hi prio queue transmit */
482117388Swpaul
483120043Swpaul/*
484120043Swpaul * Config 2 register, 8139C+/8169/8169S/8110S only
485120043Swpaul */
486215018Syongari#define	RL_CFG2_BUSFREQ		0x07
487215018Syongari#define	RL_CFG2_BUSWIDTH	0x08
488215018Syongari#define	RL_CFG2_AUXPWRSTS	0x10
489120043Swpaul
490215018Syongari#define	RL_BUSFREQ_33MHZ	0x00
491215018Syongari#define	RL_BUSFREQ_66MHZ	0x01
492215019Syongari
493215018Syongari#define	RL_BUSWIDTH_32BITS	0x00
494215018Syongari#define	RL_BUSWIDTH_64BITS	0x08
495120043Swpaul
496117388Swpaul/* C+ mode command register */
497215018Syongari#define	RL_CPLUSCMD_TXENB	0x0001	/* enable C+ transmit mode */
498215018Syongari#define	RL_CPLUSCMD_RXENB	0x0002	/* enable C+ receive mode */
499215018Syongari#define	RL_CPLUSCMD_PCI_MRW	0x0008	/* enable PCI multi-read/write */
500215018Syongari#define	RL_CPLUSCMD_PCI_DAC	0x0010	/* PCI dual-address cycle only */
501215018Syongari#define	RL_CPLUSCMD_RXCSUM_ENB	0x0020	/* enable RX checksum offload */
502215018Syongari#define	RL_CPLUSCMD_VLANSTRIP	0x0040	/* enable VLAN tag stripping */
503180176Syongari#define	RL_CPLUSCMD_MACSTAT_DIS	0x0080	/* 8168B/C/CP */
504180176Syongari#define	RL_CPLUSCMD_ASF		0x0100	/* 8168C/CP */
505180176Syongari#define	RL_CPLUSCMD_DBG_SEL	0x0200	/* 8168C/CP */
506180176Syongari#define	RL_CPLUSCMD_FORCE_TXFC	0x0400	/* 8168C/CP */
507180176Syongari#define	RL_CPLUSCMD_FORCE_RXFC	0x0800	/* 8168C/CP */
508180176Syongari#define	RL_CPLUSCMD_FORCE_HDPX	0x1000	/* 8168C/CP */
509180176Syongari#define	RL_CPLUSCMD_NORMAL_MODE	0x2000	/* 8168C/CP */
510180176Syongari#define	RL_CPLUSCMD_DBG_ENB	0x4000	/* 8168C/CP */
511180176Syongari#define	RL_CPLUSCMD_BIST_ENB	0x8000	/* 8168C/CP */
512117388Swpaul
513117388Swpaul/* C+ early transmit threshold */
514215019Syongari#define	RL_EARLYTXTHRESH_CNT	0x003F	/* byte count times 8 */
515117388Swpaul
516217902Syongari/* Timer interrupt register */
517217902Syongari#define	RL_TIMERINT_8169_VAL	0x00001FFF
518217902Syongari#define	RL_TIMER_MIN		0
519217902Syongari#define	RL_TIMER_MAX		65	/* 65.528us */
520217902Syongari#define	RL_TIMER_DEFAULT	RL_TIMER_MAX
521217902Syongari#define	RL_TIMER_PCIE_CLK	125	/* 125MHZ */
522217902Syongari#define	RL_USECS(x)		((x) * RL_TIMER_PCIE_CLK)
523217902Syongari
524117388Swpaul/*
525117388Swpaul * Gigabit PHY access register (8169 only)
526117388Swpaul */
527215018Syongari#define	RL_PHYAR_PHYDATA	0x0000FFFF
528215018Syongari#define	RL_PHYAR_PHYREG		0x001F0000
529215018Syongari#define	RL_PHYAR_BUSY		0x80000000
530117388Swpaul
531117388Swpaul/*
532117388Swpaul * Gigabit media status (8169 only)
533117388Swpaul */
534215018Syongari#define	RL_GMEDIASTAT_FDX	0x01	/* full duplex */
535215018Syongari#define	RL_GMEDIASTAT_LINK	0x02	/* link up */
536215018Syongari#define	RL_GMEDIASTAT_10MBPS	0x04	/* 10mps link */
537215018Syongari#define	RL_GMEDIASTAT_100MBPS	0x08	/* 100mbps link */
538215018Syongari#define	RL_GMEDIASTAT_1000MBPS	0x10	/* gigE link */
539215018Syongari#define	RL_GMEDIASTAT_RXFLOW	0x20	/* RX flow control on */
540215018Syongari#define	RL_GMEDIASTAT_TXFLOW	0x40	/* TX flow control on */
541215018Syongari#define	RL_GMEDIASTAT_TBI	0x80	/* TBI enabled */
542117388Swpaul
543117388Swpaul/*
54440516Swpaul * The RealTek doesn't use a fragment-based descriptor mechanism.
54540516Swpaul * Instead, there are only four register sets, each or which represents
54640516Swpaul * one 'descriptor.' Basically, each TX descriptor is just a contiguous
54740516Swpaul * packet buffer (32-bit aligned!) and we place the buffer addresses in
54840516Swpaul * the registers so the chip knows where they are.
54940516Swpaul *
55040516Swpaul * We can sort of kludge together the same kind of buffer management
55140516Swpaul * used in previous drivers, but we have to do buffer copies almost all
55240516Swpaul * the time, so it doesn't really buy us much.
55340516Swpaul *
55440516Swpaul * For reception, there's just one large buffer where the chip stores
55540516Swpaul * all received packets.
55640516Swpaul */
557215018Syongari#define	RL_RX_BUF_SZ		RL_RXBUF_64
558215018Syongari#define	RL_RXBUFLEN		(1 << ((RL_RX_BUF_SZ >> 11) + 13))
559215018Syongari#define	RL_TX_LIST_CNT		4
560215018Syongari#define	RL_MIN_FRAMELEN		60
561184240Syongari#define	RL_TX_8139_BUF_ALIGN	4
562184240Syongari#define	RL_RX_8139_BUF_ALIGN	8
563184240Syongari#define	RL_RX_8139_BUF_RESERVE	sizeof(int64_t)
564184240Syongari#define	RL_RX_8139_BUF_GUARD_SZ	\
565215019Syongari	(ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN + RL_RX_8139_BUF_RESERVE)
566215018Syongari#define	RL_TXTHRESH(x)		((x) << 11)
567215018Syongari#define	RL_TX_THRESH_INIT	96
568215018Syongari#define	RL_RX_FIFOTHRESH	RL_RXFIFO_NOTHRESH
569215018Syongari#define	RL_RX_MAXDMA		RL_RXDMA_UNLIMITED
570215018Syongari#define	RL_TX_MAXDMA		RL_TXDMA_2048BYTES
57140516Swpaul
572215018Syongari#define	RL_RXCFG_CONFIG (RL_RX_FIFOTHRESH|RL_RX_MAXDMA|RL_RX_BUF_SZ)
573215018Syongari#define	RL_TXCFG_CONFIG	(RL_TXCFG_IFG|RL_TX_MAXDMA)
57440516Swpaul
575215018Syongari#define	RL_ETHER_ALIGN	2
57648028Swpaul
577177771Syongari/*
578177771Syongari * re(4) hardware ip4csum-tx could be mangled with 28 bytes or less IP packets.
579177771Syongari */
580177771Syongari#define	RL_IP4CSUMTX_MINLEN	28
581177771Syongari#define	RL_IP4CSUMTX_PADLEN	(ETHER_HDR_LEN + RL_IP4CSUMTX_MINLEN)
582177771Syongari
58340516Swpaulstruct rl_chain_data {
584131605Sbms	uint16_t		cur_rx;
585131605Sbms	uint8_t			*rl_rx_buf;
586131605Sbms	uint8_t			*rl_rx_buf_ptr;
58740516Swpaul
58845633Swpaul	struct mbuf		*rl_tx_chain[RL_TX_LIST_CNT];
58981713Swpaul	bus_dmamap_t		rl_tx_dmamap[RL_TX_LIST_CNT];
590184240Syongari	bus_dma_tag_t		rl_tx_tag;
591184240Syongari	bus_dma_tag_t		rl_rx_tag;
592184240Syongari	bus_dmamap_t		rl_rx_dmamap;
593184240Syongari	bus_addr_t		rl_rx_buf_paddr;
594131605Sbms	uint8_t			last_tx;
595131605Sbms	uint8_t			cur_tx;
59640516Swpaul};
59740516Swpaul
598215018Syongari#define	RL_INC(x)		(x = (x + 1) % RL_TX_LIST_CNT)
599215018Syongari#define	RL_CUR_TXADDR(x)	((x->rl_cdata.cur_tx * 4) + RL_TXADDR0)
600215018Syongari#define	RL_CUR_TXSTAT(x)	((x->rl_cdata.cur_tx * 4) + RL_TXSTAT0)
601215018Syongari#define	RL_CUR_TXMBUF(x)	(x->rl_cdata.rl_tx_chain[x->rl_cdata.cur_tx])
602215018Syongari#define	RL_CUR_DMAMAP(x)	(x->rl_cdata.rl_tx_dmamap[x->rl_cdata.cur_tx])
603215018Syongari#define	RL_LAST_TXADDR(x)	((x->rl_cdata.last_tx * 4) + RL_TXADDR0)
604215018Syongari#define	RL_LAST_TXSTAT(x)	((x->rl_cdata.last_tx * 4) + RL_TXSTAT0)
605215018Syongari#define	RL_LAST_TXMBUF(x)	(x->rl_cdata.rl_tx_chain[x->rl_cdata.last_tx])
606215018Syongari#define	RL_LAST_DMAMAP(x)	(x->rl_cdata.rl_tx_dmamap[x->rl_cdata.last_tx])
60745633Swpaul
60840516Swpaulstruct rl_type {
609131605Sbms	uint16_t		rl_vid;
610131605Sbms	uint16_t		rl_did;
611117388Swpaul	int			rl_basetype;
612226995Smarius	const char		*rl_name;
61340516Swpaul};
61440516Swpaul
615117388Swpaulstruct rl_hwrev {
616131605Sbms	uint32_t		rl_rev;
617117388Swpaul	int			rl_type;
618226995Smarius	const char		*rl_desc;
619217499Syongari	int			rl_max_mtu;
620117388Swpaul};
621117388Swpaul
622215018Syongari#define	RL_8129			1
623215018Syongari#define	RL_8139			2
624215018Syongari#define	RL_8139CPLUS		3
625215018Syongari#define	RL_8169			4
62640516Swpaul
627215018Syongari#define	RL_ISCPLUS(x)		((x)->rl_type == RL_8139CPLUS ||	\
628117388Swpaul				 (x)->rl_type == RL_8169)
629117388Swpaul
630117388Swpaul/*
631117388Swpaul * The 8139C+ and 8160 gigE chips support descriptor-based TX
632117388Swpaul * and RX. In fact, they even support TCP large send. Descriptors
633117388Swpaul * must be allocated in contiguous blocks that are aligned on a
634117388Swpaul * 256-byte boundary. The rings can hold a maximum of 64 descriptors.
635117388Swpaul */
636117388Swpaul
637117388Swpaul/*
638117388Swpaul * RX/TX descriptor definition. When large send mode is enabled, the
639262389Smarius * lower 11 bits of the TX rl_cmdstat word are used to hold the MSS, and
640117388Swpaul * the checksum offload bits are disabled. The structure layout is
641117388Swpaul * the same for RX and TX descriptors
642117388Swpaul */
643117388Swpaulstruct rl_desc {
644131605Sbms	uint32_t		rl_cmdstat;
645131605Sbms	uint32_t		rl_vlanctl;
646131605Sbms	uint32_t		rl_bufaddr_lo;
647131605Sbms	uint32_t		rl_bufaddr_hi;
648117388Swpaul};
649117388Swpaul
650215018Syongari#define	RL_TDESC_CMD_FRAGLEN	0x0000FFFF
651215018Syongari#define	RL_TDESC_CMD_TCPCSUM	0x00010000	/* TCP checksum enable */
652215018Syongari#define	RL_TDESC_CMD_UDPCSUM	0x00020000	/* UDP checksum enable */
653215018Syongari#define	RL_TDESC_CMD_IPCSUM	0x00040000	/* IP header checksum enable */
654215018Syongari#define	RL_TDESC_CMD_MSSVAL	0x07FF0000	/* Large send MSS value */
655215018Syongari#define	RL_TDESC_CMD_MSSVAL_SHIFT	16	/* Large send MSS value shift */
656215018Syongari#define	RL_TDESC_CMD_LGSEND	0x08000000	/* TCP large send enb */
657215018Syongari#define	RL_TDESC_CMD_EOF	0x10000000	/* end of frame marker */
658215018Syongari#define	RL_TDESC_CMD_SOF	0x20000000	/* start of frame marker */
659215018Syongari#define	RL_TDESC_CMD_EOR	0x40000000	/* end of ring marker */
660215018Syongari#define	RL_TDESC_CMD_OWN	0x80000000	/* chip owns descriptor */
661117388Swpaul
662215018Syongari#define	RL_TDESC_VLANCTL_TAG	0x00020000	/* Insert VLAN tag */
663215018Syongari#define	RL_TDESC_VLANCTL_DATA	0x0000FFFF	/* TAG data */
664180176Syongari/* RTL8168C/RTL8168CP/RTL8111C/RTL8111CP */
665180176Syongari#define	RL_TDESC_CMD_UDPCSUMV2	0x80000000
666215019Syongari#define	RL_TDESC_CMD_TCPCSUMV2	0x40000000
667215019Syongari#define	RL_TDESC_CMD_IPCSUMV2	0x20000000
668217246Syongari#define	RL_TDESC_CMD_MSSVALV2	0x1FFC0000
669217246Syongari#define	RL_TDESC_CMD_MSSVALV2_SHIFT	18
670117388Swpaul
671117388Swpaul/*
672117388Swpaul * Error bits are valid only on the last descriptor of a frame
673117388Swpaul * (i.e. RL_TDESC_CMD_EOF == 1)
674117388Swpaul */
675215018Syongari#define	RL_TDESC_STAT_COLCNT	0x000F0000	/* collision count */
676215018Syongari#define	RL_TDESC_STAT_EXCESSCOL	0x00100000	/* excessive collisions */
677215018Syongari#define	RL_TDESC_STAT_LINKFAIL	0x00200000	/* link faulure */
678215018Syongari#define	RL_TDESC_STAT_OWINCOL	0x00400000	/* out-of-window collision */
679215018Syongari#define	RL_TDESC_STAT_TXERRSUM	0x00800000	/* transmit error summary */
680215018Syongari#define	RL_TDESC_STAT_UNDERRUN	0x02000000	/* TX underrun occured */
681215018Syongari#define	RL_TDESC_STAT_OWN	0x80000000
682117388Swpaul
683117388Swpaul/*
684117388Swpaul * RX descriptor cmd/vlan definitions
685117388Swpaul */
686215018Syongari#define	RL_RDESC_CMD_EOR	0x40000000
687215018Syongari#define	RL_RDESC_CMD_OWN	0x80000000
688215018Syongari#define	RL_RDESC_CMD_BUFLEN	0x00001FFF
689117388Swpaul
690215018Syongari#define	RL_RDESC_STAT_OWN	0x80000000
691215018Syongari#define	RL_RDESC_STAT_EOR	0x40000000
692215018Syongari#define	RL_RDESC_STAT_SOF	0x20000000
693215018Syongari#define	RL_RDESC_STAT_EOF	0x10000000
694215018Syongari#define	RL_RDESC_STAT_FRALIGN	0x08000000	/* frame alignment error */
695215018Syongari#define	RL_RDESC_STAT_MCAST	0x04000000	/* multicast pkt received */
696215018Syongari#define	RL_RDESC_STAT_UCAST	0x02000000	/* unicast pkt received */
697215018Syongari#define	RL_RDESC_STAT_BCAST	0x01000000	/* broadcast pkt received */
698215018Syongari#define	RL_RDESC_STAT_BUFOFLOW	0x00800000	/* out of buffer space */
699215018Syongari#define	RL_RDESC_STAT_FIFOOFLOW	0x00400000	/* FIFO overrun */
700215018Syongari#define	RL_RDESC_STAT_GIANT	0x00200000	/* pkt > 4096 bytes */
701215018Syongari#define	RL_RDESC_STAT_RXERRSUM	0x00100000	/* RX error summary */
702215018Syongari#define	RL_RDESC_STAT_RUNT	0x00080000	/* runt packet received */
703215018Syongari#define	RL_RDESC_STAT_CRCERR	0x00040000	/* CRC error */
704215018Syongari#define	RL_RDESC_STAT_PROTOID	0x00030000	/* Protocol type */
705180176Syongari#define	RL_RDESC_STAT_UDP	0x00020000	/* UDP, 8168C/CP, 8111C/CP */
706180176Syongari#define	RL_RDESC_STAT_TCP	0x00010000	/* TCP, 8168C/CP, 8111C/CP */
707215018Syongari#define	RL_RDESC_STAT_IPSUMBAD	0x00008000	/* IP header checksum bad */
708215018Syongari#define	RL_RDESC_STAT_UDPSUMBAD	0x00004000	/* UDP checksum bad */
709215018Syongari#define	RL_RDESC_STAT_TCPSUMBAD	0x00002000	/* TCP checksum bad */
710215018Syongari#define	RL_RDESC_STAT_FRAGLEN	0x00001FFF	/* RX'ed frame/frag len */
711215018Syongari#define	RL_RDESC_STAT_GFRAGLEN	0x00003FFF	/* RX'ed frame/frag len */
712215018Syongari#define	RL_RDESC_STAT_ERRS	(RL_RDESC_STAT_GIANT|RL_RDESC_STAT_RUNT| \
713135896Sjmg				 RL_RDESC_STAT_CRCERR)
714117388Swpaul
715215018Syongari#define	RL_RDESC_VLANCTL_TAG	0x00010000	/* VLAN tag available
716117388Swpaul						   (rl_vlandata valid)*/
717215018Syongari#define	RL_RDESC_VLANCTL_DATA	0x0000FFFF	/* TAG data */
718180176Syongari/* RTL8168C/RTL8168CP/RTL8111C/RTL8111CP */
719180176Syongari#define	RL_RDESC_IPV6		0x80000000
720180176Syongari#define	RL_RDESC_IPV4		0x40000000
721117388Swpaul
722215018Syongari#define	RL_PROTOID_NONIP	0x00000000
723215018Syongari#define	RL_PROTOID_TCPIP	0x00010000
724215018Syongari#define	RL_PROTOID_UDPIP	0x00020000
725215018Syongari#define	RL_PROTOID_IP		0x00030000
726215018Syongari#define	RL_TCPPKT(x)		(((x) & RL_RDESC_STAT_PROTOID) == \
727117388Swpaul				 RL_PROTOID_TCPIP)
728215018Syongari#define	RL_UDPPKT(x)		(((x) & RL_RDESC_STAT_PROTOID) == \
729117388Swpaul				 RL_PROTOID_UDPIP)
730117388Swpaul
731117388Swpaul/*
732117388Swpaul * Statistics counter structure (8139C+ and 8169 only)
733117388Swpaul */
734117388Swpaulstruct rl_stats {
735214844Syongari	uint64_t		rl_tx_pkts;
736214844Syongari	uint64_t		rl_rx_pkts;
737214844Syongari	uint64_t		rl_tx_errs;
738214844Syongari	uint32_t		rl_rx_errs;
739131605Sbms	uint16_t		rl_missed_pkts;
740131605Sbms	uint16_t		rl_rx_framealign_errs;
741131605Sbms	uint32_t		rl_tx_onecoll;
742131605Sbms	uint32_t		rl_tx_multicolls;
743214844Syongari	uint64_t		rl_rx_ucasts;
744214844Syongari	uint64_t		rl_rx_bcasts;
745131605Sbms	uint32_t		rl_rx_mcasts;
746131605Sbms	uint16_t		rl_tx_aborts;
747131605Sbms	uint16_t		rl_rx_underruns;
748117388Swpaul};
749117388Swpaul
750135467Sjmg/*
751135467Sjmg * Rx/Tx descriptor parameters (8139C+ and 8169 only)
752135467Sjmg *
753175337Syongari * 8139C+
754175337Syongari *  Number of descriptors supported : up to 64
755175337Syongari *  Descriptor alignment : 256 bytes
756175337Syongari *  Tx buffer : At least 4 bytes in length.
757175337Syongari *  Rx buffer : At least 8 bytes in length and 8 bytes alignment required.
758215019Syongari *
759175337Syongari * 8169
760175337Syongari *  Number of descriptors supported : up to 1024
761175337Syongari *  Descriptor alignment : 256 bytes
762175337Syongari *  Tx buffer : At least 4 bytes in length.
763175337Syongari *  Rx buffer : At least 8 bytes in length and 8 bytes alignment required.
764135467Sjmg */
765164460Syongari#ifndef	__NO_STRICT_ALIGNMENT
766215018Syongari#define	RE_FIXUP_RX	1
767135896Sjmg#endif
768135896Sjmg
769215018Syongari#define	RL_8169_TX_DESC_CNT	256
770215018Syongari#define	RL_8169_RX_DESC_CNT	256
771215018Syongari#define	RL_8139_TX_DESC_CNT	64
772215018Syongari#define	RL_8139_RX_DESC_CNT	64
773215018Syongari#define	RL_TX_DESC_CNT		RL_8169_TX_DESC_CNT
774215018Syongari#define	RL_RX_DESC_CNT		RL_8169_RX_DESC_CNT
775217499Syongari#define	RL_RX_JUMBO_DESC_CNT	RL_RX_DESC_CNT
776175337Syongari#define	RL_NTXSEGS		32
777159962Swpaul
778215018Syongari#define	RL_RING_ALIGN		256
779215018Syongari#define	RL_DUMP_ALIGN		64
780215018Syongari#define	RL_IFQ_MAXLEN		512
781215018Syongari#define	RL_TX_DESC_NXT(sc,x)	((x + 1) & ((sc)->rl_ldata.rl_tx_desc_cnt - 1))
782215018Syongari#define	RL_TX_DESC_PRV(sc,x)	((x - 1) & ((sc)->rl_ldata.rl_tx_desc_cnt - 1))
783215018Syongari#define	RL_RX_DESC_NXT(sc,x)	((x + 1) & ((sc)->rl_ldata.rl_rx_desc_cnt - 1))
784215018Syongari#define	RL_OWN(x)		(le32toh((x)->rl_cmdstat) & RL_RDESC_STAT_OWN)
785215018Syongari#define	RL_RXBYTES(x)		(le32toh((x)->rl_cmdstat) & sc->rl_rxlenmask)
786215018Syongari#define	RL_PKTSZ(x)		((x)/* >> 3*/)
787135896Sjmg#ifdef RE_FIXUP_RX
788215018Syongari#define	RE_ETHER_ALIGN	sizeof(uint64_t)
789215018Syongari#define	RE_RX_DESC_BUFLEN	(MCLBYTES - RE_ETHER_ALIGN)
790135896Sjmg#else
791215018Syongari#define	RE_ETHER_ALIGN	0
792215018Syongari#define	RE_RX_DESC_BUFLEN	MCLBYTES
793135896Sjmg#endif
794117388Swpaul
795188474Syongari#define	RL_MSI_MESSAGES	1
796171560Syongari
797215018Syongari#define	RL_ADDR_LO(y)		((uint64_t) (y) & 0xFFFFFFFF)
798215018Syongari#define	RL_ADDR_HI(y)		((uint64_t) (y) >> 32)
799118712Swpaul
800181270Syongari/*
801181270Syongari * The number of bits reserved for MSS in RealTek controllers is
802181270Syongari * 11bits. This limits the maximum interface MTU size in TSO case
803181270Syongari * as upper stack should not generate TCP segments with MSS greater
804181270Syongari * than the limit.
805181270Syongari */
806181270Syongari#define	RL_TSO_MTU		(2047 - ETHER_HDR_LEN - ETHER_CRC_LEN)
807181270Syongari
808135896Sjmg/* see comment in dev/re/if_re.c */
809215018Syongari#define	RL_JUMBO_FRAMELEN	7440
810217499Syongari#define	RL_JUMBO_MTU		\
811217499Syongari	(RL_JUMBO_FRAMELEN-ETHER_VLAN_ENCAP_LEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
812217499Syongari#define	RL_JUMBO_MTU_6K		\
813217499Syongari	((6 * 1024) - ETHER_VLAN_ENCAP_LEN - ETHER_HDR_LEN - ETHER_CRC_LEN)
814217499Syongari#define	RL_JUMBO_MTU_9K		\
815217499Syongari	((9 * 1024) - ETHER_VLAN_ENCAP_LEN - ETHER_HDR_LEN - ETHER_CRC_LEN)
816217499Syongari#define	RL_MTU			\
817176756Syongari	(ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN - ETHER_HDR_LEN - ETHER_CRC_LEN)
818119868Swpaul
819175337Syongaristruct rl_txdesc {
820175337Syongari	struct mbuf		*tx_m;
821175337Syongari	bus_dmamap_t		tx_dmamap;
822175337Syongari};
823117388Swpaul
824175337Syongaristruct rl_rxdesc {
825175337Syongari	struct mbuf		*rx_m;
826175337Syongari	bus_dmamap_t		rx_dmamap;
827175337Syongari	bus_size_t		rx_size;
828117388Swpaul};
829117388Swpaul
830117388Swpaulstruct rl_list_data {
831175337Syongari	struct rl_txdesc	rl_tx_desc[RL_TX_DESC_CNT];
832175337Syongari	struct rl_rxdesc	rl_rx_desc[RL_RX_DESC_CNT];
833217499Syongari	struct rl_rxdesc	rl_jrx_desc[RL_RX_JUMBO_DESC_CNT];
834175337Syongari	int			rl_tx_desc_cnt;
835175337Syongari	int			rl_rx_desc_cnt;
836117388Swpaul	int			rl_tx_prodidx;
837117388Swpaul	int			rl_rx_prodidx;
838117388Swpaul	int			rl_tx_considx;
839117388Swpaul	int			rl_tx_free;
840175337Syongari	bus_dma_tag_t		rl_tx_mtag;	/* mbuf TX mapping tag */
841175337Syongari	bus_dma_tag_t		rl_rx_mtag;	/* mbuf RX mapping tag */
842217499Syongari	bus_dma_tag_t		rl_jrx_mtag;	/* mbuf RX mapping tag */
843175337Syongari	bus_dmamap_t		rl_rx_sparemap;
844217499Syongari	bus_dmamap_t		rl_jrx_sparemap;
845117388Swpaul	bus_dma_tag_t		rl_stag;	/* stats mapping tag */
846117388Swpaul	bus_dmamap_t		rl_smap;	/* stats map */
847117388Swpaul	struct rl_stats		*rl_stats;
848118712Swpaul	bus_addr_t		rl_stats_addr;
849117388Swpaul	bus_dma_tag_t		rl_rx_list_tag;
850117388Swpaul	bus_dmamap_t		rl_rx_list_map;
851117388Swpaul	struct rl_desc		*rl_rx_list;
852118712Swpaul	bus_addr_t		rl_rx_list_addr;
853117388Swpaul	bus_dma_tag_t		rl_tx_list_tag;
854117388Swpaul	bus_dmamap_t		rl_tx_list_map;
855117388Swpaul	struct rl_desc		*rl_tx_list;
856118712Swpaul	bus_addr_t		rl_tx_list_addr;
857117388Swpaul};
858117388Swpaul
859184515Simpenum rl_twist { DONE, CHK_LINK, FIND_ROW, SET_PARAM, RECHK_LONG, RETUNE };
860184515Simp
86140516Swpaulstruct rl_softc {
862147256Sbrooks	struct ifnet		*rl_ifp;	/* interface info */
86341569Swpaul	bus_space_handle_t	rl_bhandle;	/* bus space handle */
86441569Swpaul	bus_space_tag_t		rl_btag;	/* bus space tag */
865159962Swpaul	device_t		rl_dev;
86650703Swpaul	struct resource		*rl_res;
867180169Syongari	int			rl_res_id;
868180169Syongari	int			rl_res_type;
869217857Syongari	struct resource		*rl_res_pba;
870171560Syongari	struct resource		*rl_irq[RL_MSI_MESSAGES];
871171560Syongari	void			*rl_intrhand[RL_MSI_MESSAGES];
87250703Swpaul	device_t		rl_miibus;
87381713Swpaul	bus_dma_tag_t		rl_parent_tag;
874131605Sbms	uint8_t			rl_type;
875226995Smarius	const struct rl_hwrev	*rl_hwrev;
876257608Syongari	uint32_t		rl_macrev;
87767931Swpaul	int			rl_eecmd_read;
878159962Swpaul	int			rl_eewidth;
879227593Syongari	int			rl_expcap;
88052426Swpaul	int			rl_txthresh;
881232145Syongari	bus_size_t		rl_cfg0;
882232145Syongari	bus_size_t		rl_cfg1;
883232145Syongari	bus_size_t		rl_cfg2;
884232145Syongari	bus_size_t		rl_cfg3;
885232145Syongari	bus_size_t		rl_cfg4;
886232145Syongari	bus_size_t		rl_cfg5;
88740516Swpaul	struct rl_chain_data	rl_cdata;
888117388Swpaul	struct rl_list_data	rl_ldata;
889150720Sjhb	struct callout		rl_stat_callout;
890164811Sru	int			rl_watchdog_timer;
89167087Swpaul	struct mtx		rl_mtx;
892119868Swpaul	struct mbuf		*rl_head;
893119868Swpaul	struct mbuf		*rl_tail;
894131605Sbms	uint32_t		rl_rxlenmask;
895119868Swpaul	int			rl_testmode;
896168828Syongari	int			rl_if_flags;
897184559Simp	int			rl_twister_enable;
898184515Simp	enum rl_twist		rl_twister;
899184515Simp	int			rl_twist_row;
900184515Simp	int			rl_twist_col;
90186822Siwasaki	int			suspended;	/* 0 = normal  1 = suspended */
90294883Sluigi#ifdef DEVICE_POLLING
90394883Sluigi	int			rxcycles;
90494883Sluigi#endif
905159962Swpaul
906159962Swpaul	struct task		rl_inttask;
907159962Swpaul
908159962Swpaul	int			rl_txstart;
909217902Syongari	int			rl_int_rx_act;
910217902Syongari	int			rl_int_rx_mod;
911180171Syongari	uint32_t		rl_flags;
912227914Syongari#define	RL_FLAG_MSI		0x00000001
913227914Syongari#define	RL_FLAG_AUTOPAD		0x00000002
914227914Syongari#define	RL_FLAG_PHYWAKE_PM	0x00000004
915227914Syongari#define	RL_FLAG_PHYWAKE		0x00000008
916227914Syongari#define	RL_FLAG_JUMBOV2		0x00000010
917227914Syongari#define	RL_FLAG_PAR		0x00000020
918227914Syongari#define	RL_FLAG_DESCV2		0x00000040
919227914Syongari#define	RL_FLAG_MACSTAT		0x00000080
920227914Syongari#define	RL_FLAG_FASTETHER	0x00000100
921227914Syongari#define	RL_FLAG_CMDSTOP		0x00000200
922227914Syongari#define	RL_FLAG_MACRESET	0x00000400
923227914Syongari#define	RL_FLAG_MSIX		0x00000800
924227914Syongari#define	RL_FLAG_WOLRXENB	0x00001000
925227914Syongari#define	RL_FLAG_MACSLEEP	0x00002000
926227914Syongari#define	RL_FLAG_WAIT_TXPOLL	0x00004000
927227914Syongari#define	RL_FLAG_CMDSTOP_WAIT_TXQ	0x00008000
928227916Syongari#define	RL_FLAG_WOL_MANLINK	0x00010000
929227914Syongari#define	RL_FLAG_PCIE		0x40000000
930227914Syongari#define	RL_FLAG_LINK		0x80000000
93140516Swpaul};
93240516Swpaul
93372200Sbmilekic#define	RL_LOCK(_sc)		mtx_lock(&(_sc)->rl_mtx)
93472200Sbmilekic#define	RL_UNLOCK(_sc)		mtx_unlock(&(_sc)->rl_mtx)
935122689Ssam#define	RL_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->rl_mtx, MA_OWNED)
93667087Swpaul
93740516Swpaul/*
93840516Swpaul * register space access macros
93940516Swpaul */
940215018Syongari#define	CSR_WRITE_STREAM_4(sc, reg, val)	\
941119738Stmm	bus_space_write_stream_4(sc->rl_btag, sc->rl_bhandle, reg, val)
942215018Syongari#define	CSR_WRITE_4(sc, reg, val)	\
94341569Swpaul	bus_space_write_4(sc->rl_btag, sc->rl_bhandle, reg, val)
944215018Syongari#define	CSR_WRITE_2(sc, reg, val)	\
94541569Swpaul	bus_space_write_2(sc->rl_btag, sc->rl_bhandle, reg, val)
946215018Syongari#define	CSR_WRITE_1(sc, reg, val)	\
94741569Swpaul	bus_space_write_1(sc->rl_btag, sc->rl_bhandle, reg, val)
94840516Swpaul
949215018Syongari#define	CSR_READ_4(sc, reg)		\
95041569Swpaul	bus_space_read_4(sc->rl_btag, sc->rl_bhandle, reg)
951215018Syongari#define	CSR_READ_2(sc, reg)		\
95241569Swpaul	bus_space_read_2(sc->rl_btag, sc->rl_bhandle, reg)
953215018Syongari#define	CSR_READ_1(sc, reg)		\
95441569Swpaul	bus_space_read_1(sc->rl_btag, sc->rl_bhandle, reg)
95540516Swpaul
956226995Smarius#define	CSR_BARRIER(sc, reg, length, flags)				\
957226995Smarius	bus_space_barrier(sc->rl_btag, sc->rl_bhandle, reg, length, flags)
958226995Smarius
959215018Syongari#define	CSR_SETBIT_1(sc, offset, val)		\
960159962Swpaul	CSR_WRITE_1(sc, offset, CSR_READ_1(sc, offset) | (val))
961159962Swpaul
962215018Syongari#define	CSR_CLRBIT_1(sc, offset, val)		\
963159962Swpaul	CSR_WRITE_1(sc, offset, CSR_READ_1(sc, offset) & ~(val))
964159962Swpaul
965215018Syongari#define	CSR_SETBIT_2(sc, offset, val)		\
966159962Swpaul	CSR_WRITE_2(sc, offset, CSR_READ_2(sc, offset) | (val))
967159962Swpaul
968215018Syongari#define	CSR_CLRBIT_2(sc, offset, val)		\
969159962Swpaul	CSR_WRITE_2(sc, offset, CSR_READ_2(sc, offset) & ~(val))
970159962Swpaul
971215018Syongari#define	CSR_SETBIT_4(sc, offset, val)		\
972159962Swpaul	CSR_WRITE_4(sc, offset, CSR_READ_4(sc, offset) | (val))
973159962Swpaul
974215018Syongari#define	CSR_CLRBIT_4(sc, offset, val)		\
975159962Swpaul	CSR_WRITE_4(sc, offset, CSR_READ_4(sc, offset) & ~(val))
976159962Swpaul
977215018Syongari#define	RL_TIMEOUT		1000
978215018Syongari#define	RL_PHY_TIMEOUT		2000
97940516Swpaul
98040516Swpaul/*
98140516Swpaul * General constants that are fun to know.
98240516Swpaul *
98340516Swpaul * RealTek PCI vendor ID
98440516Swpaul */
98540516Swpaul#define	RT_VENDORID				0x10EC
98640516Swpaul
98740516Swpaul/*
98840516Swpaul * RealTek chip device IDs.
98940516Swpaul */
990215018Syongari#define	RT_DEVICEID_8139D			0x8039
99140516Swpaul#define	RT_DEVICEID_8129			0x8129
992215018Syongari#define	RT_DEVICEID_8101E			0x8136
99367771Swpaul#define	RT_DEVICEID_8138			0x8138
99440516Swpaul#define	RT_DEVICEID_8139			0x8139
995215018Syongari#define	RT_DEVICEID_8169SC			0x8167
996215018Syongari#define	RT_DEVICEID_8168			0x8168
997215018Syongari#define	RT_DEVICEID_8169			0x8169
998215018Syongari#define	RT_DEVICEID_8100			0x8100
99940516Swpaul
1000215018Syongari#define	RT_REVID_8139CPLUS			0x20
1001117388Swpaul
100240516Swpaul/*
100344238Swpaul * Accton PCI vendor ID
100444238Swpaul */
1005215018Syongari#define	ACCTON_VENDORID				0x1113
100644238Swpaul
100744238Swpaul/*
100841243Swpaul * Accton MPX 5030/5038 device ID.
100941243Swpaul */
1010215018Syongari#define	ACCTON_DEVICEID_5030			0x1211
101141243Swpaul
101241243Swpaul/*
101394400Swpaul * Nortel PCI vendor ID
101494400Swpaul */
1015215018Syongari#define	NORTEL_VENDORID				0x126C
101694400Swpaul
101794400Swpaul/*
101844238Swpaul * Delta Electronics Vendor ID.
101944238Swpaul */
1020215018Syongari#define	DELTA_VENDORID				0x1500
102144238Swpaul
102244238Swpaul/*
102344238Swpaul * Delta device IDs.
102444238Swpaul */
1025215018Syongari#define	DELTA_DEVICEID_8139			0x1360
102644238Swpaul
102744238Swpaul/*
102844238Swpaul * Addtron vendor ID.
102944238Swpaul */
1030215018Syongari#define	ADDTRON_VENDORID			0x4033
103144238Swpaul
103244238Swpaul/*
103344238Swpaul * Addtron device IDs.
103444238Swpaul */
1035215018Syongari#define	ADDTRON_DEVICEID_8139			0x1360
103644238Swpaul
103744238Swpaul/*
103872813Swpaul * D-Link vendor ID.
103972813Swpaul */
1040215018Syongari#define	DLINK_VENDORID				0x1186
104172813Swpaul
104272813Swpaul/*
104372813Swpaul * D-Link DFE-530TX+ device ID
104472813Swpaul */
1045215018Syongari#define	DLINK_DEVICEID_530TXPLUS		0x1300
104672813Swpaul
104772813Swpaul/*
1048245485Syongari * D-Link DFE-520TX rev. C1 device ID
1049245485Syongari */
1050245485Syongari#define	DLINK_DEVICEID_520TX_REVC1		0x4200
1051245485Syongari
1052245485Syongari/*
1053148722Stobez * D-Link DFE-5280T device ID
1054148722Stobez */
1055215018Syongari#define	DLINK_DEVICEID_528T			0x4300
1056224506Syongari#define	DLINK_DEVICEID_530T_REVC		0x4302
1057148722Stobez
1058148722Stobez/*
105996112Sjhb * D-Link DFE-690TXD device ID
106096112Sjhb */
1061215018Syongari#define	DLINK_DEVICEID_690TXD			0x1340
106296112Sjhb
106396112Sjhb/*
1064103020Siwasaki * Corega K.K vendor ID
1065103020Siwasaki */
1066215018Syongari#define	COREGA_VENDORID				0x1259
1067103020Siwasaki
1068103020Siwasaki/*
1069109095Ssanpei * Corega FEther CB-TXD device ID
1070103020Siwasaki */
1071215018Syongari#define	COREGA_DEVICEID_FETHERCBTXD		0xa117
1072103020Siwasaki
1073103020Siwasaki/*
1074109095Ssanpei * Corega FEtherII CB-TXD device ID
1075109095Ssanpei */
1076215018Syongari#define	COREGA_DEVICEID_FETHERIICBTXD		0xa11e
1077109095Ssanpei
1078111381Sdan/*
1079134433Ssanpei * Corega CG-LAPCIGT device ID
1080134433Ssanpei */
1081215018Syongari#define	COREGA_DEVICEID_CGLAPCIGT		0xc107
1082134433Ssanpei
1083134433Ssanpei/*
1084151341Sjhb * Linksys vendor ID
1085151341Sjhb */
1086215018Syongari#define	LINKSYS_VENDORID			0x1737
1087151341Sjhb
1088151341Sjhb/*
1089151341Sjhb * Linksys EG1032 device ID
1090151341Sjhb */
1091215018Syongari#define	LINKSYS_DEVICEID_EG1032			0x1032
1092151341Sjhb
1093151341Sjhb/*
1094151341Sjhb * Linksys EG1032 rev 3 sub-device ID
1095151341Sjhb */
1096215018Syongari#define	LINKSYS_SUBDEVICE_EG1032_REV3		0x0024
1097151341Sjhb
1098151341Sjhb/*
1099111381Sdan * Peppercon vendor ID
1100111381Sdan */
1101215018Syongari#define	PEPPERCON_VENDORID			0x1743
1102109095Ssanpei
1103111381Sdan/*
1104111381Sdan * Peppercon ROL-F device ID
1105111381Sdan */
1106215018Syongari#define	PEPPERCON_DEVICEID_ROLF			0x8139
1107109095Ssanpei
1108109095Ssanpei/*
1109112379Ssanpei * Planex Communications, Inc. vendor ID
1110112379Ssanpei */
1111215018Syongari#define	PLANEX_VENDORID				0x14ea
1112112379Ssanpei
1113112379Ssanpei/*
1114173948Sremko * Planex FNW-3603-TX device ID
1115173948Sremko */
1116215018Syongari#define	PLANEX_DEVICEID_FNW3603TX		0xab06
1117173948Sremko
1118173948Sremko/*
1119112379Ssanpei * Planex FNW-3800-TX device ID
1120112379Ssanpei */
1121215018Syongari#define	PLANEX_DEVICEID_FNW3800TX		0xab07
1122112379Ssanpei
1123112379Ssanpei/*
1124117388Swpaul * LevelOne vendor ID
1125117388Swpaul */
1126215018Syongari#define	LEVEL1_VENDORID				0x018A
1127117388Swpaul
1128117388Swpaul/*
1129117388Swpaul * LevelOne FPC-0106TX devide ID
1130117388Swpaul */
1131215018Syongari#define	LEVEL1_DEVICEID_FPC0106TX		0x0106
1132117388Swpaul
1133117388Swpaul/*
1134117388Swpaul * Compaq vendor ID
1135117388Swpaul */
1136215018Syongari#define	CP_VENDORID				0x021B
1137117388Swpaul
1138117388Swpaul/*
1139117388Swpaul * Edimax vendor ID
1140117388Swpaul */
1141215018Syongari#define	EDIMAX_VENDORID				0x13D1
1142117388Swpaul
1143117388Swpaul/*
1144117388Swpaul * Edimax EP-4103DL cardbus device ID
1145117388Swpaul */
1146215018Syongari#define	EDIMAX_DEVICEID_EP4103DL		0xAB06
1147117388Swpaul
1148160883Swpaul/* US Robotics vendor ID */
1149160883Swpaul
1150215018Syongari#define	USR_VENDORID		0x16EC
1151160883Swpaul
1152160883Swpaul/* US Robotics 997902 device ID */
1153160883Swpaul
1154215018Syongari#define	USR_DEVICEID_997902	0x0116
1155