if_rlreg.h revision 164460
1139825Simp/*-
2117388Swpaul * Copyright (c) 1997, 1998-2003
340516Swpaul *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
440516Swpaul *
540516Swpaul * Redistribution and use in source and binary forms, with or without
640516Swpaul * modification, are permitted provided that the following conditions
740516Swpaul * are met:
840516Swpaul * 1. Redistributions of source code must retain the above copyright
940516Swpaul *    notice, this list of conditions and the following disclaimer.
1040516Swpaul * 2. Redistributions in binary form must reproduce the above copyright
1140516Swpaul *    notice, this list of conditions and the following disclaimer in the
1240516Swpaul *    documentation and/or other materials provided with the distribution.
1340516Swpaul * 3. All advertising materials mentioning features or use of this software
1440516Swpaul *    must display the following acknowledgement:
1540516Swpaul *	This product includes software developed by Bill Paul.
1640516Swpaul * 4. Neither the name of the author nor the names of any co-contributors
1740516Swpaul *    may be used to endorse or promote products derived from this software
1840516Swpaul *    without specific prior written permission.
1940516Swpaul *
2040516Swpaul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2140516Swpaul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2240516Swpaul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2340516Swpaul * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2440516Swpaul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2540516Swpaul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2640516Swpaul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2740516Swpaul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2840516Swpaul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2940516Swpaul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3040516Swpaul * THE POSSIBILITY OF SUCH DAMAGE.
3140516Swpaul *
3250477Speter * $FreeBSD: head/sys/pci/if_rlreg.h 164460 2006-11-21 04:11:31Z yongari $
3340516Swpaul */
3440516Swpaul
3540516Swpaul/*
3640516Swpaul * RealTek 8129/8139 register offsets
3740516Swpaul */
3840516Swpaul#define	RL_IDR0		0x0000		/* ID register 0 (station addr) */
3940516Swpaul#define RL_IDR1		0x0001		/* Must use 32-bit accesses (?) */
4040516Swpaul#define RL_IDR2		0x0002
4140516Swpaul#define RL_IDR3		0x0003
4240516Swpaul#define RL_IDR4		0x0004
4340516Swpaul#define RL_IDR5		0x0005
4440516Swpaul					/* 0006-0007 reserved */
4540516Swpaul#define RL_MAR0		0x0008		/* Multicast hash table */
4640516Swpaul#define RL_MAR1		0x0009
4740516Swpaul#define RL_MAR2		0x000A
4840516Swpaul#define RL_MAR3		0x000B
4940516Swpaul#define RL_MAR4		0x000C
5040516Swpaul#define RL_MAR5		0x000D
5140516Swpaul#define RL_MAR6		0x000E
5240516Swpaul#define RL_MAR7		0x000F
5340516Swpaul
5440516Swpaul#define RL_TXSTAT0	0x0010		/* status of TX descriptor 0 */
5540516Swpaul#define RL_TXSTAT1	0x0014		/* status of TX descriptor 1 */
5640516Swpaul#define RL_TXSTAT2	0x0018		/* status of TX descriptor 2 */
5740516Swpaul#define RL_TXSTAT3	0x001C		/* status of TX descriptor 3 */
5840516Swpaul
5940516Swpaul#define RL_TXADDR0	0x0020		/* address of TX descriptor 0 */
6040516Swpaul#define RL_TXADDR1	0x0024		/* address of TX descriptor 1 */
6140516Swpaul#define RL_TXADDR2	0x0028		/* address of TX descriptor 2 */
6240516Swpaul#define RL_TXADDR3	0x002C		/* address of TX descriptor 3 */
6340516Swpaul
6440516Swpaul#define RL_RXADDR		0x0030	/* RX ring start address */
6540516Swpaul#define RL_RX_EARLY_BYTES	0x0034	/* RX early byte count */
6640516Swpaul#define RL_RX_EARLY_STAT	0x0036	/* RX early status */
6740516Swpaul#define RL_COMMAND	0x0037		/* command register */
6840516Swpaul#define RL_CURRXADDR	0x0038		/* current address of packet read */
6940516Swpaul#define RL_CURRXBUF	0x003A		/* current RX buffer address */
7040516Swpaul#define RL_IMR		0x003C		/* interrupt mask register */
7140516Swpaul#define RL_ISR		0x003E		/* interrupt status register */
7240516Swpaul#define RL_TXCFG	0x0040		/* transmit config */
7340516Swpaul#define RL_RXCFG	0x0044		/* receive config */
7440516Swpaul#define RL_TIMERCNT	0x0048		/* timer count register */
7540516Swpaul#define RL_MISSEDPKT	0x004C		/* missed packet counter */
7640516Swpaul#define RL_EECMD	0x0050		/* EEPROM command register */
7740516Swpaul#define RL_CFG0		0x0051		/* config register #0 */
7840516Swpaul#define RL_CFG1		0x0052		/* config register #1 */
79120043Swpaul                                        /* 0053-0057 reserved */
8040516Swpaul#define RL_MEDIASTAT	0x0058		/* media status register (8139) */
8140516Swpaul					/* 0059-005A reserved */
8240516Swpaul#define RL_MII		0x005A		/* 8129 chip only */
8340516Swpaul#define RL_HALTCLK	0x005B
8440516Swpaul#define RL_MULTIINTR	0x005C		/* multiple interrupt */
8540516Swpaul#define RL_PCIREV	0x005E		/* PCI revision value */
8640516Swpaul					/* 005F reserved */
8740516Swpaul#define RL_TXSTAT_ALL	0x0060		/* TX status of all descriptors */
8840516Swpaul
8940516Swpaul/* Direct PHY access registers only available on 8139 */
9040516Swpaul#define RL_BMCR		0x0062		/* PHY basic mode control */
9140516Swpaul#define RL_BMSR		0x0064		/* PHY basic mode status */
9240516Swpaul#define RL_ANAR		0x0066		/* PHY autoneg advert */
9340516Swpaul#define RL_LPAR		0x0068		/* PHY link partner ability */
9440516Swpaul#define RL_ANER		0x006A		/* PHY autoneg expansion */
9540516Swpaul
9640516Swpaul#define RL_DISCCNT	0x006C		/* disconnect counter */
9740516Swpaul#define RL_FALSECAR	0x006E		/* false carrier counter */
9840516Swpaul#define RL_NWAYTST	0x0070		/* NWAY test register */
9940516Swpaul#define RL_RX_ER	0x0072		/* RX_ER counter */
10040516Swpaul#define RL_CSCFG	0x0074		/* CS configuration register */
10140516Swpaul
102117388Swpaul/*
103117388Swpaul * When operating in special C+ mode, some of the registers in an
104117388Swpaul * 8139C+ chip have different definitions. These are also used for
105117388Swpaul * the 8169 gigE chip.
106117388Swpaul */
107117388Swpaul#define RL_DUMPSTATS_LO		0x0010	/* counter dump command register */
108117388Swpaul#define RL_DUMPSTATS_HI		0x0014	/* counter dump command register */
109117388Swpaul#define RL_TXLIST_ADDR_LO	0x0020	/* 64 bits, 256 byte alignment */
110117388Swpaul#define RL_TXLIST_ADDR_HI	0x0024	/* 64 bits, 256 byte alignment */
111117388Swpaul#define RL_TXLIST_ADDR_HPRIO_LO	0x0028	/* 64 bits, 256 byte alignment */
112117388Swpaul#define RL_TXLIST_ADDR_HPRIO_HI	0x002C	/* 64 bits, 256 byte alignment */
113120043Swpaul#define RL_CFG2			0x0053
114117388Swpaul#define RL_TIMERINT		0x0054	/* interrupt on timer expire */
115117388Swpaul#define RL_TXSTART		0x00D9	/* 8 bits */
116117388Swpaul#define RL_CPLUS_CMD		0x00E0	/* 16 bits */
117117388Swpaul#define RL_RXLIST_ADDR_LO	0x00E4	/* 64 bits, 256 byte alignment */
118117388Swpaul#define RL_RXLIST_ADDR_HI	0x00E8	/* 64 bits, 256 byte alignment */
119117388Swpaul#define RL_EARLY_TX_THRESH	0x00EC	/* 8 bits */
12040516Swpaul
12140516Swpaul/*
122117388Swpaul * Registers specific to the 8169 gigE chip
123117388Swpaul */
124118586Swpaul#define RL_TIMERINT_8169	0x0058	/* different offset than 8139 */
125117388Swpaul#define RL_PHYAR		0x0060
126117388Swpaul#define RL_TBICSR		0x0064
127117388Swpaul#define RL_TBI_ANAR		0x0068
128117388Swpaul#define RL_TBI_LPAR		0x006A
129117388Swpaul#define RL_GMEDIASTAT		0x006C	/* 8 bits */
130117388Swpaul#define RL_MAXRXPKTLEN		0x00DA	/* 16 bits, chip multiplies by 8 */
131117388Swpaul#define RL_GTXSTART		0x0038	/* 16 bits */
132117388Swpaul
133117388Swpaul/*
13440516Swpaul * TX config register bits
13540516Swpaul */
13640516Swpaul#define RL_TXCFG_CLRABRT	0x00000001	/* retransmit aborted pkt */
13745633Swpaul#define RL_TXCFG_MAXDMA		0x00000700	/* max DMA burst size */
13840516Swpaul#define RL_TXCFG_CRCAPPEND	0x00010000	/* CRC append (0 = yes) */
13945633Swpaul#define RL_TXCFG_LOOPBKTST	0x00060000	/* loopback test */
140119868Swpaul#define RL_TXCFG_IFG2		0x00080000	/* 8169 only */
14145633Swpaul#define RL_TXCFG_IFG		0x03000000	/* interframe gap */
142117388Swpaul#define RL_TXCFG_HWREV		0x7CC00000
14340516Swpaul
144119868Swpaul#define RL_LOOPTEST_OFF		0x00000000
145119868Swpaul#define RL_LOOPTEST_ON		0x00020000
146119981Swpaul#define RL_LOOPTEST_ON_CPLUS	0x00060000
147119868Swpaul
148159962Swpaul/* Known revision codes. */
149117388Swpaul
150160843Swpaul#define RL_HWREV_8169		0x00000000
151160843Swpaul#define RL_HWREV_8110S		0x00800000
152160843Swpaul#define RL_HWREV_8169S		0x04000000
153160843Swpaul#define RL_HWREV_8169_8110SB	0x10000000
154160843Swpaul#define RL_HWREV_8169_8110SC	0x18000000
155160843Swpaul#define RL_HWREV_8168_SPIN1	0x30000000
156160843Swpaul#define RL_HWREV_8100E		0x30800000
157160843Swpaul#define RL_HWREV_8101E		0x34000000
158160843Swpaul#define RL_HWREV_8168_SPIN2	0x38000000
159160843Swpaul#define RL_HWREV_8139		0x60000000
160160843Swpaul#define RL_HWREV_8139A		0x70000000
161160843Swpaul#define RL_HWREV_8139AG		0x70800000
162160843Swpaul#define RL_HWREV_8139B		0x78000000
163160843Swpaul#define RL_HWREV_8130		0x7C000000
164160843Swpaul#define RL_HWREV_8139C		0x74000000
165160843Swpaul#define RL_HWREV_8139D		0x74400000
166160843Swpaul#define RL_HWREV_8139CPLUS	0x74800000
167160843Swpaul#define RL_HWREV_8101		0x74c00000
168160843Swpaul#define RL_HWREV_8100		0x78800000
169159962Swpaul
17045633Swpaul#define RL_TXDMA_16BYTES	0x00000000
17145633Swpaul#define RL_TXDMA_32BYTES	0x00000100
17245633Swpaul#define RL_TXDMA_64BYTES	0x00000200
17345633Swpaul#define RL_TXDMA_128BYTES	0x00000300
17445633Swpaul#define RL_TXDMA_256BYTES	0x00000400
17545633Swpaul#define RL_TXDMA_512BYTES	0x00000500
17645633Swpaul#define RL_TXDMA_1024BYTES	0x00000600
17745633Swpaul#define RL_TXDMA_2048BYTES	0x00000700
17845633Swpaul
17940516Swpaul/*
18040516Swpaul * Transmit descriptor status register bits.
18140516Swpaul */
18240516Swpaul#define RL_TXSTAT_LENMASK	0x00001FFF
18340516Swpaul#define RL_TXSTAT_OWN		0x00002000
18440516Swpaul#define RL_TXSTAT_TX_UNDERRUN	0x00004000
18540516Swpaul#define RL_TXSTAT_TX_OK		0x00008000
18640516Swpaul#define RL_TXSTAT_EARLY_THRESH	0x003F0000
18740516Swpaul#define RL_TXSTAT_COLLCNT	0x0F000000
18840516Swpaul#define RL_TXSTAT_CARR_HBEAT	0x10000000
18940516Swpaul#define RL_TXSTAT_OUTOFWIN	0x20000000
19040516Swpaul#define RL_TXSTAT_TXABRT	0x40000000
19140516Swpaul#define RL_TXSTAT_CARRLOSS	0x80000000
19240516Swpaul
19340516Swpaul/*
19440516Swpaul * Interrupt status register bits.
19540516Swpaul */
19640516Swpaul#define RL_ISR_RX_OK		0x0001
19740516Swpaul#define RL_ISR_RX_ERR		0x0002
19840516Swpaul#define RL_ISR_TX_OK		0x0004
19940516Swpaul#define RL_ISR_TX_ERR		0x0008
20040516Swpaul#define RL_ISR_RX_OVERRUN	0x0010
20140516Swpaul#define RL_ISR_PKT_UNDERRUN	0x0020
202119868Swpaul#define RL_ISR_LINKCHG		0x0020	/* 8169 only */
20340516Swpaul#define RL_ISR_FIFO_OFLOW	0x0040	/* 8139 only */
204117388Swpaul#define RL_ISR_TX_DESC_UNAVAIL	0x0080	/* C+ only */
205117388Swpaul#define RL_ISR_SWI		0x0100	/* C+ only */
206117388Swpaul#define RL_ISR_CABLE_LEN_CHGD	0x2000
20740516Swpaul#define RL_ISR_PCS_TIMEOUT	0x4000	/* 8129 only */
208117388Swpaul#define RL_ISR_TIMEOUT_EXPIRED	0x4000
20940516Swpaul#define RL_ISR_SYSTEM_ERR	0x8000
21040516Swpaul
21140516Swpaul#define RL_INTRS	\
21240516Swpaul	(RL_ISR_TX_OK|RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|		\
21340516Swpaul	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
21440516Swpaul	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR)
21540516Swpaul
216159962Swpaul#ifdef RE_TX_MODERATION
217117388Swpaul#define RL_INTRS_CPLUS	\
218119868Swpaul	(RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|			\
219117388Swpaul	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
220117388Swpaul	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR|RL_ISR_TIMEOUT_EXPIRED)
221159962Swpaul#else
222159962Swpaul#define RL_INTRS_CPLUS	\
223159962Swpaul	(RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|RL_ISR_TX_OK|		\
224159962Swpaul	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
225159962Swpaul	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR|RL_ISR_TIMEOUT_EXPIRED)
226159962Swpaul#endif
227117388Swpaul
22840516Swpaul/*
22940516Swpaul * Media status register. (8139 only)
23040516Swpaul */
23140516Swpaul#define RL_MEDIASTAT_RXPAUSE	0x01
23240516Swpaul#define RL_MEDIASTAT_TXPAUSE	0x02
23340516Swpaul#define RL_MEDIASTAT_LINK	0x04
23440516Swpaul#define RL_MEDIASTAT_SPEED10	0x08
23540516Swpaul#define RL_MEDIASTAT_RXFLOWCTL	0x40	/* duplex mode */
23640516Swpaul#define RL_MEDIASTAT_TXFLOWCTL	0x80	/* duplex mode */
23740516Swpaul
23840516Swpaul/*
23940516Swpaul * Receive config register.
24040516Swpaul */
24140516Swpaul#define RL_RXCFG_RX_ALLPHYS	0x00000001	/* accept all nodes */
24240516Swpaul#define RL_RXCFG_RX_INDIV	0x00000002	/* match filter */
24340516Swpaul#define RL_RXCFG_RX_MULTI	0x00000004	/* accept all multicast */
24440516Swpaul#define RL_RXCFG_RX_BROAD	0x00000008	/* accept all broadcast */
24540516Swpaul#define RL_RXCFG_RX_RUNT	0x00000010
24640516Swpaul#define RL_RXCFG_RX_ERRPKT	0x00000020
24740516Swpaul#define RL_RXCFG_WRAP		0x00000080
24845633Swpaul#define RL_RXCFG_MAXDMA		0x00000700
24945633Swpaul#define RL_RXCFG_BUFSZ		0x00001800
25045633Swpaul#define RL_RXCFG_FIFOTHRESH	0x0000E000
25145633Swpaul#define RL_RXCFG_EARLYTHRESH	0x07000000
25240516Swpaul
25345633Swpaul#define RL_RXDMA_16BYTES	0x00000000
25445633Swpaul#define RL_RXDMA_32BYTES	0x00000100
25545633Swpaul#define RL_RXDMA_64BYTES	0x00000200
25645633Swpaul#define RL_RXDMA_128BYTES	0x00000300
25745633Swpaul#define RL_RXDMA_256BYTES	0x00000400
25845633Swpaul#define RL_RXDMA_512BYTES	0x00000500
25945633Swpaul#define RL_RXDMA_1024BYTES	0x00000600
26045633Swpaul#define RL_RXDMA_UNLIMITED	0x00000700
26145633Swpaul
26240516Swpaul#define RL_RXBUF_8		0x00000000
26340516Swpaul#define RL_RXBUF_16		0x00000800
26440516Swpaul#define RL_RXBUF_32		0x00001000
26545633Swpaul#define RL_RXBUF_64		0x00001800
26640516Swpaul
26745633Swpaul#define RL_RXFIFO_16BYTES	0x00000000
26845633Swpaul#define RL_RXFIFO_32BYTES	0x00002000
26945633Swpaul#define RL_RXFIFO_64BYTES	0x00004000
27045633Swpaul#define RL_RXFIFO_128BYTES	0x00006000
27145633Swpaul#define RL_RXFIFO_256BYTES	0x00008000
27245633Swpaul#define RL_RXFIFO_512BYTES	0x0000A000
27345633Swpaul#define RL_RXFIFO_1024BYTES	0x0000C000
27445633Swpaul#define RL_RXFIFO_NOTHRESH	0x0000E000
27545633Swpaul
27640516Swpaul/*
27740516Swpaul * Bits in RX status header (included with RX'ed packet
27840516Swpaul * in ring buffer).
27940516Swpaul */
28040516Swpaul#define RL_RXSTAT_RXOK		0x00000001
28140516Swpaul#define RL_RXSTAT_ALIGNERR	0x00000002
28240516Swpaul#define RL_RXSTAT_CRCERR	0x00000004
28340516Swpaul#define RL_RXSTAT_GIANT		0x00000008
28440516Swpaul#define RL_RXSTAT_RUNT		0x00000010
28540516Swpaul#define RL_RXSTAT_BADSYM	0x00000020
28640516Swpaul#define RL_RXSTAT_BROAD		0x00002000
28740516Swpaul#define RL_RXSTAT_INDIV		0x00004000
28840516Swpaul#define RL_RXSTAT_MULTI		0x00008000
28940516Swpaul#define RL_RXSTAT_LENMASK	0xFFFF0000
29040516Swpaul
29140516Swpaul#define RL_RXSTAT_UNFINISHED	0xFFF0		/* DMA still in progress */
29240516Swpaul/*
29340516Swpaul * Command register.
29440516Swpaul */
29540516Swpaul#define RL_CMD_EMPTY_RXBUF	0x0001
29640516Swpaul#define RL_CMD_TX_ENB		0x0004
29740516Swpaul#define RL_CMD_RX_ENB		0x0008
29840516Swpaul#define RL_CMD_RESET		0x0010
29940516Swpaul
30040516Swpaul/*
30140516Swpaul * EEPROM control register
30240516Swpaul */
30340516Swpaul#define RL_EE_DATAOUT		0x01	/* Data out */
30440516Swpaul#define RL_EE_DATAIN		0x02	/* Data in */
30540516Swpaul#define RL_EE_CLK		0x04	/* clock */
30640516Swpaul#define RL_EE_SEL		0x08	/* chip select */
30740516Swpaul#define RL_EE_MODE		(0x40|0x80)
30840516Swpaul
30940516Swpaul#define RL_EEMODE_OFF		0x00
31040516Swpaul#define RL_EEMODE_AUTOLOAD	0x40
31140516Swpaul#define RL_EEMODE_PROGRAM	0x80
31240516Swpaul#define RL_EEMODE_WRITECFG	(0x80|0x40)
31340516Swpaul
31440516Swpaul/* 9346 EEPROM commands */
315159962Swpaul
316159962Swpaul#define RL_9346_WRITE          0x5
317159962Swpaul#define RL_9346_READ           0x6
318159962Swpaul#define RL_9346_ERASE          0x7
319159962Swpaul#define RL_9346_EWEN           0x4
320159962Swpaul#define RL_9346_EWEN_ADDR      0x30
321159962Swpaul#define RL_9456_EWDS           0x4
322159962Swpaul#define RL_9346_EWDS_ADDR      0x00
323159962Swpaul
32440516Swpaul#define RL_EECMD_WRITE		0x140
32567931Swpaul#define RL_EECMD_READ_6BIT	0x180
32667931Swpaul#define RL_EECMD_READ_8BIT	0x600
32740516Swpaul#define RL_EECMD_ERASE		0x1c0
32840516Swpaul
32940516Swpaul#define RL_EE_ID		0x00
33040516Swpaul#define RL_EE_PCI_VID		0x01
33140516Swpaul#define RL_EE_PCI_DID		0x02
33240516Swpaul/* Location of station address inside EEPROM */
33340516Swpaul#define RL_EE_EADDR		0x07
33440516Swpaul
33540516Swpaul/*
33640516Swpaul * MII register (8129 only)
33740516Swpaul */
33840516Swpaul#define RL_MII_CLK		0x01
33940516Swpaul#define RL_MII_DATAIN		0x02
34040516Swpaul#define RL_MII_DATAOUT		0x04
34140516Swpaul#define RL_MII_DIR		0x80	/* 0 == input, 1 == output */
34240516Swpaul
34340516Swpaul/*
34440516Swpaul * Config 0 register
34540516Swpaul */
34640516Swpaul#define RL_CFG0_ROM0		0x01
34740516Swpaul#define RL_CFG0_ROM1		0x02
34840516Swpaul#define RL_CFG0_ROM2		0x04
34940516Swpaul#define RL_CFG0_PL0		0x08
35040516Swpaul#define RL_CFG0_PL1		0x10
35140516Swpaul#define RL_CFG0_10MBPS		0x20	/* 10 Mbps internal mode */
35240516Swpaul#define RL_CFG0_PCS		0x40
35340516Swpaul#define RL_CFG0_SCR		0x80
35440516Swpaul
35540516Swpaul/*
35640516Swpaul * Config 1 register
35740516Swpaul */
35840516Swpaul#define RL_CFG1_PWRDWN		0x01
35940516Swpaul#define RL_CFG1_SLEEP		0x02
36040516Swpaul#define RL_CFG1_IOMAP		0x04
36140516Swpaul#define RL_CFG1_MEMMAP		0x08
36240516Swpaul#define RL_CFG1_RSVD		0x10
36340516Swpaul#define RL_CFG1_DRVLOAD		0x20
36440516Swpaul#define RL_CFG1_LED0		0x40
36540516Swpaul#define RL_CFG1_FULLDUPLEX	0x40	/* 8129 only */
36640516Swpaul#define RL_CFG1_LED1		0x80
36740516Swpaul
36840516Swpaul/*
369117388Swpaul * 8139C+ register definitions
370117388Swpaul */
371117388Swpaul
372117388Swpaul/* RL_DUMPSTATS_LO register */
373117388Swpaul
374117388Swpaul#define RL_DUMPSTATS_START	0x00000008
375117388Swpaul
376117388Swpaul/* Transmit start register */
377117388Swpaul
378117388Swpaul#define RL_TXSTART_SWI		0x01	/* generate TX interrupt */
379117388Swpaul#define RL_TXSTART_START	0x40	/* start normal queue transmit */
380117388Swpaul#define RL_TXSTART_HPRIO_START	0x80	/* start hi prio queue transmit */
381117388Swpaul
382120043Swpaul/*
383120043Swpaul * Config 2 register, 8139C+/8169/8169S/8110S only
384120043Swpaul */
385120043Swpaul#define RL_CFG2_BUSFREQ		0x07
386120043Swpaul#define RL_CFG2_BUSWIDTH	0x08
387120043Swpaul#define RL_CFG2_AUXPWRSTS	0x10
388120043Swpaul
389120043Swpaul#define RL_BUSFREQ_33MHZ	0x00
390120043Swpaul#define RL_BUSFREQ_66MHZ	0x01
391120043Swpaul
392120043Swpaul#define RL_BUSWIDTH_32BITS	0x00
393120043Swpaul#define RL_BUSWIDTH_64BITS	0x08
394120043Swpaul
395117388Swpaul/* C+ mode command register */
396117388Swpaul
397117388Swpaul#define RL_CPLUSCMD_TXENB	0x0001	/* enable C+ transmit mode */
398117388Swpaul#define RL_CPLUSCMD_RXENB	0x0002	/* enable C+ receive mode */
399117388Swpaul#define RL_CPLUSCMD_PCI_MRW	0x0008	/* enable PCI multi-read/write */
400117388Swpaul#define RL_CPLUSCMD_PCI_DAC	0x0010	/* PCI dual-address cycle only */
401117388Swpaul#define RL_CPLUSCMD_RXCSUM_ENB	0x0020	/* enable RX checksum offload */
402117388Swpaul#define RL_CPLUSCMD_VLANSTRIP	0x0040	/* enable VLAN tag stripping */
403117388Swpaul
404117388Swpaul/* C+ early transmit threshold */
405117388Swpaul
406117388Swpaul#define RL_EARLYTXTHRESH_CNT	0x003F	/* byte count times 8 */
407117388Swpaul
408117388Swpaul/*
409117388Swpaul * Gigabit PHY access register (8169 only)
410117388Swpaul */
411117388Swpaul
412117388Swpaul#define RL_PHYAR_PHYDATA	0x0000FFFF
413117388Swpaul#define RL_PHYAR_PHYREG		0x001F0000
414117388Swpaul#define RL_PHYAR_BUSY		0x80000000
415117388Swpaul
416117388Swpaul/*
417117388Swpaul * Gigabit media status (8169 only)
418117388Swpaul */
419117388Swpaul#define RL_GMEDIASTAT_FDX	0x01	/* full duplex */
420117388Swpaul#define RL_GMEDIASTAT_LINK	0x02	/* link up */
421117388Swpaul#define RL_GMEDIASTAT_10MBPS	0x04	/* 10mps link */
422117388Swpaul#define RL_GMEDIASTAT_100MBPS	0x08	/* 100mbps link */
423119976Swpaul#define RL_GMEDIASTAT_1000MBPS	0x10	/* gigE link */
424117388Swpaul#define RL_GMEDIASTAT_RXFLOW	0x20	/* RX flow control on */
425117388Swpaul#define RL_GMEDIASTAT_TXFLOW	0x40	/* TX flow control on */
426117388Swpaul#define RL_GMEDIASTAT_TBI	0x80	/* TBI enabled */
427117388Swpaul
428117388Swpaul/*
42940516Swpaul * The RealTek doesn't use a fragment-based descriptor mechanism.
43040516Swpaul * Instead, there are only four register sets, each or which represents
43140516Swpaul * one 'descriptor.' Basically, each TX descriptor is just a contiguous
43240516Swpaul * packet buffer (32-bit aligned!) and we place the buffer addresses in
43340516Swpaul * the registers so the chip knows where they are.
43440516Swpaul *
43540516Swpaul * We can sort of kludge together the same kind of buffer management
43640516Swpaul * used in previous drivers, but we have to do buffer copies almost all
43740516Swpaul * the time, so it doesn't really buy us much.
43840516Swpaul *
43940516Swpaul * For reception, there's just one large buffer where the chip stores
44040516Swpaul * all received packets.
44140516Swpaul */
44240516Swpaul
44340516Swpaul#define RL_RX_BUF_SZ		RL_RXBUF_64
44440516Swpaul#define RL_RXBUFLEN		(1 << ((RL_RX_BUF_SZ >> 11) + 13))
44540516Swpaul#define RL_TX_LIST_CNT		4
44640516Swpaul#define RL_MIN_FRAMELEN		60
44752426Swpaul#define RL_TXTHRESH(x)		((x) << 11)
44852426Swpaul#define RL_TX_THRESH_INIT	96
449119868Swpaul#define RL_RX_FIFOTHRESH	RL_RXFIFO_NOTHRESH
450119868Swpaul#define RL_RX_MAXDMA		RL_RXDMA_UNLIMITED
45150703Swpaul#define RL_TX_MAXDMA		RL_TXDMA_2048BYTES
45240516Swpaul
45345633Swpaul#define RL_RXCFG_CONFIG (RL_RX_FIFOTHRESH|RL_RX_MAXDMA|RL_RX_BUF_SZ)
45445633Swpaul#define RL_TXCFG_CONFIG	(RL_TXCFG_IFG|RL_TX_MAXDMA)
45540516Swpaul
45648028Swpaul#define RL_ETHER_ALIGN	2
45748028Swpaul
45840516Swpaulstruct rl_chain_data {
459131605Sbms	uint16_t		cur_rx;
460131605Sbms	uint8_t			*rl_rx_buf;
461131605Sbms	uint8_t			*rl_rx_buf_ptr;
46281713Swpaul	bus_dmamap_t		rl_rx_dmamap;
46340516Swpaul
46445633Swpaul	struct mbuf		*rl_tx_chain[RL_TX_LIST_CNT];
46581713Swpaul	bus_dmamap_t		rl_tx_dmamap[RL_TX_LIST_CNT];
466131605Sbms	uint8_t			last_tx;
467131605Sbms	uint8_t			cur_tx;
46840516Swpaul};
46940516Swpaul
47045633Swpaul#define RL_INC(x)		(x = (x + 1) % RL_TX_LIST_CNT)
47145633Swpaul#define RL_CUR_TXADDR(x)	((x->rl_cdata.cur_tx * 4) + RL_TXADDR0)
47245633Swpaul#define RL_CUR_TXSTAT(x)	((x->rl_cdata.cur_tx * 4) + RL_TXSTAT0)
47345633Swpaul#define RL_CUR_TXMBUF(x)	(x->rl_cdata.rl_tx_chain[x->rl_cdata.cur_tx])
47481713Swpaul#define RL_CUR_DMAMAP(x)	(x->rl_cdata.rl_tx_dmamap[x->rl_cdata.cur_tx])
47545633Swpaul#define RL_LAST_TXADDR(x)	((x->rl_cdata.last_tx * 4) + RL_TXADDR0)
47645633Swpaul#define RL_LAST_TXSTAT(x)	((x->rl_cdata.last_tx * 4) + RL_TXSTAT0)
47745633Swpaul#define RL_LAST_TXMBUF(x)	(x->rl_cdata.rl_tx_chain[x->rl_cdata.last_tx])
47881713Swpaul#define RL_LAST_DMAMAP(x)	(x->rl_cdata.rl_tx_dmamap[x->rl_cdata.last_tx])
47945633Swpaul
48040516Swpaulstruct rl_type {
481131605Sbms	uint16_t		rl_vid;
482131605Sbms	uint16_t		rl_did;
483117388Swpaul	int			rl_basetype;
48440516Swpaul	char			*rl_name;
48540516Swpaul};
48640516Swpaul
487117388Swpaulstruct rl_hwrev {
488131605Sbms	uint32_t		rl_rev;
489117388Swpaul	int			rl_type;
490117388Swpaul	char			*rl_desc;
491117388Swpaul};
492117388Swpaul
49340516Swpaulstruct rl_mii_frame {
494131605Sbms	uint8_t		mii_stdelim;
495131605Sbms	uint8_t		mii_opcode;
496131605Sbms	uint8_t		mii_phyaddr;
497131605Sbms	uint8_t		mii_regaddr;
498131605Sbms	uint8_t		mii_turnaround;
499131605Sbms	uint16_t	mii_data;
50040516Swpaul};
50140516Swpaul
50240516Swpaul/*
50340516Swpaul * MII constants
50440516Swpaul */
50540516Swpaul#define RL_MII_STARTDELIM	0x01
50640516Swpaul#define RL_MII_READOP		0x02
50740516Swpaul#define RL_MII_WRITEOP		0x01
50840516Swpaul#define RL_MII_TURNAROUND	0x02
50940516Swpaul
51040516Swpaul#define RL_8129			1
51140516Swpaul#define RL_8139			2
512117388Swpaul#define RL_8139CPLUS		3
513117388Swpaul#define RL_8169			4
51440516Swpaul
515117388Swpaul#define RL_ISCPLUS(x)		((x)->rl_type == RL_8139CPLUS ||	\
516117388Swpaul				 (x)->rl_type == RL_8169)
517117388Swpaul
518117388Swpaul/*
519117388Swpaul * The 8139C+ and 8160 gigE chips support descriptor-based TX
520117388Swpaul * and RX. In fact, they even support TCP large send. Descriptors
521117388Swpaul * must be allocated in contiguous blocks that are aligned on a
522117388Swpaul * 256-byte boundary. The rings can hold a maximum of 64 descriptors.
523117388Swpaul */
524117388Swpaul
525117388Swpaul/*
526117388Swpaul * RX/TX descriptor definition. When large send mode is enabled, the
527117388Swpaul * lower 11 bits of the TX rl_cmd word are used to hold the MSS, and
528117388Swpaul * the checksum offload bits are disabled. The structure layout is
529117388Swpaul * the same for RX and TX descriptors
530117388Swpaul */
531117388Swpaul
532117388Swpaulstruct rl_desc {
533131605Sbms	uint32_t		rl_cmdstat;
534131605Sbms	uint32_t		rl_vlanctl;
535131605Sbms	uint32_t		rl_bufaddr_lo;
536131605Sbms	uint32_t		rl_bufaddr_hi;
537117388Swpaul};
538117388Swpaul
539117388Swpaul#define RL_TDESC_CMD_FRAGLEN	0x0000FFFF
540117388Swpaul#define RL_TDESC_CMD_TCPCSUM	0x00010000	/* TCP checksum enable */
541117388Swpaul#define RL_TDESC_CMD_UDPCSUM	0x00020000	/* UDP checksum enable */
542117388Swpaul#define RL_TDESC_CMD_IPCSUM	0x00040000	/* IP header checksum enable */
543117388Swpaul#define RL_TDESC_CMD_MSSVAL	0x07FF0000	/* Large send MSS value */
544117388Swpaul#define RL_TDESC_CMD_LGSEND	0x08000000	/* TCP large send enb */
545117388Swpaul#define RL_TDESC_CMD_EOF	0x10000000	/* end of frame marker */
546117388Swpaul#define RL_TDESC_CMD_SOF	0x20000000	/* start of frame marker */
547117388Swpaul#define RL_TDESC_CMD_EOR	0x40000000	/* end of ring marker */
548117388Swpaul#define RL_TDESC_CMD_OWN	0x80000000	/* chip owns descriptor */
549117388Swpaul
550117388Swpaul#define RL_TDESC_VLANCTL_TAG	0x00020000	/* Insert VLAN tag */
551117388Swpaul#define RL_TDESC_VLANCTL_DATA	0x0000FFFF	/* TAG data */
552117388Swpaul
553117388Swpaul/*
554117388Swpaul * Error bits are valid only on the last descriptor of a frame
555117388Swpaul * (i.e. RL_TDESC_CMD_EOF == 1)
556117388Swpaul */
557117388Swpaul
558117388Swpaul#define RL_TDESC_STAT_COLCNT	0x000F0000	/* collision count */
559117388Swpaul#define RL_TDESC_STAT_EXCESSCOL	0x00100000	/* excessive collisions */
560117388Swpaul#define RL_TDESC_STAT_LINKFAIL	0x00200000	/* link faulure */
561117388Swpaul#define RL_TDESC_STAT_OWINCOL	0x00400000	/* out-of-window collision */
562117388Swpaul#define RL_TDESC_STAT_TXERRSUM	0x00800000	/* transmit error summary */
563117388Swpaul#define RL_TDESC_STAT_UNDERRUN	0x02000000	/* TX underrun occured */
564117388Swpaul#define RL_TDESC_STAT_OWN	0x80000000
565117388Swpaul
566117388Swpaul/*
567117388Swpaul * RX descriptor cmd/vlan definitions
568117388Swpaul */
569117388Swpaul
570117388Swpaul#define RL_RDESC_CMD_EOR	0x40000000
571117388Swpaul#define RL_RDESC_CMD_OWN	0x80000000
572119981Swpaul#define RL_RDESC_CMD_BUFLEN	0x00001FFF
573117388Swpaul
574117388Swpaul#define RL_RDESC_STAT_OWN	0x80000000
575117388Swpaul#define RL_RDESC_STAT_EOR	0x40000000
576117388Swpaul#define RL_RDESC_STAT_SOF	0x20000000
577117388Swpaul#define RL_RDESC_STAT_EOF	0x10000000
578117388Swpaul#define RL_RDESC_STAT_FRALIGN	0x08000000	/* frame alignment error */
579117388Swpaul#define RL_RDESC_STAT_MCAST	0x04000000	/* multicast pkt received */
580117388Swpaul#define RL_RDESC_STAT_UCAST	0x02000000	/* unicast pkt received */
581117388Swpaul#define RL_RDESC_STAT_BCAST	0x01000000	/* broadcast pkt received */
582117388Swpaul#define RL_RDESC_STAT_BUFOFLOW	0x00800000	/* out of buffer space */
583117388Swpaul#define RL_RDESC_STAT_FIFOOFLOW	0x00400000	/* FIFO overrun */
584117388Swpaul#define RL_RDESC_STAT_GIANT	0x00200000	/* pkt > 4096 bytes */
585117388Swpaul#define RL_RDESC_STAT_RXERRSUM	0x00100000	/* RX error summary */
586117388Swpaul#define RL_RDESC_STAT_RUNT	0x00080000	/* runt packet received */
587117388Swpaul#define RL_RDESC_STAT_CRCERR	0x00040000	/* CRC error */
588117388Swpaul#define RL_RDESC_STAT_PROTOID	0x00030000	/* Protocol type */
589117388Swpaul#define RL_RDESC_STAT_IPSUMBAD	0x00008000	/* IP header checksum bad */
590117388Swpaul#define RL_RDESC_STAT_UDPSUMBAD	0x00004000	/* UDP checksum bad */
591117388Swpaul#define RL_RDESC_STAT_TCPSUMBAD	0x00002000	/* TCP checksum bad */
592119981Swpaul#define RL_RDESC_STAT_FRAGLEN	0x00001FFF	/* RX'ed frame/frag len */
593119981Swpaul#define RL_RDESC_STAT_GFRAGLEN	0x00003FFF	/* RX'ed frame/frag len */
594135896Sjmg#define RL_RDESC_STAT_ERRS	(RL_RDESC_STAT_GIANT|RL_RDESC_STAT_RUNT| \
595135896Sjmg				 RL_RDESC_STAT_CRCERR)
596117388Swpaul
597117388Swpaul#define RL_RDESC_VLANCTL_TAG	0x00010000	/* VLAN tag available
598117388Swpaul						   (rl_vlandata valid)*/
599117388Swpaul#define RL_RDESC_VLANCTL_DATA	0x0000FFFF	/* TAG data */
600117388Swpaul
601117388Swpaul#define RL_PROTOID_NONIP	0x00000000
602117388Swpaul#define RL_PROTOID_TCPIP	0x00010000
603117388Swpaul#define RL_PROTOID_UDPIP	0x00020000
604117388Swpaul#define RL_PROTOID_IP		0x00030000
605117388Swpaul#define RL_TCPPKT(x)		(((x) & RL_RDESC_STAT_PROTOID) == \
606117388Swpaul				 RL_PROTOID_TCPIP)
607117388Swpaul#define RL_UDPPKT(x)		(((x) & RL_RDESC_STAT_PROTOID) == \
608117388Swpaul				 RL_PROTOID_UDPIP)
609117388Swpaul
610117388Swpaul/*
611117388Swpaul * Statistics counter structure (8139C+ and 8169 only)
612117388Swpaul */
613117388Swpaulstruct rl_stats {
614131605Sbms	uint32_t		rl_tx_pkts_lo;
615131605Sbms	uint32_t		rl_tx_pkts_hi;
616131605Sbms	uint32_t		rl_tx_errs_lo;
617131605Sbms	uint32_t		rl_tx_errs_hi;
618131605Sbms	uint32_t		rl_tx_errs;
619131605Sbms	uint16_t		rl_missed_pkts;
620131605Sbms	uint16_t		rl_rx_framealign_errs;
621131605Sbms	uint32_t		rl_tx_onecoll;
622131605Sbms	uint32_t		rl_tx_multicolls;
623131605Sbms	uint32_t		rl_rx_ucasts_hi;
624131605Sbms	uint32_t		rl_rx_ucasts_lo;
625131605Sbms	uint32_t		rl_rx_bcasts_lo;
626131605Sbms	uint32_t		rl_rx_bcasts_hi;
627131605Sbms	uint32_t		rl_rx_mcasts;
628131605Sbms	uint16_t		rl_tx_aborts;
629131605Sbms	uint16_t		rl_rx_underruns;
630117388Swpaul};
631117388Swpaul
632135467Sjmg/*
633135467Sjmg * Rx/Tx descriptor parameters (8139C+ and 8169 only)
634135467Sjmg *
635135467Sjmg * Tx/Rx count must be equal.  Shared code like re_dma_map_desc assumes this.
636135896Sjmg * Buffers must be a multiple of 8 bytes.  Currently limit to 64 descriptors
637135896Sjmg * due to the 8139C+.  We need to put the number of descriptors in the ring
638135896Sjmg * structure and use that value instead.
639135467Sjmg */
640164460Syongari#ifndef	__NO_STRICT_ALIGNMENT
641135896Sjmg#define RE_FIXUP_RX	1
642135896Sjmg#endif
643135896Sjmg
644117388Swpaul#define RL_TX_DESC_CNT		64
645135469Sjmg#define RL_RX_DESC_CNT		RL_TX_DESC_CNT
646159962Swpaul
647117388Swpaul#define RL_RX_LIST_SZ		(RL_RX_DESC_CNT * sizeof(struct rl_desc))
648117388Swpaul#define RL_TX_LIST_SZ		(RL_TX_DESC_CNT * sizeof(struct rl_desc))
649117388Swpaul#define RL_RING_ALIGN		256
650117388Swpaul#define RL_IFQ_MAXLEN		512
651117388Swpaul#define RL_DESC_INC(x)		(x = (x + 1) % RL_TX_DESC_CNT)
652117388Swpaul#define RL_OWN(x)		(le32toh((x)->rl_cmdstat) & RL_RDESC_STAT_OWN)
653119981Swpaul#define RL_RXBYTES(x)		(le32toh((x)->rl_cmdstat) & sc->rl_rxlenmask)
654119868Swpaul#define RL_PKTSZ(x)		((x)/* >> 3*/)
655135896Sjmg#ifdef RE_FIXUP_RX
656135896Sjmg#define RE_ETHER_ALIGN	sizeof(uint64_t)
657135896Sjmg#define RE_RX_DESC_BUFLEN	(MCLBYTES - RE_ETHER_ALIGN)
658135896Sjmg#else
659135896Sjmg#define RE_ETHER_ALIGN	0
660135896Sjmg#define RE_RX_DESC_BUFLEN	MCLBYTES
661135896Sjmg#endif
662117388Swpaul
663135467Sjmg#define RL_ADDR_LO(y)		((uint64_t) (y) & 0xFFFFFFFF)
664135467Sjmg#define RL_ADDR_HI(y)		((uint64_t) (y) >> 32)
665118712Swpaul
666135896Sjmg/* see comment in dev/re/if_re.c */
667135896Sjmg#define RL_JUMBO_FRAMELEN	7440
668119868Swpaul#define RL_JUMBO_MTU		(RL_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
669119868Swpaul
670117388Swpaulstruct rl_softc;
671117388Swpaul
672117388Swpaulstruct rl_dmaload_arg {
673117388Swpaul	struct rl_softc		*sc;
674117388Swpaul	int			rl_idx;
675117388Swpaul	int			rl_maxsegs;
676131605Sbms	uint32_t		rl_flags;
677117388Swpaul	struct rl_desc		*rl_ring;
678117388Swpaul};
679117388Swpaul
680117388Swpaulstruct rl_list_data {
681117388Swpaul	struct mbuf		*rl_tx_mbuf[RL_TX_DESC_CNT];
682159962Swpaul	struct mbuf		*rl_rx_mbuf[RL_RX_DESC_CNT];
683117388Swpaul	int			rl_tx_prodidx;
684117388Swpaul	int			rl_rx_prodidx;
685117388Swpaul	int			rl_tx_considx;
686117388Swpaul	int			rl_tx_free;
687117388Swpaul	bus_dmamap_t		rl_tx_dmamap[RL_TX_DESC_CNT];
688117388Swpaul	bus_dmamap_t		rl_rx_dmamap[RL_RX_DESC_CNT];
689117388Swpaul	bus_dma_tag_t		rl_mtag;	/* mbuf mapping tag */
690117388Swpaul	bus_dma_tag_t		rl_stag;	/* stats mapping tag */
691117388Swpaul	bus_dmamap_t		rl_smap;	/* stats map */
692117388Swpaul	struct rl_stats		*rl_stats;
693118712Swpaul	bus_addr_t		rl_stats_addr;
694117388Swpaul	bus_dma_tag_t		rl_rx_list_tag;
695117388Swpaul	bus_dmamap_t		rl_rx_list_map;
696117388Swpaul	struct rl_desc		*rl_rx_list;
697118712Swpaul	bus_addr_t		rl_rx_list_addr;
698117388Swpaul	bus_dma_tag_t		rl_tx_list_tag;
699117388Swpaul	bus_dmamap_t		rl_tx_list_map;
700117388Swpaul	struct rl_desc		*rl_tx_list;
701118712Swpaul	bus_addr_t		rl_tx_list_addr;
702117388Swpaul};
703117388Swpaul
70440516Swpaulstruct rl_softc {
705147256Sbrooks	struct ifnet		*rl_ifp;	/* interface info */
70641569Swpaul	bus_space_handle_t	rl_bhandle;	/* bus space handle */
70741569Swpaul	bus_space_tag_t		rl_btag;	/* bus space tag */
708159962Swpaul	device_t		rl_dev;
70950703Swpaul	struct resource		*rl_res;
71050703Swpaul	struct resource		*rl_irq;
71150703Swpaul	void			*rl_intrhand;
71250703Swpaul	device_t		rl_miibus;
71381713Swpaul	bus_dma_tag_t		rl_parent_tag;
71481713Swpaul	bus_dma_tag_t		rl_tag;
715131605Sbms	uint8_t			rl_type;
71667931Swpaul	int			rl_eecmd_read;
717159962Swpaul	int			rl_eewidth;
718131605Sbms	uint8_t			rl_stats_no_timeout;
71952426Swpaul	int			rl_txthresh;
72040516Swpaul	struct rl_chain_data	rl_cdata;
721117388Swpaul	struct rl_list_data	rl_ldata;
722150720Sjhb	struct callout		rl_stat_callout;
72367087Swpaul	struct mtx		rl_mtx;
724119868Swpaul	struct mbuf		*rl_head;
725119868Swpaul	struct mbuf		*rl_tail;
726131605Sbms	uint32_t		rl_hwrev;
727131605Sbms	uint32_t		rl_rxlenmask;
728119868Swpaul	int			rl_testmode;
72986822Siwasaki	int			suspended;	/* 0 = normal  1 = suspended */
73094883Sluigi#ifdef DEVICE_POLLING
73194883Sluigi	int			rxcycles;
73294883Sluigi#endif
733159962Swpaul
734159962Swpaul	struct task		rl_txtask;
735159962Swpaul	struct task		rl_inttask;
736159962Swpaul
737159962Swpaul	struct mtx		rl_intlock;
738159962Swpaul	int			rl_txstart;
739159962Swpaul	int			rl_link;
74040516Swpaul};
74140516Swpaul
74272200Sbmilekic#define	RL_LOCK(_sc)		mtx_lock(&(_sc)->rl_mtx)
74372200Sbmilekic#define	RL_UNLOCK(_sc)		mtx_unlock(&(_sc)->rl_mtx)
744122689Ssam#define	RL_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->rl_mtx, MA_OWNED)
74567087Swpaul
74640516Swpaul/*
74740516Swpaul * register space access macros
74840516Swpaul */
749119868Swpaul#define CSR_WRITE_STREAM_4(sc, reg, val)	\
750119738Stmm	bus_space_write_stream_4(sc->rl_btag, sc->rl_bhandle, reg, val)
75140516Swpaul#define CSR_WRITE_4(sc, reg, val)	\
75241569Swpaul	bus_space_write_4(sc->rl_btag, sc->rl_bhandle, reg, val)
75340516Swpaul#define CSR_WRITE_2(sc, reg, val)	\
75441569Swpaul	bus_space_write_2(sc->rl_btag, sc->rl_bhandle, reg, val)
75540516Swpaul#define CSR_WRITE_1(sc, reg, val)	\
75641569Swpaul	bus_space_write_1(sc->rl_btag, sc->rl_bhandle, reg, val)
75740516Swpaul
75841569Swpaul#define CSR_READ_4(sc, reg)		\
75941569Swpaul	bus_space_read_4(sc->rl_btag, sc->rl_bhandle, reg)
76041569Swpaul#define CSR_READ_2(sc, reg)		\
76141569Swpaul	bus_space_read_2(sc->rl_btag, sc->rl_bhandle, reg)
76241569Swpaul#define CSR_READ_1(sc, reg)		\
76341569Swpaul	bus_space_read_1(sc->rl_btag, sc->rl_bhandle, reg)
76440516Swpaul
765159962Swpaul#define CSR_SETBIT_1(sc, offset, val)		\
766159962Swpaul	CSR_WRITE_1(sc, offset, CSR_READ_1(sc, offset) | (val))
767159962Swpaul
768159962Swpaul#define CSR_CLRBIT_1(sc, offset, val)		\
769159962Swpaul	CSR_WRITE_1(sc, offset, CSR_READ_1(sc, offset) & ~(val))
770159962Swpaul
771159962Swpaul#define CSR_SETBIT_2(sc, offset, val)		\
772159962Swpaul	CSR_WRITE_2(sc, offset, CSR_READ_2(sc, offset) | (val))
773159962Swpaul
774159962Swpaul#define CSR_CLRBIT_2(sc, offset, val)		\
775159962Swpaul	CSR_WRITE_2(sc, offset, CSR_READ_2(sc, offset) & ~(val))
776159962Swpaul
777159962Swpaul#define CSR_SETBIT_4(sc, offset, val)		\
778159962Swpaul	CSR_WRITE_4(sc, offset, CSR_READ_4(sc, offset) | (val))
779159962Swpaul
780159962Swpaul#define CSR_CLRBIT_4(sc, offset, val)		\
781159962Swpaul	CSR_WRITE_4(sc, offset, CSR_READ_4(sc, offset) & ~(val))
782159962Swpaul
78340516Swpaul#define RL_TIMEOUT		1000
78440516Swpaul
78540516Swpaul/*
78640516Swpaul * General constants that are fun to know.
78740516Swpaul *
78840516Swpaul * RealTek PCI vendor ID
78940516Swpaul */
79040516Swpaul#define	RT_VENDORID				0x10EC
79140516Swpaul
79240516Swpaul/*
79340516Swpaul * RealTek chip device IDs.
79440516Swpaul */
79540516Swpaul#define	RT_DEVICEID_8129			0x8129
796159962Swpaul#define RT_DEVICEID_8101E			0x8136
79767771Swpaul#define	RT_DEVICEID_8138			0x8138
79840516Swpaul#define	RT_DEVICEID_8139			0x8139
799159962Swpaul#define RT_DEVICEID_8169SC			0x8167
800159962Swpaul#define RT_DEVICEID_8168			0x8168
801117388Swpaul#define RT_DEVICEID_8169			0x8169
802118978Swpaul#define RT_DEVICEID_8100			0x8100
80340516Swpaul
804117388Swpaul#define RT_REVID_8139CPLUS			0x20
805117388Swpaul
80640516Swpaul/*
80744238Swpaul * Accton PCI vendor ID
80844238Swpaul */
80944238Swpaul#define ACCTON_VENDORID				0x1113
81044238Swpaul
81144238Swpaul/*
81241243Swpaul * Accton MPX 5030/5038 device ID.
81341243Swpaul */
81441243Swpaul#define ACCTON_DEVICEID_5030			0x1211
81541243Swpaul
81641243Swpaul/*
81794400Swpaul * Nortel PCI vendor ID
81894400Swpaul */
81994400Swpaul#define NORTEL_VENDORID				0x126C
82094400Swpaul
82194400Swpaul/*
82244238Swpaul * Delta Electronics Vendor ID.
82344238Swpaul */
82444238Swpaul#define DELTA_VENDORID				0x1500
82544238Swpaul
82644238Swpaul/*
82744238Swpaul * Delta device IDs.
82844238Swpaul */
82944238Swpaul#define DELTA_DEVICEID_8139			0x1360
83044238Swpaul
83144238Swpaul/*
83244238Swpaul * Addtron vendor ID.
83344238Swpaul */
83444238Swpaul#define ADDTRON_VENDORID			0x4033
83544238Swpaul
83644238Swpaul/*
83744238Swpaul * Addtron device IDs.
83844238Swpaul */
83944238Swpaul#define ADDTRON_DEVICEID_8139			0x1360
84044238Swpaul
84144238Swpaul/*
84272813Swpaul * D-Link vendor ID.
84372813Swpaul */
84472813Swpaul#define DLINK_VENDORID				0x1186
84572813Swpaul
84672813Swpaul/*
84772813Swpaul * D-Link DFE-530TX+ device ID
84872813Swpaul */
84972813Swpaul#define DLINK_DEVICEID_530TXPLUS		0x1300
85072813Swpaul
85172813Swpaul/*
852148722Stobez * D-Link DFE-5280T device ID
853148722Stobez */
854148722Stobez#define DLINK_DEVICEID_528T			0x4300
855148722Stobez
856148722Stobez/*
85796112Sjhb * D-Link DFE-690TXD device ID
85896112Sjhb */
85996112Sjhb#define DLINK_DEVICEID_690TXD			0x1340
86096112Sjhb
86196112Sjhb/*
862103020Siwasaki * Corega K.K vendor ID
863103020Siwasaki */
864103020Siwasaki#define COREGA_VENDORID				0x1259
865103020Siwasaki
866103020Siwasaki/*
867109095Ssanpei * Corega FEther CB-TXD device ID
868103020Siwasaki */
869151341Sjhb#define COREGA_DEVICEID_FETHERCBTXD		0xa117
870103020Siwasaki
871103020Siwasaki/*
872109095Ssanpei * Corega FEtherII CB-TXD device ID
873109095Ssanpei */
874151341Sjhb#define COREGA_DEVICEID_FETHERIICBTXD		0xa11e
875109095Ssanpei
876111381Sdan/*
877134433Ssanpei * Corega CG-LAPCIGT device ID
878134433Ssanpei */
879134433Ssanpei#define COREGA_DEVICEID_CGLAPCIGT		0xc107
880134433Ssanpei
881134433Ssanpei/*
882151341Sjhb * Linksys vendor ID
883151341Sjhb */
884151341Sjhb#define LINKSYS_VENDORID			0x1737
885151341Sjhb
886151341Sjhb/*
887151341Sjhb * Linksys EG1032 device ID
888151341Sjhb */
889151341Sjhb#define LINKSYS_DEVICEID_EG1032			0x1032
890151341Sjhb
891151341Sjhb/*
892151341Sjhb * Linksys EG1032 rev 3 sub-device ID
893151341Sjhb */
894151341Sjhb#define LINKSYS_SUBDEVICE_EG1032_REV3		0x0024
895151341Sjhb
896151341Sjhb/*
897111381Sdan * Peppercon vendor ID
898111381Sdan */
899111381Sdan#define PEPPERCON_VENDORID			0x1743
900109095Ssanpei
901111381Sdan/*
902111381Sdan * Peppercon ROL-F device ID
903111381Sdan */
904111381Sdan#define PEPPERCON_DEVICEID_ROLF			0x8139
905109095Ssanpei
906109095Ssanpei/*
907112379Ssanpei * Planex Communications, Inc. vendor ID
908112379Ssanpei */
909117388Swpaul#define PLANEX_VENDORID				0x14ea
910112379Ssanpei
911112379Ssanpei/*
912112379Ssanpei * Planex FNW-3800-TX device ID
913112379Ssanpei */
914117388Swpaul#define PLANEX_DEVICEID_FNW3800TX		0xab07
915112379Ssanpei
916112379Ssanpei/*
917117388Swpaul * LevelOne vendor ID
918117388Swpaul */
919117388Swpaul#define LEVEL1_VENDORID				0x018A
920117388Swpaul
921117388Swpaul/*
922117388Swpaul * LevelOne FPC-0106TX devide ID
923117388Swpaul */
924117388Swpaul#define LEVEL1_DEVICEID_FPC0106TX		0x0106
925117388Swpaul
926117388Swpaul/*
927117388Swpaul * Compaq vendor ID
928117388Swpaul */
929117388Swpaul#define CP_VENDORID				0x021B
930117388Swpaul
931117388Swpaul/*
932117388Swpaul * Edimax vendor ID
933117388Swpaul */
934117388Swpaul#define EDIMAX_VENDORID				0x13D1
935117388Swpaul
936117388Swpaul/*
937117388Swpaul * Edimax EP-4103DL cardbus device ID
938117388Swpaul */
939117388Swpaul#define EDIMAX_DEVICEID_EP4103DL		0xAB06
940117388Swpaul
941160883Swpaul/* US Robotics vendor ID */
942160883Swpaul
943160883Swpaul#define USR_VENDORID		0x16EC
944160883Swpaul
945160883Swpaul/* US Robotics 997902 device ID */
946160883Swpaul
947160883Swpaul#define USR_DEVICEID_997902	0x0116
948160883Swpaul
949117388Swpaul/*
95040516Swpaul * PCI low memory base and low I/O base register, and
95150703Swpaul * other PCI registers.
95240516Swpaul */
95340516Swpaul
95440516Swpaul#define RL_PCI_VENDOR_ID	0x00
95540516Swpaul#define RL_PCI_DEVICE_ID	0x02
95640516Swpaul#define RL_PCI_COMMAND		0x04
95740516Swpaul#define RL_PCI_STATUS		0x06
95840516Swpaul#define RL_PCI_CLASSCODE	0x09
95940516Swpaul#define RL_PCI_LATENCY_TIMER	0x0D
96040516Swpaul#define RL_PCI_HEADER_TYPE	0x0E
96140516Swpaul#define RL_PCI_LOIO		0x10
96240516Swpaul#define RL_PCI_LOMEM		0x14
96340516Swpaul#define RL_PCI_BIOSROM		0x30
96440516Swpaul#define RL_PCI_INTLINE		0x3C
96540516Swpaul#define RL_PCI_INTPIN		0x3D
96640516Swpaul#define RL_PCI_MINGNT		0x3E
96740516Swpaul#define RL_PCI_MINLAT		0x0F
96840516Swpaul#define RL_PCI_RESETOPT		0x48
96940516Swpaul#define RL_PCI_EEPROM_DATA	0x4C
97040516Swpaul
97150097Swpaul#define RL_PCI_CAPID		0x50 /* 8 bits */
97250097Swpaul#define RL_PCI_NEXTPTR		0x51 /* 8 bits */
97350097Swpaul#define RL_PCI_PWRMGMTCAP	0x52 /* 16 bits */
97450097Swpaul#define RL_PCI_PWRMGMTCTRL	0x54 /* 16 bits */
97540516Swpaul
97640516Swpaul#define RL_PSTATE_MASK		0x0003
97740516Swpaul#define RL_PSTATE_D0		0x0000
97840516Swpaul#define RL_PSTATE_D1		0x0002
97940516Swpaul#define RL_PSTATE_D2		0x0002
98040516Swpaul#define RL_PSTATE_D3		0x0003
98140516Swpaul#define RL_PME_EN		0x0010
98240516Swpaul#define RL_PME_STATUS		0x8000
983