if_rlreg.h revision 147256
1139825Simp/*-
2117388Swpaul * Copyright (c) 1997, 1998-2003
340516Swpaul *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
440516Swpaul *
540516Swpaul * Redistribution and use in source and binary forms, with or without
640516Swpaul * modification, are permitted provided that the following conditions
740516Swpaul * are met:
840516Swpaul * 1. Redistributions of source code must retain the above copyright
940516Swpaul *    notice, this list of conditions and the following disclaimer.
1040516Swpaul * 2. Redistributions in binary form must reproduce the above copyright
1140516Swpaul *    notice, this list of conditions and the following disclaimer in the
1240516Swpaul *    documentation and/or other materials provided with the distribution.
1340516Swpaul * 3. All advertising materials mentioning features or use of this software
1440516Swpaul *    must display the following acknowledgement:
1540516Swpaul *	This product includes software developed by Bill Paul.
1640516Swpaul * 4. Neither the name of the author nor the names of any co-contributors
1740516Swpaul *    may be used to endorse or promote products derived from this software
1840516Swpaul *    without specific prior written permission.
1940516Swpaul *
2040516Swpaul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2140516Swpaul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2240516Swpaul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2340516Swpaul * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2440516Swpaul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2540516Swpaul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2640516Swpaul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2740516Swpaul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2840516Swpaul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2940516Swpaul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3040516Swpaul * THE POSSIBILITY OF SUCH DAMAGE.
3140516Swpaul *
3250477Speter * $FreeBSD: head/sys/pci/if_rlreg.h 147256 2005-06-10 16:49:24Z brooks $
3340516Swpaul */
3440516Swpaul
3540516Swpaul/*
3640516Swpaul * RealTek 8129/8139 register offsets
3740516Swpaul */
3840516Swpaul#define	RL_IDR0		0x0000		/* ID register 0 (station addr) */
3940516Swpaul#define RL_IDR1		0x0001		/* Must use 32-bit accesses (?) */
4040516Swpaul#define RL_IDR2		0x0002
4140516Swpaul#define RL_IDR3		0x0003
4240516Swpaul#define RL_IDR4		0x0004
4340516Swpaul#define RL_IDR5		0x0005
4440516Swpaul					/* 0006-0007 reserved */
4540516Swpaul#define RL_MAR0		0x0008		/* Multicast hash table */
4640516Swpaul#define RL_MAR1		0x0009
4740516Swpaul#define RL_MAR2		0x000A
4840516Swpaul#define RL_MAR3		0x000B
4940516Swpaul#define RL_MAR4		0x000C
5040516Swpaul#define RL_MAR5		0x000D
5140516Swpaul#define RL_MAR6		0x000E
5240516Swpaul#define RL_MAR7		0x000F
5340516Swpaul
5440516Swpaul#define RL_TXSTAT0	0x0010		/* status of TX descriptor 0 */
5540516Swpaul#define RL_TXSTAT1	0x0014		/* status of TX descriptor 1 */
5640516Swpaul#define RL_TXSTAT2	0x0018		/* status of TX descriptor 2 */
5740516Swpaul#define RL_TXSTAT3	0x001C		/* status of TX descriptor 3 */
5840516Swpaul
5940516Swpaul#define RL_TXADDR0	0x0020		/* address of TX descriptor 0 */
6040516Swpaul#define RL_TXADDR1	0x0024		/* address of TX descriptor 1 */
6140516Swpaul#define RL_TXADDR2	0x0028		/* address of TX descriptor 2 */
6240516Swpaul#define RL_TXADDR3	0x002C		/* address of TX descriptor 3 */
6340516Swpaul
6440516Swpaul#define RL_RXADDR		0x0030	/* RX ring start address */
6540516Swpaul#define RL_RX_EARLY_BYTES	0x0034	/* RX early byte count */
6640516Swpaul#define RL_RX_EARLY_STAT	0x0036	/* RX early status */
6740516Swpaul#define RL_COMMAND	0x0037		/* command register */
6840516Swpaul#define RL_CURRXADDR	0x0038		/* current address of packet read */
6940516Swpaul#define RL_CURRXBUF	0x003A		/* current RX buffer address */
7040516Swpaul#define RL_IMR		0x003C		/* interrupt mask register */
7140516Swpaul#define RL_ISR		0x003E		/* interrupt status register */
7240516Swpaul#define RL_TXCFG	0x0040		/* transmit config */
7340516Swpaul#define RL_RXCFG	0x0044		/* receive config */
7440516Swpaul#define RL_TIMERCNT	0x0048		/* timer count register */
7540516Swpaul#define RL_MISSEDPKT	0x004C		/* missed packet counter */
7640516Swpaul#define RL_EECMD	0x0050		/* EEPROM command register */
7740516Swpaul#define RL_CFG0		0x0051		/* config register #0 */
7840516Swpaul#define RL_CFG1		0x0052		/* config register #1 */
79120043Swpaul                                        /* 0053-0057 reserved */
8040516Swpaul#define RL_MEDIASTAT	0x0058		/* media status register (8139) */
8140516Swpaul					/* 0059-005A reserved */
8240516Swpaul#define RL_MII		0x005A		/* 8129 chip only */
8340516Swpaul#define RL_HALTCLK	0x005B
8440516Swpaul#define RL_MULTIINTR	0x005C		/* multiple interrupt */
8540516Swpaul#define RL_PCIREV	0x005E		/* PCI revision value */
8640516Swpaul					/* 005F reserved */
8740516Swpaul#define RL_TXSTAT_ALL	0x0060		/* TX status of all descriptors */
8840516Swpaul
8940516Swpaul/* Direct PHY access registers only available on 8139 */
9040516Swpaul#define RL_BMCR		0x0062		/* PHY basic mode control */
9140516Swpaul#define RL_BMSR		0x0064		/* PHY basic mode status */
9240516Swpaul#define RL_ANAR		0x0066		/* PHY autoneg advert */
9340516Swpaul#define RL_LPAR		0x0068		/* PHY link partner ability */
9440516Swpaul#define RL_ANER		0x006A		/* PHY autoneg expansion */
9540516Swpaul
9640516Swpaul#define RL_DISCCNT	0x006C		/* disconnect counter */
9740516Swpaul#define RL_FALSECAR	0x006E		/* false carrier counter */
9840516Swpaul#define RL_NWAYTST	0x0070		/* NWAY test register */
9940516Swpaul#define RL_RX_ER	0x0072		/* RX_ER counter */
10040516Swpaul#define RL_CSCFG	0x0074		/* CS configuration register */
10140516Swpaul
102117388Swpaul/*
103117388Swpaul * When operating in special C+ mode, some of the registers in an
104117388Swpaul * 8139C+ chip have different definitions. These are also used for
105117388Swpaul * the 8169 gigE chip.
106117388Swpaul */
107117388Swpaul#define RL_DUMPSTATS_LO		0x0010	/* counter dump command register */
108117388Swpaul#define RL_DUMPSTATS_HI		0x0014	/* counter dump command register */
109117388Swpaul#define RL_TXLIST_ADDR_LO	0x0020	/* 64 bits, 256 byte alignment */
110117388Swpaul#define RL_TXLIST_ADDR_HI	0x0024	/* 64 bits, 256 byte alignment */
111117388Swpaul#define RL_TXLIST_ADDR_HPRIO_LO	0x0028	/* 64 bits, 256 byte alignment */
112117388Swpaul#define RL_TXLIST_ADDR_HPRIO_HI	0x002C	/* 64 bits, 256 byte alignment */
113120043Swpaul#define RL_CFG2			0x0053
114117388Swpaul#define RL_TIMERINT		0x0054	/* interrupt on timer expire */
115117388Swpaul#define RL_TXSTART		0x00D9	/* 8 bits */
116117388Swpaul#define RL_CPLUS_CMD		0x00E0	/* 16 bits */
117117388Swpaul#define RL_RXLIST_ADDR_LO	0x00E4	/* 64 bits, 256 byte alignment */
118117388Swpaul#define RL_RXLIST_ADDR_HI	0x00E8	/* 64 bits, 256 byte alignment */
119117388Swpaul#define RL_EARLY_TX_THRESH	0x00EC	/* 8 bits */
12040516Swpaul
12140516Swpaul/*
122117388Swpaul * Registers specific to the 8169 gigE chip
123117388Swpaul */
124118586Swpaul#define RL_TIMERINT_8169	0x0058	/* different offset than 8139 */
125117388Swpaul#define RL_PHYAR		0x0060
126117388Swpaul#define RL_TBICSR		0x0064
127117388Swpaul#define RL_TBI_ANAR		0x0068
128117388Swpaul#define RL_TBI_LPAR		0x006A
129117388Swpaul#define RL_GMEDIASTAT		0x006C	/* 8 bits */
130117388Swpaul#define RL_MAXRXPKTLEN		0x00DA	/* 16 bits, chip multiplies by 8 */
131117388Swpaul#define RL_GTXSTART		0x0038	/* 16 bits */
132117388Swpaul
133117388Swpaul/*
13440516Swpaul * TX config register bits
13540516Swpaul */
13640516Swpaul#define RL_TXCFG_CLRABRT	0x00000001	/* retransmit aborted pkt */
13745633Swpaul#define RL_TXCFG_MAXDMA		0x00000700	/* max DMA burst size */
13840516Swpaul#define RL_TXCFG_CRCAPPEND	0x00010000	/* CRC append (0 = yes) */
13945633Swpaul#define RL_TXCFG_LOOPBKTST	0x00060000	/* loopback test */
140119868Swpaul#define RL_TXCFG_IFG2		0x00080000	/* 8169 only */
14145633Swpaul#define RL_TXCFG_IFG		0x03000000	/* interframe gap */
142117388Swpaul#define RL_TXCFG_HWREV		0x7CC00000
14340516Swpaul
144119868Swpaul#define RL_LOOPTEST_OFF		0x00000000
145119868Swpaul#define RL_LOOPTEST_ON		0x00020000
146119981Swpaul#define RL_LOOPTEST_ON_CPLUS	0x00060000
147119868Swpaul
148118586Swpaul#define RL_HWREV_8169		0x00000000
149119949Swpaul#define RL_HWREV_8169S		0x04000000
150140642Simp#define RL_HWREV_8169SB		0x10000000
151119949Swpaul#define RL_HWREV_8110S		0x00800000
152117388Swpaul#define RL_HWREV_8139		0x60000000
153117388Swpaul#define RL_HWREV_8139A		0x70000000
154117388Swpaul#define RL_HWREV_8139AG		0x70800000
155117388Swpaul#define RL_HWREV_8139B		0x78000000
156117388Swpaul#define RL_HWREV_8130		0x7C000000
157117388Swpaul#define RL_HWREV_8139C		0x74000000
158117388Swpaul#define RL_HWREV_8139D		0x74400000
159117388Swpaul#define RL_HWREV_8139CPLUS	0x74800000
160118586Swpaul#define RL_HWREV_8101		0x74c00000
161118586Swpaul#define RL_HWREV_8100		0x78800000
162117388Swpaul
16345633Swpaul#define RL_TXDMA_16BYTES	0x00000000
16445633Swpaul#define RL_TXDMA_32BYTES	0x00000100
16545633Swpaul#define RL_TXDMA_64BYTES	0x00000200
16645633Swpaul#define RL_TXDMA_128BYTES	0x00000300
16745633Swpaul#define RL_TXDMA_256BYTES	0x00000400
16845633Swpaul#define RL_TXDMA_512BYTES	0x00000500
16945633Swpaul#define RL_TXDMA_1024BYTES	0x00000600
17045633Swpaul#define RL_TXDMA_2048BYTES	0x00000700
17145633Swpaul
17240516Swpaul/*
17340516Swpaul * Transmit descriptor status register bits.
17440516Swpaul */
17540516Swpaul#define RL_TXSTAT_LENMASK	0x00001FFF
17640516Swpaul#define RL_TXSTAT_OWN		0x00002000
17740516Swpaul#define RL_TXSTAT_TX_UNDERRUN	0x00004000
17840516Swpaul#define RL_TXSTAT_TX_OK		0x00008000
17940516Swpaul#define RL_TXSTAT_EARLY_THRESH	0x003F0000
18040516Swpaul#define RL_TXSTAT_COLLCNT	0x0F000000
18140516Swpaul#define RL_TXSTAT_CARR_HBEAT	0x10000000
18240516Swpaul#define RL_TXSTAT_OUTOFWIN	0x20000000
18340516Swpaul#define RL_TXSTAT_TXABRT	0x40000000
18440516Swpaul#define RL_TXSTAT_CARRLOSS	0x80000000
18540516Swpaul
18640516Swpaul/*
18740516Swpaul * Interrupt status register bits.
18840516Swpaul */
18940516Swpaul#define RL_ISR_RX_OK		0x0001
19040516Swpaul#define RL_ISR_RX_ERR		0x0002
19140516Swpaul#define RL_ISR_TX_OK		0x0004
19240516Swpaul#define RL_ISR_TX_ERR		0x0008
19340516Swpaul#define RL_ISR_RX_OVERRUN	0x0010
19440516Swpaul#define RL_ISR_PKT_UNDERRUN	0x0020
195119868Swpaul#define RL_ISR_LINKCHG		0x0020	/* 8169 only */
19640516Swpaul#define RL_ISR_FIFO_OFLOW	0x0040	/* 8139 only */
197117388Swpaul#define RL_ISR_TX_DESC_UNAVAIL	0x0080	/* C+ only */
198117388Swpaul#define RL_ISR_SWI		0x0100	/* C+ only */
199117388Swpaul#define RL_ISR_CABLE_LEN_CHGD	0x2000
20040516Swpaul#define RL_ISR_PCS_TIMEOUT	0x4000	/* 8129 only */
201117388Swpaul#define RL_ISR_TIMEOUT_EXPIRED	0x4000
20240516Swpaul#define RL_ISR_SYSTEM_ERR	0x8000
20340516Swpaul
20440516Swpaul#define RL_INTRS	\
20540516Swpaul	(RL_ISR_TX_OK|RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|		\
20640516Swpaul	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
20740516Swpaul	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR)
20840516Swpaul
209117388Swpaul#define RL_INTRS_CPLUS	\
210119868Swpaul	(RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|			\
211117388Swpaul	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
212117388Swpaul	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR|RL_ISR_TIMEOUT_EXPIRED)
213117388Swpaul
21440516Swpaul/*
21540516Swpaul * Media status register. (8139 only)
21640516Swpaul */
21740516Swpaul#define RL_MEDIASTAT_RXPAUSE	0x01
21840516Swpaul#define RL_MEDIASTAT_TXPAUSE	0x02
21940516Swpaul#define RL_MEDIASTAT_LINK	0x04
22040516Swpaul#define RL_MEDIASTAT_SPEED10	0x08
22140516Swpaul#define RL_MEDIASTAT_RXFLOWCTL	0x40	/* duplex mode */
22240516Swpaul#define RL_MEDIASTAT_TXFLOWCTL	0x80	/* duplex mode */
22340516Swpaul
22440516Swpaul/*
22540516Swpaul * Receive config register.
22640516Swpaul */
22740516Swpaul#define RL_RXCFG_RX_ALLPHYS	0x00000001	/* accept all nodes */
22840516Swpaul#define RL_RXCFG_RX_INDIV	0x00000002	/* match filter */
22940516Swpaul#define RL_RXCFG_RX_MULTI	0x00000004	/* accept all multicast */
23040516Swpaul#define RL_RXCFG_RX_BROAD	0x00000008	/* accept all broadcast */
23140516Swpaul#define RL_RXCFG_RX_RUNT	0x00000010
23240516Swpaul#define RL_RXCFG_RX_ERRPKT	0x00000020
23340516Swpaul#define RL_RXCFG_WRAP		0x00000080
23445633Swpaul#define RL_RXCFG_MAXDMA		0x00000700
23545633Swpaul#define RL_RXCFG_BUFSZ		0x00001800
23645633Swpaul#define RL_RXCFG_FIFOTHRESH	0x0000E000
23745633Swpaul#define RL_RXCFG_EARLYTHRESH	0x07000000
23840516Swpaul
23945633Swpaul#define RL_RXDMA_16BYTES	0x00000000
24045633Swpaul#define RL_RXDMA_32BYTES	0x00000100
24145633Swpaul#define RL_RXDMA_64BYTES	0x00000200
24245633Swpaul#define RL_RXDMA_128BYTES	0x00000300
24345633Swpaul#define RL_RXDMA_256BYTES	0x00000400
24445633Swpaul#define RL_RXDMA_512BYTES	0x00000500
24545633Swpaul#define RL_RXDMA_1024BYTES	0x00000600
24645633Swpaul#define RL_RXDMA_UNLIMITED	0x00000700
24745633Swpaul
24840516Swpaul#define RL_RXBUF_8		0x00000000
24940516Swpaul#define RL_RXBUF_16		0x00000800
25040516Swpaul#define RL_RXBUF_32		0x00001000
25145633Swpaul#define RL_RXBUF_64		0x00001800
25240516Swpaul
25345633Swpaul#define RL_RXFIFO_16BYTES	0x00000000
25445633Swpaul#define RL_RXFIFO_32BYTES	0x00002000
25545633Swpaul#define RL_RXFIFO_64BYTES	0x00004000
25645633Swpaul#define RL_RXFIFO_128BYTES	0x00006000
25745633Swpaul#define RL_RXFIFO_256BYTES	0x00008000
25845633Swpaul#define RL_RXFIFO_512BYTES	0x0000A000
25945633Swpaul#define RL_RXFIFO_1024BYTES	0x0000C000
26045633Swpaul#define RL_RXFIFO_NOTHRESH	0x0000E000
26145633Swpaul
26240516Swpaul/*
26340516Swpaul * Bits in RX status header (included with RX'ed packet
26440516Swpaul * in ring buffer).
26540516Swpaul */
26640516Swpaul#define RL_RXSTAT_RXOK		0x00000001
26740516Swpaul#define RL_RXSTAT_ALIGNERR	0x00000002
26840516Swpaul#define RL_RXSTAT_CRCERR	0x00000004
26940516Swpaul#define RL_RXSTAT_GIANT		0x00000008
27040516Swpaul#define RL_RXSTAT_RUNT		0x00000010
27140516Swpaul#define RL_RXSTAT_BADSYM	0x00000020
27240516Swpaul#define RL_RXSTAT_BROAD		0x00002000
27340516Swpaul#define RL_RXSTAT_INDIV		0x00004000
27440516Swpaul#define RL_RXSTAT_MULTI		0x00008000
27540516Swpaul#define RL_RXSTAT_LENMASK	0xFFFF0000
27640516Swpaul
27740516Swpaul#define RL_RXSTAT_UNFINISHED	0xFFF0		/* DMA still in progress */
27840516Swpaul/*
27940516Swpaul * Command register.
28040516Swpaul */
28140516Swpaul#define RL_CMD_EMPTY_RXBUF	0x0001
28240516Swpaul#define RL_CMD_TX_ENB		0x0004
28340516Swpaul#define RL_CMD_RX_ENB		0x0008
28440516Swpaul#define RL_CMD_RESET		0x0010
28540516Swpaul
28640516Swpaul/*
28740516Swpaul * EEPROM control register
28840516Swpaul */
28940516Swpaul#define RL_EE_DATAOUT		0x01	/* Data out */
29040516Swpaul#define RL_EE_DATAIN		0x02	/* Data in */
29140516Swpaul#define RL_EE_CLK		0x04	/* clock */
29240516Swpaul#define RL_EE_SEL		0x08	/* chip select */
29340516Swpaul#define RL_EE_MODE		(0x40|0x80)
29440516Swpaul
29540516Swpaul#define RL_EEMODE_OFF		0x00
29640516Swpaul#define RL_EEMODE_AUTOLOAD	0x40
29740516Swpaul#define RL_EEMODE_PROGRAM	0x80
29840516Swpaul#define RL_EEMODE_WRITECFG	(0x80|0x40)
29940516Swpaul
30040516Swpaul/* 9346 EEPROM commands */
30140516Swpaul#define RL_EECMD_WRITE		0x140
30267931Swpaul#define RL_EECMD_READ_6BIT	0x180
30367931Swpaul#define RL_EECMD_READ_8BIT	0x600
30440516Swpaul#define RL_EECMD_ERASE		0x1c0
30540516Swpaul
30640516Swpaul#define RL_EE_ID		0x00
30740516Swpaul#define RL_EE_PCI_VID		0x01
30840516Swpaul#define RL_EE_PCI_DID		0x02
30940516Swpaul/* Location of station address inside EEPROM */
31040516Swpaul#define RL_EE_EADDR		0x07
31140516Swpaul
31240516Swpaul/*
31340516Swpaul * MII register (8129 only)
31440516Swpaul */
31540516Swpaul#define RL_MII_CLK		0x01
31640516Swpaul#define RL_MII_DATAIN		0x02
31740516Swpaul#define RL_MII_DATAOUT		0x04
31840516Swpaul#define RL_MII_DIR		0x80	/* 0 == input, 1 == output */
31940516Swpaul
32040516Swpaul/*
32140516Swpaul * Config 0 register
32240516Swpaul */
32340516Swpaul#define RL_CFG0_ROM0		0x01
32440516Swpaul#define RL_CFG0_ROM1		0x02
32540516Swpaul#define RL_CFG0_ROM2		0x04
32640516Swpaul#define RL_CFG0_PL0		0x08
32740516Swpaul#define RL_CFG0_PL1		0x10
32840516Swpaul#define RL_CFG0_10MBPS		0x20	/* 10 Mbps internal mode */
32940516Swpaul#define RL_CFG0_PCS		0x40
33040516Swpaul#define RL_CFG0_SCR		0x80
33140516Swpaul
33240516Swpaul/*
33340516Swpaul * Config 1 register
33440516Swpaul */
33540516Swpaul#define RL_CFG1_PWRDWN		0x01
33640516Swpaul#define RL_CFG1_SLEEP		0x02
33740516Swpaul#define RL_CFG1_IOMAP		0x04
33840516Swpaul#define RL_CFG1_MEMMAP		0x08
33940516Swpaul#define RL_CFG1_RSVD		0x10
34040516Swpaul#define RL_CFG1_DRVLOAD		0x20
34140516Swpaul#define RL_CFG1_LED0		0x40
34240516Swpaul#define RL_CFG1_FULLDUPLEX	0x40	/* 8129 only */
34340516Swpaul#define RL_CFG1_LED1		0x80
34440516Swpaul
34540516Swpaul/*
346117388Swpaul * 8139C+ register definitions
347117388Swpaul */
348117388Swpaul
349117388Swpaul/* RL_DUMPSTATS_LO register */
350117388Swpaul
351117388Swpaul#define RL_DUMPSTATS_START	0x00000008
352117388Swpaul
353117388Swpaul/* Transmit start register */
354117388Swpaul
355117388Swpaul#define RL_TXSTART_SWI		0x01	/* generate TX interrupt */
356117388Swpaul#define RL_TXSTART_START	0x40	/* start normal queue transmit */
357117388Swpaul#define RL_TXSTART_HPRIO_START	0x80	/* start hi prio queue transmit */
358117388Swpaul
359120043Swpaul/*
360120043Swpaul * Config 2 register, 8139C+/8169/8169S/8110S only
361120043Swpaul */
362120043Swpaul#define RL_CFG2_BUSFREQ		0x07
363120043Swpaul#define RL_CFG2_BUSWIDTH	0x08
364120043Swpaul#define RL_CFG2_AUXPWRSTS	0x10
365120043Swpaul
366120043Swpaul#define RL_BUSFREQ_33MHZ	0x00
367120043Swpaul#define RL_BUSFREQ_66MHZ	0x01
368120043Swpaul
369120043Swpaul#define RL_BUSWIDTH_32BITS	0x00
370120043Swpaul#define RL_BUSWIDTH_64BITS	0x08
371120043Swpaul
372117388Swpaul/* C+ mode command register */
373117388Swpaul
374117388Swpaul#define RL_CPLUSCMD_TXENB	0x0001	/* enable C+ transmit mode */
375117388Swpaul#define RL_CPLUSCMD_RXENB	0x0002	/* enable C+ receive mode */
376117388Swpaul#define RL_CPLUSCMD_PCI_MRW	0x0008	/* enable PCI multi-read/write */
377117388Swpaul#define RL_CPLUSCMD_PCI_DAC	0x0010	/* PCI dual-address cycle only */
378117388Swpaul#define RL_CPLUSCMD_RXCSUM_ENB	0x0020	/* enable RX checksum offload */
379117388Swpaul#define RL_CPLUSCMD_VLANSTRIP	0x0040	/* enable VLAN tag stripping */
380117388Swpaul
381117388Swpaul/* C+ early transmit threshold */
382117388Swpaul
383117388Swpaul#define RL_EARLYTXTHRESH_CNT	0x003F	/* byte count times 8 */
384117388Swpaul
385117388Swpaul/*
386117388Swpaul * Gigabit PHY access register (8169 only)
387117388Swpaul */
388117388Swpaul
389117388Swpaul#define RL_PHYAR_PHYDATA	0x0000FFFF
390117388Swpaul#define RL_PHYAR_PHYREG		0x001F0000
391117388Swpaul#define RL_PHYAR_BUSY		0x80000000
392117388Swpaul
393117388Swpaul/*
394117388Swpaul * Gigabit media status (8169 only)
395117388Swpaul */
396117388Swpaul#define RL_GMEDIASTAT_FDX	0x01	/* full duplex */
397117388Swpaul#define RL_GMEDIASTAT_LINK	0x02	/* link up */
398117388Swpaul#define RL_GMEDIASTAT_10MBPS	0x04	/* 10mps link */
399117388Swpaul#define RL_GMEDIASTAT_100MBPS	0x08	/* 100mbps link */
400119976Swpaul#define RL_GMEDIASTAT_1000MBPS	0x10	/* gigE link */
401117388Swpaul#define RL_GMEDIASTAT_RXFLOW	0x20	/* RX flow control on */
402117388Swpaul#define RL_GMEDIASTAT_TXFLOW	0x40	/* TX flow control on */
403117388Swpaul#define RL_GMEDIASTAT_TBI	0x80	/* TBI enabled */
404117388Swpaul
405117388Swpaul/*
40640516Swpaul * The RealTek doesn't use a fragment-based descriptor mechanism.
40740516Swpaul * Instead, there are only four register sets, each or which represents
40840516Swpaul * one 'descriptor.' Basically, each TX descriptor is just a contiguous
40940516Swpaul * packet buffer (32-bit aligned!) and we place the buffer addresses in
41040516Swpaul * the registers so the chip knows where they are.
41140516Swpaul *
41240516Swpaul * We can sort of kludge together the same kind of buffer management
41340516Swpaul * used in previous drivers, but we have to do buffer copies almost all
41440516Swpaul * the time, so it doesn't really buy us much.
41540516Swpaul *
41640516Swpaul * For reception, there's just one large buffer where the chip stores
41740516Swpaul * all received packets.
41840516Swpaul */
41940516Swpaul
42040516Swpaul#define RL_RX_BUF_SZ		RL_RXBUF_64
42140516Swpaul#define RL_RXBUFLEN		(1 << ((RL_RX_BUF_SZ >> 11) + 13))
42240516Swpaul#define RL_TX_LIST_CNT		4
42340516Swpaul#define RL_MIN_FRAMELEN		60
42452426Swpaul#define RL_TXTHRESH(x)		((x) << 11)
42552426Swpaul#define RL_TX_THRESH_INIT	96
426119868Swpaul#define RL_RX_FIFOTHRESH	RL_RXFIFO_NOTHRESH
427119868Swpaul#define RL_RX_MAXDMA		RL_RXDMA_UNLIMITED
42850703Swpaul#define RL_TX_MAXDMA		RL_TXDMA_2048BYTES
42940516Swpaul
43045633Swpaul#define RL_RXCFG_CONFIG (RL_RX_FIFOTHRESH|RL_RX_MAXDMA|RL_RX_BUF_SZ)
43145633Swpaul#define RL_TXCFG_CONFIG	(RL_TXCFG_IFG|RL_TX_MAXDMA)
43240516Swpaul
43348028Swpaul#define RL_ETHER_ALIGN	2
43448028Swpaul
43540516Swpaulstruct rl_chain_data {
436131605Sbms	uint16_t		cur_rx;
437131605Sbms	uint8_t			*rl_rx_buf;
438131605Sbms	uint8_t			*rl_rx_buf_ptr;
43981713Swpaul	bus_dmamap_t		rl_rx_dmamap;
44040516Swpaul
44145633Swpaul	struct mbuf		*rl_tx_chain[RL_TX_LIST_CNT];
44281713Swpaul	bus_dmamap_t		rl_tx_dmamap[RL_TX_LIST_CNT];
443131605Sbms	uint8_t			last_tx;
444131605Sbms	uint8_t			cur_tx;
44540516Swpaul};
44640516Swpaul
44745633Swpaul#define RL_INC(x)		(x = (x + 1) % RL_TX_LIST_CNT)
44845633Swpaul#define RL_CUR_TXADDR(x)	((x->rl_cdata.cur_tx * 4) + RL_TXADDR0)
44945633Swpaul#define RL_CUR_TXSTAT(x)	((x->rl_cdata.cur_tx * 4) + RL_TXSTAT0)
45045633Swpaul#define RL_CUR_TXMBUF(x)	(x->rl_cdata.rl_tx_chain[x->rl_cdata.cur_tx])
45181713Swpaul#define RL_CUR_DMAMAP(x)	(x->rl_cdata.rl_tx_dmamap[x->rl_cdata.cur_tx])
45245633Swpaul#define RL_LAST_TXADDR(x)	((x->rl_cdata.last_tx * 4) + RL_TXADDR0)
45345633Swpaul#define RL_LAST_TXSTAT(x)	((x->rl_cdata.last_tx * 4) + RL_TXSTAT0)
45445633Swpaul#define RL_LAST_TXMBUF(x)	(x->rl_cdata.rl_tx_chain[x->rl_cdata.last_tx])
45581713Swpaul#define RL_LAST_DMAMAP(x)	(x->rl_cdata.rl_tx_dmamap[x->rl_cdata.last_tx])
45645633Swpaul
45740516Swpaulstruct rl_type {
458131605Sbms	uint16_t		rl_vid;
459131605Sbms	uint16_t		rl_did;
460117388Swpaul	int			rl_basetype;
46140516Swpaul	char			*rl_name;
46240516Swpaul};
46340516Swpaul
464117388Swpaulstruct rl_hwrev {
465131605Sbms	uint32_t		rl_rev;
466117388Swpaul	int			rl_type;
467117388Swpaul	char			*rl_desc;
468117388Swpaul};
469117388Swpaul
47040516Swpaulstruct rl_mii_frame {
471131605Sbms	uint8_t		mii_stdelim;
472131605Sbms	uint8_t		mii_opcode;
473131605Sbms	uint8_t		mii_phyaddr;
474131605Sbms	uint8_t		mii_regaddr;
475131605Sbms	uint8_t		mii_turnaround;
476131605Sbms	uint16_t	mii_data;
47740516Swpaul};
47840516Swpaul
47940516Swpaul/*
48040516Swpaul * MII constants
48140516Swpaul */
48240516Swpaul#define RL_MII_STARTDELIM	0x01
48340516Swpaul#define RL_MII_READOP		0x02
48440516Swpaul#define RL_MII_WRITEOP		0x01
48540516Swpaul#define RL_MII_TURNAROUND	0x02
48640516Swpaul
48740516Swpaul#define RL_8129			1
48840516Swpaul#define RL_8139			2
489117388Swpaul#define RL_8139CPLUS		3
490117388Swpaul#define RL_8169			4
49140516Swpaul
492117388Swpaul#define RL_ISCPLUS(x)		((x)->rl_type == RL_8139CPLUS ||	\
493117388Swpaul				 (x)->rl_type == RL_8169)
494117388Swpaul
495117388Swpaul/*
496117388Swpaul * The 8139C+ and 8160 gigE chips support descriptor-based TX
497117388Swpaul * and RX. In fact, they even support TCP large send. Descriptors
498117388Swpaul * must be allocated in contiguous blocks that are aligned on a
499117388Swpaul * 256-byte boundary. The rings can hold a maximum of 64 descriptors.
500117388Swpaul */
501117388Swpaul
502117388Swpaul/*
503117388Swpaul * RX/TX descriptor definition. When large send mode is enabled, the
504117388Swpaul * lower 11 bits of the TX rl_cmd word are used to hold the MSS, and
505117388Swpaul * the checksum offload bits are disabled. The structure layout is
506117388Swpaul * the same for RX and TX descriptors
507117388Swpaul */
508117388Swpaul
509117388Swpaulstruct rl_desc {
510131605Sbms	uint32_t		rl_cmdstat;
511131605Sbms	uint32_t		rl_vlanctl;
512131605Sbms	uint32_t		rl_bufaddr_lo;
513131605Sbms	uint32_t		rl_bufaddr_hi;
514117388Swpaul};
515117388Swpaul
516117388Swpaul#define RL_TDESC_CMD_FRAGLEN	0x0000FFFF
517117388Swpaul#define RL_TDESC_CMD_TCPCSUM	0x00010000	/* TCP checksum enable */
518117388Swpaul#define RL_TDESC_CMD_UDPCSUM	0x00020000	/* UDP checksum enable */
519117388Swpaul#define RL_TDESC_CMD_IPCSUM	0x00040000	/* IP header checksum enable */
520117388Swpaul#define RL_TDESC_CMD_MSSVAL	0x07FF0000	/* Large send MSS value */
521117388Swpaul#define RL_TDESC_CMD_LGSEND	0x08000000	/* TCP large send enb */
522117388Swpaul#define RL_TDESC_CMD_EOF	0x10000000	/* end of frame marker */
523117388Swpaul#define RL_TDESC_CMD_SOF	0x20000000	/* start of frame marker */
524117388Swpaul#define RL_TDESC_CMD_EOR	0x40000000	/* end of ring marker */
525117388Swpaul#define RL_TDESC_CMD_OWN	0x80000000	/* chip owns descriptor */
526117388Swpaul
527117388Swpaul#define RL_TDESC_VLANCTL_TAG	0x00020000	/* Insert VLAN tag */
528117388Swpaul#define RL_TDESC_VLANCTL_DATA	0x0000FFFF	/* TAG data */
529117388Swpaul
530117388Swpaul/*
531117388Swpaul * Error bits are valid only on the last descriptor of a frame
532117388Swpaul * (i.e. RL_TDESC_CMD_EOF == 1)
533117388Swpaul */
534117388Swpaul
535117388Swpaul#define RL_TDESC_STAT_COLCNT	0x000F0000	/* collision count */
536117388Swpaul#define RL_TDESC_STAT_EXCESSCOL	0x00100000	/* excessive collisions */
537117388Swpaul#define RL_TDESC_STAT_LINKFAIL	0x00200000	/* link faulure */
538117388Swpaul#define RL_TDESC_STAT_OWINCOL	0x00400000	/* out-of-window collision */
539117388Swpaul#define RL_TDESC_STAT_TXERRSUM	0x00800000	/* transmit error summary */
540117388Swpaul#define RL_TDESC_STAT_UNDERRUN	0x02000000	/* TX underrun occured */
541117388Swpaul#define RL_TDESC_STAT_OWN	0x80000000
542117388Swpaul
543117388Swpaul/*
544117388Swpaul * RX descriptor cmd/vlan definitions
545117388Swpaul */
546117388Swpaul
547117388Swpaul#define RL_RDESC_CMD_EOR	0x40000000
548117388Swpaul#define RL_RDESC_CMD_OWN	0x80000000
549119981Swpaul#define RL_RDESC_CMD_BUFLEN	0x00001FFF
550117388Swpaul
551117388Swpaul#define RL_RDESC_STAT_OWN	0x80000000
552117388Swpaul#define RL_RDESC_STAT_EOR	0x40000000
553117388Swpaul#define RL_RDESC_STAT_SOF	0x20000000
554117388Swpaul#define RL_RDESC_STAT_EOF	0x10000000
555117388Swpaul#define RL_RDESC_STAT_FRALIGN	0x08000000	/* frame alignment error */
556117388Swpaul#define RL_RDESC_STAT_MCAST	0x04000000	/* multicast pkt received */
557117388Swpaul#define RL_RDESC_STAT_UCAST	0x02000000	/* unicast pkt received */
558117388Swpaul#define RL_RDESC_STAT_BCAST	0x01000000	/* broadcast pkt received */
559117388Swpaul#define RL_RDESC_STAT_BUFOFLOW	0x00800000	/* out of buffer space */
560117388Swpaul#define RL_RDESC_STAT_FIFOOFLOW	0x00400000	/* FIFO overrun */
561117388Swpaul#define RL_RDESC_STAT_GIANT	0x00200000	/* pkt > 4096 bytes */
562117388Swpaul#define RL_RDESC_STAT_RXERRSUM	0x00100000	/* RX error summary */
563117388Swpaul#define RL_RDESC_STAT_RUNT	0x00080000	/* runt packet received */
564117388Swpaul#define RL_RDESC_STAT_CRCERR	0x00040000	/* CRC error */
565117388Swpaul#define RL_RDESC_STAT_PROTOID	0x00030000	/* Protocol type */
566117388Swpaul#define RL_RDESC_STAT_IPSUMBAD	0x00008000	/* IP header checksum bad */
567117388Swpaul#define RL_RDESC_STAT_UDPSUMBAD	0x00004000	/* UDP checksum bad */
568117388Swpaul#define RL_RDESC_STAT_TCPSUMBAD	0x00002000	/* TCP checksum bad */
569119981Swpaul#define RL_RDESC_STAT_FRAGLEN	0x00001FFF	/* RX'ed frame/frag len */
570119981Swpaul#define RL_RDESC_STAT_GFRAGLEN	0x00003FFF	/* RX'ed frame/frag len */
571135896Sjmg#define RL_RDESC_STAT_ERRS	(RL_RDESC_STAT_GIANT|RL_RDESC_STAT_RUNT| \
572135896Sjmg				 RL_RDESC_STAT_CRCERR)
573117388Swpaul
574117388Swpaul#define RL_RDESC_VLANCTL_TAG	0x00010000	/* VLAN tag available
575117388Swpaul						   (rl_vlandata valid)*/
576117388Swpaul#define RL_RDESC_VLANCTL_DATA	0x0000FFFF	/* TAG data */
577117388Swpaul
578117388Swpaul#define RL_PROTOID_NONIP	0x00000000
579117388Swpaul#define RL_PROTOID_TCPIP	0x00010000
580117388Swpaul#define RL_PROTOID_UDPIP	0x00020000
581117388Swpaul#define RL_PROTOID_IP		0x00030000
582117388Swpaul#define RL_TCPPKT(x)		(((x) & RL_RDESC_STAT_PROTOID) == \
583117388Swpaul				 RL_PROTOID_TCPIP)
584117388Swpaul#define RL_UDPPKT(x)		(((x) & RL_RDESC_STAT_PROTOID) == \
585117388Swpaul				 RL_PROTOID_UDPIP)
586117388Swpaul
587117388Swpaul/*
588117388Swpaul * Statistics counter structure (8139C+ and 8169 only)
589117388Swpaul */
590117388Swpaulstruct rl_stats {
591131605Sbms	uint32_t		rl_tx_pkts_lo;
592131605Sbms	uint32_t		rl_tx_pkts_hi;
593131605Sbms	uint32_t		rl_tx_errs_lo;
594131605Sbms	uint32_t		rl_tx_errs_hi;
595131605Sbms	uint32_t		rl_tx_errs;
596131605Sbms	uint16_t		rl_missed_pkts;
597131605Sbms	uint16_t		rl_rx_framealign_errs;
598131605Sbms	uint32_t		rl_tx_onecoll;
599131605Sbms	uint32_t		rl_tx_multicolls;
600131605Sbms	uint32_t		rl_rx_ucasts_hi;
601131605Sbms	uint32_t		rl_rx_ucasts_lo;
602131605Sbms	uint32_t		rl_rx_bcasts_lo;
603131605Sbms	uint32_t		rl_rx_bcasts_hi;
604131605Sbms	uint32_t		rl_rx_mcasts;
605131605Sbms	uint16_t		rl_tx_aborts;
606131605Sbms	uint16_t		rl_rx_underruns;
607117388Swpaul};
608117388Swpaul
609135467Sjmg/*
610135467Sjmg * Rx/Tx descriptor parameters (8139C+ and 8169 only)
611135467Sjmg *
612135467Sjmg * Tx/Rx count must be equal.  Shared code like re_dma_map_desc assumes this.
613135896Sjmg * Buffers must be a multiple of 8 bytes.  Currently limit to 64 descriptors
614135896Sjmg * due to the 8139C+.  We need to put the number of descriptors in the ring
615135896Sjmg * structure and use that value instead.
616135467Sjmg */
617135896Sjmg#if !defined(__i386__) && !defined(__amd64__)
618135896Sjmg#define RE_FIXUP_RX	1
619135896Sjmg#endif
620135896Sjmg
621117388Swpaul#define RL_TX_DESC_CNT		64
622135469Sjmg#define RL_RX_DESC_CNT		RL_TX_DESC_CNT
623117388Swpaul#define RL_RX_LIST_SZ		(RL_RX_DESC_CNT * sizeof(struct rl_desc))
624117388Swpaul#define RL_TX_LIST_SZ		(RL_TX_DESC_CNT * sizeof(struct rl_desc))
625117388Swpaul#define RL_RING_ALIGN		256
626117388Swpaul#define RL_IFQ_MAXLEN		512
627117388Swpaul#define RL_DESC_INC(x)		(x = (x + 1) % RL_TX_DESC_CNT)
628117388Swpaul#define RL_OWN(x)		(le32toh((x)->rl_cmdstat) & RL_RDESC_STAT_OWN)
629119981Swpaul#define RL_RXBYTES(x)		(le32toh((x)->rl_cmdstat) & sc->rl_rxlenmask)
630119868Swpaul#define RL_PKTSZ(x)		((x)/* >> 3*/)
631135896Sjmg#ifdef RE_FIXUP_RX
632135896Sjmg#define RE_ETHER_ALIGN	sizeof(uint64_t)
633135896Sjmg#define RE_RX_DESC_BUFLEN	(MCLBYTES - RE_ETHER_ALIGN)
634135896Sjmg#else
635135896Sjmg#define RE_ETHER_ALIGN	0
636135896Sjmg#define RE_RX_DESC_BUFLEN	MCLBYTES
637135896Sjmg#endif
638117388Swpaul
639135467Sjmg#define RL_ADDR_LO(y)		((uint64_t) (y) & 0xFFFFFFFF)
640135467Sjmg#define RL_ADDR_HI(y)		((uint64_t) (y) >> 32)
641118712Swpaul
642135896Sjmg/* see comment in dev/re/if_re.c */
643135896Sjmg#define RL_JUMBO_FRAMELEN	7440
644119868Swpaul#define RL_JUMBO_MTU		(RL_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
645119868Swpaul
646117388Swpaulstruct rl_softc;
647117388Swpaul
648117388Swpaulstruct rl_dmaload_arg {
649117388Swpaul	struct rl_softc		*sc;
650117388Swpaul	int			rl_idx;
651117388Swpaul	int			rl_maxsegs;
652131605Sbms	uint32_t		rl_flags;
653117388Swpaul	struct rl_desc		*rl_ring;
654117388Swpaul};
655117388Swpaul
656117388Swpaulstruct rl_list_data {
657117388Swpaul	struct mbuf		*rl_tx_mbuf[RL_TX_DESC_CNT];
658117388Swpaul	struct mbuf		*rl_rx_mbuf[RL_TX_DESC_CNT];
659117388Swpaul	int			rl_tx_prodidx;
660117388Swpaul	int			rl_rx_prodidx;
661117388Swpaul	int			rl_tx_considx;
662117388Swpaul	int			rl_tx_free;
663117388Swpaul	bus_dmamap_t		rl_tx_dmamap[RL_TX_DESC_CNT];
664117388Swpaul	bus_dmamap_t		rl_rx_dmamap[RL_RX_DESC_CNT];
665117388Swpaul	bus_dma_tag_t		rl_mtag;	/* mbuf mapping tag */
666117388Swpaul	bus_dma_tag_t		rl_stag;	/* stats mapping tag */
667117388Swpaul	bus_dmamap_t		rl_smap;	/* stats map */
668117388Swpaul	struct rl_stats		*rl_stats;
669118712Swpaul	bus_addr_t		rl_stats_addr;
670117388Swpaul	bus_dma_tag_t		rl_rx_list_tag;
671117388Swpaul	bus_dmamap_t		rl_rx_list_map;
672117388Swpaul	struct rl_desc		*rl_rx_list;
673118712Swpaul	bus_addr_t		rl_rx_list_addr;
674117388Swpaul	bus_dma_tag_t		rl_tx_list_tag;
675117388Swpaul	bus_dmamap_t		rl_tx_list_map;
676117388Swpaul	struct rl_desc		*rl_tx_list;
677118712Swpaul	bus_addr_t		rl_tx_list_addr;
678117388Swpaul};
679117388Swpaul
68040516Swpaulstruct rl_softc {
681147256Sbrooks	struct ifnet		*rl_ifp;	/* interface info */
68241569Swpaul	bus_space_handle_t	rl_bhandle;	/* bus space handle */
68341569Swpaul	bus_space_tag_t		rl_btag;	/* bus space tag */
68450703Swpaul	struct resource		*rl_res;
68550703Swpaul	struct resource		*rl_irq;
68650703Swpaul	void			*rl_intrhand;
68750703Swpaul	device_t		rl_miibus;
68881713Swpaul	bus_dma_tag_t		rl_parent_tag;
68981713Swpaul	bus_dma_tag_t		rl_tag;
690131605Sbms	uint8_t			rl_unit;	/* interface number */
691131605Sbms	uint8_t			rl_type;
69267931Swpaul	int			rl_eecmd_read;
693131605Sbms	uint8_t			rl_stats_no_timeout;
69452426Swpaul	int			rl_txthresh;
69540516Swpaul	struct rl_chain_data	rl_cdata;
696117388Swpaul	struct rl_list_data	rl_ldata;
69750703Swpaul	struct callout_handle	rl_stat_ch;
69867087Swpaul	struct mtx		rl_mtx;
699119868Swpaul	struct mbuf		*rl_head;
700119868Swpaul	struct mbuf		*rl_tail;
701131605Sbms	uint32_t		rl_hwrev;
702131605Sbms	uint32_t		rl_rxlenmask;
703119868Swpaul	int			rl_testmode;
70486822Siwasaki	int			suspended;	/* 0 = normal  1 = suspended */
70594883Sluigi#ifdef DEVICE_POLLING
70694883Sluigi	int			rxcycles;
70794883Sluigi#endif
70840516Swpaul};
70940516Swpaul
71072200Sbmilekic#define	RL_LOCK(_sc)		mtx_lock(&(_sc)->rl_mtx)
71172200Sbmilekic#define	RL_UNLOCK(_sc)		mtx_unlock(&(_sc)->rl_mtx)
712122689Ssam#define	RL_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->rl_mtx, MA_OWNED)
71367087Swpaul
71440516Swpaul/*
71540516Swpaul * register space access macros
71640516Swpaul */
717119868Swpaul#define CSR_WRITE_STREAM_4(sc, reg, val)	\
718119738Stmm	bus_space_write_stream_4(sc->rl_btag, sc->rl_bhandle, reg, val)
71940516Swpaul#define CSR_WRITE_4(sc, reg, val)	\
72041569Swpaul	bus_space_write_4(sc->rl_btag, sc->rl_bhandle, reg, val)
72140516Swpaul#define CSR_WRITE_2(sc, reg, val)	\
72241569Swpaul	bus_space_write_2(sc->rl_btag, sc->rl_bhandle, reg, val)
72340516Swpaul#define CSR_WRITE_1(sc, reg, val)	\
72441569Swpaul	bus_space_write_1(sc->rl_btag, sc->rl_bhandle, reg, val)
72540516Swpaul
72641569Swpaul#define CSR_READ_4(sc, reg)		\
72741569Swpaul	bus_space_read_4(sc->rl_btag, sc->rl_bhandle, reg)
72841569Swpaul#define CSR_READ_2(sc, reg)		\
72941569Swpaul	bus_space_read_2(sc->rl_btag, sc->rl_bhandle, reg)
73041569Swpaul#define CSR_READ_1(sc, reg)		\
73141569Swpaul	bus_space_read_1(sc->rl_btag, sc->rl_bhandle, reg)
73240516Swpaul
73340516Swpaul#define RL_TIMEOUT		1000
73440516Swpaul
73540516Swpaul/*
73640516Swpaul * General constants that are fun to know.
73740516Swpaul *
73840516Swpaul * RealTek PCI vendor ID
73940516Swpaul */
74040516Swpaul#define	RT_VENDORID				0x10EC
74140516Swpaul
74240516Swpaul/*
74340516Swpaul * RealTek chip device IDs.
74440516Swpaul */
74540516Swpaul#define	RT_DEVICEID_8129			0x8129
74667771Swpaul#define	RT_DEVICEID_8138			0x8138
74740516Swpaul#define	RT_DEVICEID_8139			0x8139
748117388Swpaul#define RT_DEVICEID_8169			0x8169
749118978Swpaul#define RT_DEVICEID_8100			0x8100
75040516Swpaul
751117388Swpaul#define RT_REVID_8139CPLUS			0x20
752117388Swpaul
75340516Swpaul/*
75444238Swpaul * Accton PCI vendor ID
75544238Swpaul */
75644238Swpaul#define ACCTON_VENDORID				0x1113
75744238Swpaul
75844238Swpaul/*
75941243Swpaul * Accton MPX 5030/5038 device ID.
76041243Swpaul */
76141243Swpaul#define ACCTON_DEVICEID_5030			0x1211
76241243Swpaul
76341243Swpaul/*
76494400Swpaul * Nortel PCI vendor ID
76594400Swpaul */
76694400Swpaul#define NORTEL_VENDORID				0x126C
76794400Swpaul
76894400Swpaul/*
76944238Swpaul * Delta Electronics Vendor ID.
77044238Swpaul */
77144238Swpaul#define DELTA_VENDORID				0x1500
77244238Swpaul
77344238Swpaul/*
77444238Swpaul * Delta device IDs.
77544238Swpaul */
77644238Swpaul#define DELTA_DEVICEID_8139			0x1360
77744238Swpaul
77844238Swpaul/*
77944238Swpaul * Addtron vendor ID.
78044238Swpaul */
78144238Swpaul#define ADDTRON_VENDORID			0x4033
78244238Swpaul
78344238Swpaul/*
78444238Swpaul * Addtron device IDs.
78544238Swpaul */
78644238Swpaul#define ADDTRON_DEVICEID_8139			0x1360
78744238Swpaul
78844238Swpaul/*
78972813Swpaul * D-Link vendor ID.
79072813Swpaul */
79172813Swpaul#define DLINK_VENDORID				0x1186
79272813Swpaul
79372813Swpaul/*
79472813Swpaul * D-Link DFE-530TX+ device ID
79572813Swpaul */
79672813Swpaul#define DLINK_DEVICEID_530TXPLUS		0x1300
79772813Swpaul
79872813Swpaul/*
79996112Sjhb * D-Link DFE-690TXD device ID
80096112Sjhb */
80196112Sjhb#define DLINK_DEVICEID_690TXD			0x1340
80296112Sjhb
80396112Sjhb/*
804103020Siwasaki * Corega K.K vendor ID
805103020Siwasaki */
806103020Siwasaki#define COREGA_VENDORID				0x1259
807103020Siwasaki
808103020Siwasaki/*
809109095Ssanpei * Corega FEther CB-TXD device ID
810103020Siwasaki */
811109095Ssanpei#define COREGA_DEVICEID_FETHERCBTXD			0xa117
812103020Siwasaki
813103020Siwasaki/*
814109095Ssanpei * Corega FEtherII CB-TXD device ID
815109095Ssanpei */
816109095Ssanpei#define COREGA_DEVICEID_FETHERIICBTXD			0xa11e
817109095Ssanpei
818111381Sdan/*
819134433Ssanpei * Corega CG-LAPCIGT device ID
820134433Ssanpei */
821134433Ssanpei#define COREGA_DEVICEID_CGLAPCIGT		0xc107
822134433Ssanpei
823134433Ssanpei/*
824111381Sdan * Peppercon vendor ID
825111381Sdan */
826111381Sdan#define PEPPERCON_VENDORID			0x1743
827109095Ssanpei
828111381Sdan/*
829111381Sdan * Peppercon ROL-F device ID
830111381Sdan */
831111381Sdan#define PEPPERCON_DEVICEID_ROLF			0x8139
832109095Ssanpei
833109095Ssanpei/*
834112379Ssanpei * Planex Communications, Inc. vendor ID
835112379Ssanpei */
836117388Swpaul#define PLANEX_VENDORID				0x14ea
837112379Ssanpei
838112379Ssanpei/*
839112379Ssanpei * Planex FNW-3800-TX device ID
840112379Ssanpei */
841117388Swpaul#define PLANEX_DEVICEID_FNW3800TX		0xab07
842112379Ssanpei
843112379Ssanpei/*
844117388Swpaul * LevelOne vendor ID
845117388Swpaul */
846117388Swpaul#define LEVEL1_VENDORID				0x018A
847117388Swpaul
848117388Swpaul/*
849117388Swpaul * LevelOne FPC-0106TX devide ID
850117388Swpaul */
851117388Swpaul#define LEVEL1_DEVICEID_FPC0106TX		0x0106
852117388Swpaul
853117388Swpaul/*
854117388Swpaul * Compaq vendor ID
855117388Swpaul */
856117388Swpaul#define CP_VENDORID				0x021B
857117388Swpaul
858117388Swpaul/*
859117388Swpaul * Edimax vendor ID
860117388Swpaul */
861117388Swpaul#define EDIMAX_VENDORID				0x13D1
862117388Swpaul
863117388Swpaul/*
864117388Swpaul * Edimax EP-4103DL cardbus device ID
865117388Swpaul */
866117388Swpaul#define EDIMAX_DEVICEID_EP4103DL		0xAB06
867117388Swpaul
868117388Swpaul/*
86940516Swpaul * PCI low memory base and low I/O base register, and
87050703Swpaul * other PCI registers.
87140516Swpaul */
87240516Swpaul
87340516Swpaul#define RL_PCI_VENDOR_ID	0x00
87440516Swpaul#define RL_PCI_DEVICE_ID	0x02
87540516Swpaul#define RL_PCI_COMMAND		0x04
87640516Swpaul#define RL_PCI_STATUS		0x06
87740516Swpaul#define RL_PCI_CLASSCODE	0x09
87840516Swpaul#define RL_PCI_LATENCY_TIMER	0x0D
87940516Swpaul#define RL_PCI_HEADER_TYPE	0x0E
88040516Swpaul#define RL_PCI_LOIO		0x10
88140516Swpaul#define RL_PCI_LOMEM		0x14
88240516Swpaul#define RL_PCI_BIOSROM		0x30
88340516Swpaul#define RL_PCI_INTLINE		0x3C
88440516Swpaul#define RL_PCI_INTPIN		0x3D
88540516Swpaul#define RL_PCI_MINGNT		0x3E
88640516Swpaul#define RL_PCI_MINLAT		0x0F
88740516Swpaul#define RL_PCI_RESETOPT		0x48
88840516Swpaul#define RL_PCI_EEPROM_DATA	0x4C
88940516Swpaul
89050097Swpaul#define RL_PCI_CAPID		0x50 /* 8 bits */
89150097Swpaul#define RL_PCI_NEXTPTR		0x51 /* 8 bits */
89250097Swpaul#define RL_PCI_PWRMGMTCAP	0x52 /* 16 bits */
89350097Swpaul#define RL_PCI_PWRMGMTCTRL	0x54 /* 16 bits */
89440516Swpaul
89540516Swpaul#define RL_PSTATE_MASK		0x0003
89640516Swpaul#define RL_PSTATE_D0		0x0000
89740516Swpaul#define RL_PSTATE_D1		0x0002
89840516Swpaul#define RL_PSTATE_D2		0x0002
89940516Swpaul#define RL_PSTATE_D3		0x0003
90040516Swpaul#define RL_PME_EN		0x0010
90140516Swpaul#define RL_PME_STATUS		0x8000
902