1262569Simp/* 2262569Simp * Copyright (c) 2014 Samsung Electronics Co., Ltd. 3262569Simp * Author: Rahul Sharma <rahul.sharma@samsung.com> 4262569Simp * 5262569Simp * This program is free software; you can redistribute it and/or modify 6262569Simp * it under the terms of the GNU General Public License version 2 as 7262569Simp * published by the Free Software Foundation. 8262569Simp * 9262569Simp * Provides Constants for Exynos5260 clocks. 10262569Simp*/ 11262569Simp 12262569Simp#ifndef _DT_BINDINGS_CLK_EXYNOS5260_H 13262569Simp#define _DT_BINDINGS_CLK_EXYNOS5260_H 14262569Simp 15262569Simp/* Clock names: <cmu><type><IP> */ 16262569Simp 17262569Simp/* List Of Clocks For CMU_TOP */ 18262569Simp 19262569Simp#define TOP_FOUT_DISP_PLL 1 20262569Simp#define TOP_FOUT_AUD_PLL 2 21262569Simp#define TOP_MOUT_AUDTOP_PLL_USER 3 22262569Simp#define TOP_MOUT_AUD_PLL 4 23262569Simp#define TOP_MOUT_DISP_PLL 5 24262569Simp#define TOP_MOUT_BUSTOP_PLL_USER 6 25262569Simp#define TOP_MOUT_MEMTOP_PLL_USER 7 26262569Simp#define TOP_MOUT_MEDIATOP_PLL_USER 8 27262569Simp#define TOP_MOUT_DISP_DISP_333 9 28262569Simp#define TOP_MOUT_ACLK_DISP_333 10 29262569Simp#define TOP_MOUT_DISP_DISP_222 11 30262569Simp#define TOP_MOUT_ACLK_DISP_222 12 31262569Simp#define TOP_MOUT_DISP_MEDIA_PIXEL 13 32262569Simp#define TOP_MOUT_FIMD1 14 33262569Simp#define TOP_MOUT_SCLK_PERI_SPI0_CLK 15 34262569Simp#define TOP_MOUT_SCLK_PERI_SPI1_CLK 16 35262569Simp#define TOP_MOUT_SCLK_PERI_SPI2_CLK 17 36262569Simp#define TOP_MOUT_SCLK_PERI_UART0_UCLK 18 37262569Simp#define TOP_MOUT_SCLK_PERI_UART2_UCLK 19 38262569Simp#define TOP_MOUT_SCLK_PERI_UART1_UCLK 20 39262569Simp#define TOP_MOUT_BUS4_BUSTOP_100 21 40262569Simp#define TOP_MOUT_BUS4_BUSTOP_400 22 41262569Simp#define TOP_MOUT_BUS3_BUSTOP_100 23 42262569Simp#define TOP_MOUT_BUS3_BUSTOP_400 24 43262569Simp#define TOP_MOUT_BUS2_BUSTOP_400 25 44262569Simp#define TOP_MOUT_BUS2_BUSTOP_100 26 45262569Simp#define TOP_MOUT_BUS1_BUSTOP_100 27 46262569Simp#define TOP_MOUT_BUS1_BUSTOP_400 28 47262569Simp#define TOP_MOUT_SCLK_FSYS_USB 29 48262569Simp#define TOP_MOUT_SCLK_FSYS_MMC0_SDCLKIN_A 30 49262569Simp#define TOP_MOUT_SCLK_FSYS_MMC1_SDCLKIN_A 31 50262569Simp#define TOP_MOUT_SCLK_FSYS_MMC2_SDCLKIN_A 32 51262569Simp#define TOP_MOUT_SCLK_FSYS_MMC0_SDCLKIN_B 33 52284090Sian#define TOP_MOUT_SCLK_FSYS_MMC1_SDCLKIN_B 34 53262569Simp#define TOP_MOUT_SCLK_FSYS_MMC2_SDCLKIN_B 35 54262569Simp#define TOP_MOUT_ACLK_ISP1_266 36 55262569Simp#define TOP_MOUT_ISP1_MEDIA_266 37 56262569Simp#define TOP_MOUT_ACLK_ISP1_400 38 57262569Simp#define TOP_MOUT_ISP1_MEDIA_400 39 58262569Simp#define TOP_MOUT_SCLK_ISP1_SPI0 40 59262569Simp#define TOP_MOUT_SCLK_ISP1_SPI1 41 60262569Simp#define TOP_MOUT_SCLK_ISP1_UART 42 61262569Simp#define TOP_MOUT_SCLK_ISP1_SENSOR2 43 62262569Simp#define TOP_MOUT_SCLK_ISP1_SENSOR1 44 63262569Simp#define TOP_MOUT_SCLK_ISP1_SENSOR0 45 64262569Simp#define TOP_MOUT_ACLK_MFC_333 46 65262569Simp#define TOP_MOUT_MFC_BUSTOP_333 47 66262569Simp#define TOP_MOUT_ACLK_G2D_333 48 67262569Simp#define TOP_MOUT_G2D_BUSTOP_333 49 68262569Simp#define TOP_MOUT_ACLK_GSCL_FIMC 50 69262569Simp#define TOP_MOUT_GSCL_BUSTOP_FIMC 51 70262569Simp#define TOP_MOUT_ACLK_GSCL_333 52 71262569Simp#define TOP_MOUT_GSCL_BUSTOP_333 53 72262569Simp#define TOP_MOUT_ACLK_GSCL_400 54 73262569Simp#define TOP_MOUT_M2M_MEDIATOP_400 55 74262569Simp#define TOP_DOUT_ACLK_MFC_333 56 75262569Simp#define TOP_DOUT_ACLK_G2D_333 57 76262569Simp#define TOP_DOUT_SCLK_ISP1_SENSOR2_A 58 77262569Simp#define TOP_DOUT_SCLK_ISP1_SENSOR1_A 59 78262569Simp#define TOP_DOUT_SCLK_ISP1_SENSOR0_A 60 79262569Simp#define TOP_DOUT_ACLK_GSCL_FIMC 61 80262569Simp#define TOP_DOUT_ACLK_GSCL_400 62 81262569Simp#define TOP_DOUT_ACLK_GSCL_333 63 82262569Simp#define TOP_DOUT_SCLK_ISP1_SPI0_B 64 83262569Simp#define TOP_DOUT_SCLK_ISP1_SPI0_A 65 84262569Simp#define TOP_DOUT_ACLK_ISP1_400 66 85262569Simp#define TOP_DOUT_ACLK_ISP1_266 67 86262569Simp#define TOP_DOUT_SCLK_ISP1_UART 68 87262569Simp#define TOP_DOUT_SCLK_ISP1_SPI1_B 69 88262569Simp#define TOP_DOUT_SCLK_ISP1_SPI1_A 70 89262569Simp#define TOP_DOUT_SCLK_ISP1_SENSOR2_B 71 90262569Simp#define TOP_DOUT_SCLK_ISP1_SENSOR1_B 72 91262569Simp#define TOP_DOUT_SCLK_ISP1_SENSOR0_B 73 92262569Simp#define TOP_DOUTTOP__SCLK_HPM_TARGETCLK 74 93262569Simp#define TOP_DOUT_SCLK_DISP_PIXEL 75 94262569Simp#define TOP_DOUT_ACLK_DISP_222 76 95262569Simp#define TOP_DOUT_ACLK_DISP_333 77 96262569Simp#define TOP_DOUT_ACLK_BUS4_100 78 97262569Simp#define TOP_DOUT_ACLK_BUS4_400 79 98262569Simp#define TOP_DOUT_ACLK_BUS3_100 80 99262569Simp#define TOP_DOUT_ACLK_BUS3_400 81 100262569Simp#define TOP_DOUT_ACLK_BUS2_100 82 101262569Simp#define TOP_DOUT_ACLK_BUS2_400 83 102262569Simp#define TOP_DOUT_ACLK_BUS1_100 84 103262569Simp#define TOP_DOUT_ACLK_BUS1_400 85 104262569Simp#define TOP_DOUT_SCLK_PERI_SPI1_B 86 105262569Simp#define TOP_DOUT_SCLK_PERI_SPI1_A 87 106262569Simp#define TOP_DOUT_SCLK_PERI_SPI0_B 88 107262569Simp#define TOP_DOUT_SCLK_PERI_SPI0_A 89 108262569Simp#define TOP_DOUT_SCLK_PERI_UART0 90 109262569Simp#define TOP_DOUT_SCLK_PERI_UART2 91 110262569Simp#define TOP_DOUT_SCLK_PERI_UART1 92 111262569Simp#define TOP_DOUT_SCLK_PERI_SPI2_B 93 112262569Simp#define TOP_DOUT_SCLK_PERI_SPI2_A 94 113262569Simp#define TOP_DOUT_ACLK_PERI_AUD 95 114262569Simp#define TOP_DOUT_ACLK_PERI_66 96 115262569Simp#define TOP_DOUT_SCLK_FSYS_MMC0_SDCLKIN_B 97 116262569Simp#define TOP_DOUT_SCLK_FSYS_MMC0_SDCLKIN_A 98 117262569Simp#define TOP_DOUT_SCLK_FSYS_USBDRD30_SUSPEND_CLK 99 118262569Simp#define TOP_DOUT_ACLK_FSYS_200 100 119262569Simp#define TOP_DOUT_SCLK_FSYS_MMC2_SDCLKIN_B 101 120262569Simp#define TOP_DOUT_SCLK_FSYS_MMC2_SDCLKIN_A 102 121262569Simp#define TOP_DOUT_SCLK_FSYS_MMC1_SDCLKIN_B 103 122262569Simp#define TOP_DOUT_SCLK_FSYS_MMC1_SDCLKIN_A 104 123262569Simp#define TOP_SCLK_FIMD1 105 124262569Simp#define TOP_SCLK_MMC2 106 125262569Simp#define TOP_SCLK_MMC1 107 126262569Simp#define TOP_SCLK_MMC0 108 127262569Simp#define PHYCLK_DPTX_PHY_CH3_TXD_CLK 109 128262569Simp#define PHYCLK_DPTX_PHY_CH2_TXD_CLK 110 129262569Simp#define PHYCLK_DPTX_PHY_CH1_TXD_CLK 111 130262569Simp#define PHYCLK_DPTX_PHY_CH0_TXD_CLK 112 131262569Simp#define phyclk_hdmi_phy_tmds_clko 113 132262569Simp#define PHYCLK_HDMI_PHY_PIXEL_CLKO 114 133262569Simp#define PHYCLK_HDMI_LINK_O_TMDS_CLKHI 115 134262569Simp#define PHYCLK_MIPI_DPHY_4L_M_TXBYTECLKHS 116 135262569Simp#define PHYCLK_DPTX_PHY_O_REF_CLK_24M 117 136262569Simp#define PHYCLK_DPTX_PHY_CLK_DIV2 118 137262569Simp#define PHYCLK_MIPI_DPHY_4L_M_RXCLKESC0 119 138262569Simp#define PHYCLK_USBHOST20_PHY_PHYCLOCK 120 139262569Simp#define PHYCLK_USBHOST20_PHY_FREECLK 121 140262569Simp#define PHYCLK_USBHOST20_PHY_CLK48MOHCI 122 141262569Simp#define PHYCLK_USBDRD30_UDRD30_PIPE_PCLK 123 142262569Simp#define PHYCLK_USBDRD30_UDRD30_PHYCLOCK 124 143262569Simp#define TOP_NR_CLK 125 144262569Simp 145262569Simp 146262569Simp/* List Of Clocks For CMU_EGL */ 147262569Simp 148262569Simp#define EGL_FOUT_EGL_PLL 1 149262569Simp#define EGL_FOUT_EGL_DPLL 2 150262569Simp#define EGL_MOUT_EGL_B 3 151262569Simp#define EGL_MOUT_EGL_PLL 4 152262569Simp#define EGL_DOUT_EGL_PLL 5 153262569Simp#define EGL_DOUT_EGL_PCLK_DBG 6 154262569Simp#define EGL_DOUT_EGL_ATCLK 7 155262569Simp#define EGL_DOUT_PCLK_EGL 8 156262569Simp#define EGL_DOUT_ACLK_EGL 9 157262569Simp#define EGL_DOUT_EGL2 10 158262569Simp#define EGL_DOUT_EGL1 11 159262569Simp#define EGL_NR_CLK 12 160262569Simp 161262569Simp 162262569Simp/* List Of Clocks For CMU_KFC */ 163262569Simp 164262569Simp#define KFC_FOUT_KFC_PLL 1 165262569Simp#define KFC_MOUT_KFC_PLL 2 166262569Simp#define KFC_MOUT_KFC 3 167262569Simp#define KFC_DOUT_KFC_PLL 4 168262569Simp#define KFC_DOUT_PCLK_KFC 5 169262569Simp#define KFC_DOUT_ACLK_KFC 6 170262569Simp#define KFC_DOUT_KFC_PCLK_DBG 7 171262569Simp#define KFC_DOUT_KFC_ATCLK 8 172262569Simp#define KFC_DOUT_KFC2 9 173262569Simp#define KFC_DOUT_KFC1 10 174262569Simp#define KFC_NR_CLK 11 175262569Simp 176262569Simp 177262569Simp/* List Of Clocks For CMU_MIF */ 178262569Simp 179262569Simp#define MIF_FOUT_MEM_PLL 1 180262569Simp#define MIF_FOUT_MEDIA_PLL 2 181262569Simp#define MIF_FOUT_BUS_PLL 3 182262569Simp#define MIF_MOUT_CLK2X_PHY 4 183262569Simp#define MIF_MOUT_MIF_DREX2X 5 184262569Simp#define MIF_MOUT_CLKM_PHY 6 185262569Simp#define MIF_MOUT_MIF_DREX 7 186262569Simp#define MIF_MOUT_MEDIA_PLL 8 187262569Simp#define MIF_MOUT_BUS_PLL 9 188262569Simp#define MIF_MOUT_MEM_PLL 10 189262569Simp#define MIF_DOUT_ACLK_BUS_100 11 190262569Simp#define MIF_DOUT_ACLK_BUS_200 12 191262569Simp#define MIF_DOUT_ACLK_MIF_466 13 192262569Simp#define MIF_DOUT_CLK2X_PHY 14 193262569Simp#define MIF_DOUT_CLKM_PHY 15 194262569Simp#define MIF_DOUT_BUS_PLL 16 195262569Simp#define MIF_DOUT_MEM_PLL 17 196262569Simp#define MIF_DOUT_MEDIA_PLL 18 197262569Simp#define MIF_CLK_LPDDR3PHY_WRAP1 19 198262569Simp#define MIF_CLK_LPDDR3PHY_WRAP0 20 199262569Simp#define MIF_CLK_MONOCNT 21 200262569Simp#define MIF_CLK_MIF_RTC 22 201262569Simp#define MIF_CLK_DREX1 23 202262569Simp#define MIF_CLK_DREX0 24 203262569Simp#define MIF_CLK_INTMEM 25 204262569Simp#define MIF_SCLK_LPDDR3PHY_WRAP_U1 26 205262569Simp#define MIF_SCLK_LPDDR3PHY_WRAP_U0 27 206262569Simp#define MIF_NR_CLK 28 207262569Simp 208262569Simp 209262569Simp/* List Of Clocks For CMU_G3D */ 210262569Simp 211262569Simp#define G3D_FOUT_G3D_PLL 1 212262569Simp#define G3D_MOUT_G3D_PLL 2 213262569Simp#define G3D_DOUT_PCLK_G3D 3 214262569Simp#define G3D_DOUT_ACLK_G3D 4 215262569Simp#define G3D_CLK_G3D_HPM 5 216262569Simp#define G3D_CLK_G3D 6 217262569Simp#define G3D_NR_CLK 7 218262569Simp 219262569Simp 220262569Simp/* List Of Clocks For CMU_AUD */ 221262569Simp 222262569Simp#define AUD_MOUT_SCLK_AUD_PCM 1 223262569Simp#define AUD_MOUT_SCLK_AUD_I2S 2 224262569Simp#define AUD_MOUT_AUD_PLL_USER 3 225262569Simp#define AUD_DOUT_ACLK_AUD_131 4 226262569Simp#define AUD_DOUT_SCLK_AUD_UART 5 227262569Simp#define AUD_DOUT_SCLK_AUD_PCM 6 228262569Simp#define AUD_DOUT_SCLK_AUD_I2S 7 229262569Simp#define AUD_CLK_AUD_UART 8 230262569Simp#define AUD_CLK_PCM 9 231262569Simp#define AUD_CLK_I2S 10 232262569Simp#define AUD_CLK_DMAC 11 233262569Simp#define AUD_CLK_SRAMC 12 234262569Simp#define AUD_SCLK_AUD_UART 13 235262569Simp#define AUD_SCLK_PCM 14 236262569Simp#define AUD_SCLK_I2S 15 237262569Simp#define AUD_NR_CLK 16 238262569Simp 239262569Simp 240262569Simp/* List Of Clocks For CMU_MFC */ 241262569Simp 242262569Simp#define MFC_MOUT_ACLK_MFC_333_USER 1 243262569Simp#define MFC_DOUT_PCLK_MFC_83 2 244262569Simp#define MFC_CLK_MFC 3 245262569Simp#define MFC_CLK_SMMU2_MFCM1 4 246262569Simp#define MFC_CLK_SMMU2_MFCM0 5 247262569Simp#define MFC_NR_CLK 6 248262569Simp 249262569Simp 250262569Simp/* List Of Clocks For CMU_GSCL */ 251262569Simp 252262569Simp#define GSCL_MOUT_ACLK_CSIS 1 253262569Simp#define GSCL_MOUT_ACLK_GSCL_FIMC_USER 2 254262569Simp#define GSCL_MOUT_ACLK_M2M_400_USER 3 255262569Simp#define GSCL_MOUT_ACLK_GSCL_333_USER 4 256262569Simp#define GSCL_DOUT_ACLK_CSIS_200 5 257262569Simp#define GSCL_DOUT_PCLK_M2M_100 6 258262569Simp#define GSCL_CLK_PIXEL_GSCL1 7 259262569Simp#define GSCL_CLK_PIXEL_GSCL0 8 260262569Simp#define GSCL_CLK_MSCL1 9 261262569Simp#define GSCL_CLK_MSCL0 10 262262569Simp#define GSCL_CLK_GSCL1 11 263262569Simp#define GSCL_CLK_GSCL0 12 264262569Simp#define GSCL_CLK_FIMC_LITE_D 13 265262569Simp#define GSCL_CLK_FIMC_LITE_B 14 266262569Simp#define GSCL_CLK_FIMC_LITE_A 15 267262569Simp#define GSCL_CLK_CSIS1 16 268262569Simp#define GSCL_CLK_CSIS0 17 269262569Simp#define GSCL_CLK_SMMU3_LITE_D 18 270262569Simp#define GSCL_CLK_SMMU3_LITE_B 19 271262569Simp#define GSCL_CLK_SMMU3_LITE_A 20 272262569Simp#define GSCL_CLK_SMMU3_GSCL0 21 273262569Simp#define GSCL_CLK_SMMU3_GSCL1 22 274262569Simp#define GSCL_CLK_SMMU3_MSCL0 23 275262569Simp#define GSCL_CLK_SMMU3_MSCL1 24 276262569Simp#define GSCL_SCLK_CSIS1_WRAP 25 277262569Simp#define GSCL_SCLK_CSIS0_WRAP 26 278262569Simp#define GSCL_NR_CLK 27 279262569Simp 280262569Simp 281262569Simp/* List Of Clocks For CMU_FSYS */ 282262569Simp 283262569Simp#define FSYS_MOUT_PHYCLK_USBHOST20_PHYCLK_USER 1 284262569Simp#define FSYS_MOUT_PHYCLK_USBHOST20_FREECLK_USER 2 285262569Simp#define FSYS_MOUT_PHYCLK_USBHOST20_CLK48MOHCI_USER 3 286262569Simp#define FSYS_MOUT_PHYCLK_USBDRD30_PIPE_PCLK_USER 4 287262569Simp#define FSYS_MOUT_PHYCLK_USBDRD30_PHYCLOCK_USER 5 288262569Simp#define FSYS_CLK_TSI 6 289262569Simp#define FSYS_CLK_USBLINK 7 290262569Simp#define FSYS_CLK_USBHOST20 8 291262569Simp#define FSYS_CLK_USBDRD30 9 292262569Simp#define FSYS_CLK_SROMC 10 293262569Simp#define FSYS_CLK_PDMA 11 294262569Simp#define FSYS_CLK_MMC2 12 295262569Simp#define FSYS_CLK_MMC1 13 296262569Simp#define FSYS_CLK_MMC0 14 297262569Simp#define FSYS_CLK_RTIC 15 298262569Simp#define FSYS_CLK_SMMU_RTIC 16 299262569Simp#define FSYS_PHYCLK_USBDRD30 17 300262569Simp#define FSYS_PHYCLK_USBHOST20 18 301262569Simp#define FSYS_NR_CLK 19 302262569Simp 303262569Simp 304262569Simp/* List Of Clocks For CMU_PERI */ 305262569Simp 306262569Simp#define PERI_MOUT_SCLK_SPDIF 1 307262569Simp#define PERI_MOUT_SCLK_I2SCOD 2 308262569Simp#define PERI_MOUT_SCLK_PCM 3 309262569Simp#define PERI_DOUT_I2S 4 310262569Simp#define PERI_DOUT_PCM 5 311262569Simp#define PERI_CLK_WDT_KFC 6 312262569Simp#define PERI_CLK_WDT_EGL 7 313262569Simp#define PERI_CLK_HSIC3 8 314262569Simp#define PERI_CLK_HSIC2 9 315262569Simp#define PERI_CLK_HSIC1 10 316262569Simp#define PERI_CLK_HSIC0 11 317262569Simp#define PERI_CLK_PCM 12 318262569Simp#define PERI_CLK_MCT 13 319262569Simp#define PERI_CLK_I2S 14 320262569Simp#define PERI_CLK_I2CHDMI 15 321262569Simp#define PERI_CLK_I2C7 16 322262569Simp#define PERI_CLK_I2C6 17 323262569Simp#define PERI_CLK_I2C5 18 324262569Simp#define PERI_CLK_I2C4 19 325262569Simp#define PERI_CLK_I2C9 20 326262569Simp#define PERI_CLK_I2C8 21 327262569Simp#define PERI_CLK_I2C11 22 328262569Simp#define PERI_CLK_I2C10 23 329262569Simp#define PERI_CLK_HDMICEC 24 330262569Simp#define PERI_CLK_EFUSE_WRITER 25 331262569Simp#define PERI_CLK_ABB 26 332262569Simp#define PERI_CLK_UART2 27 333262569Simp#define PERI_CLK_UART1 28 334262569Simp#define PERI_CLK_UART0 29 335262569Simp#define PERI_CLK_ADC 30 336262569Simp#define PERI_CLK_TMU4 31 337262569Simp#define PERI_CLK_TMU3 32 338262569Simp#define PERI_CLK_TMU2 33 339262569Simp#define PERI_CLK_TMU1 34 340273712Sian#define PERI_CLK_TMU0 35 341273712Sian#define PERI_CLK_SPI2 36 342262569Simp#define PERI_CLK_SPI1 37 343262569Simp#define PERI_CLK_SPI0 38 344#define PERI_CLK_SPDIF 39 345#define PERI_CLK_PWM 40 346#define PERI_CLK_UART4 41 347#define PERI_CLK_CHIPID 42 348#define PERI_CLK_PROVKEY0 43 349#define PERI_CLK_PROVKEY1 44 350#define PERI_CLK_SECKEY 45 351#define PERI_CLK_TOP_RTC 46 352#define PERI_CLK_TZPC10 47 353#define PERI_CLK_TZPC9 48 354#define PERI_CLK_TZPC8 49 355#define PERI_CLK_TZPC7 50 356#define PERI_CLK_TZPC6 51 357#define PERI_CLK_TZPC5 52 358#define PERI_CLK_TZPC4 53 359#define PERI_CLK_TZPC3 54 360#define PERI_CLK_TZPC2 55 361#define PERI_CLK_TZPC1 56 362#define PERI_CLK_TZPC0 57 363#define PERI_SCLK_UART2 58 364#define PERI_SCLK_UART1 59 365#define PERI_SCLK_UART0 60 366#define PERI_SCLK_SPI2 61 367#define PERI_SCLK_SPI1 62 368#define PERI_SCLK_SPI0 63 369#define PERI_SCLK_SPDIF 64 370#define PERI_SCLK_I2S 65 371#define PERI_SCLK_PCM1 66 372#define PERI_NR_CLK 67 373 374 375/* List Of Clocks For CMU_DISP */ 376 377#define DISP_MOUT_SCLK_HDMI_SPDIF 1 378#define DISP_MOUT_SCLK_HDMI_PIXEL 2 379#define DISP_MOUT_PHYCLK_MIPI_DPHY_4LMRXCLK_ESC0_USER 3 380#define DISP_MOUT_PHYCLK_HDMI_PHY_TMDS_CLKO_USER 4 381#define DISP_MOUT_PHYCLK_HDMI_PHY_REF_CLKO_USER 5 382#define DISP_MOUT_HDMI_PHY_PIXEL 6 383#define DISP_MOUT_PHYCLK_HDMI_LINK_O_TMDS_CLKHI_USER 7 384#define DISP_MOUT_PHYCLK_MIPI_DPHY_4L_M_TXBYTE_CLKHS 8 385#define DISP_MOUT_PHYCLK_DPTX_PHY_O_REF_CLK_24M_USER 9 386#define DISP_MOUT_PHYCLK_DPTX_PHY_CLK_DIV2_USER 10 387#define DISP_MOUT_PHYCLK_DPTX_PHY_CH3_TXD_CLK_USER 11 388#define DISP_MOUT_PHYCLK_DPTX_PHY_CH2_TXD_CLK_USER 12 389#define DISP_MOUT_PHYCLK_DPTX_PHY_CH1_TXD_CLK_USER 13 390#define DISP_MOUT_PHYCLK_DPTX_PHY_CH0_TXD_CLK_USER 14 391#define DISP_MOUT_ACLK_DISP_222_USER 15 392#define DISP_MOUT_SCLK_DISP_PIXEL_USER 16 393#define DISP_MOUT_ACLK_DISP_333_USER 17 394#define DISP_DOUT_SCLK_HDMI_PHY_PIXEL_CLKI 18 395#define DISP_DOUT_SCLK_FIMD1_EXTCLKPLL 19 396#define DISP_DOUT_PCLK_DISP_111 20 397#define DISP_CLK_SMMU_TV 21 398#define DISP_CLK_SMMU_FIMD1M1 22 399#define DISP_CLK_SMMU_FIMD1M0 23 400#define DISP_CLK_PIXEL_MIXER 24 401#define DISP_CLK_PIXEL_DISP 25 402#define DISP_CLK_MIXER 26 403#define DISP_CLK_MIPIPHY 27 404#define DISP_CLK_HDMIPHY 28 405#define DISP_CLK_HDMI 29 406#define DISP_CLK_FIMD1 30 407#define DISP_CLK_DSIM1 31 408#define DISP_CLK_DPPHY 32 409#define DISP_CLK_DP 33 410#define DISP_SCLK_PIXEL 34 411#define DISP_MOUT_HDMI_PHY_PIXEL_USER 35 412#define DISP_NR_CLK 36 413 414 415/* List Of Clocks For CMU_G2D */ 416 417#define G2D_MOUT_ACLK_G2D_333_USER 1 418#define G2D_DOUT_PCLK_G2D_83 2 419#define G2D_CLK_SMMU3_JPEG 3 420#define G2D_CLK_MDMA 4 421#define G2D_CLK_JPEG 5 422#define G2D_CLK_G2D 6 423#define G2D_CLK_SSS 7 424#define G2D_CLK_SLIM_SSS 8 425#define G2D_CLK_SMMU_SLIM_SSS 9 426#define G2D_CLK_SMMU_SSS 10 427#define G2D_CLK_SMMU_MDMA 11 428#define G2D_CLK_SMMU3_G2D 12 429#define G2D_NR_CLK 13 430 431 432/* List Of Clocks For CMU_ISP */ 433 434#define ISP_MOUT_ISP_400_USER 1 435#define ISP_MOUT_ISP_266_USER 2 436#define ISP_DOUT_SCLK_MPWM 3 437#define ISP_DOUT_CA5_PCLKDBG 4 438#define ISP_DOUT_CA5_ATCLKIN 5 439#define ISP_DOUT_PCLK_ISP_133 6 440#define ISP_DOUT_PCLK_ISP_66 7 441#define ISP_CLK_GIC 8 442#define ISP_CLK_WDT 9 443#define ISP_CLK_UART 10 444#define ISP_CLK_SPI1 11 445#define ISP_CLK_SPI0 12 446#define ISP_CLK_SMMU_SCALERP 13 447#define ISP_CLK_SMMU_SCALERC 14 448#define ISP_CLK_SMMU_ISPCX 15 449#define ISP_CLK_SMMU_ISP 16 450#define ISP_CLK_SMMU_FD 17 451#define ISP_CLK_SMMU_DRC 18 452#define ISP_CLK_PWM 19 453#define ISP_CLK_MTCADC 20 454#define ISP_CLK_MPWM 21 455#define ISP_CLK_MCUCTL 22 456#define ISP_CLK_I2C1 23 457#define ISP_CLK_I2C0 24 458#define ISP_CLK_FIMC_SCALERP 25 459#define ISP_CLK_FIMC_SCALERC 26 460#define ISP_CLK_FIMC 27 461#define ISP_CLK_FIMC_FD 28 462#define ISP_CLK_FIMC_DRC 29 463#define ISP_CLK_CA5 30 464#define ISP_SCLK_SPI0_EXT 31 465#define ISP_SCLK_SPI1_EXT 32 466#define ISP_SCLK_UART_EXT 33 467#define ISP_NR_CLK 34 468 469#endif 470