if_ti.c revision 111119
1156230Smux/*
2156230Smux * Copyright (c) 1997, 1998, 1999
3156230Smux *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
4156230Smux *
5156230Smux * Redistribution and use in source and binary forms, with or without
6156230Smux * modification, are permitted provided that the following conditions
7156230Smux * are met:
8156230Smux * 1. Redistributions of source code must retain the above copyright
9156230Smux *    notice, this list of conditions and the following disclaimer.
10156230Smux * 2. Redistributions in binary form must reproduce the above copyright
11156230Smux *    notice, this list of conditions and the following disclaimer in the
12156230Smux *    documentation and/or other materials provided with the distribution.
13156230Smux * 3. All advertising materials mentioning features or use of this software
14156230Smux *    must display the following acknowledgement:
15156230Smux *	This product includes software developed by Bill Paul.
16156230Smux * 4. Neither the name of the author nor the names of any co-contributors
17156230Smux *    may be used to endorse or promote products derived from this software
18156230Smux *    without specific prior written permission.
19156230Smux *
20156230Smux * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21156230Smux * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22156230Smux * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23156230Smux * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24156230Smux * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25156230Smux * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26156230Smux * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27156230Smux * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28156230Smux * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29156230Smux * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30156230Smux * THE POSSIBILITY OF SUCH DAMAGE.
31156230Smux *
32156230Smux * $FreeBSD: head/sys/dev/ti/if_ti.c 111119 2003-02-19 05:47:46Z imp $
33156230Smux */
34156230Smux
35156230Smux/*
36156230Smux * Alteon Networks Tigon PCI gigabit ethernet driver for FreeBSD.
37156230Smux * Manuals, sample driver and firmware source kits are available
38156230Smux * from http://www.alteon.com/support/openkits.
39156230Smux *
40156230Smux * Written by Bill Paul <wpaul@ctr.columbia.edu>
41156230Smux * Electrical Engineering Department
42156230Smux * Columbia University, New York City
43156230Smux */
44156230Smux
45156230Smux/*
46156230Smux * The Alteon Networks Tigon chip contains an embedded R4000 CPU,
47156230Smux * gigabit MAC, dual DMA channels and a PCI interface unit. NICs
48156230Smux * using the Tigon may have anywhere from 512K to 2MB of SRAM. The
49156230Smux * Tigon supports hardware IP, TCP and UCP checksumming, multicast
50156230Smux * filtering and jumbo (9014 byte) frames. The hardware is largely
51156230Smux * controlled by firmware, which must be loaded into the NIC during
52156230Smux * initialization.
53156230Smux *
54156230Smux * The Tigon 2 contains 2 R4000 CPUs and requires a newer firmware
55156230Smux * revision, which supports new features such as extended commands,
56156230Smux * extended jumbo receive ring desciptors and a mini receive ring.
57156230Smux *
58156230Smux * Alteon Networks is to be commended for releasing such a vast amount
59156230Smux * of development material for the Tigon NIC without requiring an NDA
60156230Smux * (although they really should have done it a long time ago). With
61156230Smux * any luck, the other vendors will finally wise up and follow Alteon's
62156230Smux * stellar example.
63156230Smux *
64156230Smux * The firmware for the Tigon 1 and 2 NICs is compiled directly into
65156230Smux * this driver by #including it as a C header file. This bloats the
66156230Smux * driver somewhat, but it's the easiest method considering that the
67156230Smux * driver code and firmware code need to be kept in sync. The source
68156230Smux * for the firmware is not provided with the FreeBSD distribution since
69156230Smux * compiling it requires a GNU toolchain targeted for mips-sgi-irix5.3.
70156230Smux *
71156230Smux * The following people deserve special thanks:
72156230Smux * - Terry Murphy of 3Com, for providing a 3c985 Tigon 1 board
73156230Smux *   for testing
74156230Smux * - Raymond Lee of Netgear, for providing a pair of Netgear
75156230Smux *   GA620 Tigon 2 boards for testing
76156230Smux * - Ulf Zimmermann, for bringing the GA260 to my attention and
77156230Smux *   convincing me to write this driver.
78156230Smux * - Andrew Gallatin for providing FreeBSD/Alpha support.
79156230Smux */
80156230Smux
81156230Smux#include "opt_ti.h"
82156230Smux
83156230Smux#include <sys/param.h>
84156230Smux#include <sys/systm.h>
85156230Smux#include <sys/sockio.h>
86156230Smux#include <sys/mbuf.h>
87156230Smux#include <sys/malloc.h>
88156230Smux#include <sys/kernel.h>
89156230Smux#include <sys/socket.h>
90156230Smux#include <sys/queue.h>
91156230Smux#include <sys/conf.h>
92156230Smux
93156230Smux#include <net/if.h>
94156230Smux#include <net/if_arp.h>
95156230Smux#include <net/ethernet.h>
96156230Smux#include <net/if_dl.h>
97156230Smux#include <net/if_media.h>
98156230Smux#include <net/if_types.h>
99156230Smux#include <net/if_vlan_var.h>
100156230Smux
101156230Smux#include <net/bpf.h>
102156230Smux
103156230Smux#include <netinet/in_systm.h>
104156230Smux#include <netinet/in.h>
105156230Smux#include <netinet/ip.h>
106156230Smux
107156230Smux#include <vm/vm.h>              /* for vtophys */
108156230Smux#include <vm/pmap.h>            /* for vtophys */
109156230Smux#include <machine/bus_memio.h>
110156230Smux#include <machine/bus.h>
111156230Smux#include <machine/resource.h>
112156230Smux#include <sys/bus.h>
113156230Smux#include <sys/rman.h>
114156230Smux
115156230Smux/* #define TI_PRIVATE_JUMBOS */
116156230Smux
117156230Smux#if !defined(TI_PRIVATE_JUMBOS)
118156230Smux#include <sys/sockio.h>
119156230Smux#include <sys/uio.h>
120156230Smux#include <sys/lock.h>
121156230Smux#include <vm/vm_extern.h>
122156230Smux#include <vm/pmap.h>
123156230Smux#include <vm/vm_map.h>
124156230Smux#include <vm/vm_map.h>
125156230Smux#include <vm/vm_param.h>
126156230Smux#include <vm/vm_pageout.h>
127156230Smux#include <sys/vmmeter.h>
128156230Smux#include <vm/vm_page.h>
129156230Smux#include <vm/vm_object.h>
130156230Smux#include <vm/vm_kern.h>
131156230Smux#include <sys/proc.h>
132156230Smux#include <sys/jumbo.h>
133156230Smux#endif /* !TI_PRIVATE_JUMBOS */
134156230Smux#include <sys/vnode.h> /* for vfindev, vgone */
135156230Smux
136156230Smux#include <pci/pcireg.h>
137156230Smux#include <pci/pcivar.h>
138156230Smux
139156230Smux#include <sys/tiio.h>
140156230Smux#include <pci/if_tireg.h>
141156230Smux#include <pci/ti_fw.h>
142156230Smux#include <pci/ti_fw2.h>
143156230Smux
144156230Smux#define TI_CSUM_FEATURES	(CSUM_IP | CSUM_TCP | CSUM_UDP | CSUM_IP_FRAGS)
145156230Smux/*
146156230Smux * We can only turn on header splitting if we're using extended receive
147156230Smux * BDs.
148156701Smux */
149156230Smux#if defined(TI_JUMBO_HDRSPLIT) && defined(TI_PRIVATE_JUMBOS)
150156230Smux#error "options TI_JUMBO_HDRSPLIT and TI_PRIVATE_JUMBOS are mutually exclusive"
151156230Smux#endif /* TI_JUMBO_HDRSPLIT && TI_JUMBO_HDRSPLIT */
152156230Smux
153156230Smux#if !defined(lint)
154156230Smuxstatic const char rcsid[] =
155156230Smux  "$FreeBSD: head/sys/dev/ti/if_ti.c 111119 2003-02-19 05:47:46Z imp $";
156156230Smux#endif
157156230Smux
158156230Smuxstruct ti_softc *tis[8];
159156230Smux
160156230Smuxtypedef enum {
161156230Smux	TI_SWAP_HTON,
162156230Smux	TI_SWAP_NTOH
163156230Smux} ti_swap_type;
164156230Smux
165156230Smux
166156230Smux/*
167156230Smux * Various supported device vendors/types and their names.
168156230Smux */
169156230Smux
170156230Smuxstatic struct ti_type ti_devs[] = {
171156230Smux	{ ALT_VENDORID,	ALT_DEVICEID_ACENIC,
172156230Smux		"Alteon AceNIC 1000baseSX Gigabit Ethernet" },
173156230Smux	{ ALT_VENDORID,	ALT_DEVICEID_ACENIC_COPPER,
174156230Smux		"Alteon AceNIC 1000baseT Gigabit Ethernet" },
175156230Smux	{ TC_VENDORID,	TC_DEVICEID_3C985,
176156230Smux		"3Com 3c985-SX Gigabit Ethernet" },
177156230Smux	{ NG_VENDORID, NG_DEVICEID_GA620,
178156230Smux		"Netgear GA620 1000baseSX Gigabit Ethernet" },
179156230Smux	{ NG_VENDORID, NG_DEVICEID_GA620T,
180156230Smux		"Netgear GA620 1000baseT Gigabit Ethernet" },
181156230Smux	{ SGI_VENDORID, SGI_DEVICEID_TIGON,
182156230Smux		"Silicon Graphics Gigabit Ethernet" },
183156230Smux	{ DEC_VENDORID, DEC_DEVICEID_FARALLON_PN9000SX,
184156230Smux		"Farallon PN9000SX Gigabit Ethernet" },
185156230Smux	{ 0, 0, NULL }
186156230Smux};
187156230Smux
188156230Smux#define	TI_CDEV_MAJOR	153
189156230Smux
190156230Smuxstatic	d_open_t	ti_open;
191156230Smuxstatic	d_close_t	ti_close;
192156230Smuxstatic	d_ioctl_t	ti_ioctl2;
193156230Smux
194156230Smuxstatic struct cdevsw ti_cdevsw = {
195156230Smux        /* open */      ti_open,
196156230Smux        /* close */     ti_close,
197156230Smux        /* read */      NULL,
198156230Smux        /* write */     NULL,
199156230Smux        /* ioctl */     ti_ioctl2,
200156230Smux        /* poll */      seltrue,
201156230Smux        /* mmap */      nommap,
202156230Smux        /* strategy */  nostrategy,
203156230Smux        /* name */      "ti",
204156230Smux        /* maj */       TI_CDEV_MAJOR,
205156230Smux        /* dump */      nodump,
206156230Smux        /* psize */     nopsize,
207156701Smux        /* flags */     0,
208156230Smux};
209156230Smux
210156230Smuxstatic int ti_probe		(device_t);
211156230Smuxstatic int ti_attach		(device_t);
212156230Smuxstatic int ti_detach		(device_t);
213156230Smuxstatic void ti_txeof		(struct ti_softc *);
214156230Smuxstatic void ti_rxeof		(struct ti_softc *);
215156230Smux
216156230Smuxstatic void ti_stats_update	(struct ti_softc *);
217156230Smuxstatic int ti_encap		(struct ti_softc *, struct mbuf *, u_int32_t *);
218156230Smux
219156230Smuxstatic void ti_intr		(void *);
220156230Smuxstatic void ti_start		(struct ifnet *);
221156230Smuxstatic int ti_ioctl		(struct ifnet *, u_long, caddr_t);
222156230Smuxstatic void ti_init		(void *);
223156230Smuxstatic void ti_init2		(struct ti_softc *);
224156230Smuxstatic void ti_stop		(struct ti_softc *);
225156230Smuxstatic void ti_watchdog		(struct ifnet *);
226156230Smuxstatic void ti_shutdown		(device_t);
227156230Smuxstatic int ti_ifmedia_upd	(struct ifnet *);
228156230Smuxstatic void ti_ifmedia_sts	(struct ifnet *, struct ifmediareq *);
229156230Smux
230156230Smuxstatic u_int32_t ti_eeprom_putbyte	(struct ti_softc *, int);
231156230Smuxstatic u_int8_t	ti_eeprom_getbyte	(struct ti_softc *, int, u_int8_t *);
232156230Smuxstatic int ti_read_eeprom	(struct ti_softc *, caddr_t, int, int);
233156230Smux
234156230Smuxstatic void ti_add_mcast	(struct ti_softc *, struct ether_addr *);
235156230Smuxstatic void ti_del_mcast	(struct ti_softc *, struct ether_addr *);
236156230Smuxstatic void ti_setmulti		(struct ti_softc *);
237156230Smux
238156230Smuxstatic void ti_mem		(struct ti_softc *, u_int32_t,
239156230Smux					u_int32_t, caddr_t);
240156230Smuxstatic int ti_copy_mem		(struct ti_softc *, u_int32_t,
241156230Smux					u_int32_t, caddr_t, int, int);
242156230Smuxstatic int ti_copy_scratch	(struct ti_softc *, u_int32_t,
243156230Smux					u_int32_t, caddr_t, int, int, int);
244156230Smuxstatic int ti_bcopy_swap	(const void *, void *, size_t,
245156230Smux					ti_swap_type);
246156230Smuxstatic void ti_loadfw		(struct ti_softc *);
247156230Smuxstatic void ti_cmd		(struct ti_softc *, struct ti_cmd_desc *);
248156230Smuxstatic void ti_cmd_ext		(struct ti_softc *, struct ti_cmd_desc *,
249156230Smux					caddr_t, int);
250156230Smuxstatic void ti_handle_events	(struct ti_softc *);
251156230Smux#ifdef TI_PRIVATE_JUMBOS
252156230Smuxstatic int ti_alloc_jumbo_mem	(struct ti_softc *);
253156230Smuxstatic void *ti_jalloc		(struct ti_softc *);
254156230Smuxstatic void ti_jfree		(void *, void *);
255156230Smux#endif /* TI_PRIVATE_JUMBOS */
256156230Smuxstatic int ti_newbuf_std	(struct ti_softc *, int, struct mbuf *);
257156230Smuxstatic int ti_newbuf_mini	(struct ti_softc *, int, struct mbuf *);
258156230Smuxstatic int ti_newbuf_jumbo	(struct ti_softc *, int, struct mbuf *);
259156230Smuxstatic int ti_init_rx_ring_std	(struct ti_softc *);
260156230Smuxstatic void ti_free_rx_ring_std	(struct ti_softc *);
261156230Smuxstatic int ti_init_rx_ring_jumbo	(struct ti_softc *);
262156230Smuxstatic void ti_free_rx_ring_jumbo	(struct ti_softc *);
263156230Smuxstatic int ti_init_rx_ring_mini	(struct ti_softc *);
264156230Smuxstatic void ti_free_rx_ring_mini	(struct ti_softc *);
265156230Smuxstatic void ti_free_tx_ring	(struct ti_softc *);
266156230Smuxstatic int ti_init_tx_ring	(struct ti_softc *);
267156230Smux
268156230Smuxstatic int ti_64bitslot_war	(struct ti_softc *);
269156230Smuxstatic int ti_chipinit		(struct ti_softc *);
270156230Smuxstatic int ti_gibinit		(struct ti_softc *);
271156230Smux
272156230Smux#ifdef TI_JUMBO_HDRSPLIT
273156230Smuxstatic __inline void ti_hdr_split	(struct mbuf *top, int hdr_len,
274156230Smux					     int pkt_len, int idx);
275156230Smux#endif /* TI_JUMBO_HDRSPLIT */
276156230Smux
277156230Smuxstatic device_method_t ti_methods[] = {
278156230Smux	/* Device interface */
279156230Smux	DEVMETHOD(device_probe,		ti_probe),
280156230Smux	DEVMETHOD(device_attach,	ti_attach),
281156230Smux	DEVMETHOD(device_detach,	ti_detach),
282156230Smux	DEVMETHOD(device_shutdown,	ti_shutdown),
283156230Smux	{ 0, 0 }
284156230Smux};
285156230Smux
286156230Smuxstatic driver_t ti_driver = {
287156230Smux	"ti",
288156230Smux	ti_methods,
289156230Smux	sizeof(struct ti_softc)
290156230Smux};
291156230Smux
292156230Smuxstatic devclass_t ti_devclass;
293156230Smux
294156230SmuxDRIVER_MODULE(if_ti, pci, ti_driver, ti_devclass, 0, 0);
295156230Smux
296156230Smux/* List of Tigon softcs */
297156230Smuxstatic STAILQ_HEAD(ti_softc_list, ti_softc) ti_sc_list;
298156230Smux
299156230Smuxstatic struct ti_softc *
300156230Smuxti_lookup_softc(int unit)
301156230Smux{
302156230Smux	struct ti_softc *sc;
303156230Smux	for (sc = STAILQ_FIRST(&ti_sc_list); sc != NULL;
304156230Smux	     sc = STAILQ_NEXT(sc, ti_links))
305156230Smux		if (sc->ti_unit == unit)
306156230Smux			return(sc);
307156230Smux	return(NULL);
308156230Smux}
309156230Smux
310156230Smux/*
311156230Smux * Send an instruction or address to the EEPROM, check for ACK.
312156230Smux */
313156230Smuxstatic u_int32_t ti_eeprom_putbyte(sc, byte)
314156230Smux	struct ti_softc		*sc;
315156230Smux	int			byte;
316156230Smux{
317156230Smux	register int		i, ack = 0;
318156230Smux
319156230Smux	/*
320156230Smux	 * Make sure we're in TX mode.
321156230Smux	 */
322156230Smux	TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_TXEN);
323156230Smux
324156230Smux	/*
325156230Smux	 * Feed in each bit and stobe the clock.
326156230Smux	 */
327156230Smux	for (i = 0x80; i; i >>= 1) {
328156230Smux		if (byte & i) {
329156230Smux			TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_DOUT);
330156230Smux		} else {
331156230Smux			TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_DOUT);
332156230Smux		}
333156230Smux		DELAY(1);
334156230Smux		TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
335156230Smux		DELAY(1);
336156230Smux		TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
337156230Smux	}
338156230Smux
339156230Smux	/*
340156230Smux	 * Turn off TX mode.
341156230Smux	 */
342156230Smux	TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_TXEN);
343156230Smux
344156230Smux	/*
345156230Smux	 * Check for ack.
346156230Smux	 */
347156230Smux	TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
348156230Smux	ack = CSR_READ_4(sc, TI_MISC_LOCAL_CTL) & TI_MLC_EE_DIN;
349156230Smux	TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
350156230Smux
351156230Smux	return(ack);
352156230Smux}
353156230Smux
354156230Smux/*
355156230Smux * Read a byte of data stored in the EEPROM at address 'addr.'
356156230Smux * We have to send two address bytes since the EEPROM can hold
357156230Smux * more than 256 bytes of data.
358156230Smux */
359156230Smuxstatic u_int8_t ti_eeprom_getbyte(sc, addr, dest)
360156230Smux	struct ti_softc		*sc;
361156230Smux	int			addr;
362156230Smux	u_int8_t		*dest;
363156230Smux{
364156230Smux	register int		i;
365156230Smux	u_int8_t		byte = 0;
366156230Smux
367156230Smux	EEPROM_START;
368156230Smux
369156230Smux	/*
370156230Smux	 * Send write control code to EEPROM.
371156230Smux	 */
372156230Smux	if (ti_eeprom_putbyte(sc, EEPROM_CTL_WRITE)) {
373156230Smux		printf("ti%d: failed to send write command, status: %x\n",
374156230Smux		    sc->ti_unit, CSR_READ_4(sc, TI_MISC_LOCAL_CTL));
375156230Smux		return(1);
376156230Smux	}
377156230Smux
378156230Smux	/*
379156230Smux	 * Send first byte of address of byte we want to read.
380156230Smux	 */
381156230Smux	if (ti_eeprom_putbyte(sc, (addr >> 8) & 0xFF)) {
382156230Smux		printf("ti%d: failed to send address, status: %x\n",
383156230Smux		    sc->ti_unit, CSR_READ_4(sc, TI_MISC_LOCAL_CTL));
384156230Smux		return(1);
385156230Smux	}
386156230Smux	/*
387156230Smux	 * Send second byte address of byte we want to read.
388156230Smux	 */
389156230Smux	if (ti_eeprom_putbyte(sc, addr & 0xFF)) {
390156230Smux		printf("ti%d: failed to send address, status: %x\n",
391156230Smux		    sc->ti_unit, CSR_READ_4(sc, TI_MISC_LOCAL_CTL));
392156230Smux		return(1);
393156230Smux	}
394156230Smux
395156230Smux	EEPROM_STOP;
396156230Smux	EEPROM_START;
397156230Smux	/*
398156230Smux	 * Send read control code to EEPROM.
399156230Smux	 */
400156230Smux	if (ti_eeprom_putbyte(sc, EEPROM_CTL_READ)) {
401156230Smux		printf("ti%d: failed to send read command, status: %x\n",
402156230Smux		    sc->ti_unit, CSR_READ_4(sc, TI_MISC_LOCAL_CTL));
403156230Smux		return(1);
404156230Smux	}
405156230Smux
406156230Smux	/*
407156230Smux	 * Start reading bits from EEPROM.
408156230Smux	 */
409156230Smux	TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_TXEN);
410156230Smux	for (i = 0x80; i; i >>= 1) {
411156230Smux		TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
412156230Smux		DELAY(1);
413156230Smux		if (CSR_READ_4(sc, TI_MISC_LOCAL_CTL) & TI_MLC_EE_DIN)
414156230Smux			byte |= i;
415156230Smux		TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
416156230Smux		DELAY(1);
417156230Smux	}
418156230Smux
419156230Smux	EEPROM_STOP;
420156230Smux
421156230Smux	/*
422156230Smux	 * No ACK generated for read, so just return byte.
423156230Smux	 */
424156230Smux
425156230Smux	*dest = byte;
426156230Smux
427156230Smux	return(0);
428156230Smux}
429156230Smux
430156230Smux/*
431156230Smux * Read a sequence of bytes from the EEPROM.
432156230Smux */
433156230Smuxstatic int
434156230Smuxti_read_eeprom(sc, dest, off, cnt)
435156230Smux	struct ti_softc		*sc;
436156230Smux	caddr_t			dest;
437156230Smux	int			off;
438156230Smux	int			cnt;
439156230Smux{
440	int			err = 0, i;
441	u_int8_t		byte = 0;
442
443	for (i = 0; i < cnt; i++) {
444		err = ti_eeprom_getbyte(sc, off + i, &byte);
445		if (err)
446			break;
447		*(dest + i) = byte;
448	}
449
450	return(err ? 1 : 0);
451}
452
453/*
454 * NIC memory access function. Can be used to either clear a section
455 * of NIC local memory or (if buf is non-NULL) copy data into it.
456 */
457static void
458ti_mem(sc, addr, len, buf)
459	struct ti_softc		*sc;
460	u_int32_t		addr, len;
461	caddr_t			buf;
462{
463	int			segptr, segsize, cnt;
464	caddr_t			ti_winbase, ptr;
465
466	segptr = addr;
467	cnt = len;
468	ti_winbase = (caddr_t)(sc->ti_vhandle + TI_WINDOW);
469	ptr = buf;
470
471	while(cnt) {
472		if (cnt < TI_WINLEN)
473			segsize = cnt;
474		else
475			segsize = TI_WINLEN - (segptr % TI_WINLEN);
476		CSR_WRITE_4(sc, TI_WINBASE, (segptr & ~(TI_WINLEN - 1)));
477		if (buf == NULL)
478			bzero((char *)ti_winbase + (segptr &
479			    (TI_WINLEN - 1)), segsize);
480		else {
481			bcopy((char *)ptr, (char *)ti_winbase +
482			    (segptr & (TI_WINLEN - 1)), segsize);
483			ptr += segsize;
484		}
485		segptr += segsize;
486		cnt -= segsize;
487	}
488
489	return;
490}
491
492static int
493ti_copy_mem(sc, tigon_addr, len, buf, useraddr, readdata)
494	struct ti_softc		*sc;
495	u_int32_t		tigon_addr, len;
496	caddr_t			buf;
497	int			useraddr, readdata;
498{
499	int		segptr, segsize, cnt;
500	caddr_t		ptr;
501	u_int32_t	origwin;
502	u_int8_t	tmparray[TI_WINLEN], tmparray2[TI_WINLEN];
503	int		resid, segresid;
504	int		first_pass;
505
506	/*
507	 * At the moment, we don't handle non-aligned cases, we just bail.
508	 * If this proves to be a problem, it will be fixed.
509	 */
510	if ((readdata == 0)
511	 && (tigon_addr & 0x3)) {
512		printf("ti%d: ti_copy_mem: tigon address %#x isn't "
513		       "word-aligned\n", sc->ti_unit, tigon_addr);
514		printf("ti%d: ti_copy_mem: unaligned writes aren't yet "
515		       "supported\n", sc->ti_unit);
516		return(EINVAL);
517	}
518
519	segptr = tigon_addr & ~0x3;
520	segresid = tigon_addr - segptr;
521
522	/*
523	 * This is the non-aligned amount left over that we'll need to
524	 * copy.
525	 */
526	resid = len & 0x3;
527
528	/* Add in the left over amount at the front of the buffer */
529	resid += segresid;
530
531	cnt = len & ~0x3;
532	/*
533	 * If resid + segresid is >= 4, add multiples of 4 to the count and
534	 * decrease the residual by that much.
535	 */
536	cnt += resid & ~0x3;
537	resid -= resid & ~0x3;
538
539	ptr = buf;
540
541	first_pass = 1;
542
543	/*
544	 * Make sure we aren't interrupted while we're changing the window
545	 * pointer.
546	 */
547	TI_LOCK(sc);
548
549	/*
550	 * Save the old window base value.
551	 */
552	origwin = CSR_READ_4(sc, TI_WINBASE);
553
554	while(cnt) {
555		bus_size_t ti_offset;
556
557		if (cnt < TI_WINLEN)
558			segsize = cnt;
559		else
560			segsize = TI_WINLEN - (segptr % TI_WINLEN);
561		CSR_WRITE_4(sc, TI_WINBASE, (segptr & ~(TI_WINLEN - 1)));
562
563		ti_offset = TI_WINDOW + (segptr & (TI_WINLEN -1));
564
565		if (readdata) {
566
567			bus_space_read_region_4(sc->ti_btag,
568						sc->ti_bhandle, ti_offset,
569						(u_int32_t *)tmparray,
570						segsize >> 2);
571			if (useraddr) {
572				/*
573				 * Yeah, this is a little on the kludgy
574				 * side, but at least this code is only
575				 * used for debugging.
576				 */
577				ti_bcopy_swap(tmparray, tmparray2, segsize,
578					      TI_SWAP_NTOH);
579
580				if (first_pass) {
581					copyout(&tmparray2[segresid], ptr,
582						segsize - segresid);
583					first_pass = 0;
584				} else
585					copyout(tmparray2, ptr, segsize);
586			} else {
587				if (first_pass) {
588
589					ti_bcopy_swap(tmparray, tmparray2,
590						      segsize, TI_SWAP_NTOH);
591					bcopy(&tmparray2[segresid], ptr,
592					      segsize - segresid);
593					first_pass = 0;
594				} else
595					ti_bcopy_swap(tmparray, ptr, segsize,
596						      TI_SWAP_NTOH);
597			}
598
599		} else {
600			if (useraddr) {
601				copyin(ptr, tmparray2, segsize);
602				ti_bcopy_swap(tmparray2, tmparray, segsize,
603					      TI_SWAP_HTON);
604			} else
605				ti_bcopy_swap(ptr, tmparray, segsize,
606					      TI_SWAP_HTON);
607
608			bus_space_write_region_4(sc->ti_btag,
609						 sc->ti_bhandle, ti_offset,
610						 (u_int32_t *)tmparray,
611						 segsize >> 2);
612		}
613		segptr += segsize;
614		ptr += segsize;
615		cnt -= segsize;
616	}
617
618	/*
619	 * Handle leftover, non-word-aligned bytes.
620	 */
621	if (resid != 0) {
622		u_int32_t	tmpval, tmpval2;
623		bus_size_t	ti_offset;
624
625		/*
626		 * Set the segment pointer.
627		 */
628		CSR_WRITE_4(sc, TI_WINBASE, (segptr & ~(TI_WINLEN - 1)));
629
630		ti_offset = TI_WINDOW + (segptr & (TI_WINLEN - 1));
631
632		/*
633		 * First, grab whatever is in our source/destination.
634		 * We'll obviously need this for reads, but also for
635		 * writes, since we'll be doing read/modify/write.
636		 */
637		bus_space_read_region_4(sc->ti_btag, sc->ti_bhandle,
638					ti_offset, &tmpval, 1);
639
640		/*
641		 * Next, translate this from little-endian to big-endian
642		 * (at least on i386 boxes).
643		 */
644		tmpval2 = ntohl(tmpval);
645
646		if (readdata) {
647			/*
648			 * If we're reading, just copy the leftover number
649			 * of bytes from the host byte order buffer to
650			 * the user's buffer.
651			 */
652			if (useraddr)
653				copyout(&tmpval2, ptr, resid);
654			else
655				bcopy(&tmpval2, ptr, resid);
656		} else {
657			/*
658			 * If we're writing, first copy the bytes to be
659			 * written into the network byte order buffer,
660			 * leaving the rest of the buffer with whatever was
661			 * originally in there.  Then, swap the bytes
662			 * around into host order and write them out.
663			 *
664			 * XXX KDM the read side of this has been verified
665			 * to work, but the write side of it has not been
666			 * verified.  So user beware.
667			 */
668			if (useraddr)
669				copyin(ptr, &tmpval2, resid);
670			else
671				bcopy(ptr, &tmpval2, resid);
672
673			tmpval = htonl(tmpval2);
674
675			bus_space_write_region_4(sc->ti_btag, sc->ti_bhandle,
676						 ti_offset, &tmpval, 1);
677		}
678	}
679
680	CSR_WRITE_4(sc, TI_WINBASE, origwin);
681
682	TI_UNLOCK(sc);
683
684	return(0);
685}
686
687static int
688ti_copy_scratch(sc, tigon_addr, len, buf, useraddr, readdata, cpu)
689	struct ti_softc		*sc;
690	u_int32_t		tigon_addr, len;
691	caddr_t			buf;
692	int			useraddr, readdata;
693	int			cpu;
694{
695	u_int32_t	segptr;
696	int		cnt;
697	u_int32_t	tmpval, tmpval2;
698	caddr_t		ptr;
699
700	/*
701	 * At the moment, we don't handle non-aligned cases, we just bail.
702	 * If this proves to be a problem, it will be fixed.
703	 */
704	if (tigon_addr & 0x3) {
705		printf("ti%d: ti_copy_scratch: tigon address %#x isn't "
706		       "word-aligned\n", sc->ti_unit, tigon_addr);
707		return(EINVAL);
708	}
709
710	if (len & 0x3) {
711		printf("ti%d: ti_copy_scratch: transfer length %d isn't "
712		       "word-aligned\n", sc->ti_unit, len);
713		return(EINVAL);
714	}
715
716	segptr = tigon_addr;
717	cnt = len;
718	ptr = buf;
719
720	TI_LOCK(sc);
721
722	while (cnt) {
723		CSR_WRITE_4(sc, CPU_REG(TI_SRAM_ADDR, cpu), segptr);
724
725		if (readdata) {
726			tmpval2 = CSR_READ_4(sc, CPU_REG(TI_SRAM_DATA, cpu));
727
728			tmpval = ntohl(tmpval2);
729
730			/*
731			 * Note:  I've used this debugging interface
732			 * extensively with Alteon's 12.3.15 firmware,
733			 * compiled with GCC 2.7.2.1 and binutils 2.9.1.
734			 *
735			 * When you compile the firmware without
736			 * optimization, which is necessary sometimes in
737			 * order to properly step through it, you sometimes
738			 * read out a bogus value of 0xc0017c instead of
739			 * whatever was supposed to be in that scratchpad
740			 * location.  That value is on the stack somewhere,
741			 * but I've never been able to figure out what was
742			 * causing the problem.
743			 *
744			 * The address seems to pop up in random places,
745			 * often not in the same place on two subsequent
746			 * reads.
747			 *
748			 * In any case, the underlying data doesn't seem
749			 * to be affected, just the value read out.
750			 *
751			 * KDM, 3/7/2000
752			 */
753
754			if (tmpval2 == 0xc0017c)
755				printf("ti%d: found 0xc0017c at %#x "
756				       "(tmpval2)\n", sc->ti_unit, segptr);
757
758			if (tmpval == 0xc0017c)
759				printf("ti%d: found 0xc0017c at %#x "
760				       "(tmpval)\n", sc->ti_unit, segptr);
761
762			if (useraddr)
763				copyout(&tmpval, ptr, 4);
764			else
765				bcopy(&tmpval, ptr, 4);
766		} else {
767			if (useraddr)
768				copyin(ptr, &tmpval2, 4);
769			else
770				bcopy(ptr, &tmpval2, 4);
771
772			tmpval = htonl(tmpval2);
773
774			CSR_WRITE_4(sc, CPU_REG(TI_SRAM_DATA, cpu), tmpval);
775		}
776
777		cnt -= 4;
778		segptr += 4;
779		ptr += 4;
780	}
781
782	TI_UNLOCK(sc);
783
784	return(0);
785}
786
787static int
788ti_bcopy_swap(src, dst, len, swap_type)
789	const void	*src;
790	void		*dst;
791	size_t		len;
792	ti_swap_type	swap_type;
793{
794	const u_int8_t *tmpsrc;
795	u_int8_t *tmpdst;
796	size_t tmplen;
797
798	if (len & 0x3) {
799		printf("ti_bcopy_swap: length %zd isn't 32-bit aligned\n",
800		       len);
801		return(-1);
802	}
803
804	tmpsrc = src;
805	tmpdst = dst;
806	tmplen = len;
807
808	while (tmplen) {
809		if (swap_type == TI_SWAP_NTOH)
810			*(u_int32_t *)tmpdst =
811				ntohl(*(const u_int32_t *)tmpsrc);
812		else
813			*(u_int32_t *)tmpdst =
814				htonl(*(const u_int32_t *)tmpsrc);
815
816		tmpsrc += 4;
817		tmpdst += 4;
818		tmplen -= 4;
819	}
820
821	return(0);
822}
823
824/*
825 * Load firmware image into the NIC. Check that the firmware revision
826 * is acceptable and see if we want the firmware for the Tigon 1 or
827 * Tigon 2.
828 */
829static void
830ti_loadfw(sc)
831	struct ti_softc		*sc;
832{
833	switch(sc->ti_hwrev) {
834	case TI_HWREV_TIGON:
835		if (tigonFwReleaseMajor != TI_FIRMWARE_MAJOR ||
836		    tigonFwReleaseMinor != TI_FIRMWARE_MINOR ||
837		    tigonFwReleaseFix != TI_FIRMWARE_FIX) {
838			printf("ti%d: firmware revision mismatch; want "
839			    "%d.%d.%d, got %d.%d.%d\n", sc->ti_unit,
840			    TI_FIRMWARE_MAJOR, TI_FIRMWARE_MINOR,
841			    TI_FIRMWARE_FIX, tigonFwReleaseMajor,
842			    tigonFwReleaseMinor, tigonFwReleaseFix);
843			return;
844		}
845		ti_mem(sc, tigonFwTextAddr, tigonFwTextLen,
846		    (caddr_t)tigonFwText);
847		ti_mem(sc, tigonFwDataAddr, tigonFwDataLen,
848		    (caddr_t)tigonFwData);
849		ti_mem(sc, tigonFwRodataAddr, tigonFwRodataLen,
850		    (caddr_t)tigonFwRodata);
851		ti_mem(sc, tigonFwBssAddr, tigonFwBssLen, NULL);
852		ti_mem(sc, tigonFwSbssAddr, tigonFwSbssLen, NULL);
853		CSR_WRITE_4(sc, TI_CPU_PROGRAM_COUNTER, tigonFwStartAddr);
854		break;
855	case TI_HWREV_TIGON_II:
856		if (tigon2FwReleaseMajor != TI_FIRMWARE_MAJOR ||
857		    tigon2FwReleaseMinor != TI_FIRMWARE_MINOR ||
858		    tigon2FwReleaseFix != TI_FIRMWARE_FIX) {
859			printf("ti%d: firmware revision mismatch; want "
860			    "%d.%d.%d, got %d.%d.%d\n", sc->ti_unit,
861			    TI_FIRMWARE_MAJOR, TI_FIRMWARE_MINOR,
862			    TI_FIRMWARE_FIX, tigon2FwReleaseMajor,
863			    tigon2FwReleaseMinor, tigon2FwReleaseFix);
864			return;
865		}
866		ti_mem(sc, tigon2FwTextAddr, tigon2FwTextLen,
867		    (caddr_t)tigon2FwText);
868		ti_mem(sc, tigon2FwDataAddr, tigon2FwDataLen,
869		    (caddr_t)tigon2FwData);
870		ti_mem(sc, tigon2FwRodataAddr, tigon2FwRodataLen,
871		    (caddr_t)tigon2FwRodata);
872		ti_mem(sc, tigon2FwBssAddr, tigon2FwBssLen, NULL);
873		ti_mem(sc, tigon2FwSbssAddr, tigon2FwSbssLen, NULL);
874		CSR_WRITE_4(sc, TI_CPU_PROGRAM_COUNTER, tigon2FwStartAddr);
875		break;
876	default:
877		printf("ti%d: can't load firmware: unknown hardware rev\n",
878		    sc->ti_unit);
879		break;
880	}
881
882	return;
883}
884
885/*
886 * Send the NIC a command via the command ring.
887 */
888static void
889ti_cmd(sc, cmd)
890	struct ti_softc		*sc;
891	struct ti_cmd_desc	*cmd;
892{
893	u_int32_t		index;
894
895	if (sc->ti_rdata->ti_cmd_ring == NULL)
896		return;
897
898	index = sc->ti_cmd_saved_prodidx;
899	CSR_WRITE_4(sc, TI_GCR_CMDRING + (index * 4), *(u_int32_t *)(cmd));
900	TI_INC(index, TI_CMD_RING_CNT);
901	CSR_WRITE_4(sc, TI_MB_CMDPROD_IDX, index);
902	sc->ti_cmd_saved_prodidx = index;
903
904	return;
905}
906
907/*
908 * Send the NIC an extended command. The 'len' parameter specifies the
909 * number of command slots to include after the initial command.
910 */
911static void
912ti_cmd_ext(sc, cmd, arg, len)
913	struct ti_softc		*sc;
914	struct ti_cmd_desc	*cmd;
915	caddr_t			arg;
916	int			len;
917{
918	u_int32_t		index;
919	register int		i;
920
921	if (sc->ti_rdata->ti_cmd_ring == NULL)
922		return;
923
924	index = sc->ti_cmd_saved_prodidx;
925	CSR_WRITE_4(sc, TI_GCR_CMDRING + (index * 4), *(u_int32_t *)(cmd));
926	TI_INC(index, TI_CMD_RING_CNT);
927	for (i = 0; i < len; i++) {
928		CSR_WRITE_4(sc, TI_GCR_CMDRING + (index * 4),
929		    *(u_int32_t *)(&arg[i * 4]));
930		TI_INC(index, TI_CMD_RING_CNT);
931	}
932	CSR_WRITE_4(sc, TI_MB_CMDPROD_IDX, index);
933	sc->ti_cmd_saved_prodidx = index;
934
935	return;
936}
937
938/*
939 * Handle events that have triggered interrupts.
940 */
941static void
942ti_handle_events(sc)
943	struct ti_softc		*sc;
944{
945	struct ti_event_desc	*e;
946
947	if (sc->ti_rdata->ti_event_ring == NULL)
948		return;
949
950	while (sc->ti_ev_saved_considx != sc->ti_ev_prodidx.ti_idx) {
951		e = &sc->ti_rdata->ti_event_ring[sc->ti_ev_saved_considx];
952		switch(e->ti_event) {
953		case TI_EV_LINKSTAT_CHANGED:
954			sc->ti_linkstat = e->ti_code;
955			if (e->ti_code == TI_EV_CODE_LINK_UP)
956				printf("ti%d: 10/100 link up\n", sc->ti_unit);
957			else if (e->ti_code == TI_EV_CODE_GIG_LINK_UP)
958				printf("ti%d: gigabit link up\n", sc->ti_unit);
959			else if (e->ti_code == TI_EV_CODE_LINK_DOWN)
960				printf("ti%d: link down\n", sc->ti_unit);
961			break;
962		case TI_EV_ERROR:
963			if (e->ti_code == TI_EV_CODE_ERR_INVAL_CMD)
964				printf("ti%d: invalid command\n", sc->ti_unit);
965			else if (e->ti_code == TI_EV_CODE_ERR_UNIMP_CMD)
966				printf("ti%d: unknown command\n", sc->ti_unit);
967			else if (e->ti_code == TI_EV_CODE_ERR_BADCFG)
968				printf("ti%d: bad config data\n", sc->ti_unit);
969			break;
970		case TI_EV_FIRMWARE_UP:
971			ti_init2(sc);
972			break;
973		case TI_EV_STATS_UPDATED:
974			ti_stats_update(sc);
975			break;
976		case TI_EV_RESET_JUMBO_RING:
977		case TI_EV_MCAST_UPDATED:
978			/* Who cares. */
979			break;
980		default:
981			printf("ti%d: unknown event: %d\n",
982			    sc->ti_unit, e->ti_event);
983			break;
984		}
985		/* Advance the consumer index. */
986		TI_INC(sc->ti_ev_saved_considx, TI_EVENT_RING_CNT);
987		CSR_WRITE_4(sc, TI_GCR_EVENTCONS_IDX, sc->ti_ev_saved_considx);
988	}
989
990	return;
991}
992
993#ifdef TI_PRIVATE_JUMBOS
994
995/*
996 * Memory management for the jumbo receive ring is a pain in the
997 * butt. We need to allocate at least 9018 bytes of space per frame,
998 * _and_ it has to be contiguous (unless you use the extended
999 * jumbo descriptor format). Using malloc() all the time won't
1000 * work: malloc() allocates memory in powers of two, which means we
1001 * would end up wasting a considerable amount of space by allocating
1002 * 9K chunks. We don't have a jumbo mbuf cluster pool. Thus, we have
1003 * to do our own memory management.
1004 *
1005 * The driver needs to allocate a contiguous chunk of memory at boot
1006 * time. We then chop this up ourselves into 9K pieces and use them
1007 * as external mbuf storage.
1008 *
1009 * One issue here is how much memory to allocate. The jumbo ring has
1010 * 256 slots in it, but at 9K per slot than can consume over 2MB of
1011 * RAM. This is a bit much, especially considering we also need
1012 * RAM for the standard ring and mini ring (on the Tigon 2). To
1013 * save space, we only actually allocate enough memory for 64 slots
1014 * by default, which works out to between 500 and 600K. This can
1015 * be tuned by changing a #define in if_tireg.h.
1016 */
1017
1018static int
1019ti_alloc_jumbo_mem(sc)
1020	struct ti_softc		*sc;
1021{
1022	caddr_t			ptr;
1023	register int		i;
1024	struct ti_jpool_entry   *entry;
1025
1026	/* Grab a big chunk o' storage. */
1027	sc->ti_cdata.ti_jumbo_buf = contigmalloc(TI_JMEM, M_DEVBUF,
1028		M_NOWAIT, 0, 0xffffffff, PAGE_SIZE, 0);
1029
1030	if (sc->ti_cdata.ti_jumbo_buf == NULL) {
1031		printf("ti%d: no memory for jumbo buffers!\n", sc->ti_unit);
1032		return(ENOBUFS);
1033	}
1034
1035	SLIST_INIT(&sc->ti_jfree_listhead);
1036	SLIST_INIT(&sc->ti_jinuse_listhead);
1037
1038	/*
1039	 * Now divide it up into 9K pieces and save the addresses
1040	 * in an array.
1041	 */
1042	ptr = sc->ti_cdata.ti_jumbo_buf;
1043	for (i = 0; i < TI_JSLOTS; i++) {
1044		sc->ti_cdata.ti_jslots[i] = ptr;
1045		ptr += TI_JLEN;
1046		entry = malloc(sizeof(struct ti_jpool_entry),
1047			       M_DEVBUF, M_NOWAIT);
1048		if (entry == NULL) {
1049			contigfree(sc->ti_cdata.ti_jumbo_buf, TI_JMEM,
1050			           M_DEVBUF);
1051			sc->ti_cdata.ti_jumbo_buf = NULL;
1052			printf("ti%d: no memory for jumbo "
1053			    "buffer queue!\n", sc->ti_unit);
1054			return(ENOBUFS);
1055		}
1056		entry->slot = i;
1057		SLIST_INSERT_HEAD(&sc->ti_jfree_listhead, entry, jpool_entries);
1058	}
1059
1060	return(0);
1061}
1062
1063/*
1064 * Allocate a jumbo buffer.
1065 */
1066static void *ti_jalloc(sc)
1067	struct ti_softc		*sc;
1068{
1069	struct ti_jpool_entry   *entry;
1070
1071	entry = SLIST_FIRST(&sc->ti_jfree_listhead);
1072
1073	if (entry == NULL) {
1074		printf("ti%d: no free jumbo buffers\n", sc->ti_unit);
1075		return(NULL);
1076	}
1077
1078	SLIST_REMOVE_HEAD(&sc->ti_jfree_listhead, jpool_entries);
1079	SLIST_INSERT_HEAD(&sc->ti_jinuse_listhead, entry, jpool_entries);
1080	return(sc->ti_cdata.ti_jslots[entry->slot]);
1081}
1082
1083/*
1084 * Release a jumbo buffer.
1085 */
1086static void
1087ti_jfree(buf, args)
1088	void			*buf;
1089	void			*args;
1090{
1091	struct ti_softc		*sc;
1092	int		        i;
1093	struct ti_jpool_entry   *entry;
1094
1095	/* Extract the softc struct pointer. */
1096	sc = (struct ti_softc *)args;
1097
1098	if (sc == NULL)
1099		panic("ti_jfree: didn't get softc pointer!");
1100
1101	/* calculate the slot this buffer belongs to */
1102	i = ((vm_offset_t)buf
1103	     - (vm_offset_t)sc->ti_cdata.ti_jumbo_buf) / TI_JLEN;
1104
1105	if ((i < 0) || (i >= TI_JSLOTS))
1106		panic("ti_jfree: asked to free buffer that we don't manage!");
1107
1108	entry = SLIST_FIRST(&sc->ti_jinuse_listhead);
1109	if (entry == NULL)
1110		panic("ti_jfree: buffer not in use!");
1111	entry->slot = i;
1112	SLIST_REMOVE_HEAD(&sc->ti_jinuse_listhead, jpool_entries);
1113	SLIST_INSERT_HEAD(&sc->ti_jfree_listhead, entry, jpool_entries);
1114
1115	return;
1116}
1117
1118#endif /* TI_PRIVATE_JUMBOS */
1119
1120/*
1121 * Intialize a standard receive ring descriptor.
1122 */
1123static int
1124ti_newbuf_std(sc, i, m)
1125	struct ti_softc		*sc;
1126	int			i;
1127	struct mbuf		*m;
1128{
1129	struct mbuf		*m_new = NULL;
1130	struct ti_rx_desc	*r;
1131
1132	if (m == NULL) {
1133		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
1134		if (m_new == NULL)
1135			return(ENOBUFS);
1136
1137		MCLGET(m_new, M_DONTWAIT);
1138		if (!(m_new->m_flags & M_EXT)) {
1139			m_freem(m_new);
1140			return(ENOBUFS);
1141		}
1142		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
1143	} else {
1144		m_new = m;
1145		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
1146		m_new->m_data = m_new->m_ext.ext_buf;
1147	}
1148
1149	m_adj(m_new, ETHER_ALIGN);
1150	sc->ti_cdata.ti_rx_std_chain[i] = m_new;
1151	r = &sc->ti_rdata->ti_rx_std_ring[i];
1152	TI_HOSTADDR(r->ti_addr) = vtophys(mtod(m_new, caddr_t));
1153	r->ti_type = TI_BDTYPE_RECV_BD;
1154	r->ti_flags = 0;
1155	if (sc->arpcom.ac_if.if_hwassist)
1156		r->ti_flags |= TI_BDFLAG_TCP_UDP_CKSUM | TI_BDFLAG_IP_CKSUM;
1157	r->ti_len = m_new->m_len;
1158	r->ti_idx = i;
1159
1160	return(0);
1161}
1162
1163/*
1164 * Intialize a mini receive ring descriptor. This only applies to
1165 * the Tigon 2.
1166 */
1167static int
1168ti_newbuf_mini(sc, i, m)
1169	struct ti_softc		*sc;
1170	int			i;
1171	struct mbuf		*m;
1172{
1173	struct mbuf		*m_new = NULL;
1174	struct ti_rx_desc	*r;
1175
1176	if (m == NULL) {
1177		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
1178		if (m_new == NULL) {
1179			return(ENOBUFS);
1180		}
1181		m_new->m_len = m_new->m_pkthdr.len = MHLEN;
1182	} else {
1183		m_new = m;
1184		m_new->m_data = m_new->m_pktdat;
1185		m_new->m_len = m_new->m_pkthdr.len = MHLEN;
1186	}
1187
1188	m_adj(m_new, ETHER_ALIGN);
1189	r = &sc->ti_rdata->ti_rx_mini_ring[i];
1190	sc->ti_cdata.ti_rx_mini_chain[i] = m_new;
1191	TI_HOSTADDR(r->ti_addr) = vtophys(mtod(m_new, caddr_t));
1192	r->ti_type = TI_BDTYPE_RECV_BD;
1193	r->ti_flags = TI_BDFLAG_MINI_RING;
1194	if (sc->arpcom.ac_if.if_hwassist)
1195		r->ti_flags |= TI_BDFLAG_TCP_UDP_CKSUM | TI_BDFLAG_IP_CKSUM;
1196	r->ti_len = m_new->m_len;
1197	r->ti_idx = i;
1198
1199	return(0);
1200}
1201
1202#ifdef TI_PRIVATE_JUMBOS
1203
1204/*
1205 * Initialize a jumbo receive ring descriptor. This allocates
1206 * a jumbo buffer from the pool managed internally by the driver.
1207 */
1208static int
1209ti_newbuf_jumbo(sc, i, m)
1210	struct ti_softc		*sc;
1211	int			i;
1212	struct mbuf		*m;
1213{
1214	struct mbuf		*m_new = NULL;
1215	struct ti_rx_desc	*r;
1216
1217	if (m == NULL) {
1218		caddr_t			*buf = NULL;
1219
1220		/* Allocate the mbuf. */
1221		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
1222		if (m_new == NULL) {
1223			return(ENOBUFS);
1224		}
1225
1226		/* Allocate the jumbo buffer */
1227		buf = ti_jalloc(sc);
1228		if (buf == NULL) {
1229			m_freem(m_new);
1230			printf("ti%d: jumbo allocation failed "
1231			    "-- packet dropped!\n", sc->ti_unit);
1232			return(ENOBUFS);
1233		}
1234
1235		/* Attach the buffer to the mbuf. */
1236		m_new->m_data = (void *) buf;
1237		m_new->m_len = m_new->m_pkthdr.len = TI_JUMBO_FRAMELEN;
1238		MEXTADD(m_new, buf, TI_JUMBO_FRAMELEN, ti_jfree,
1239		    (struct ti_softc *)sc, 0, EXT_NET_DRV);
1240	} else {
1241		m_new = m;
1242		m_new->m_data = m_new->m_ext.ext_buf;
1243		m_new->m_ext.ext_size = TI_JUMBO_FRAMELEN;
1244	}
1245
1246	m_adj(m_new, ETHER_ALIGN);
1247	/* Set up the descriptor. */
1248	r = &sc->ti_rdata->ti_rx_jumbo_ring[i];
1249	sc->ti_cdata.ti_rx_jumbo_chain[i] = m_new;
1250	TI_HOSTADDR(r->ti_addr) = vtophys(mtod(m_new, caddr_t));
1251	r->ti_type = TI_BDTYPE_RECV_JUMBO_BD;
1252	r->ti_flags = TI_BDFLAG_JUMBO_RING;
1253	if (sc->arpcom.ac_if.if_hwassist)
1254		r->ti_flags |= TI_BDFLAG_TCP_UDP_CKSUM | TI_BDFLAG_IP_CKSUM;
1255	r->ti_len = m_new->m_len;
1256	r->ti_idx = i;
1257
1258	return(0);
1259}
1260
1261#else
1262#include <vm/vm_page.h>
1263
1264#if (PAGE_SIZE == 4096)
1265#define NPAYLOAD 2
1266#else
1267#define NPAYLOAD 1
1268#endif
1269
1270#define TCP_HDR_LEN (52 + sizeof(struct ether_header))
1271#define UDP_HDR_LEN (28 + sizeof(struct ether_header))
1272#define NFS_HDR_LEN (UDP_HDR_LEN)
1273static int HDR_LEN =  TCP_HDR_LEN;
1274
1275
1276 /*
1277  * Initialize a jumbo receive ring descriptor. This allocates
1278  * a jumbo buffer from the pool managed internally by the driver.
1279  */
1280static int
1281ti_newbuf_jumbo(sc, idx, m_old)
1282        struct ti_softc         *sc;
1283        int                     idx;
1284        struct mbuf             *m_old;
1285{
1286	struct mbuf		*cur, *m_new = NULL;
1287	struct mbuf		*m[3] = {NULL, NULL, NULL};
1288	struct ti_rx_desc_ext	*r;
1289	vm_page_t		frame;
1290				/* 1 extra buf to make nobufs easy*/
1291	caddr_t			buf[3] = {NULL, NULL, NULL};
1292	int			i;
1293
1294	if (m_old != NULL) {
1295		m_new = m_old;
1296		cur = m_old->m_next;
1297		for (i = 0; i <= NPAYLOAD; i++){
1298			m[i] = cur;
1299			cur = cur->m_next;
1300		}
1301	} else {
1302		/* Allocate the mbufs. */
1303		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
1304		if (m_new == NULL) {
1305			printf("ti%d: mbuf allocation failed "
1306   			       "-- packet dropped!\n", sc->ti_unit);
1307			goto nobufs;
1308		}
1309		MGET(m[NPAYLOAD], M_DONTWAIT, MT_DATA);
1310		if (m[NPAYLOAD] == NULL) {
1311			printf("ti%d: cluster mbuf allocation failed "
1312			       "-- packet dropped!\n", sc->ti_unit);
1313			goto nobufs;
1314		}
1315		MCLGET(m[NPAYLOAD], M_DONTWAIT);
1316		if ((m[NPAYLOAD]->m_flags & M_EXT) == 0) {
1317			printf("ti%d: mbuf allocation failed "
1318			       "-- packet dropped!\n", sc->ti_unit);
1319			goto nobufs;
1320		}
1321		m[NPAYLOAD]->m_len = MCLBYTES;
1322
1323		for (i = 0; i < NPAYLOAD; i++){
1324			MGET(m[i], M_DONTWAIT, MT_DATA);
1325			if (m[i] == NULL) {
1326				printf("ti%d: mbuf allocation failed "
1327				       "-- packet dropped!\n", sc->ti_unit);
1328				goto nobufs;
1329			}
1330			if (!(frame = jumbo_pg_alloc())){
1331  				printf("ti%d: buffer allocation failed "
1332   				       "-- packet dropped!\n", sc->ti_unit);
1333				printf("      index %d page %d\n", idx, i);
1334   				goto nobufs;
1335			}
1336			buf[i] = jumbo_phys_to_kva(VM_PAGE_TO_PHYS(frame));
1337		}
1338		for (i = 0; i < NPAYLOAD; i++){
1339  		/* Attach the buffer to the mbuf. */
1340   			m[i]->m_data = (void *)buf[i];
1341			m[i]->m_len = PAGE_SIZE;
1342			MEXTADD(m[i], (void *)buf[i], PAGE_SIZE,
1343				jumbo_freem, NULL, 0, EXT_DISPOSABLE);
1344			m[i]->m_next = m[i+1];
1345		}
1346		/* link the buffers to the header */
1347		m_new->m_next = m[0];
1348		m_new->m_data += ETHER_ALIGN;
1349		if (sc->ti_hdrsplit)
1350			m_new->m_len = MHLEN - ETHER_ALIGN;
1351		else
1352   			m_new->m_len = HDR_LEN;
1353		m_new->m_pkthdr.len = NPAYLOAD * PAGE_SIZE + m_new->m_len;
1354	}
1355
1356	/* Set up the descriptor. */
1357	r = &sc->ti_rdata->ti_rx_jumbo_ring[idx];
1358	sc->ti_cdata.ti_rx_jumbo_chain[idx] = m_new;
1359	TI_HOSTADDR(r->ti_addr0) = vtophys(mtod(m_new, caddr_t));
1360	r->ti_len0 = m_new->m_len;
1361
1362	TI_HOSTADDR(r->ti_addr1) = vtophys(mtod(m[0], caddr_t));
1363	r->ti_len1 = PAGE_SIZE;
1364
1365	TI_HOSTADDR(r->ti_addr2) = vtophys(mtod(m[1], caddr_t));
1366	r->ti_len2 = m[1]->m_ext.ext_size; /* could be PAGE_SIZE or MCLBYTES */
1367
1368	if (PAGE_SIZE == 4096) {
1369		TI_HOSTADDR(r->ti_addr3) = vtophys(mtod(m[2], caddr_t));
1370		r->ti_len3 = MCLBYTES;
1371	} else {
1372		r->ti_len3 = 0;
1373	}
1374        r->ti_type = TI_BDTYPE_RECV_JUMBO_BD;
1375
1376        r->ti_flags = TI_BDFLAG_JUMBO_RING|TI_RCB_FLAG_USE_EXT_RX_BD;
1377
1378	if (sc->arpcom.ac_if.if_hwassist)
1379		r->ti_flags |= TI_BDFLAG_TCP_UDP_CKSUM|TI_BDFLAG_IP_CKSUM;
1380
1381        r->ti_idx = idx;
1382
1383        return(0);
1384
1385 nobufs:
1386
1387	/*
1388	 * Warning! :
1389	 * This can only be called before the mbufs are strung together.
1390	 * If the mbufs are strung together, m_freem() will free the chain,
1391	 * so that the later mbufs will be freed multiple times.
1392	 */
1393        if (m_new)
1394                m_freem(m_new);
1395
1396        for(i = 0; i < 3; i++){
1397                if (m[i])
1398                        m_freem(m[i]);
1399                if (buf[i])
1400                        jumbo_pg_free((vm_offset_t)buf[i]);
1401        }
1402        return ENOBUFS;
1403}
1404#endif
1405
1406
1407
1408/*
1409 * The standard receive ring has 512 entries in it. At 2K per mbuf cluster,
1410 * that's 1MB or memory, which is a lot. For now, we fill only the first
1411 * 256 ring entries and hope that our CPU is fast enough to keep up with
1412 * the NIC.
1413 */
1414static int
1415ti_init_rx_ring_std(sc)
1416	struct ti_softc		*sc;
1417{
1418	register int		i;
1419	struct ti_cmd_desc	cmd;
1420
1421	for (i = 0; i < TI_SSLOTS; i++) {
1422		if (ti_newbuf_std(sc, i, NULL) == ENOBUFS)
1423			return(ENOBUFS);
1424	};
1425
1426	TI_UPDATE_STDPROD(sc, i - 1);
1427	sc->ti_std = i - 1;
1428
1429	return(0);
1430}
1431
1432static void
1433ti_free_rx_ring_std(sc)
1434	struct ti_softc		*sc;
1435{
1436	register int		i;
1437
1438	for (i = 0; i < TI_STD_RX_RING_CNT; i++) {
1439		if (sc->ti_cdata.ti_rx_std_chain[i] != NULL) {
1440			m_freem(sc->ti_cdata.ti_rx_std_chain[i]);
1441			sc->ti_cdata.ti_rx_std_chain[i] = NULL;
1442		}
1443		bzero((char *)&sc->ti_rdata->ti_rx_std_ring[i],
1444		    sizeof(struct ti_rx_desc));
1445	}
1446
1447	return;
1448}
1449
1450static int
1451ti_init_rx_ring_jumbo(sc)
1452	struct ti_softc		*sc;
1453{
1454	register int		i;
1455	struct ti_cmd_desc	cmd;
1456
1457	for (i = 0; i < TI_JUMBO_RX_RING_CNT; i++) {
1458		if (ti_newbuf_jumbo(sc, i, NULL) == ENOBUFS)
1459			return(ENOBUFS);
1460	};
1461
1462	TI_UPDATE_JUMBOPROD(sc, i - 1);
1463	sc->ti_jumbo = i - 1;
1464
1465	return(0);
1466}
1467
1468static void
1469ti_free_rx_ring_jumbo(sc)
1470	struct ti_softc		*sc;
1471{
1472	register int		i;
1473
1474	for (i = 0; i < TI_JUMBO_RX_RING_CNT; i++) {
1475		if (sc->ti_cdata.ti_rx_jumbo_chain[i] != NULL) {
1476			m_freem(sc->ti_cdata.ti_rx_jumbo_chain[i]);
1477			sc->ti_cdata.ti_rx_jumbo_chain[i] = NULL;
1478		}
1479		bzero((char *)&sc->ti_rdata->ti_rx_jumbo_ring[i],
1480		    sizeof(struct ti_rx_desc));
1481	}
1482
1483	return;
1484}
1485
1486static int
1487ti_init_rx_ring_mini(sc)
1488	struct ti_softc		*sc;
1489{
1490	register int		i;
1491
1492	for (i = 0; i < TI_MSLOTS; i++) {
1493		if (ti_newbuf_mini(sc, i, NULL) == ENOBUFS)
1494			return(ENOBUFS);
1495	};
1496
1497	TI_UPDATE_MINIPROD(sc, i - 1);
1498	sc->ti_mini = i - 1;
1499
1500	return(0);
1501}
1502
1503static void
1504ti_free_rx_ring_mini(sc)
1505	struct ti_softc		*sc;
1506{
1507	register int		i;
1508
1509	for (i = 0; i < TI_MINI_RX_RING_CNT; i++) {
1510		if (sc->ti_cdata.ti_rx_mini_chain[i] != NULL) {
1511			m_freem(sc->ti_cdata.ti_rx_mini_chain[i]);
1512			sc->ti_cdata.ti_rx_mini_chain[i] = NULL;
1513		}
1514		bzero((char *)&sc->ti_rdata->ti_rx_mini_ring[i],
1515		    sizeof(struct ti_rx_desc));
1516	}
1517
1518	return;
1519}
1520
1521static void
1522ti_free_tx_ring(sc)
1523	struct ti_softc		*sc;
1524{
1525	register int		i;
1526
1527	if (sc->ti_rdata->ti_tx_ring == NULL)
1528		return;
1529
1530	for (i = 0; i < TI_TX_RING_CNT; i++) {
1531		if (sc->ti_cdata.ti_tx_chain[i] != NULL) {
1532			m_freem(sc->ti_cdata.ti_tx_chain[i]);
1533			sc->ti_cdata.ti_tx_chain[i] = NULL;
1534		}
1535		bzero((char *)&sc->ti_rdata->ti_tx_ring[i],
1536		    sizeof(struct ti_tx_desc));
1537	}
1538
1539	return;
1540}
1541
1542static int
1543ti_init_tx_ring(sc)
1544	struct ti_softc		*sc;
1545{
1546	sc->ti_txcnt = 0;
1547	sc->ti_tx_saved_considx = 0;
1548	CSR_WRITE_4(sc, TI_MB_SENDPROD_IDX, 0);
1549	return(0);
1550}
1551
1552/*
1553 * The Tigon 2 firmware has a new way to add/delete multicast addresses,
1554 * but we have to support the old way too so that Tigon 1 cards will
1555 * work.
1556 */
1557static void
1558ti_add_mcast(sc, addr)
1559	struct ti_softc		*sc;
1560	struct ether_addr	*addr;
1561{
1562	struct ti_cmd_desc	cmd;
1563	u_int16_t		*m;
1564	u_int32_t		ext[2] = {0, 0};
1565
1566	m = (u_int16_t *)&addr->octet[0];
1567
1568	switch(sc->ti_hwrev) {
1569	case TI_HWREV_TIGON:
1570		CSR_WRITE_4(sc, TI_GCR_MAR0, htons(m[0]));
1571		CSR_WRITE_4(sc, TI_GCR_MAR1, (htons(m[1]) << 16) | htons(m[2]));
1572		TI_DO_CMD(TI_CMD_ADD_MCAST_ADDR, 0, 0);
1573		break;
1574	case TI_HWREV_TIGON_II:
1575		ext[0] = htons(m[0]);
1576		ext[1] = (htons(m[1]) << 16) | htons(m[2]);
1577		TI_DO_CMD_EXT(TI_CMD_EXT_ADD_MCAST, 0, 0, (caddr_t)&ext, 2);
1578		break;
1579	default:
1580		printf("ti%d: unknown hwrev\n", sc->ti_unit);
1581		break;
1582	}
1583
1584	return;
1585}
1586
1587static void
1588ti_del_mcast(sc, addr)
1589	struct ti_softc		*sc;
1590	struct ether_addr	*addr;
1591{
1592	struct ti_cmd_desc	cmd;
1593	u_int16_t		*m;
1594	u_int32_t		ext[2] = {0, 0};
1595
1596	m = (u_int16_t *)&addr->octet[0];
1597
1598	switch(sc->ti_hwrev) {
1599	case TI_HWREV_TIGON:
1600		CSR_WRITE_4(sc, TI_GCR_MAR0, htons(m[0]));
1601		CSR_WRITE_4(sc, TI_GCR_MAR1, (htons(m[1]) << 16) | htons(m[2]));
1602		TI_DO_CMD(TI_CMD_DEL_MCAST_ADDR, 0, 0);
1603		break;
1604	case TI_HWREV_TIGON_II:
1605		ext[0] = htons(m[0]);
1606		ext[1] = (htons(m[1]) << 16) | htons(m[2]);
1607		TI_DO_CMD_EXT(TI_CMD_EXT_DEL_MCAST, 0, 0, (caddr_t)&ext, 2);
1608		break;
1609	default:
1610		printf("ti%d: unknown hwrev\n", sc->ti_unit);
1611		break;
1612	}
1613
1614	return;
1615}
1616
1617/*
1618 * Configure the Tigon's multicast address filter.
1619 *
1620 * The actual multicast table management is a bit of a pain, thanks to
1621 * slight brain damage on the part of both Alteon and us. With our
1622 * multicast code, we are only alerted when the multicast address table
1623 * changes and at that point we only have the current list of addresses:
1624 * we only know the current state, not the previous state, so we don't
1625 * actually know what addresses were removed or added. The firmware has
1626 * state, but we can't get our grubby mits on it, and there is no 'delete
1627 * all multicast addresses' command. Hence, we have to maintain our own
1628 * state so we know what addresses have been programmed into the NIC at
1629 * any given time.
1630 */
1631static void
1632ti_setmulti(sc)
1633	struct ti_softc		*sc;
1634{
1635	struct ifnet		*ifp;
1636	struct ifmultiaddr	*ifma;
1637	struct ti_cmd_desc	cmd;
1638	struct ti_mc_entry	*mc;
1639	u_int32_t		intrs;
1640
1641	ifp = &sc->arpcom.ac_if;
1642
1643	if (ifp->if_flags & IFF_ALLMULTI) {
1644		TI_DO_CMD(TI_CMD_SET_ALLMULTI, TI_CMD_CODE_ALLMULTI_ENB, 0);
1645		return;
1646	} else {
1647		TI_DO_CMD(TI_CMD_SET_ALLMULTI, TI_CMD_CODE_ALLMULTI_DIS, 0);
1648	}
1649
1650	/* Disable interrupts. */
1651	intrs = CSR_READ_4(sc, TI_MB_HOSTINTR);
1652	CSR_WRITE_4(sc, TI_MB_HOSTINTR, 1);
1653
1654	/* First, zot all the existing filters. */
1655	while (SLIST_FIRST(&sc->ti_mc_listhead) != NULL) {
1656		mc = SLIST_FIRST(&sc->ti_mc_listhead);
1657		ti_del_mcast(sc, &mc->mc_addr);
1658		SLIST_REMOVE_HEAD(&sc->ti_mc_listhead, mc_entries);
1659		free(mc, M_DEVBUF);
1660	}
1661
1662	/* Now program new ones. */
1663	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
1664		if (ifma->ifma_addr->sa_family != AF_LINK)
1665			continue;
1666		mc = malloc(sizeof(struct ti_mc_entry), M_DEVBUF, M_NOWAIT);
1667		bcopy(LLADDR((struct sockaddr_dl *)ifma->ifma_addr),
1668		    (char *)&mc->mc_addr, ETHER_ADDR_LEN);
1669		SLIST_INSERT_HEAD(&sc->ti_mc_listhead, mc, mc_entries);
1670		ti_add_mcast(sc, &mc->mc_addr);
1671	}
1672
1673	/* Re-enable interrupts. */
1674	CSR_WRITE_4(sc, TI_MB_HOSTINTR, intrs);
1675
1676	return;
1677}
1678
1679/*
1680 * Check to see if the BIOS has configured us for a 64 bit slot when
1681 * we aren't actually in one. If we detect this condition, we can work
1682 * around it on the Tigon 2 by setting a bit in the PCI state register,
1683 * but for the Tigon 1 we must give up and abort the interface attach.
1684 */
1685static int ti_64bitslot_war(sc)
1686	struct ti_softc		*sc;
1687{
1688	if (!(CSR_READ_4(sc, TI_PCI_STATE) & TI_PCISTATE_32BIT_BUS)) {
1689		CSR_WRITE_4(sc, 0x600, 0);
1690		CSR_WRITE_4(sc, 0x604, 0);
1691		CSR_WRITE_4(sc, 0x600, 0x5555AAAA);
1692		if (CSR_READ_4(sc, 0x604) == 0x5555AAAA) {
1693			if (sc->ti_hwrev == TI_HWREV_TIGON)
1694				return(EINVAL);
1695			else {
1696				TI_SETBIT(sc, TI_PCI_STATE,
1697				    TI_PCISTATE_32BIT_BUS);
1698				return(0);
1699			}
1700		}
1701	}
1702
1703	return(0);
1704}
1705
1706/*
1707 * Do endian, PCI and DMA initialization. Also check the on-board ROM
1708 * self-test results.
1709 */
1710static int
1711ti_chipinit(sc)
1712	struct ti_softc		*sc;
1713{
1714	u_int32_t		cacheline;
1715	u_int32_t		pci_writemax = 0;
1716	u_int32_t		hdrsplit;
1717
1718	/* Initialize link to down state. */
1719	sc->ti_linkstat = TI_EV_CODE_LINK_DOWN;
1720
1721	if (sc->arpcom.ac_if.if_capenable & IFCAP_HWCSUM)
1722		sc->arpcom.ac_if.if_hwassist = TI_CSUM_FEATURES;
1723	else
1724		sc->arpcom.ac_if.if_hwassist = 0;
1725
1726	/* Set endianness before we access any non-PCI registers. */
1727#if BYTE_ORDER == BIG_ENDIAN
1728	CSR_WRITE_4(sc, TI_MISC_HOST_CTL,
1729	    TI_MHC_BIGENDIAN_INIT | (TI_MHC_BIGENDIAN_INIT << 24));
1730#else
1731	CSR_WRITE_4(sc, TI_MISC_HOST_CTL,
1732	    TI_MHC_LITTLEENDIAN_INIT | (TI_MHC_LITTLEENDIAN_INIT << 24));
1733#endif
1734
1735	/* Check the ROM failed bit to see if self-tests passed. */
1736	if (CSR_READ_4(sc, TI_CPU_STATE) & TI_CPUSTATE_ROMFAIL) {
1737		printf("ti%d: board self-diagnostics failed!\n", sc->ti_unit);
1738		return(ENODEV);
1739	}
1740
1741	/* Halt the CPU. */
1742	TI_SETBIT(sc, TI_CPU_STATE, TI_CPUSTATE_HALT);
1743
1744	/* Figure out the hardware revision. */
1745	switch(CSR_READ_4(sc, TI_MISC_HOST_CTL) & TI_MHC_CHIP_REV_MASK) {
1746	case TI_REV_TIGON_I:
1747		sc->ti_hwrev = TI_HWREV_TIGON;
1748		break;
1749	case TI_REV_TIGON_II:
1750		sc->ti_hwrev = TI_HWREV_TIGON_II;
1751		break;
1752	default:
1753		printf("ti%d: unsupported chip revision\n", sc->ti_unit);
1754		return(ENODEV);
1755	}
1756
1757	/* Do special setup for Tigon 2. */
1758	if (sc->ti_hwrev == TI_HWREV_TIGON_II) {
1759		TI_SETBIT(sc, TI_CPU_CTL_B, TI_CPUSTATE_HALT);
1760		TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_SRAM_BANK_512K);
1761		TI_SETBIT(sc, TI_MISC_CONF, TI_MCR_SRAM_SYNCHRONOUS);
1762	}
1763
1764	/*
1765	 * We don't have firmware source for the Tigon 1, so Tigon 1 boards
1766	 * can't do header splitting.
1767	 */
1768#ifdef TI_JUMBO_HDRSPLIT
1769	if (sc->ti_hwrev != TI_HWREV_TIGON)
1770		sc->ti_hdrsplit = 1;
1771	else
1772		printf("ti%d: can't do header splitting on a Tigon I board\n",
1773		       sc->ti_unit);
1774#endif /* TI_JUMBO_HDRSPLIT */
1775
1776	/* Set up the PCI state register. */
1777	CSR_WRITE_4(sc, TI_PCI_STATE, TI_PCI_READ_CMD|TI_PCI_WRITE_CMD);
1778	if (sc->ti_hwrev == TI_HWREV_TIGON_II) {
1779		TI_SETBIT(sc, TI_PCI_STATE, TI_PCISTATE_USE_MEM_RD_MULT);
1780	}
1781
1782	/* Clear the read/write max DMA parameters. */
1783	TI_CLRBIT(sc, TI_PCI_STATE, (TI_PCISTATE_WRITE_MAXDMA|
1784	    TI_PCISTATE_READ_MAXDMA));
1785
1786	/* Get cache line size. */
1787	cacheline = CSR_READ_4(sc, TI_PCI_BIST) & 0xFF;
1788
1789	/*
1790	 * If the system has set enabled the PCI memory write
1791	 * and invalidate command in the command register, set
1792	 * the write max parameter accordingly. This is necessary
1793	 * to use MWI with the Tigon 2.
1794	 */
1795	if (CSR_READ_4(sc, TI_PCI_CMDSTAT) & PCIM_CMD_MWIEN) {
1796		switch(cacheline) {
1797		case 1:
1798		case 4:
1799		case 8:
1800		case 16:
1801		case 32:
1802		case 64:
1803			break;
1804		default:
1805		/* Disable PCI memory write and invalidate. */
1806			if (bootverbose)
1807				printf("ti%d: cache line size %d not "
1808				    "supported; disabling PCI MWI\n",
1809				    sc->ti_unit, cacheline);
1810			CSR_WRITE_4(sc, TI_PCI_CMDSTAT, CSR_READ_4(sc,
1811			    TI_PCI_CMDSTAT) & ~PCIM_CMD_MWIEN);
1812			break;
1813		}
1814	}
1815
1816#ifdef __brokenalpha__
1817	/*
1818	 * From the Alteon sample driver:
1819	 * Must insure that we do not cross an 8K (bytes) boundary
1820	 * for DMA reads.  Our highest limit is 1K bytes.  This is a
1821	 * restriction on some ALPHA platforms with early revision
1822	 * 21174 PCI chipsets, such as the AlphaPC 164lx
1823	 */
1824	TI_SETBIT(sc, TI_PCI_STATE, pci_writemax|TI_PCI_READMAX_1024);
1825#else
1826	TI_SETBIT(sc, TI_PCI_STATE, pci_writemax);
1827#endif
1828
1829	/* This sets the min dma param all the way up (0xff). */
1830	TI_SETBIT(sc, TI_PCI_STATE, TI_PCISTATE_MINDMA);
1831
1832	if (sc->ti_hdrsplit)
1833		hdrsplit = TI_OPMODE_JUMBO_HDRSPLIT;
1834	else
1835		hdrsplit = 0;
1836
1837	/* Configure DMA variables. */
1838#if BYTE_ORDER == BIG_ENDIAN
1839	CSR_WRITE_4(sc, TI_GCR_OPMODE, TI_OPMODE_BYTESWAP_BD |
1840	    TI_OPMODE_BYTESWAP_DATA | TI_OPMODE_WORDSWAP_BD |
1841	    TI_OPMODE_WARN_ENB | TI_OPMODE_FATAL_ENB |
1842	    TI_OPMODE_DONT_FRAG_JUMBO | hdrsplit);
1843#else /* BYTE_ORDER */
1844	CSR_WRITE_4(sc, TI_GCR_OPMODE, TI_OPMODE_BYTESWAP_DATA|
1845	    TI_OPMODE_WORDSWAP_BD|TI_OPMODE_DONT_FRAG_JUMBO|
1846	    TI_OPMODE_WARN_ENB|TI_OPMODE_FATAL_ENB | hdrsplit);
1847#endif /* BYTE_ORDER */
1848
1849	/*
1850	 * Only allow 1 DMA channel to be active at a time.
1851	 * I don't think this is a good idea, but without it
1852	 * the firmware racks up lots of nicDmaReadRingFull
1853	 * errors.  This is not compatible with hardware checksums.
1854	 */
1855	if (sc->arpcom.ac_if.if_hwassist == 0)
1856		TI_SETBIT(sc, TI_GCR_OPMODE, TI_OPMODE_1_DMA_ACTIVE);
1857
1858	/* Recommended settings from Tigon manual. */
1859	CSR_WRITE_4(sc, TI_GCR_DMA_WRITECFG, TI_DMA_STATE_THRESH_8W);
1860	CSR_WRITE_4(sc, TI_GCR_DMA_READCFG, TI_DMA_STATE_THRESH_8W);
1861
1862	if (ti_64bitslot_war(sc)) {
1863		printf("ti%d: bios thinks we're in a 64 bit slot, "
1864		    "but we aren't", sc->ti_unit);
1865		return(EINVAL);
1866	}
1867
1868	return(0);
1869}
1870
1871/*
1872 * Initialize the general information block and firmware, and
1873 * start the CPU(s) running.
1874 */
1875static int
1876ti_gibinit(sc)
1877	struct ti_softc		*sc;
1878{
1879	struct ti_rcb		*rcb;
1880	int			i;
1881	struct ifnet		*ifp;
1882
1883	ifp = &sc->arpcom.ac_if;
1884
1885	/* Disable interrupts for now. */
1886	CSR_WRITE_4(sc, TI_MB_HOSTINTR, 1);
1887
1888	/* Tell the chip where to find the general information block. */
1889	CSR_WRITE_4(sc, TI_GCR_GENINFO_HI, 0);
1890	CSR_WRITE_4(sc, TI_GCR_GENINFO_LO, vtophys(&sc->ti_rdata->ti_info));
1891
1892	/* Load the firmware into SRAM. */
1893	ti_loadfw(sc);
1894
1895	/* Set up the contents of the general info and ring control blocks. */
1896
1897	/* Set up the event ring and producer pointer. */
1898	rcb = &sc->ti_rdata->ti_info.ti_ev_rcb;
1899
1900	TI_HOSTADDR(rcb->ti_hostaddr) = vtophys(&sc->ti_rdata->ti_event_ring);
1901	rcb->ti_flags = 0;
1902	TI_HOSTADDR(sc->ti_rdata->ti_info.ti_ev_prodidx_ptr) =
1903	    vtophys(&sc->ti_ev_prodidx);
1904	sc->ti_ev_prodidx.ti_idx = 0;
1905	CSR_WRITE_4(sc, TI_GCR_EVENTCONS_IDX, 0);
1906	sc->ti_ev_saved_considx = 0;
1907
1908	/* Set up the command ring and producer mailbox. */
1909	rcb = &sc->ti_rdata->ti_info.ti_cmd_rcb;
1910
1911	sc->ti_rdata->ti_cmd_ring =
1912	    (struct ti_cmd_desc *)(sc->ti_vhandle + TI_GCR_CMDRING);
1913	TI_HOSTADDR(rcb->ti_hostaddr) = TI_GCR_NIC_ADDR(TI_GCR_CMDRING);
1914	rcb->ti_flags = 0;
1915	rcb->ti_max_len = 0;
1916	for (i = 0; i < TI_CMD_RING_CNT; i++) {
1917		CSR_WRITE_4(sc, TI_GCR_CMDRING + (i * 4), 0);
1918	}
1919	CSR_WRITE_4(sc, TI_GCR_CMDCONS_IDX, 0);
1920	CSR_WRITE_4(sc, TI_MB_CMDPROD_IDX, 0);
1921	sc->ti_cmd_saved_prodidx = 0;
1922
1923	/*
1924	 * Assign the address of the stats refresh buffer.
1925	 * We re-use the current stats buffer for this to
1926	 * conserve memory.
1927	 */
1928	TI_HOSTADDR(sc->ti_rdata->ti_info.ti_refresh_stats_ptr) =
1929	    vtophys(&sc->ti_rdata->ti_info.ti_stats);
1930
1931	/* Set up the standard receive ring. */
1932	rcb = &sc->ti_rdata->ti_info.ti_std_rx_rcb;
1933	TI_HOSTADDR(rcb->ti_hostaddr) = vtophys(&sc->ti_rdata->ti_rx_std_ring);
1934	rcb->ti_max_len = TI_FRAMELEN;
1935	rcb->ti_flags = 0;
1936	if (sc->arpcom.ac_if.if_hwassist)
1937		rcb->ti_flags |= TI_RCB_FLAG_TCP_UDP_CKSUM |
1938		     TI_RCB_FLAG_IP_CKSUM | TI_RCB_FLAG_NO_PHDR_CKSUM;
1939	rcb->ti_flags |= TI_RCB_FLAG_VLAN_ASSIST;
1940
1941	/* Set up the jumbo receive ring. */
1942	rcb = &sc->ti_rdata->ti_info.ti_jumbo_rx_rcb;
1943	TI_HOSTADDR(rcb->ti_hostaddr) =
1944	    vtophys(&sc->ti_rdata->ti_rx_jumbo_ring);
1945
1946#ifdef TI_PRIVATE_JUMBOS
1947	rcb->ti_max_len = TI_JUMBO_FRAMELEN;
1948	rcb->ti_flags = 0;
1949#else
1950	rcb->ti_max_len = PAGE_SIZE;
1951	rcb->ti_flags = TI_RCB_FLAG_USE_EXT_RX_BD;
1952#endif
1953	if (sc->arpcom.ac_if.if_hwassist)
1954		rcb->ti_flags |= TI_RCB_FLAG_TCP_UDP_CKSUM |
1955		     TI_RCB_FLAG_IP_CKSUM | TI_RCB_FLAG_NO_PHDR_CKSUM;
1956	rcb->ti_flags |= TI_RCB_FLAG_VLAN_ASSIST;
1957
1958	/*
1959	 * Set up the mini ring. Only activated on the
1960	 * Tigon 2 but the slot in the config block is
1961	 * still there on the Tigon 1.
1962	 */
1963	rcb = &sc->ti_rdata->ti_info.ti_mini_rx_rcb;
1964	TI_HOSTADDR(rcb->ti_hostaddr) =
1965	    vtophys(&sc->ti_rdata->ti_rx_mini_ring);
1966	rcb->ti_max_len = MHLEN - ETHER_ALIGN;
1967	if (sc->ti_hwrev == TI_HWREV_TIGON)
1968		rcb->ti_flags = TI_RCB_FLAG_RING_DISABLED;
1969	else
1970		rcb->ti_flags = 0;
1971	if (sc->arpcom.ac_if.if_hwassist)
1972		rcb->ti_flags |= TI_RCB_FLAG_TCP_UDP_CKSUM |
1973		     TI_RCB_FLAG_IP_CKSUM | TI_RCB_FLAG_NO_PHDR_CKSUM;
1974	rcb->ti_flags |= TI_RCB_FLAG_VLAN_ASSIST;
1975
1976	/*
1977	 * Set up the receive return ring.
1978	 */
1979	rcb = &sc->ti_rdata->ti_info.ti_return_rcb;
1980	TI_HOSTADDR(rcb->ti_hostaddr) =
1981	    vtophys(&sc->ti_rdata->ti_rx_return_ring);
1982	rcb->ti_flags = 0;
1983	rcb->ti_max_len = TI_RETURN_RING_CNT;
1984	TI_HOSTADDR(sc->ti_rdata->ti_info.ti_return_prodidx_ptr) =
1985	    vtophys(&sc->ti_return_prodidx);
1986
1987	/*
1988	 * Set up the tx ring. Note: for the Tigon 2, we have the option
1989	 * of putting the transmit ring in the host's address space and
1990	 * letting the chip DMA it instead of leaving the ring in the NIC's
1991	 * memory and accessing it through the shared memory region. We
1992	 * do this for the Tigon 2, but it doesn't work on the Tigon 1,
1993	 * so we have to revert to the shared memory scheme if we detect
1994	 * a Tigon 1 chip.
1995	 */
1996	CSR_WRITE_4(sc, TI_WINBASE, TI_TX_RING_BASE);
1997	if (sc->ti_hwrev == TI_HWREV_TIGON) {
1998		sc->ti_rdata->ti_tx_ring_nic =
1999		    (struct ti_tx_desc *)(sc->ti_vhandle + TI_WINDOW);
2000	}
2001	bzero((char *)sc->ti_rdata->ti_tx_ring,
2002	    TI_TX_RING_CNT * sizeof(struct ti_tx_desc));
2003	rcb = &sc->ti_rdata->ti_info.ti_tx_rcb;
2004	if (sc->ti_hwrev == TI_HWREV_TIGON)
2005		rcb->ti_flags = 0;
2006	else
2007		rcb->ti_flags = TI_RCB_FLAG_HOST_RING;
2008	rcb->ti_flags |= TI_RCB_FLAG_VLAN_ASSIST;
2009	if (sc->arpcom.ac_if.if_hwassist)
2010		rcb->ti_flags |= TI_RCB_FLAG_TCP_UDP_CKSUM |
2011		     TI_RCB_FLAG_IP_CKSUM | TI_RCB_FLAG_NO_PHDR_CKSUM;
2012	rcb->ti_max_len = TI_TX_RING_CNT;
2013	if (sc->ti_hwrev == TI_HWREV_TIGON)
2014		TI_HOSTADDR(rcb->ti_hostaddr) = TI_TX_RING_BASE;
2015	else
2016		TI_HOSTADDR(rcb->ti_hostaddr) =
2017		    vtophys(&sc->ti_rdata->ti_tx_ring);
2018	TI_HOSTADDR(sc->ti_rdata->ti_info.ti_tx_considx_ptr) =
2019	    vtophys(&sc->ti_tx_considx);
2020
2021	/* Set up tuneables */
2022#if 0
2023	if (ifp->if_mtu > (ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN))
2024		CSR_WRITE_4(sc, TI_GCR_RX_COAL_TICKS,
2025		    (sc->ti_rx_coal_ticks / 10));
2026	else
2027#endif
2028		CSR_WRITE_4(sc, TI_GCR_RX_COAL_TICKS, sc->ti_rx_coal_ticks);
2029	CSR_WRITE_4(sc, TI_GCR_TX_COAL_TICKS, sc->ti_tx_coal_ticks);
2030	CSR_WRITE_4(sc, TI_GCR_STAT_TICKS, sc->ti_stat_ticks);
2031	CSR_WRITE_4(sc, TI_GCR_RX_MAX_COAL_BD, sc->ti_rx_max_coal_bds);
2032	CSR_WRITE_4(sc, TI_GCR_TX_MAX_COAL_BD, sc->ti_tx_max_coal_bds);
2033	CSR_WRITE_4(sc, TI_GCR_TX_BUFFER_RATIO, sc->ti_tx_buf_ratio);
2034
2035	/* Turn interrupts on. */
2036	CSR_WRITE_4(sc, TI_GCR_MASK_INTRS, 0);
2037	CSR_WRITE_4(sc, TI_MB_HOSTINTR, 0);
2038
2039	/* Start CPU. */
2040	TI_CLRBIT(sc, TI_CPU_STATE, (TI_CPUSTATE_HALT|TI_CPUSTATE_STEP));
2041
2042	return(0);
2043}
2044
2045/*
2046 * Probe for a Tigon chip. Check the PCI vendor and device IDs
2047 * against our list and return its name if we find a match.
2048 */
2049static int
2050ti_probe(dev)
2051	device_t		dev;
2052{
2053	struct ti_type		*t;
2054
2055	t = ti_devs;
2056
2057	while(t->ti_name != NULL) {
2058		if ((pci_get_vendor(dev) == t->ti_vid) &&
2059		    (pci_get_device(dev) == t->ti_did)) {
2060			device_set_desc(dev, t->ti_name);
2061			return(0);
2062		}
2063		t++;
2064	}
2065
2066	return(ENXIO);
2067}
2068
2069#ifdef KLD_MODULE
2070static int
2071log2rndup(int len)
2072{
2073	int log2size = 0, t = len;
2074	while (t > 1) {
2075		log2size++;
2076		t >>= 1;
2077	}
2078	if (len != (1 << log2size))
2079		log2size++;
2080	return log2size;
2081}
2082
2083static int
2084ti_mbuf_sanity(device_t dev)
2085{
2086	if ((mbstat.m_msize != MSIZE) || mbstat.m_mclbytes != MCLBYTES){
2087		device_printf(dev, "\n");
2088		device_printf(dev, "This module was compiled with "
2089				   "-DMCLSHIFT=%d -DMSIZE=%d\n", MCLSHIFT,
2090				   MSIZE);
2091		device_printf(dev, "The kernel was compiled with MCLSHIFT=%d,"
2092			      " MSIZE=%d\n", log2rndup(mbstat.m_mclbytes),
2093			      (int)mbstat.m_msize);
2094		return(EINVAL);
2095	}
2096	return(0);
2097}
2098#endif
2099
2100
2101static int
2102ti_attach(dev)
2103	device_t		dev;
2104{
2105	u_int32_t		command;
2106	struct ifnet		*ifp;
2107	struct ti_softc		*sc;
2108	int			unit, error = 0, rid;
2109
2110	sc = NULL;
2111
2112#ifdef KLD_MODULE
2113	if (ti_mbuf_sanity(dev)){
2114		device_printf(dev, "Module mbuf constants do not match "
2115			      "kernel constants!\n");
2116		device_printf(dev, "Rebuild the module or the kernel so "
2117			      "they match\n");
2118		device_printf(dev, "\n");
2119		error = EINVAL;
2120		goto fail;
2121	}
2122#endif
2123
2124	sc = device_get_softc(dev);
2125	unit = device_get_unit(dev);
2126	bzero(sc, sizeof(struct ti_softc));
2127
2128	mtx_init(&sc->ti_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
2129	    MTX_DEF | MTX_RECURSE);
2130	sc->arpcom.ac_if.if_capabilities = IFCAP_HWCSUM | IFCAP_VLAN_HWTAGGING;
2131	sc->arpcom.ac_if.if_capenable = sc->arpcom.ac_if.if_capabilities;
2132
2133	/*
2134	 * Map control/status registers.
2135	 */
2136	pci_enable_busmaster(dev);
2137	pci_enable_io(dev, SYS_RES_MEMORY);
2138	command = pci_read_config(dev, PCIR_COMMAND, 4);
2139
2140	if (!(command & PCIM_CMD_MEMEN)) {
2141		printf("ti%d: failed to enable memory mapping!\n", unit);
2142		error = ENXIO;
2143		goto fail;
2144	}
2145
2146	rid = TI_PCI_LOMEM;
2147	sc->ti_res = bus_alloc_resource(dev, SYS_RES_MEMORY, &rid,
2148	    0, ~0, 1, RF_ACTIVE|PCI_RF_DENSE);
2149
2150	if (sc->ti_res == NULL) {
2151		printf ("ti%d: couldn't map memory\n", unit);
2152		error = ENXIO;
2153		goto fail;
2154	}
2155
2156	sc->ti_btag = rman_get_bustag(sc->ti_res);
2157	sc->ti_bhandle = rman_get_bushandle(sc->ti_res);
2158	sc->ti_vhandle = (vm_offset_t)rman_get_virtual(sc->ti_res);
2159
2160	/* Allocate interrupt */
2161	rid = 0;
2162
2163	sc->ti_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0, ~0, 1,
2164	    RF_SHAREABLE | RF_ACTIVE);
2165
2166	if (sc->ti_irq == NULL) {
2167		printf("ti%d: couldn't map interrupt\n", unit);
2168		error = ENXIO;
2169		goto fail;
2170	}
2171
2172	error = bus_setup_intr(dev, sc->ti_irq, INTR_TYPE_NET,
2173	   ti_intr, sc, &sc->ti_intrhand);
2174
2175	if (error) {
2176		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->ti_irq);
2177		bus_release_resource(dev, SYS_RES_MEMORY,
2178		    TI_PCI_LOMEM, sc->ti_res);
2179		printf("ti%d: couldn't set up irq\n", unit);
2180		goto fail;
2181	}
2182
2183	sc->ti_unit = unit;
2184
2185	if (ti_chipinit(sc)) {
2186		printf("ti%d: chip initialization failed\n", sc->ti_unit);
2187		bus_teardown_intr(dev, sc->ti_irq, sc->ti_intrhand);
2188		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->ti_irq);
2189		bus_release_resource(dev, SYS_RES_MEMORY,
2190		    TI_PCI_LOMEM, sc->ti_res);
2191		error = ENXIO;
2192		goto fail;
2193	}
2194
2195	/* Zero out the NIC's on-board SRAM. */
2196	ti_mem(sc, 0x2000, 0x100000 - 0x2000,  NULL);
2197
2198	/* Init again -- zeroing memory may have clobbered some registers. */
2199	if (ti_chipinit(sc)) {
2200		printf("ti%d: chip initialization failed\n", sc->ti_unit);
2201		bus_teardown_intr(dev, sc->ti_irq, sc->ti_intrhand);
2202		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->ti_irq);
2203		bus_release_resource(dev, SYS_RES_MEMORY,
2204		    TI_PCI_LOMEM, sc->ti_res);
2205		error = ENXIO;
2206		goto fail;
2207	}
2208
2209	/*
2210	 * Get station address from the EEPROM. Note: the manual states
2211	 * that the MAC address is at offset 0x8c, however the data is
2212	 * stored as two longwords (since that's how it's loaded into
2213	 * the NIC). This means the MAC address is actually preceded
2214	 * by two zero bytes. We need to skip over those.
2215	 */
2216	if (ti_read_eeprom(sc, (caddr_t)&sc->arpcom.ac_enaddr,
2217				TI_EE_MAC_OFFSET + 2, ETHER_ADDR_LEN)) {
2218		printf("ti%d: failed to read station address\n", unit);
2219		bus_teardown_intr(dev, sc->ti_irq, sc->ti_intrhand);
2220		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->ti_irq);
2221		bus_release_resource(dev, SYS_RES_MEMORY,
2222		    TI_PCI_LOMEM, sc->ti_res);
2223		error = ENXIO;
2224		goto fail;
2225	}
2226
2227	/*
2228	 * A Tigon chip was detected. Inform the world.
2229	 */
2230	printf("ti%d: Ethernet address: %6D\n", unit,
2231				sc->arpcom.ac_enaddr, ":");
2232
2233	/* Allocate the general information block and ring buffers. */
2234	sc->ti_rdata = contigmalloc(sizeof(struct ti_ring_data), M_DEVBUF,
2235	    M_NOWAIT, 0, 0xffffffff, PAGE_SIZE, 0);
2236
2237	if (sc->ti_rdata == NULL) {
2238		bus_teardown_intr(dev, sc->ti_irq, sc->ti_intrhand);
2239		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->ti_irq);
2240		bus_release_resource(dev, SYS_RES_MEMORY,
2241		    TI_PCI_LOMEM, sc->ti_res);
2242		error = ENXIO;
2243		printf("ti%d: no memory for list buffers!\n", sc->ti_unit);
2244		goto fail;
2245	}
2246
2247	bzero(sc->ti_rdata, sizeof(struct ti_ring_data));
2248
2249	/* Try to allocate memory for jumbo buffers. */
2250#ifdef TI_PRIVATE_JUMBOS
2251	if (ti_alloc_jumbo_mem(sc)) {
2252		printf("ti%d: jumbo buffer allocation failed\n", sc->ti_unit);
2253		bus_teardown_intr(dev, sc->ti_irq, sc->ti_intrhand);
2254		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->ti_irq);
2255		bus_release_resource(dev, SYS_RES_MEMORY,
2256		    TI_PCI_LOMEM, sc->ti_res);
2257		contigfree(sc->ti_rdata, sizeof(struct ti_ring_data),
2258		    M_DEVBUF);
2259		error = ENXIO;
2260		goto fail;
2261	}
2262#else
2263	if (!jumbo_vm_init()) {
2264		printf("ti%d: VM initialization failed!\n", sc->ti_unit);
2265		bus_teardown_intr(dev, sc->ti_irq, sc->ti_intrhand);
2266		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->ti_irq);
2267		bus_release_resource(dev, SYS_RES_MEMORY,
2268		    TI_PCI_LOMEM, sc->ti_res);
2269		free(sc->ti_rdata, M_DEVBUF);
2270		error = ENOMEM;
2271		goto fail;
2272	}
2273#endif
2274
2275	/*
2276	 * We really need a better way to tell a 1000baseTX card
2277	 * from a 1000baseSX one, since in theory there could be
2278	 * OEMed 1000baseTX cards from lame vendors who aren't
2279	 * clever enough to change the PCI ID. For the moment
2280	 * though, the AceNIC is the only copper card available.
2281	 */
2282	if (pci_get_vendor(dev) == ALT_VENDORID &&
2283	    pci_get_device(dev) == ALT_DEVICEID_ACENIC_COPPER)
2284		sc->ti_copper = 1;
2285	/* Ok, it's not the only copper card available. */
2286	if (pci_get_vendor(dev) == NG_VENDORID &&
2287	    pci_get_device(dev) == NG_DEVICEID_GA620T)
2288		sc->ti_copper = 1;
2289
2290	/* Set default tuneable values. */
2291	sc->ti_stat_ticks = 2 * TI_TICKS_PER_SEC;
2292#if 0
2293	sc->ti_rx_coal_ticks = TI_TICKS_PER_SEC / 5000;
2294#endif
2295	sc->ti_rx_coal_ticks = 170;
2296	sc->ti_tx_coal_ticks = TI_TICKS_PER_SEC / 500;
2297	sc->ti_rx_max_coal_bds = 64;
2298#if 0
2299	sc->ti_tx_max_coal_bds = 128;
2300#endif
2301	sc->ti_tx_max_coal_bds = 32;
2302	sc->ti_tx_buf_ratio = 21;
2303
2304	/* Set up ifnet structure */
2305	ifp = &sc->arpcom.ac_if;
2306	ifp->if_softc = sc;
2307	ifp->if_unit = sc->ti_unit;
2308	ifp->if_name = "ti";
2309	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
2310	tis[unit] = sc;
2311	ifp->if_ioctl = ti_ioctl;
2312	ifp->if_output = ether_output;
2313	ifp->if_start = ti_start;
2314	ifp->if_watchdog = ti_watchdog;
2315	ifp->if_init = ti_init;
2316	ifp->if_mtu = ETHERMTU;
2317	ifp->if_snd.ifq_maxlen = TI_TX_RING_CNT - 1;
2318
2319	/* Set up ifmedia support. */
2320	ifmedia_init(&sc->ifmedia, IFM_IMASK, ti_ifmedia_upd, ti_ifmedia_sts);
2321	if (sc->ti_copper) {
2322		/*
2323		 * Copper cards allow manual 10/100 mode selection,
2324		 * but not manual 1000baseTX mode selection. Why?
2325		 * Becuase currently there's no way to specify the
2326		 * master/slave setting through the firmware interface,
2327		 * so Alteon decided to just bag it and handle it
2328		 * via autonegotiation.
2329		 */
2330		ifmedia_add(&sc->ifmedia, IFM_ETHER|IFM_10_T, 0, NULL);
2331		ifmedia_add(&sc->ifmedia,
2332		    IFM_ETHER|IFM_10_T|IFM_FDX, 0, NULL);
2333		ifmedia_add(&sc->ifmedia, IFM_ETHER|IFM_100_TX, 0, NULL);
2334		ifmedia_add(&sc->ifmedia,
2335		    IFM_ETHER|IFM_100_TX|IFM_FDX, 0, NULL);
2336		ifmedia_add(&sc->ifmedia, IFM_ETHER|IFM_1000_T, 0, NULL);
2337		ifmedia_add(&sc->ifmedia,
2338		    IFM_ETHER|IFM_1000_T|IFM_FDX, 0, NULL);
2339	} else {
2340		/* Fiber cards don't support 10/100 modes. */
2341		ifmedia_add(&sc->ifmedia, IFM_ETHER|IFM_1000_SX, 0, NULL);
2342		ifmedia_add(&sc->ifmedia,
2343		    IFM_ETHER|IFM_1000_SX|IFM_FDX, 0, NULL);
2344	}
2345	ifmedia_add(&sc->ifmedia, IFM_ETHER|IFM_AUTO, 0, NULL);
2346	ifmedia_set(&sc->ifmedia, IFM_ETHER|IFM_AUTO);
2347
2348	/*
2349	 * We're assuming here that card initialization is a sequential
2350	 * thing.  If it isn't, multiple cards probing at the same time
2351	 * could stomp on the list of softcs here.
2352	 */
2353	/*
2354	 * If this is the first card to be initialized, initialize the
2355	 * softc queue.
2356	 */
2357	if (unit == 0)
2358		STAILQ_INIT(&ti_sc_list);
2359
2360	STAILQ_INSERT_TAIL(&ti_sc_list, sc, ti_links);
2361
2362	/* Register the device */
2363	sc->dev = make_dev(&ti_cdevsw, sc->ti_unit, UID_ROOT, GID_OPERATOR,
2364			   0600, "ti%d", sc->ti_unit);
2365
2366	/*
2367	 * Call MI attach routine.
2368	 */
2369	ether_ifattach(ifp, sc->arpcom.ac_enaddr);
2370	return(0);
2371
2372fail:
2373	mtx_destroy(&sc->ti_mtx);
2374	return(error);
2375}
2376
2377/*
2378 * Verify that our character special device is not currently
2379 * open.  Also track down any cached vnodes & kill them before
2380 * the module is unloaded
2381 */
2382static int
2383ti_unref_special(device_t dev)
2384{
2385	struct vnode *ti_vn;
2386	int count;
2387	struct ti_softc *sc = sc = device_get_softc(dev);
2388
2389	if (!vfinddev(sc->dev, VCHR, &ti_vn)) {
2390		return 0;
2391	}
2392
2393	if ((count = vcount(ti_vn))) {
2394		device_printf(dev, "%d refs to special device, "
2395			      "denying unload\n", count);
2396		return count;
2397	}
2398	/* now we know that there's a vnode in the cache. We hunt it
2399	   down and kill it now, before unloading */
2400	vgone(ti_vn);
2401	return(0);
2402}
2403
2404
2405static int
2406ti_detach(dev)
2407	device_t		dev;
2408{
2409	struct ti_softc		*sc;
2410	struct ifnet		*ifp;
2411
2412	if (ti_unref_special(dev))
2413		return EBUSY;
2414
2415	sc = device_get_softc(dev);
2416	TI_LOCK(sc);
2417	ifp = &sc->arpcom.ac_if;
2418
2419	ether_ifdetach(ifp);
2420	ti_stop(sc);
2421
2422	bus_teardown_intr(dev, sc->ti_irq, sc->ti_intrhand);
2423	bus_release_resource(dev, SYS_RES_IRQ, 0, sc->ti_irq);
2424	bus_release_resource(dev, SYS_RES_MEMORY, TI_PCI_LOMEM, sc->ti_res);
2425
2426#ifdef TI_PRIVATE_JUMBOS
2427	contigfree(sc->ti_cdata.ti_jumbo_buf, TI_JMEM, M_DEVBUF);
2428#endif
2429	contigfree(sc->ti_rdata, sizeof(struct ti_ring_data), M_DEVBUF);
2430	ifmedia_removeall(&sc->ifmedia);
2431
2432	TI_UNLOCK(sc);
2433	mtx_destroy(&sc->ti_mtx);
2434
2435	return(0);
2436}
2437
2438#ifdef TI_JUMBO_HDRSPLIT
2439/*
2440 * If hdr_len is 0, that means that header splitting wasn't done on
2441 * this packet for some reason.  The two most likely reasons are that
2442 * the protocol isn't a supported protocol for splitting, or this
2443 * packet had a fragment offset that wasn't 0.
2444 *
2445 * The header length, if it is non-zero, will always be the length of
2446 * the headers on the packet, but that length could be longer than the
2447 * first mbuf.  So we take the minimum of the two as the actual
2448 * length.
2449 */
2450static __inline void
2451ti_hdr_split(struct mbuf *top, int hdr_len, int pkt_len, int idx)
2452{
2453	int i = 0;
2454	int lengths[4] = {0, 0, 0, 0};
2455	struct mbuf *m, *mp;
2456
2457	if (hdr_len != 0)
2458		top->m_len = min(hdr_len, top->m_len);
2459	pkt_len -= top->m_len;
2460	lengths[i++] = top->m_len;
2461
2462	mp = top;
2463	for (m = top->m_next; m && pkt_len; m = m->m_next) {
2464		m->m_len = m->m_ext.ext_size = min(m->m_len, pkt_len);
2465		pkt_len -= m->m_len;
2466		lengths[i++] = m->m_len;
2467		mp = m;
2468	}
2469
2470#if 0
2471	if (hdr_len != 0)
2472		printf("got split packet: ");
2473	else
2474		printf("got non-split packet: ");
2475
2476	printf("%d,%d,%d,%d = %d\n", lengths[0],
2477	    lengths[1], lengths[2], lengths[3],
2478	    lengths[0] + lengths[1] + lengths[2] +
2479	    lengths[3]);
2480#endif
2481
2482	if (pkt_len)
2483		panic("header splitting didn't");
2484
2485	if (m) {
2486		m_freem(m);
2487		mp->m_next = NULL;
2488
2489	}
2490	if (mp->m_next != NULL)
2491		panic("ti_hdr_split: last mbuf in chain should be null");
2492}
2493#endif /* TI_JUMBO_HDRSPLIT */
2494
2495/*
2496 * Frame reception handling. This is called if there's a frame
2497 * on the receive return list.
2498 *
2499 * Note: we have to be able to handle three possibilities here:
2500 * 1) the frame is from the mini receive ring (can only happen)
2501 *    on Tigon 2 boards)
2502 * 2) the frame is from the jumbo recieve ring
2503 * 3) the frame is from the standard receive ring
2504 */
2505
2506static void
2507ti_rxeof(sc)
2508	struct ti_softc		*sc;
2509{
2510	struct ifnet		*ifp;
2511	struct ti_cmd_desc	cmd;
2512
2513	ifp = &sc->arpcom.ac_if;
2514
2515	while(sc->ti_rx_saved_considx != sc->ti_return_prodidx.ti_idx) {
2516		struct ti_rx_desc	*cur_rx;
2517		u_int32_t		rxidx;
2518		struct ether_header	*eh;
2519		struct mbuf		*m = NULL;
2520		u_int16_t		vlan_tag = 0;
2521		int			have_tag = 0;
2522
2523		cur_rx =
2524		    &sc->ti_rdata->ti_rx_return_ring[sc->ti_rx_saved_considx];
2525		rxidx = cur_rx->ti_idx;
2526		TI_INC(sc->ti_rx_saved_considx, TI_RETURN_RING_CNT);
2527
2528		if (cur_rx->ti_flags & TI_BDFLAG_VLAN_TAG) {
2529			have_tag = 1;
2530			vlan_tag = cur_rx->ti_vlan_tag & 0xfff;
2531		}
2532
2533		if (cur_rx->ti_flags & TI_BDFLAG_JUMBO_RING) {
2534
2535			TI_INC(sc->ti_jumbo, TI_JUMBO_RX_RING_CNT);
2536			m = sc->ti_cdata.ti_rx_jumbo_chain[rxidx];
2537			sc->ti_cdata.ti_rx_jumbo_chain[rxidx] = NULL;
2538			if (cur_rx->ti_flags & TI_BDFLAG_ERROR) {
2539				ifp->if_ierrors++;
2540				ti_newbuf_jumbo(sc, sc->ti_jumbo, m);
2541				continue;
2542			}
2543			if (ti_newbuf_jumbo(sc, sc->ti_jumbo, NULL) == ENOBUFS) {
2544				ifp->if_ierrors++;
2545				ti_newbuf_jumbo(sc, sc->ti_jumbo, m);
2546				continue;
2547			}
2548#ifdef TI_PRIVATE_JUMBOS
2549                        m->m_len = cur_rx->ti_len;
2550#else /* TI_PRIVATE_JUMBOS */
2551#ifdef TI_JUMBO_HDRSPLIT
2552			if (sc->ti_hdrsplit)
2553				ti_hdr_split(m, TI_HOSTADDR(cur_rx->ti_addr),
2554					     cur_rx->ti_len, rxidx);
2555			else
2556#endif /* TI_JUMBO_HDRSPLIT */
2557                        	m_adj(m, cur_rx->ti_len - m->m_pkthdr.len);
2558#endif /* TI_PRIVATE_JUMBOS */
2559		} else if (cur_rx->ti_flags & TI_BDFLAG_MINI_RING) {
2560			TI_INC(sc->ti_mini, TI_MINI_RX_RING_CNT);
2561			m = sc->ti_cdata.ti_rx_mini_chain[rxidx];
2562			sc->ti_cdata.ti_rx_mini_chain[rxidx] = NULL;
2563			if (cur_rx->ti_flags & TI_BDFLAG_ERROR) {
2564				ifp->if_ierrors++;
2565				ti_newbuf_mini(sc, sc->ti_mini, m);
2566				continue;
2567			}
2568			if (ti_newbuf_mini(sc, sc->ti_mini, NULL) == ENOBUFS) {
2569				ifp->if_ierrors++;
2570				ti_newbuf_mini(sc, sc->ti_mini, m);
2571				continue;
2572			}
2573			m->m_len = cur_rx->ti_len;
2574		} else {
2575			TI_INC(sc->ti_std, TI_STD_RX_RING_CNT);
2576			m = sc->ti_cdata.ti_rx_std_chain[rxidx];
2577			sc->ti_cdata.ti_rx_std_chain[rxidx] = NULL;
2578			if (cur_rx->ti_flags & TI_BDFLAG_ERROR) {
2579				ifp->if_ierrors++;
2580				ti_newbuf_std(sc, sc->ti_std, m);
2581				continue;
2582			}
2583			if (ti_newbuf_std(sc, sc->ti_std, NULL) == ENOBUFS) {
2584				ifp->if_ierrors++;
2585				ti_newbuf_std(sc, sc->ti_std, m);
2586				continue;
2587			}
2588			m->m_len = cur_rx->ti_len;
2589		}
2590
2591		m->m_pkthdr.len = cur_rx->ti_len;
2592		ifp->if_ipackets++;
2593		eh = mtod(m, struct ether_header *);
2594		m->m_pkthdr.rcvif = ifp;
2595
2596		if (ifp->if_hwassist) {
2597			m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED |
2598			    CSUM_DATA_VALID;
2599			if ((cur_rx->ti_ip_cksum ^ 0xffff) == 0)
2600				m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
2601			m->m_pkthdr.csum_data = cur_rx->ti_tcp_udp_cksum;
2602		}
2603
2604		/*
2605		 * If we received a packet with a vlan tag,
2606		 * tag it before passing the packet upward.
2607		 */
2608		if (have_tag)
2609			VLAN_INPUT_TAG(ifp, m, vlan_tag, continue);
2610		(*ifp->if_input)(ifp, m);
2611	}
2612
2613	/* Only necessary on the Tigon 1. */
2614	if (sc->ti_hwrev == TI_HWREV_TIGON)
2615		CSR_WRITE_4(sc, TI_GCR_RXRETURNCONS_IDX,
2616		    sc->ti_rx_saved_considx);
2617
2618	TI_UPDATE_STDPROD(sc, sc->ti_std);
2619	TI_UPDATE_MINIPROD(sc, sc->ti_mini);
2620	TI_UPDATE_JUMBOPROD(sc, sc->ti_jumbo);
2621
2622	return;
2623}
2624
2625static void
2626ti_txeof(sc)
2627	struct ti_softc		*sc;
2628{
2629	struct ti_tx_desc	*cur_tx = NULL;
2630	struct ifnet		*ifp;
2631
2632	ifp = &sc->arpcom.ac_if;
2633
2634	/*
2635	 * Go through our tx ring and free mbufs for those
2636	 * frames that have been sent.
2637	 */
2638	while (sc->ti_tx_saved_considx != sc->ti_tx_considx.ti_idx) {
2639		u_int32_t		idx = 0;
2640
2641		idx = sc->ti_tx_saved_considx;
2642		if (sc->ti_hwrev == TI_HWREV_TIGON) {
2643			if (idx > 383)
2644				CSR_WRITE_4(sc, TI_WINBASE,
2645				    TI_TX_RING_BASE + 6144);
2646			else if (idx > 255)
2647				CSR_WRITE_4(sc, TI_WINBASE,
2648				    TI_TX_RING_BASE + 4096);
2649			else if (idx > 127)
2650				CSR_WRITE_4(sc, TI_WINBASE,
2651				    TI_TX_RING_BASE + 2048);
2652			else
2653				CSR_WRITE_4(sc, TI_WINBASE,
2654				    TI_TX_RING_BASE);
2655			cur_tx = &sc->ti_rdata->ti_tx_ring_nic[idx % 128];
2656		} else
2657			cur_tx = &sc->ti_rdata->ti_tx_ring[idx];
2658		if (cur_tx->ti_flags & TI_BDFLAG_END)
2659			ifp->if_opackets++;
2660		if (sc->ti_cdata.ti_tx_chain[idx] != NULL) {
2661			m_freem(sc->ti_cdata.ti_tx_chain[idx]);
2662			sc->ti_cdata.ti_tx_chain[idx] = NULL;
2663		}
2664		sc->ti_txcnt--;
2665		TI_INC(sc->ti_tx_saved_considx, TI_TX_RING_CNT);
2666		ifp->if_timer = 0;
2667	}
2668
2669	if (cur_tx != NULL)
2670		ifp->if_flags &= ~IFF_OACTIVE;
2671
2672	return;
2673}
2674
2675static void
2676ti_intr(xsc)
2677	void			*xsc;
2678{
2679	struct ti_softc		*sc;
2680	struct ifnet		*ifp;
2681
2682	sc = xsc;
2683	TI_LOCK(sc);
2684	ifp = &sc->arpcom.ac_if;
2685
2686/*#ifdef notdef*/
2687	/* Avoid this for now -- checking this register is expensive. */
2688	/* Make sure this is really our interrupt. */
2689	if (!(CSR_READ_4(sc, TI_MISC_HOST_CTL) & TI_MHC_INTSTATE)) {
2690		TI_UNLOCK(sc);
2691		return;
2692	}
2693/*#endif*/
2694
2695	/* Ack interrupt and stop others from occuring. */
2696	CSR_WRITE_4(sc, TI_MB_HOSTINTR, 1);
2697
2698	if (ifp->if_flags & IFF_RUNNING) {
2699		/* Check RX return ring producer/consumer */
2700		ti_rxeof(sc);
2701
2702		/* Check TX ring producer/consumer */
2703		ti_txeof(sc);
2704	}
2705
2706	ti_handle_events(sc);
2707
2708	/* Re-enable interrupts. */
2709	CSR_WRITE_4(sc, TI_MB_HOSTINTR, 0);
2710
2711	if (ifp->if_flags & IFF_RUNNING && ifp->if_snd.ifq_head != NULL)
2712		ti_start(ifp);
2713
2714	TI_UNLOCK(sc);
2715
2716	return;
2717}
2718
2719static void
2720ti_stats_update(sc)
2721	struct ti_softc		*sc;
2722{
2723	struct ifnet		*ifp;
2724
2725	ifp = &sc->arpcom.ac_if;
2726
2727	ifp->if_collisions +=
2728	   (sc->ti_rdata->ti_info.ti_stats.dot3StatsSingleCollisionFrames +
2729	   sc->ti_rdata->ti_info.ti_stats.dot3StatsMultipleCollisionFrames +
2730	   sc->ti_rdata->ti_info.ti_stats.dot3StatsExcessiveCollisions +
2731	   sc->ti_rdata->ti_info.ti_stats.dot3StatsLateCollisions) -
2732	   ifp->if_collisions;
2733
2734	return;
2735}
2736
2737/*
2738 * Encapsulate an mbuf chain in the tx ring  by coupling the mbuf data
2739 * pointers to descriptors.
2740 */
2741static int
2742ti_encap(sc, m_head, txidx)
2743	struct ti_softc		*sc;
2744	struct mbuf		*m_head;
2745	u_int32_t		*txidx;
2746{
2747	struct ti_tx_desc	*f = NULL;
2748	struct mbuf		*m;
2749	u_int32_t		frag, cur, cnt = 0;
2750	u_int16_t		csum_flags = 0;
2751	struct m_tag		*mtag;
2752
2753	m = m_head;
2754	cur = frag = *txidx;
2755
2756	if (m_head->m_pkthdr.csum_flags) {
2757		if (m_head->m_pkthdr.csum_flags & CSUM_IP)
2758			csum_flags |= TI_BDFLAG_IP_CKSUM;
2759		if (m_head->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP))
2760			csum_flags |= TI_BDFLAG_TCP_UDP_CKSUM;
2761		if (m_head->m_flags & M_LASTFRAG)
2762			csum_flags |= TI_BDFLAG_IP_FRAG_END;
2763		else if (m_head->m_flags & M_FRAG)
2764			csum_flags |= TI_BDFLAG_IP_FRAG;
2765	}
2766
2767	mtag = VLAN_OUTPUT_TAG(&sc->arpcom.ac_if, m);
2768
2769	/*
2770 	 * Start packing the mbufs in this chain into
2771	 * the fragment pointers. Stop when we run out
2772 	 * of fragments or hit the end of the mbuf chain.
2773	 */
2774	for (m = m_head; m != NULL; m = m->m_next) {
2775		if (m->m_len != 0) {
2776			if (sc->ti_hwrev == TI_HWREV_TIGON) {
2777				if (frag > 383)
2778					CSR_WRITE_4(sc, TI_WINBASE,
2779					    TI_TX_RING_BASE + 6144);
2780				else if (frag > 255)
2781					CSR_WRITE_4(sc, TI_WINBASE,
2782					    TI_TX_RING_BASE + 4096);
2783				else if (frag > 127)
2784					CSR_WRITE_4(sc, TI_WINBASE,
2785					    TI_TX_RING_BASE + 2048);
2786				else
2787					CSR_WRITE_4(sc, TI_WINBASE,
2788					    TI_TX_RING_BASE);
2789				f = &sc->ti_rdata->ti_tx_ring_nic[frag % 128];
2790			} else
2791				f = &sc->ti_rdata->ti_tx_ring[frag];
2792			if (sc->ti_cdata.ti_tx_chain[frag] != NULL)
2793				break;
2794			TI_HOSTADDR(f->ti_addr) = vtophys(mtod(m, vm_offset_t));
2795			f->ti_len = m->m_len;
2796			f->ti_flags = csum_flags;
2797
2798			if (mtag != NULL) {
2799				f->ti_flags |= TI_BDFLAG_VLAN_TAG;
2800				f->ti_vlan_tag = VLAN_TAG_VALUE(mtag) & 0xfff;
2801			} else {
2802				f->ti_vlan_tag = 0;
2803			}
2804
2805			/*
2806			 * Sanity check: avoid coming within 16 descriptors
2807			 * of the end of the ring.
2808			 */
2809			if ((TI_TX_RING_CNT - (sc->ti_txcnt + cnt)) < 16)
2810				return(ENOBUFS);
2811			cur = frag;
2812			TI_INC(frag, TI_TX_RING_CNT);
2813			cnt++;
2814		}
2815	}
2816
2817	if (m != NULL)
2818		return(ENOBUFS);
2819
2820	if (frag == sc->ti_tx_saved_considx)
2821		return(ENOBUFS);
2822
2823	if (sc->ti_hwrev == TI_HWREV_TIGON)
2824		sc->ti_rdata->ti_tx_ring_nic[cur % 128].ti_flags |=
2825	            TI_BDFLAG_END;
2826	else
2827		sc->ti_rdata->ti_tx_ring[cur].ti_flags |= TI_BDFLAG_END;
2828	sc->ti_cdata.ti_tx_chain[cur] = m_head;
2829	sc->ti_txcnt += cnt;
2830
2831	*txidx = frag;
2832
2833	return(0);
2834}
2835
2836/*
2837 * Main transmit routine. To avoid having to do mbuf copies, we put pointers
2838 * to the mbuf data regions directly in the transmit descriptors.
2839 */
2840static void
2841ti_start(ifp)
2842	struct ifnet		*ifp;
2843{
2844	struct ti_softc		*sc;
2845	struct mbuf		*m_head = NULL;
2846	u_int32_t		prodidx = 0;
2847
2848	sc = ifp->if_softc;
2849	TI_LOCK(sc);
2850
2851	prodidx = CSR_READ_4(sc, TI_MB_SENDPROD_IDX);
2852
2853	while(sc->ti_cdata.ti_tx_chain[prodidx] == NULL) {
2854		IF_DEQUEUE(&ifp->if_snd, m_head);
2855		if (m_head == NULL)
2856			break;
2857
2858		/*
2859		 * XXX
2860		 * safety overkill.  If this is a fragmented packet chain
2861		 * with delayed TCP/UDP checksums, then only encapsulate
2862		 * it if we have enough descriptors to handle the entire
2863		 * chain at once.
2864		 * (paranoia -- may not actually be needed)
2865		 */
2866		if (m_head->m_flags & M_FIRSTFRAG &&
2867		    m_head->m_pkthdr.csum_flags & (CSUM_DELAY_DATA)) {
2868			if ((TI_TX_RING_CNT - sc->ti_txcnt) <
2869			    m_head->m_pkthdr.csum_data + 16) {
2870				IF_PREPEND(&ifp->if_snd, m_head);
2871				ifp->if_flags |= IFF_OACTIVE;
2872				break;
2873			}
2874		}
2875
2876		/*
2877		 * Pack the data into the transmit ring. If we
2878		 * don't have room, set the OACTIVE flag and wait
2879		 * for the NIC to drain the ring.
2880		 */
2881		if (ti_encap(sc, m_head, &prodidx)) {
2882			IF_PREPEND(&ifp->if_snd, m_head);
2883			ifp->if_flags |= IFF_OACTIVE;
2884			break;
2885		}
2886
2887		/*
2888		 * If there's a BPF listener, bounce a copy of this frame
2889		 * to him.
2890		 */
2891		BPF_MTAP(ifp, m_head);
2892	}
2893
2894	/* Transmit */
2895	CSR_WRITE_4(sc, TI_MB_SENDPROD_IDX, prodidx);
2896
2897	/*
2898	 * Set a timeout in case the chip goes out to lunch.
2899	 */
2900	ifp->if_timer = 5;
2901	TI_UNLOCK(sc);
2902
2903	return;
2904}
2905
2906static void
2907ti_init(xsc)
2908	void			*xsc;
2909{
2910	struct ti_softc		*sc = xsc;
2911
2912	/* Cancel pending I/O and flush buffers. */
2913	ti_stop(sc);
2914
2915	TI_LOCK(sc);
2916	/* Init the gen info block, ring control blocks and firmware. */
2917	if (ti_gibinit(sc)) {
2918		printf("ti%d: initialization failure\n", sc->ti_unit);
2919		TI_UNLOCK(sc);
2920		return;
2921	}
2922
2923	TI_UNLOCK(sc);
2924
2925	return;
2926}
2927
2928static void ti_init2(sc)
2929	struct ti_softc		*sc;
2930{
2931	struct ti_cmd_desc	cmd;
2932	struct ifnet		*ifp;
2933	u_int16_t		*m;
2934	struct ifmedia		*ifm;
2935	int			tmp;
2936
2937	ifp = &sc->arpcom.ac_if;
2938
2939	/* Specify MTU and interface index. */
2940	CSR_WRITE_4(sc, TI_GCR_IFINDEX, ifp->if_unit);
2941	CSR_WRITE_4(sc, TI_GCR_IFMTU, ifp->if_mtu +
2942	    ETHER_HDR_LEN + ETHER_CRC_LEN);
2943	TI_DO_CMD(TI_CMD_UPDATE_GENCOM, 0, 0);
2944
2945	/* Load our MAC address. */
2946	m = (u_int16_t *)&sc->arpcom.ac_enaddr[0];
2947	CSR_WRITE_4(sc, TI_GCR_PAR0, htons(m[0]));
2948	CSR_WRITE_4(sc, TI_GCR_PAR1, (htons(m[1]) << 16) | htons(m[2]));
2949	TI_DO_CMD(TI_CMD_SET_MAC_ADDR, 0, 0);
2950
2951	/* Enable or disable promiscuous mode as needed. */
2952	if (ifp->if_flags & IFF_PROMISC) {
2953		TI_DO_CMD(TI_CMD_SET_PROMISC_MODE, TI_CMD_CODE_PROMISC_ENB, 0);
2954	} else {
2955		TI_DO_CMD(TI_CMD_SET_PROMISC_MODE, TI_CMD_CODE_PROMISC_DIS, 0);
2956	}
2957
2958	/* Program multicast filter. */
2959	ti_setmulti(sc);
2960
2961	/*
2962	 * If this is a Tigon 1, we should tell the
2963	 * firmware to use software packet filtering.
2964	 */
2965	if (sc->ti_hwrev == TI_HWREV_TIGON) {
2966		TI_DO_CMD(TI_CMD_FDR_FILTERING, TI_CMD_CODE_FILT_ENB, 0);
2967	}
2968
2969	/* Init RX ring. */
2970	ti_init_rx_ring_std(sc);
2971
2972	/* Init jumbo RX ring. */
2973	if (ifp->if_mtu > (ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN))
2974		ti_init_rx_ring_jumbo(sc);
2975
2976	/*
2977	 * If this is a Tigon 2, we can also configure the
2978	 * mini ring.
2979	 */
2980	if (sc->ti_hwrev == TI_HWREV_TIGON_II)
2981		ti_init_rx_ring_mini(sc);
2982
2983	CSR_WRITE_4(sc, TI_GCR_RXRETURNCONS_IDX, 0);
2984	sc->ti_rx_saved_considx = 0;
2985
2986	/* Init TX ring. */
2987	ti_init_tx_ring(sc);
2988
2989	/* Tell firmware we're alive. */
2990	TI_DO_CMD(TI_CMD_HOST_STATE, TI_CMD_CODE_STACK_UP, 0);
2991
2992	/* Enable host interrupts. */
2993	CSR_WRITE_4(sc, TI_MB_HOSTINTR, 0);
2994
2995	ifp->if_flags |= IFF_RUNNING;
2996	ifp->if_flags &= ~IFF_OACTIVE;
2997
2998	/*
2999	 * Make sure to set media properly. We have to do this
3000	 * here since we have to issue commands in order to set
3001	 * the link negotiation and we can't issue commands until
3002	 * the firmware is running.
3003	 */
3004	ifm = &sc->ifmedia;
3005	tmp = ifm->ifm_media;
3006	ifm->ifm_media = ifm->ifm_cur->ifm_media;
3007	ti_ifmedia_upd(ifp);
3008	ifm->ifm_media = tmp;
3009
3010	return;
3011}
3012
3013/*
3014 * Set media options.
3015 */
3016static int
3017ti_ifmedia_upd(ifp)
3018	struct ifnet		*ifp;
3019{
3020	struct ti_softc		*sc;
3021	struct ifmedia		*ifm;
3022	struct ti_cmd_desc	cmd;
3023	u_int32_t		flowctl;
3024
3025	sc = ifp->if_softc;
3026	ifm = &sc->ifmedia;
3027
3028	if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
3029		return(EINVAL);
3030
3031	flowctl = 0;
3032
3033	switch(IFM_SUBTYPE(ifm->ifm_media)) {
3034	case IFM_AUTO:
3035		/*
3036		 * Transmit flow control doesn't work on the Tigon 1.
3037		 */
3038		flowctl = TI_GLNK_RX_FLOWCTL_Y;
3039
3040		/*
3041		 * Transmit flow control can also cause problems on the
3042		 * Tigon 2, apparantly with both the copper and fiber
3043		 * boards.  The symptom is that the interface will just
3044		 * hang.  This was reproduced with Alteon 180 switches.
3045		 */
3046#if 0
3047		if (sc->ti_hwrev != TI_HWREV_TIGON)
3048			flowctl |= TI_GLNK_TX_FLOWCTL_Y;
3049#endif
3050
3051		CSR_WRITE_4(sc, TI_GCR_GLINK, TI_GLNK_PREF|TI_GLNK_1000MB|
3052		    TI_GLNK_FULL_DUPLEX| flowctl |
3053		    TI_GLNK_AUTONEGENB|TI_GLNK_ENB);
3054
3055		flowctl = TI_LNK_RX_FLOWCTL_Y;
3056#if 0
3057		if (sc->ti_hwrev != TI_HWREV_TIGON)
3058			flowctl |= TI_LNK_TX_FLOWCTL_Y;
3059#endif
3060
3061		CSR_WRITE_4(sc, TI_GCR_LINK, TI_LNK_100MB|TI_LNK_10MB|
3062		    TI_LNK_FULL_DUPLEX|TI_LNK_HALF_DUPLEX| flowctl |
3063		    TI_LNK_AUTONEGENB|TI_LNK_ENB);
3064		TI_DO_CMD(TI_CMD_LINK_NEGOTIATION,
3065		    TI_CMD_CODE_NEGOTIATE_BOTH, 0);
3066		break;
3067	case IFM_1000_SX:
3068	case IFM_1000_T:
3069		flowctl = TI_GLNK_RX_FLOWCTL_Y;
3070#if 0
3071		if (sc->ti_hwrev != TI_HWREV_TIGON)
3072			flowctl |= TI_GLNK_TX_FLOWCTL_Y;
3073#endif
3074
3075		CSR_WRITE_4(sc, TI_GCR_GLINK, TI_GLNK_PREF|TI_GLNK_1000MB|
3076		    flowctl |TI_GLNK_ENB);
3077		CSR_WRITE_4(sc, TI_GCR_LINK, 0);
3078		if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) {
3079			TI_SETBIT(sc, TI_GCR_GLINK, TI_GLNK_FULL_DUPLEX);
3080		}
3081		TI_DO_CMD(TI_CMD_LINK_NEGOTIATION,
3082		    TI_CMD_CODE_NEGOTIATE_GIGABIT, 0);
3083		break;
3084	case IFM_100_FX:
3085	case IFM_10_FL:
3086	case IFM_100_TX:
3087	case IFM_10_T:
3088		flowctl = TI_LNK_RX_FLOWCTL_Y;
3089#if 0
3090		if (sc->ti_hwrev != TI_HWREV_TIGON)
3091			flowctl |= TI_LNK_TX_FLOWCTL_Y;
3092#endif
3093
3094		CSR_WRITE_4(sc, TI_GCR_GLINK, 0);
3095		CSR_WRITE_4(sc, TI_GCR_LINK, TI_LNK_ENB|TI_LNK_PREF|flowctl);
3096		if (IFM_SUBTYPE(ifm->ifm_media) == IFM_100_FX ||
3097		    IFM_SUBTYPE(ifm->ifm_media) == IFM_100_TX) {
3098			TI_SETBIT(sc, TI_GCR_LINK, TI_LNK_100MB);
3099		} else {
3100			TI_SETBIT(sc, TI_GCR_LINK, TI_LNK_10MB);
3101		}
3102		if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) {
3103			TI_SETBIT(sc, TI_GCR_LINK, TI_LNK_FULL_DUPLEX);
3104		} else {
3105			TI_SETBIT(sc, TI_GCR_LINK, TI_LNK_HALF_DUPLEX);
3106		}
3107		TI_DO_CMD(TI_CMD_LINK_NEGOTIATION,
3108		    TI_CMD_CODE_NEGOTIATE_10_100, 0);
3109		break;
3110	}
3111
3112	return(0);
3113}
3114
3115/*
3116 * Report current media status.
3117 */
3118static void
3119ti_ifmedia_sts(ifp, ifmr)
3120	struct ifnet		*ifp;
3121	struct ifmediareq	*ifmr;
3122{
3123	struct ti_softc		*sc;
3124	u_int32_t		media = 0;
3125
3126	sc = ifp->if_softc;
3127
3128	ifmr->ifm_status = IFM_AVALID;
3129	ifmr->ifm_active = IFM_ETHER;
3130
3131	if (sc->ti_linkstat == TI_EV_CODE_LINK_DOWN)
3132		return;
3133
3134	ifmr->ifm_status |= IFM_ACTIVE;
3135
3136	if (sc->ti_linkstat == TI_EV_CODE_GIG_LINK_UP) {
3137		media = CSR_READ_4(sc, TI_GCR_GLINK_STAT);
3138		if (sc->ti_copper)
3139			ifmr->ifm_active |= IFM_1000_T;
3140		else
3141			ifmr->ifm_active |= IFM_1000_SX;
3142		if (media & TI_GLNK_FULL_DUPLEX)
3143			ifmr->ifm_active |= IFM_FDX;
3144		else
3145			ifmr->ifm_active |= IFM_HDX;
3146	} else if (sc->ti_linkstat == TI_EV_CODE_LINK_UP) {
3147		media = CSR_READ_4(sc, TI_GCR_LINK_STAT);
3148		if (sc->ti_copper) {
3149			if (media & TI_LNK_100MB)
3150				ifmr->ifm_active |= IFM_100_TX;
3151			if (media & TI_LNK_10MB)
3152				ifmr->ifm_active |= IFM_10_T;
3153		} else {
3154			if (media & TI_LNK_100MB)
3155				ifmr->ifm_active |= IFM_100_FX;
3156			if (media & TI_LNK_10MB)
3157				ifmr->ifm_active |= IFM_10_FL;
3158		}
3159		if (media & TI_LNK_FULL_DUPLEX)
3160			ifmr->ifm_active |= IFM_FDX;
3161		if (media & TI_LNK_HALF_DUPLEX)
3162			ifmr->ifm_active |= IFM_HDX;
3163	}
3164
3165	return;
3166}
3167
3168static int
3169ti_ioctl(ifp, command, data)
3170	struct ifnet		*ifp;
3171	u_long			command;
3172	caddr_t			data;
3173{
3174	struct ti_softc		*sc = ifp->if_softc;
3175	struct ifreq		*ifr = (struct ifreq *) data;
3176	int			mask, error = 0;
3177	struct ti_cmd_desc	cmd;
3178
3179	TI_LOCK(sc);
3180
3181	switch(command) {
3182	case SIOCSIFMTU:
3183		if (ifr->ifr_mtu > TI_JUMBO_MTU)
3184			error = EINVAL;
3185		else {
3186			ifp->if_mtu = ifr->ifr_mtu;
3187			ti_init(sc);
3188		}
3189		break;
3190	case SIOCSIFFLAGS:
3191		if (ifp->if_flags & IFF_UP) {
3192			/*
3193			 * If only the state of the PROMISC flag changed,
3194			 * then just use the 'set promisc mode' command
3195			 * instead of reinitializing the entire NIC. Doing
3196			 * a full re-init means reloading the firmware and
3197			 * waiting for it to start up, which may take a
3198			 * second or two.
3199			 */
3200			if (ifp->if_flags & IFF_RUNNING &&
3201			    ifp->if_flags & IFF_PROMISC &&
3202			    !(sc->ti_if_flags & IFF_PROMISC)) {
3203				TI_DO_CMD(TI_CMD_SET_PROMISC_MODE,
3204				    TI_CMD_CODE_PROMISC_ENB, 0);
3205			} else if (ifp->if_flags & IFF_RUNNING &&
3206			    !(ifp->if_flags & IFF_PROMISC) &&
3207			    sc->ti_if_flags & IFF_PROMISC) {
3208				TI_DO_CMD(TI_CMD_SET_PROMISC_MODE,
3209				    TI_CMD_CODE_PROMISC_DIS, 0);
3210			} else
3211				ti_init(sc);
3212		} else {
3213			if (ifp->if_flags & IFF_RUNNING) {
3214				ti_stop(sc);
3215			}
3216		}
3217		sc->ti_if_flags = ifp->if_flags;
3218		error = 0;
3219		break;
3220	case SIOCADDMULTI:
3221	case SIOCDELMULTI:
3222		if (ifp->if_flags & IFF_RUNNING) {
3223			ti_setmulti(sc);
3224			error = 0;
3225		}
3226		break;
3227	case SIOCSIFMEDIA:
3228	case SIOCGIFMEDIA:
3229		error = ifmedia_ioctl(ifp, ifr, &sc->ifmedia, command);
3230		break;
3231	case SIOCSIFCAP:
3232		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
3233		if (mask & IFCAP_HWCSUM) {
3234			if (IFCAP_HWCSUM & ifp->if_capenable)
3235				ifp->if_capenable &= ~IFCAP_HWCSUM;
3236                        else
3237                                ifp->if_capenable |= IFCAP_HWCSUM;
3238			if (ifp->if_flags & IFF_RUNNING)
3239				ti_init(sc);
3240                }
3241		error = 0;
3242		break;
3243	default:
3244		error = ether_ioctl(ifp, command, data);
3245		break;
3246	}
3247
3248	TI_UNLOCK(sc);
3249
3250	return(error);
3251}
3252
3253static int
3254ti_open(dev_t dev, int flags, int fmt, struct thread *td)
3255{
3256	int unit;
3257	struct ti_softc *sc;
3258
3259	unit = minor(dev) & 0xff;
3260
3261	sc = ti_lookup_softc(unit);
3262
3263	if (sc == NULL)
3264		return(ENODEV);
3265
3266	TI_LOCK(sc);
3267	sc->ti_flags |= TI_FLAG_DEBUGING;
3268	TI_UNLOCK(sc);
3269
3270	return(0);
3271}
3272
3273static int
3274ti_close(dev_t dev, int flag, int fmt, struct thread *td)
3275{
3276	int unit;
3277	struct ti_softc *sc;
3278
3279	unit = minor(dev) & 0xff;
3280
3281	sc = ti_lookup_softc(unit);
3282
3283	if (sc == NULL)
3284		return(ENODEV);
3285
3286	TI_LOCK(sc);
3287	sc->ti_flags &= ~TI_FLAG_DEBUGING;
3288	TI_UNLOCK(sc);
3289
3290	return(0);
3291}
3292
3293/*
3294 * This ioctl routine goes along with the Tigon character device.
3295 */
3296static int
3297ti_ioctl2(dev_t dev, u_long cmd, caddr_t addr, int flag, struct thread *td)
3298{
3299	int unit, error;
3300	struct ti_softc *sc;
3301
3302	unit = minor(dev) & 0xff;
3303
3304	sc = ti_lookup_softc(unit);
3305
3306	if (sc == NULL)
3307		return(ENODEV);
3308
3309	error = 0;
3310
3311	switch(cmd) {
3312	case TIIOCGETSTATS:
3313	{
3314		struct ti_stats *outstats;
3315
3316		outstats = (struct ti_stats *)addr;
3317
3318		bcopy(&sc->ti_rdata->ti_info.ti_stats, outstats,
3319		      sizeof(struct ti_stats));
3320		break;
3321	}
3322	case TIIOCGETPARAMS:
3323	{
3324		struct ti_params	*params;
3325
3326		params = (struct ti_params *)addr;
3327
3328		params->ti_stat_ticks = sc->ti_stat_ticks;
3329		params->ti_rx_coal_ticks = sc->ti_rx_coal_ticks;
3330		params->ti_tx_coal_ticks = sc->ti_tx_coal_ticks;
3331		params->ti_rx_max_coal_bds = sc->ti_rx_max_coal_bds;
3332		params->ti_tx_max_coal_bds = sc->ti_tx_max_coal_bds;
3333		params->ti_tx_buf_ratio = sc->ti_tx_buf_ratio;
3334		params->param_mask = TI_PARAM_ALL;
3335
3336		error = 0;
3337
3338		break;
3339	}
3340	case TIIOCSETPARAMS:
3341	{
3342		struct ti_params *params;
3343
3344		params = (struct ti_params *)addr;
3345
3346		if (params->param_mask & TI_PARAM_STAT_TICKS) {
3347			sc->ti_stat_ticks = params->ti_stat_ticks;
3348			CSR_WRITE_4(sc, TI_GCR_STAT_TICKS, sc->ti_stat_ticks);
3349		}
3350
3351		if (params->param_mask & TI_PARAM_RX_COAL_TICKS) {
3352			sc->ti_rx_coal_ticks = params->ti_rx_coal_ticks;
3353			CSR_WRITE_4(sc, TI_GCR_RX_COAL_TICKS,
3354				    sc->ti_rx_coal_ticks);
3355		}
3356
3357		if (params->param_mask & TI_PARAM_TX_COAL_TICKS) {
3358			sc->ti_tx_coal_ticks = params->ti_tx_coal_ticks;
3359			CSR_WRITE_4(sc, TI_GCR_TX_COAL_TICKS,
3360				    sc->ti_tx_coal_ticks);
3361		}
3362
3363		if (params->param_mask & TI_PARAM_RX_COAL_BDS) {
3364			sc->ti_rx_max_coal_bds = params->ti_rx_max_coal_bds;
3365			CSR_WRITE_4(sc, TI_GCR_RX_MAX_COAL_BD,
3366				    sc->ti_rx_max_coal_bds);
3367		}
3368
3369		if (params->param_mask & TI_PARAM_TX_COAL_BDS) {
3370			sc->ti_tx_max_coal_bds = params->ti_tx_max_coal_bds;
3371			CSR_WRITE_4(sc, TI_GCR_TX_MAX_COAL_BD,
3372				    sc->ti_tx_max_coal_bds);
3373		}
3374
3375		if (params->param_mask & TI_PARAM_TX_BUF_RATIO) {
3376			sc->ti_tx_buf_ratio = params->ti_tx_buf_ratio;
3377			CSR_WRITE_4(sc, TI_GCR_TX_BUFFER_RATIO,
3378				    sc->ti_tx_buf_ratio);
3379		}
3380
3381		error = 0;
3382
3383		break;
3384	}
3385	case TIIOCSETTRACE: {
3386		ti_trace_type	trace_type;
3387
3388		trace_type = *(ti_trace_type *)addr;
3389
3390		/*
3391		 * Set tracing to whatever the user asked for.  Setting
3392		 * this register to 0 should have the effect of disabling
3393		 * tracing.
3394		 */
3395		CSR_WRITE_4(sc, TI_GCR_NIC_TRACING, trace_type);
3396
3397		error = 0;
3398
3399		break;
3400	}
3401	case TIIOCGETTRACE: {
3402		struct ti_trace_buf	*trace_buf;
3403		u_int32_t		trace_start, cur_trace_ptr, trace_len;
3404
3405		trace_buf = (struct ti_trace_buf *)addr;
3406
3407		trace_start = CSR_READ_4(sc, TI_GCR_NICTRACE_START);
3408		cur_trace_ptr = CSR_READ_4(sc, TI_GCR_NICTRACE_PTR);
3409		trace_len = CSR_READ_4(sc, TI_GCR_NICTRACE_LEN);
3410
3411#if 0
3412		printf("ti%d: trace_start = %#x, cur_trace_ptr = %#x, "
3413		       "trace_len = %d\n", sc->ti_unit, trace_start,
3414		       cur_trace_ptr, trace_len);
3415		printf("ti%d: trace_buf->buf_len = %d\n", sc->ti_unit,
3416		       trace_buf->buf_len);
3417#endif
3418
3419		error = ti_copy_mem(sc, trace_start, min(trace_len,
3420				    trace_buf->buf_len),
3421				    (caddr_t)trace_buf->buf, 1, 1);
3422
3423		if (error == 0) {
3424			trace_buf->fill_len = min(trace_len,
3425						  trace_buf->buf_len);
3426			if (cur_trace_ptr < trace_start)
3427				trace_buf->cur_trace_ptr =
3428					trace_start - cur_trace_ptr;
3429			else
3430				trace_buf->cur_trace_ptr =
3431					cur_trace_ptr - trace_start;
3432		} else
3433			trace_buf->fill_len = 0;
3434
3435
3436		break;
3437	}
3438
3439	/*
3440	 * For debugging, five ioctls are needed:
3441	 * ALT_ATTACH
3442	 * ALT_READ_TG_REG
3443	 * ALT_WRITE_TG_REG
3444	 * ALT_READ_TG_MEM
3445	 * ALT_WRITE_TG_MEM
3446	 */
3447	case ALT_ATTACH:
3448		/*
3449		 * From what I can tell, Alteon's Solaris Tigon driver
3450		 * only has one character device, so you have to attach
3451		 * to the Tigon board you're interested in.  This seems
3452		 * like a not-so-good way to do things, since unless you
3453		 * subsequently specify the unit number of the device
3454		 * you're interested in in every ioctl, you'll only be
3455		 * able to debug one board at a time.
3456		 */
3457		error = 0;
3458		break;
3459	case ALT_READ_TG_MEM:
3460	case ALT_WRITE_TG_MEM:
3461	{
3462		struct tg_mem *mem_param;
3463		u_int32_t sram_end, scratch_end;
3464
3465		mem_param = (struct tg_mem *)addr;
3466
3467		if (sc->ti_hwrev == TI_HWREV_TIGON) {
3468			sram_end = TI_END_SRAM_I;
3469			scratch_end = TI_END_SCRATCH_I;
3470		} else {
3471			sram_end = TI_END_SRAM_II;
3472			scratch_end = TI_END_SCRATCH_II;
3473		}
3474
3475		/*
3476		 * For now, we'll only handle accessing regular SRAM,
3477		 * nothing else.
3478		 */
3479		if ((mem_param->tgAddr >= TI_BEG_SRAM)
3480		 && ((mem_param->tgAddr + mem_param->len) <= sram_end)) {
3481			/*
3482			 * In this instance, we always copy to/from user
3483			 * space, so the user space argument is set to 1.
3484			 */
3485			error = ti_copy_mem(sc, mem_param->tgAddr,
3486					    mem_param->len,
3487					    mem_param->userAddr, 1,
3488					    (cmd == ALT_READ_TG_MEM) ? 1 : 0);
3489		} else if ((mem_param->tgAddr >= TI_BEG_SCRATCH)
3490			&& (mem_param->tgAddr <= scratch_end)) {
3491			error = ti_copy_scratch(sc, mem_param->tgAddr,
3492						mem_param->len,
3493						mem_param->userAddr, 1,
3494						(cmd == ALT_READ_TG_MEM) ?
3495						1 : 0, TI_PROCESSOR_A);
3496		} else if ((mem_param->tgAddr >= TI_BEG_SCRATCH_B_DEBUG)
3497			&& (mem_param->tgAddr <= TI_BEG_SCRATCH_B_DEBUG)) {
3498			if (sc->ti_hwrev == TI_HWREV_TIGON) {
3499				printf("ti%d:  invalid memory range for "
3500				       "Tigon I\n", sc->ti_unit);
3501				error = EINVAL;
3502				break;
3503			}
3504			error = ti_copy_scratch(sc, mem_param->tgAddr -
3505						TI_SCRATCH_DEBUG_OFF,
3506						mem_param->len,
3507						mem_param->userAddr, 1,
3508						(cmd == ALT_READ_TG_MEM) ?
3509						1 : 0, TI_PROCESSOR_B);
3510		} else {
3511			printf("ti%d: memory address %#x len %d is out of "
3512			       "supported range\n", sc->ti_unit,
3513			        mem_param->tgAddr, mem_param->len);
3514			error = EINVAL;
3515		}
3516
3517		break;
3518	}
3519	case ALT_READ_TG_REG:
3520	case ALT_WRITE_TG_REG:
3521	{
3522		struct tg_reg	*regs;
3523		u_int32_t	tmpval;
3524
3525		regs = (struct tg_reg *)addr;
3526
3527		/*
3528		 * Make sure the address in question isn't out of range.
3529		 */
3530		if (regs->addr > TI_REG_MAX) {
3531			error = EINVAL;
3532			break;
3533		}
3534		if (cmd == ALT_READ_TG_REG) {
3535			bus_space_read_region_4(sc->ti_btag, sc->ti_bhandle,
3536						regs->addr, &tmpval, 1);
3537			regs->data = ntohl(tmpval);
3538#if 0
3539			if ((regs->addr == TI_CPU_STATE)
3540			 || (regs->addr == TI_CPU_CTL_B)) {
3541				printf("ti%d: register %#x = %#x\n",
3542				       sc->ti_unit, regs->addr, tmpval);
3543			}
3544#endif
3545		} else {
3546			tmpval = htonl(regs->data);
3547			bus_space_write_region_4(sc->ti_btag, sc->ti_bhandle,
3548						 regs->addr, &tmpval, 1);
3549		}
3550
3551		break;
3552	}
3553	default:
3554		error = ENOTTY;
3555		break;
3556	}
3557	return(error);
3558}
3559
3560static void
3561ti_watchdog(ifp)
3562	struct ifnet		*ifp;
3563{
3564	struct ti_softc		*sc;
3565
3566	sc = ifp->if_softc;
3567	TI_LOCK(sc);
3568
3569	/*
3570	 * When we're debugging, the chip is often stopped for long periods
3571	 * of time, and that would normally cause the watchdog timer to fire.
3572	 * Since that impedes debugging, we don't want to do that.
3573	 */
3574	if (sc->ti_flags & TI_FLAG_DEBUGING) {
3575		TI_UNLOCK(sc);
3576		return;
3577	}
3578
3579	printf("ti%d: watchdog timeout -- resetting\n", sc->ti_unit);
3580	ti_stop(sc);
3581	ti_init(sc);
3582
3583	ifp->if_oerrors++;
3584	TI_UNLOCK(sc);
3585
3586	return;
3587}
3588
3589/*
3590 * Stop the adapter and free any mbufs allocated to the
3591 * RX and TX lists.
3592 */
3593static void
3594ti_stop(sc)
3595	struct ti_softc		*sc;
3596{
3597	struct ifnet		*ifp;
3598	struct ti_cmd_desc	cmd;
3599
3600	TI_LOCK(sc);
3601
3602	ifp = &sc->arpcom.ac_if;
3603
3604	/* Disable host interrupts. */
3605	CSR_WRITE_4(sc, TI_MB_HOSTINTR, 1);
3606	/*
3607	 * Tell firmware we're shutting down.
3608	 */
3609	TI_DO_CMD(TI_CMD_HOST_STATE, TI_CMD_CODE_STACK_DOWN, 0);
3610
3611	/* Halt and reinitialize. */
3612	ti_chipinit(sc);
3613	ti_mem(sc, 0x2000, 0x100000 - 0x2000, NULL);
3614	ti_chipinit(sc);
3615
3616	/* Free the RX lists. */
3617	ti_free_rx_ring_std(sc);
3618
3619	/* Free jumbo RX list. */
3620	ti_free_rx_ring_jumbo(sc);
3621
3622	/* Free mini RX list. */
3623	ti_free_rx_ring_mini(sc);
3624
3625	/* Free TX buffers. */
3626	ti_free_tx_ring(sc);
3627
3628	sc->ti_ev_prodidx.ti_idx = 0;
3629	sc->ti_return_prodidx.ti_idx = 0;
3630	sc->ti_tx_considx.ti_idx = 0;
3631	sc->ti_tx_saved_considx = TI_TXCONS_UNSET;
3632
3633	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
3634	TI_UNLOCK(sc);
3635
3636	return;
3637}
3638
3639/*
3640 * Stop all chip I/O so that the kernel's probe routines don't
3641 * get confused by errant DMAs when rebooting.
3642 */
3643static void
3644ti_shutdown(dev)
3645	device_t		dev;
3646{
3647	struct ti_softc		*sc;
3648
3649	sc = device_get_softc(dev);
3650	TI_LOCK(sc);
3651	ti_chipinit(sc);
3652	TI_UNLOCK(sc);
3653
3654	return;
3655}
3656