e1000phyreg.h revision 173133
198944Sobrien/* $FreeBSD: head/sys/dev/mii/e1000phyreg.h 173133 2007-10-29 05:50:22Z yongari $ */
298944Sobrien/*-
319370Spst * Principal Author: Parag Patel
498944Sobrien * Copyright (c) 2001
5130803Smarcel * All rights reserved.
6130803Smarcel *
719370Spst * Redistribution and use in source and binary forms, with or without
898944Sobrien * modification, are permitted provided that the following conditions
919370Spst * are met:
1098944Sobrien * 1. Redistributions of source code must retain the above copyright
1198944Sobrien *    notice unmodified, this list of conditions, and the following
1298944Sobrien *    disclaimer.
1398944Sobrien * 2. Redistributions in binary form must reproduce the above copyright
1419370Spst *    notice, this list of conditions and the following disclaimer in the
1598944Sobrien *    documentation and/or other materials provided with the distribution.
1698944Sobrien *
1798944Sobrien * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1898944Sobrien * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1919370Spst * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2098944Sobrien * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
2198944Sobrien * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2298944Sobrien * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2398944Sobrien * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2498944Sobrien * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2519370Spst * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2619370Spst * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2719370Spst * SUCH DAMAGE.
2819370Spst *
2919370Spst * Additonal Copyright (c) 2001 by Traakan Software under same licence.
3019370Spst * Secondary Author: Matthew Jacob
3119370Spst */
3298944Sobrien
3319370Spst/*-
3419370Spst * Derived by information released by Intel under the following license:
3598944Sobrien *
3619370Spst * Copyright (c) 1999 - 2001, Intel Corporation
3746283Sdfr *
3819370Spst * All rights reserved.
3998944Sobrien *
4098944Sobrien * Redistribution and use in source and binary forms, with or without
4119370Spst * modification, are permitted provided that the following conditions are met:
4298944Sobrien *
4398944Sobrien *  1. Redistributions of source code must retain the above copyright notice,
4498944Sobrien *     this list of conditions and the following disclaimer.
45130803Smarcel *
46130803Smarcel *  2. Redistributions in binary form must reproduce the above copyright notice,
47130803Smarcel *     this list of conditions and the following disclaimer in the
4819370Spst *     documentation and/or other materials provided with the distribution.
4919370Spst *
5019370Spst *  3. Neither the name of Intel Corporation nor the names of its contributors
5198944Sobrien *     may be used to endorse or promote products derived from this software
5219370Spst *     without specific prior written permission.
5398944Sobrien *
5419370Spst * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS ``AS IS''
5598944Sobrien * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
5619370Spst * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
5798944Sobrien * ARE DISCLAIMED. IN NO EVENT SHALL CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
5819370Spst * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
5998944Sobrien * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
6019370Spst * LOSS OF USE, DATA, OR * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
6198944Sobrien * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
6219370Spst * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
6398944Sobrien * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
6446283Sdfr *
6598944Sobrien */
6698944Sobrien
6798944Sobrien/*
6898944Sobrien * Marvell E1000 PHY registers
69130803Smarcel */
7098944Sobrien
7198944Sobrien#define E1000_MAX_REG_ADDRESS		0x1F
72130803Smarcel
7398944Sobrien#define E1000_CR			0x00	/* control register */
7498944Sobrien#define E1000_CR_SPEED_SELECT_MSB	0x0040
7598944Sobrien#define E1000_CR_COLL_TEST_ENABLE	0x0080
7698944Sobrien#define E1000_CR_FULL_DUPLEX		0x0100
7798944Sobrien#define E1000_CR_RESTART_AUTO_NEG	0x0200
7898944Sobrien#define E1000_CR_ISOLATE		0x0400
7998944Sobrien#define E1000_CR_POWER_DOWN		0x0800
80130803Smarcel#define E1000_CR_AUTO_NEG_ENABLE	0x1000
81130803Smarcel#define E1000_CR_SPEED_SELECT_LSB	0x2000
8298944Sobrien#define E1000_CR_LOOPBACK		0x4000
8398944Sobrien#define E1000_CR_RESET			0x8000
8446283Sdfr
8546283Sdfr#define E1000_CR_SPEED_1000		0x0040
8646283Sdfr#define E1000_CR_SPEED_100		0x2000
8798944Sobrien#define E1000_CR_SPEED_10		0x0000
8898944Sobrien
8998944Sobrien#define E1000_SR			0x01	/* status register */
9098944Sobrien#define E1000_SR_EXTENDED		0x0001
9146283Sdfr#define E1000_SR_JABBER_DETECT		0x0002
9298944Sobrien#define E1000_SR_LINK_STATUS		0x0004
9346283Sdfr#define E1000_SR_AUTO_NEG		0x0008
9498944Sobrien#define E1000_SR_REMOTE_FAULT		0x0010
9546283Sdfr#define E1000_SR_AUTO_NEG_COMPLETE	0x0020
9698944Sobrien#define E1000_SR_PREAMBLE_SUPPRESS	0x0040
9798944Sobrien#define E1000_SR_EXTENDED_STATUS	0x0100
9898944Sobrien#define E1000_SR_100T2			0x0200
9946283Sdfr#define E1000_SR_100T2_FD		0x0400
10098944Sobrien#define E1000_SR_10T			0x0800
10146283Sdfr#define E1000_SR_10T_FD			0x1000
10298944Sobrien#define E1000_SR_100TX			0x2000
10398944Sobrien#define E1000_SR_100TX_FD		0x4000
10419370Spst#define E1000_SR_100T4			0x8000
10598944Sobrien
10698944Sobrien#define E1000_ID1			0x02	/* ID register 1 */
10719370Spst#define E1000_ID2			0x03	/* ID register 2 */
10819370Spst#define E1000_ID_88E1000		0x01410C50
10998944Sobrien#define E1000_ID_88E1000S		0x01410C40
11019370Spst#define E1000_ID_88E1011		0x01410C20
11198944Sobrien#define E1000_ID_MASK			0xFFFFFFF0
11298944Sobrien
11398944Sobrien#define E1000_AR			0x04	/* autonegotiation advertise reg */
11498944Sobrien#define E1000_AR_SELECTOR_FIELD		0x0001
11598944Sobrien#define E1000_AR_10T			0x0020
11698944Sobrien#define E1000_AR_10T_FD			0x0040
11798944Sobrien#define E1000_AR_100TX			0x0080
11846283Sdfr#define E1000_AR_100TX_FD		0x0100
11998944Sobrien#define E1000_AR_100T4			0x0200
12098944Sobrien#define E1000_AR_PAUSE			0x0400
12198944Sobrien#define E1000_AR_ASM_DIR		0x0800
12298944Sobrien#define E1000_AR_REMOTE_FAULT		0x2000
12398944Sobrien#define E1000_AR_NEXT_PAGE		0x8000
12498944Sobrien#define E1000_AR_SPEED_MASK		0x01E0
12598944Sobrien
12698944Sobrien/* Autonegotiation register bits for fiber cards (Alaska Only!) */
12798944Sobrien#define E1000_FA_1000X_FD		0x0020
12898944Sobrien#define E1000_FA_1000X			0x0040
12998944Sobrien#define E1000_FA_SYM_PAUSE		0x0080
13098944Sobrien#define E1000_FA_ASYM_PAUSE		0x0100
13198944Sobrien#define E1000_FA_FAULT1			0x1000
13298944Sobrien#define E1000_FA_FAULT2			0x2000
13398944Sobrien#define E1000_FA_NEXT_PAGE		0x8000
13498944Sobrien
13598944Sobrien#define E1000_LPAR			0x05	/* autoneg link partner abilities reg */
13698944Sobrien#define E1000_LPAR_SELECTOR_FIELD	0x0001
13798944Sobrien#define E1000_LPAR_10T			0x0020
13898944Sobrien#define E1000_LPAR_10T_FD		0x0040
13998944Sobrien#define E1000_LPAR_100TX		0x0080
14098944Sobrien#define E1000_LPAR_100TX_FD		0x0100
14198944Sobrien#define E1000_LPAR_100T4		0x0200
14298944Sobrien#define E1000_LPAR_PAUSE		0x0400
14398944Sobrien#define E1000_LPAR_ASM_DIR		0x0800
14498944Sobrien#define E1000_LPAR_REMOTE_FAULT		0x2000
14598944Sobrien#define E1000_LPAR_ACKNOWLEDGE		0x4000
14698944Sobrien#define E1000_LPAR_NEXT_PAGE		0x8000
14798944Sobrien
14898944Sobrien/* autoneg link partner ability register bits for fiber cards (Alaska Only!) */
14998944Sobrien#define E1000_FPAR_1000X_FD		0x0020
15046283Sdfr#define E1000_FPAR_1000X		0x0040
15146283Sdfr#define E1000_FPAR_SYM_PAUSE		0x0080
15246283Sdfr#define E1000_FPAR_ASYM_PAUSE		0x0100
15346283Sdfr#define E1000_FPAR_FAULT1		0x1000
15446283Sdfr#define E1000_FPAR_FAULT2		0x2000
15546283Sdfr#define E1000_FPAR_ACK			0x4000
15646283Sdfr#define E1000_FPAR_NEXT_PAGE		0x8000
15746283Sdfr
15846283Sdfr#define E1000_ER			0x06	/* autoneg expansion reg */
15946283Sdfr#define E1000_ER_LP_NWAY		0x0001
16046283Sdfr#define E1000_ER_PAGE_RXD		0x0002
16146283Sdfr#define E1000_ER_NEXT_PAGE		0x0004
16246283Sdfr#define E1000_ER_LP_NEXT_PAGE		0x0008
16346283Sdfr#define E1000_ER_PAR_DETECT_FAULT	0x0100
16446283Sdfr
16546283Sdfr#define E1000_NPTX			0x07	/* autoneg next page TX */
16646283Sdfr#define E1000_NPTX_MSG_CODE_FIELD	0x0001
16746283Sdfr#define E1000_NPTX_TOGGLE		0x0800
16846283Sdfr#define E1000_NPTX_ACKNOWLDGE2		0x1000
16946283Sdfr#define E1000_NPTX_MSG_PAGE		0x2000
17046283Sdfr#define E1000_NPTX_NEXT_PAGE		0x8000
17146283Sdfr
17246283Sdfr#define E1000_RNPR			0x08	/* autoneg link-partner (?) next page */
17346283Sdfr#define E1000_RNPR_MSG_CODE_FIELD	0x0001
17419370Spst#define E1000_RNPR_TOGGLE		0x0800
17519370Spst#define E1000_RNPR_ACKNOWLDGE2		0x1000
17619370Spst#define E1000_RNPR_MSG_PAGE		0x2000
17719370Spst#define E1000_RNPR_ACKNOWLDGE		0x4000
17819370Spst#define E1000_RNPR_NEXT_PAGE		0x8000
17919370Spst
18019370Spst#define E1000_1GCR			0x09	/* 1000T (1G) control reg */
18119370Spst#define E1000_1GCR_ASYM_PAUSE		0x0080
18219370Spst#define E1000_1GCR_1000T		0x0100
18319370Spst#define E1000_1GCR_1000T_FD		0x0200
18498944Sobrien#define E1000_1GCR_REPEATER_DTE		0x0400
18598944Sobrien#define E1000_1GCR_MS_VALUE		0x0800
18698944Sobrien#define E1000_1GCR_MS_ENABLE		0x1000
18798944Sobrien#define E1000_1GCR_TEST_MODE_NORMAL	0x0000
18898944Sobrien#define E1000_1GCR_TEST_MODE_1		0x2000
189130803Smarcel#define E1000_1GCR_TEST_MODE_2		0x4000
19098944Sobrien#define E1000_1GCR_TEST_MODE_3		0x6000
19198944Sobrien#define E1000_1GCR_TEST_MODE_4		0x8000
19298944Sobrien#define E1000_1GCR_SPEED_MASK		0x0300
19398944Sobrien
19498944Sobrien#define E1000_1GSR			0x0A	/* 1000T (1G) status reg */
19598944Sobrien#define E1000_1GSR_IDLE_ERROR_CNT	0x0000
19698944Sobrien#define E1000_1GSR_ASYM_PAUSE_DIR	0x0100
19798944Sobrien#define E1000_1GSR_LP			0x0400
19898944Sobrien#define E1000_1GSR_LP_FD		0x0800
19998944Sobrien#define E1000_1GSR_REMOTE_RX_STATUS	0x1000
20098944Sobrien#define E1000_1GSR_LOCAL_RX_STATUS	0x2000
201130803Smarcel#define E1000_1GSR_MS_CONFIG_RES	0x4000
20298944Sobrien#define E1000_1GSR_MS_CONFIG_FAULT	0x8000
20398944Sobrien
20498944Sobrien#define E1000_ESR			0x0F	/* IEEE extended status reg */
20598944Sobrien#define E1000_ESR_1000T			0x1000
20698944Sobrien#define E1000_ESR_1000T_FD		0x2000
20798944Sobrien#define E1000_ESR_1000X			0x4000
20898944Sobrien#define E1000_ESR_1000X_FD		0x8000
20998944Sobrien
21098944Sobrien#define E1000_TX_POLARITY_MASK		0x0100
21198944Sobrien#define E1000_TX_NORMAL_POLARITY	0
21298944Sobrien
21398944Sobrien#define E1000_AUTO_POLARITY_DISABLE	0x0010
21498944Sobrien
21598944Sobrien#define E1000_SCR			0x10	/* special control register */
21698944Sobrien#define E1000_SCR_JABBER_DISABLE	0x0001
21798944Sobrien#define E1000_SCR_POLARITY_REVERSAL	0x0002
21898944Sobrien#define E1000_SCR_SQE_TEST		0x0004
21919370Spst#define E1000_SCR_INT_FIFO_DISABLE	0x0008
22019370Spst#define E1000_SCR_CLK125_DISABLE	0x0010
22119370Spst#define E1000_SCR_MDI_MANUAL_MODE	0x0000
22219370Spst#define E1000_SCR_MDIX_MANUAL_MODE	0x0020
22319370Spst#define E1000_SCR_AUTO_X_1000T		0x0040
22419370Spst#define E1000_SCR_AUTO_X_MODE		0x0060
22519370Spst#define E1000_SCR_10BT_EXT_ENABLE	0x0080
22619370Spst#define E1000_SCR_MII_5BIT_ENABLE	0x0100
22719370Spst#define E1000_SCR_SCRAMBLER_DISABLE	0x0200
22819370Spst#define E1000_SCR_FORCE_LINK_GOOD	0x0400
22919370Spst#define E1000_SCR_ASSERT_CRS_ON_TX	0x0800
23019370Spst#define E1000_SCR_RX_FIFO_DEPTH_6	0x0000
23119370Spst#define E1000_SCR_RX_FIFO_DEPTH_8	0x1000
23219370Spst#define E1000_SCR_RX_FIFO_DEPTH_10	0x2000
23319370Spst#define E1000_SCR_RX_FIFO_DEPTH_12	0x3000
23419370Spst#define E1000_SCR_TX_FIFO_DEPTH_6	0x0000
23519370Spst#define E1000_SCR_TX_FIFO_DEPTH_8	0x4000
23619370Spst#define E1000_SCR_TX_FIFO_DEPTH_10	0x8000
23719370Spst#define E1000_SCR_TX_FIFO_DEPTH_12	0xC000
23819370Spst
23919370Spst#define E1000_SCR_EN_DETECT_MASK	0x0300
24019370Spst
24198944Sobrien/* 88E1112 page 2 */
24219370Spst#define E1000_SCR_MODE_MASK		0x0380
24398944Sobrien#define E1000_SCR_MODE_AUTO		0x0180
24498944Sobrien#define E1000_SCR_MODE_COPPER		0x0280
24519370Spst#define E1000_SCR_MODE_1000BX		0x0380
24619370Spst
24719370Spst/* 88E1116 page 0 */
24819370Spst#define	E1000_SCR_POWER_DOWN		0x0004
24919370Spst/* 88E1116 page 2 */
25019370Spst#define	E1000_SCR_RGMII_POWER_UP	0x0008
25119370Spst
25219370Spst#define E1000_SSR			0x11	/* special status register */
25319370Spst#define E1000_SSR_JABBER		0x0001
25419370Spst#define E1000_SSR_REV_POLARITY		0x0002
25519370Spst#define E1000_SSR_MDIX			0x0020
25619370Spst#define E1000_SSR_LINK			0x0400
25719370Spst#define E1000_SSR_SPD_DPLX_RESOLVED	0x0800
25819370Spst#define E1000_SSR_PAGE_RCVD		0x1000
25919370Spst#define E1000_SSR_DUPLEX		0x2000
26019370Spst#define E1000_SSR_SPEED			0xC000
26146283Sdfr#define E1000_SSR_10MBS			0x0000
26219370Spst#define E1000_SSR_100MBS		0x4000
26319370Spst#define E1000_SSR_1000MBS		0x8000
26419370Spst
26546283Sdfr#define E1000_IER			0x12	/* interrupt enable reg */
26619370Spst#define E1000_IER_JABBER		0x0001
26719370Spst#define E1000_IER_POLARITY_CHANGE	0x0002
26819370Spst#define E1000_IER_MDIX_CHANGE		0x0040
26919370Spst#define E1000_IER_FIFO_OVER_UNDERUN	0x0080
27019370Spst#define E1000_IER_FALSE_CARRIER		0x0100
27119370Spst#define E1000_IER_SYMBOL_ERROR		0x0200
27219370Spst#define E1000_IER_LINK_STAT_CHANGE	0x0400
27319370Spst#define E1000_IER_AUTO_NEG_COMPLETE	0x0800
27419370Spst#define E1000_IER_PAGE_RECEIVED		0x1000
27519370Spst#define E1000_IER_DUPLEX_CHANGED	0x2000
27619370Spst#define E1000_IER_SPEED_CHANGED		0x4000
27719370Spst#define E1000_IER_AUTO_NEG_ERR		0x8000
27819370Spst
27919370Spst#define E1000_ISR			0x13	/* interrupt status reg */
28019370Spst#define E1000_ISR_JABBER		0x0001
28119370Spst#define E1000_ISR_POLARITY_CHANGE	0x0002
28219370Spst#define E1000_ISR_MDIX_CHANGE		0x0040
28319370Spst#define E1000_ISR_FIFO_OVER_UNDERUN	0x0080
28419370Spst#define E1000_ISR_FALSE_CARRIER		0x0100
285130803Smarcel#define E1000_ISR_SYMBOL_ERROR		0x0200
28619370Spst#define E1000_ISR_LINK_STAT_CHANGE	0x0400
28719370Spst#define E1000_ISR_AUTO_NEG_COMPLETE	0x0800
28819370Spst#define E1000_ISR_PAGE_RECEIVED		0x1000
28919370Spst#define E1000_ISR_DUPLEX_CHANGED	0x2000
29019370Spst#define E1000_ISR_SPEED_CHANGED		0x4000
29119370Spst#define E1000_ISR_AUTO_NEG_ERR		0x8000
29219370Spst
29319370Spst#define E1000_ESCR			0x14	/* extended special control reg */
29419370Spst#define E1000_ESCR_FIBER_LOOPBACK	0x4000
29519370Spst#define E1000_ESCR_DOWN_NO_IDLE		0x8000
29619370Spst#define E1000_ESCR_TX_CLK_2_5		0x0060
297130803Smarcel#define E1000_ESCR_TX_CLK_25		0x0070
29819370Spst#define E1000_ESCR_TX_CLK_0		0x0000
29919370Spst
30019370Spst#define E1000_RECR			0x15	/* RX error counter reg */
30119370Spst
30219370Spst#define E1000_EADR			0x16	/* extended address reg */
30319370Spst
30419370Spst#define E1000_LCR			0x18	/* LED control reg */
30519370Spst#define E1000_LCR_LED_TX		0x0001
30619370Spst#define E1000_LCR_LED_RX		0x0002
30746283Sdfr#define E1000_LCR_LED_DUPLEX		0x0004
30846283Sdfr#define E1000_LCR_LINK			0x0008
30919370Spst#define E1000_LCR_BLINK_42MS		0x0000
31046283Sdfr#define E1000_LCR_BLINK_84MS		0x0100
31146283Sdfr#define E1000_LCR_BLINK_170MS		0x0200
31246283Sdfr#define E1000_LCR_BLINK_340MS		0x0300
31346283Sdfr#define E1000_LCR_BLINK_670MS		0x0400
31446283Sdfr#define E1000_LCR_PULSE_OFF		0x0000
31546283Sdfr#define E1000_LCR_PULSE_21_42MS		0x1000
31646283Sdfr#define E1000_LCR_PULSE_42_84MS		0x2000
31719370Spst#define E1000_LCR_PULSE_84_170MS	0x3000
31898944Sobrien#define E1000_LCR_PULSE_170_340MS	0x4000
31998944Sobrien#define E1000_LCR_PULSE_340_670MS	0x5000
32098944Sobrien#define E1000_LCR_PULSE_670_13S		0x6000
32198944Sobrien#define E1000_LCR_PULSE_13_26S		0x7000
32298944Sobrien
32398944Sobrien/* The following register is found only on the 88E1011 Alaska PHY */
32446283Sdfr#define E1000_ESSR			0x1B	/* Extended PHY specific sts */
32546283Sdfr#define E1000_ESSR_FIBER_LINK		0x2000
32646283Sdfr#define E1000_ESSR_GMII_COPPER		0x000f
32746283Sdfr#define E1000_ESSR_GMII_FIBER		0x0007
32846283Sdfr#define E1000_ESSR_TBI_COPPER		0x000d
329130803Smarcel#define E1000_ESSR_TBI_FIBER		0x0005
330130803Smarcel