ichwd.c revision 215918
1/*- 2 * Copyright (c) 2004 Texas A&M University 3 * All rights reserved. 4 * 5 * Developer: Wm. Daryl Hawkins 6 * 7 * Redistribution and use in source and binary forms, with or without 8 * modification, are permitted provided that the following conditions 9 * are met: 10 * 1. Redistributions of source code must retain the above copyright 11 * notice, this list of conditions and the following disclaimer. 12 * 2. Redistributions in binary form must reproduce the above copyright 13 * notice, this list of conditions and the following disclaimer in the 14 * documentation and/or other materials provided with the distribution. 15 * 16 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 * SUCH DAMAGE. 27 */ 28 29/* 30 * Intel ICH Watchdog Timer (WDT) driver 31 * 32 * Originally developed by Wm. Daryl Hawkins of Texas A&M 33 * Heavily modified by <des@FreeBSD.org> 34 * 35 * This is a tricky one. The ICH WDT can't be treated as a regular PCI 36 * device as it's actually an integrated function of the ICH LPC interface 37 * bridge. Detection is also awkward, because we can only infer the 38 * presence of the watchdog timer from the fact that the machine has an 39 * ICH chipset, or, on ACPI 2.x systems, by the presence of the 'WDDT' 40 * ACPI table (although this driver does not support the ACPI detection 41 * method). 42 * 43 * There is one slight problem on non-ACPI or ACPI 1.x systems: we have no 44 * way of knowing if the WDT is permanently disabled (either by the BIOS 45 * or in hardware). 46 * 47 * The WDT is programmed through I/O registers in the ACPI I/O space. 48 * Intel swears it's always at offset 0x60, so we use that. 49 * 50 * For details about the ICH WDT, see Intel Application Note AP-725 51 * (document no. 292273-001). The WDT is also described in the individual 52 * chipset datasheets, e.g. Intel82801EB ICH5 / 82801ER ICH5R Datasheet 53 * (document no. 252516-001) sections 9.10 and 9.11. 54 * 55 * ICH6/7/8 support by Takeharu KATO <takeharu1219@ybb.ne.jp> 56 */ 57 58#include <sys/cdefs.h> 59__FBSDID("$FreeBSD: head/sys/dev/ichwd/ichwd.c 215918 2010-11-27 00:26:19Z emaste $"); 60 61#include <sys/param.h> 62#include <sys/kernel.h> 63#include <sys/module.h> 64#include <sys/systm.h> 65#include <sys/bus.h> 66#include <machine/bus.h> 67#include <sys/rman.h> 68#include <machine/resource.h> 69#include <sys/watchdog.h> 70 71#include <isa/isavar.h> 72#include <dev/pci/pcivar.h> 73 74#include <dev/ichwd/ichwd.h> 75 76static struct ichwd_device ichwd_devices[] = { 77 { DEVICEID_82801AA, "Intel 82801AA watchdog timer", 1 }, 78 { DEVICEID_82801AB, "Intel 82801AB watchdog timer", 1 }, 79 { DEVICEID_82801BA, "Intel 82801BA watchdog timer", 2 }, 80 { DEVICEID_82801BAM, "Intel 82801BAM watchdog timer", 2 }, 81 { DEVICEID_82801CA, "Intel 82801CA watchdog timer", 3 }, 82 { DEVICEID_82801CAM, "Intel 82801CAM watchdog timer", 3 }, 83 { DEVICEID_82801DB, "Intel 82801DB watchdog timer", 4 }, 84 { DEVICEID_82801DBM, "Intel 82801DBM watchdog timer", 4 }, 85 { DEVICEID_82801E, "Intel 82801E watchdog timer", 5 }, 86 { DEVICEID_82801EB, "Intel 82801EB watchdog timer", 5 }, 87 { DEVICEID_82801EBR, "Intel 82801EB/ER watchdog timer", 5 }, 88 { DEVICEID_6300ESB, "Intel 6300ESB watchdog timer", 5 }, 89 { DEVICEID_82801FBR, "Intel 82801FB/FR watchdog timer", 6 }, 90 { DEVICEID_ICH6M, "Intel ICH6M watchdog timer", 6 }, 91 { DEVICEID_ICH6W, "Intel ICH6W watchdog timer", 6 }, 92 { DEVICEID_ICH7, "Intel ICH7 watchdog timer", 7 }, 93 { DEVICEID_ICH7DH, "Intel ICH7DH watchdog timer", 7 }, 94 { DEVICEID_ICH7M, "Intel ICH7M watchdog timer", 7 }, 95 { DEVICEID_ICH7MDH, "Intel ICH7MDH watchdog timer", 7 }, 96 { DEVICEID_NM10, "Intel NM10 watchdog timer", 7 }, 97 { DEVICEID_ICH8, "Intel ICH8 watchdog timer", 8 }, 98 { DEVICEID_ICH8DH, "Intel ICH8DH watchdog timer", 8 }, 99 { DEVICEID_ICH8DO, "Intel ICH8DO watchdog timer", 8 }, 100 { DEVICEID_ICH8M, "Intel ICH8M watchdog timer", 8 }, 101 { DEVICEID_ICH8ME, "Intel ICH8M-E watchdog timer", 8 }, 102 { DEVICEID_63XXESB, "Intel 63XXESB watchdog timer", 8 }, 103 { DEVICEID_ICH9, "Intel ICH9 watchdog timer", 9 }, 104 { DEVICEID_ICH9DH, "Intel ICH9DH watchdog timer", 9 }, 105 { DEVICEID_ICH9DO, "Intel ICH9DO watchdog timer", 9 }, 106 { DEVICEID_ICH9M, "Intel ICH9M watchdog timer", 9 }, 107 { DEVICEID_ICH9ME, "Intel ICH9M-E watchdog timer", 9 }, 108 { DEVICEID_ICH9R, "Intel ICH9R watchdog timer", 9 }, 109 { DEVICEID_ICH10, "Intel ICH10 watchdog timer", 10 }, 110 { DEVICEID_ICH10D, "Intel ICH10D watchdog timer", 10 }, 111 { DEVICEID_ICH10DO, "Intel ICH10DO watchdog timer", 10 }, 112 { DEVICEID_ICH10R, "Intel ICH10R watchdog timer", 10 }, 113 { DEVICEID_PCH, "Intel PCH watchdog timer", 10 }, 114 { DEVICEID_PCHM, "Intel PCH watchdog timer", 10 }, 115 { DEVICEID_P55, "Intel P55 watchdog timer", 10 }, 116 { DEVICEID_PM55, "Intel PM55 watchdog timer", 10 }, 117 { DEVICEID_H55, "Intel H55 watchdog timer", 10 }, 118 { DEVICEID_QM57, "Intel QM57 watchdog timer", 10 }, 119 { DEVICEID_H57, "Intel H57 watchdog timer", 10 }, 120 { DEVICEID_HM55, "Intel HM55 watchdog timer", 10 }, 121 { DEVICEID_Q57, "Intel Q57 watchdog timer", 10 }, 122 { DEVICEID_HM57, "Intel HM57 watchdog timer", 10 }, 123 { DEVICEID_PCHMSFF, "Intel PCHMSFF watchdog timer", 10 }, 124 { DEVICEID_QS57, "Intel QS57 watchdog timer", 10 }, 125 { DEVICEID_3400, "Intel 3400 watchdog timer", 10 }, 126 { DEVICEID_3420, "Intel 3420 watchdog timer", 10 }, 127 { DEVICEID_3450, "Intel 3450 watchdog timer", 10 }, 128 { DEVICEID_CPT0, "Intel Cougar Point watchdog timer", 10 }, 129 { DEVICEID_CPT1, "Intel Cougar Point watchdog timer", 10 }, 130 { DEVICEID_CPT2, "Intel Cougar Point watchdog timer", 10 }, 131 { DEVICEID_CPT3, "Intel Cougar Point watchdog timer", 10 }, 132 { DEVICEID_CPT4, "Intel Cougar Point watchdog timer", 10 }, 133 { DEVICEID_CPT5, "Intel Cougar Point watchdog timer", 10 }, 134 { DEVICEID_CPT6, "Intel Cougar Point watchdog timer", 10 }, 135 { DEVICEID_CPT7, "Intel Cougar Point watchdog timer", 10 }, 136 { DEVICEID_CPT8, "Intel Cougar Point watchdog timer", 10 }, 137 { DEVICEID_CPT9, "Intel Cougar Point watchdog timer", 10 }, 138 { DEVICEID_CPT10, "Intel Cougar Point watchdog timer", 10 }, 139 { DEVICEID_CPT11, "Intel Cougar Point watchdog timer", 10 }, 140 { DEVICEID_CPT12, "Intel Cougar Point watchdog timer", 10 }, 141 { DEVICEID_CPT13, "Intel Cougar Point watchdog timer", 10 }, 142 { DEVICEID_CPT14, "Intel Cougar Point watchdog timer", 10 }, 143 { DEVICEID_CPT15, "Intel Cougar Point watchdog timer", 10 }, 144 { DEVICEID_CPT16, "Intel Cougar Point watchdog timer", 10 }, 145 { DEVICEID_CPT17, "Intel Cougar Point watchdog timer", 10 }, 146 { DEVICEID_CPT18, "Intel Cougar Point watchdog timer", 10 }, 147 { DEVICEID_CPT19, "Intel Cougar Point watchdog timer", 10 }, 148 { DEVICEID_CPT20, "Intel Cougar Point watchdog timer", 10 }, 149 { DEVICEID_CPT21, "Intel Cougar Point watchdog timer", 10 }, 150 { DEVICEID_CPT22, "Intel Cougar Point watchdog timer", 10 }, 151 { DEVICEID_CPT23, "Intel Cougar Point watchdog timer", 10 }, 152 { DEVICEID_CPT23, "Intel Cougar Point watchdog timer", 10 }, 153 { DEVICEID_CPT25, "Intel Cougar Point watchdog timer", 10 }, 154 { DEVICEID_CPT26, "Intel Cougar Point watchdog timer", 10 }, 155 { DEVICEID_CPT27, "Intel Cougar Point watchdog timer", 10 }, 156 { DEVICEID_CPT28, "Intel Cougar Point watchdog timer", 10 }, 157 { DEVICEID_CPT29, "Intel Cougar Point watchdog timer", 10 }, 158 { DEVICEID_CPT30, "Intel Cougar Point watchdog timer", 10 }, 159 { DEVICEID_CPT31, "Intel Cougar Point watchdog timer", 10 }, 160 { 0, NULL, 0 }, 161}; 162 163static devclass_t ichwd_devclass; 164 165#define ichwd_read_tco_1(sc, off) \ 166 bus_space_read_1((sc)->tco_bst, (sc)->tco_bsh, (off)) 167#define ichwd_read_tco_2(sc, off) \ 168 bus_space_read_2((sc)->tco_bst, (sc)->tco_bsh, (off)) 169#define ichwd_read_tco_4(sc, off) \ 170 bus_space_read_4((sc)->tco_bst, (sc)->tco_bsh, (off)) 171#define ichwd_read_smi_4(sc, off) \ 172 bus_space_read_4((sc)->smi_bst, (sc)->smi_bsh, (off)) 173#define ichwd_read_gcs_4(sc, off) \ 174 bus_space_read_4((sc)->gcs_bst, (sc)->gcs_bsh, (off)) 175 176#define ichwd_write_tco_1(sc, off, val) \ 177 bus_space_write_1((sc)->tco_bst, (sc)->tco_bsh, (off), (val)) 178#define ichwd_write_tco_2(sc, off, val) \ 179 bus_space_write_2((sc)->tco_bst, (sc)->tco_bsh, (off), (val)) 180#define ichwd_write_tco_4(sc, off, val) \ 181 bus_space_write_4((sc)->tco_bst, (sc)->tco_bsh, (off), (val)) 182#define ichwd_write_smi_4(sc, off, val) \ 183 bus_space_write_4((sc)->smi_bst, (sc)->smi_bsh, (off), (val)) 184#define ichwd_write_gcs_4(sc, off, val) \ 185 bus_space_write_4((sc)->gcs_bst, (sc)->gcs_bsh, (off), (val)) 186 187#define ichwd_verbose_printf(dev, ...) \ 188 do { \ 189 if (bootverbose) \ 190 device_printf(dev, __VA_ARGS__);\ 191 } while (0) 192 193/* 194 * Disable the watchdog timeout SMI handler. 195 * 196 * Apparently, some BIOSes install handlers that reset or disable the 197 * watchdog timer instead of resetting the system, so we disable the SMI 198 * (by clearing the SMI_TCO_EN bit of the SMI_EN register) to prevent this 199 * from happening. 200 */ 201static __inline void 202ichwd_smi_disable(struct ichwd_softc *sc) 203{ 204 ichwd_write_smi_4(sc, SMI_EN, ichwd_read_smi_4(sc, SMI_EN) & ~SMI_TCO_EN); 205} 206 207/* 208 * Enable the watchdog timeout SMI handler. See above for details. 209 */ 210static __inline void 211ichwd_smi_enable(struct ichwd_softc *sc) 212{ 213 ichwd_write_smi_4(sc, SMI_EN, ichwd_read_smi_4(sc, SMI_EN) | SMI_TCO_EN); 214} 215 216/* 217 * Reset the watchdog status bits. 218 */ 219static __inline void 220ichwd_sts_reset(struct ichwd_softc *sc) 221{ 222 /* 223 * The watchdog status bits are set to 1 by the hardware to 224 * indicate various conditions. They can be cleared by software 225 * by writing a 1, not a 0. 226 */ 227 ichwd_write_tco_2(sc, TCO1_STS, TCO_TIMEOUT); 228 /* 229 * According to Intel's docs, clearing SECOND_TO_STS and BOOT_STS must 230 * be done in two separate operations. 231 */ 232 ichwd_write_tco_2(sc, TCO2_STS, TCO_SECOND_TO_STS); 233 ichwd_write_tco_2(sc, TCO2_STS, TCO_BOOT_STS); 234} 235 236/* 237 * Enable the watchdog timer by clearing the TCO_TMR_HALT bit in the 238 * TCO1_CNT register. This is complicated by the need to preserve bit 9 239 * of that same register, and the requirement that all other bits must be 240 * written back as zero. 241 */ 242static __inline void 243ichwd_tmr_enable(struct ichwd_softc *sc) 244{ 245 uint16_t cnt; 246 247 cnt = ichwd_read_tco_2(sc, TCO1_CNT) & TCO_CNT_PRESERVE; 248 ichwd_write_tco_2(sc, TCO1_CNT, cnt & ~TCO_TMR_HALT); 249 sc->active = 1; 250 ichwd_verbose_printf(sc->device, "timer enabled\n"); 251} 252 253/* 254 * Disable the watchdog timer. See above for details. 255 */ 256static __inline void 257ichwd_tmr_disable(struct ichwd_softc *sc) 258{ 259 uint16_t cnt; 260 261 cnt = ichwd_read_tco_2(sc, TCO1_CNT) & TCO_CNT_PRESERVE; 262 ichwd_write_tco_2(sc, TCO1_CNT, cnt | TCO_TMR_HALT); 263 sc->active = 0; 264 ichwd_verbose_printf(sc->device, "timer disabled\n"); 265} 266 267/* 268 * Reload the watchdog timer: writing anything to any of the lower five 269 * bits of the TCO_RLD register reloads the timer from the last value 270 * written to TCO_TMR. 271 */ 272static __inline void 273ichwd_tmr_reload(struct ichwd_softc *sc) 274{ 275 if (sc->ich_version <= 5) 276 ichwd_write_tco_1(sc, TCO_RLD, 1); 277 else 278 ichwd_write_tco_2(sc, TCO_RLD, 1); 279 280 ichwd_verbose_printf(sc->device, "timer reloaded\n"); 281} 282 283/* 284 * Set the initial timeout value. Note that this must always be followed 285 * by a reload. 286 */ 287static __inline void 288ichwd_tmr_set(struct ichwd_softc *sc, unsigned int timeout) 289{ 290 291 /* 292 * If the datasheets are to be believed, the minimum value 293 * actually varies from chipset to chipset - 4 for ICH5 and 2 for 294 * all other chipsets. I suspect this is a bug in the ICH5 295 * datasheet and that the minimum is uniformly 2, but I'd rather 296 * err on the side of caution. 297 */ 298 if (timeout < 4) 299 timeout = 4; 300 301 if (sc->ich_version <= 5) { 302 uint8_t tmr_val8 = ichwd_read_tco_1(sc, TCO_TMR1); 303 304 tmr_val8 &= 0xc0; 305 if (timeout > 0x3f) 306 timeout = 0x3f; 307 tmr_val8 |= timeout; 308 ichwd_write_tco_1(sc, TCO_TMR1, tmr_val8); 309 } else { 310 uint16_t tmr_val16 = ichwd_read_tco_2(sc, TCO_TMR2); 311 312 tmr_val16 &= 0xfc00; 313 if (timeout > 0x03ff) 314 timeout = 0x03ff; 315 tmr_val16 |= timeout; 316 ichwd_write_tco_2(sc, TCO_TMR2, tmr_val16); 317 } 318 319 sc->timeout = timeout; 320 321 ichwd_verbose_printf(sc->device, "timeout set to %u ticks\n", timeout); 322} 323 324static __inline int 325ichwd_clear_noreboot(struct ichwd_softc *sc) 326{ 327 uint32_t status; 328 int rc = 0; 329 330 /* try to clear the NO_REBOOT bit */ 331 if (sc->ich_version <= 5) { 332 status = pci_read_config(sc->ich, ICH_GEN_STA, 1); 333 status &= ~ICH_GEN_STA_NO_REBOOT; 334 pci_write_config(sc->ich, ICH_GEN_STA, status, 1); 335 status = pci_read_config(sc->ich, ICH_GEN_STA, 1); 336 if (status & ICH_GEN_STA_NO_REBOOT) 337 rc = EIO; 338 } else { 339 status = ichwd_read_gcs_4(sc, 0); 340 status &= ~ICH_GCS_NO_REBOOT; 341 ichwd_write_gcs_4(sc, 0, status); 342 status = ichwd_read_gcs_4(sc, 0); 343 if (status & ICH_GCS_NO_REBOOT) 344 rc = EIO; 345 } 346 347 if (rc) 348 device_printf(sc->device, 349 "ICH WDT present but disabled in BIOS or hardware\n"); 350 351 return (rc); 352} 353 354/* 355 * Watchdog event handler - called by the framework to enable or disable 356 * the watchdog or change the initial timeout value. 357 */ 358static void 359ichwd_event(void *arg, unsigned int cmd, int *error) 360{ 361 struct ichwd_softc *sc = arg; 362 unsigned int timeout; 363 364 /* convert from power-of-two-ns to WDT ticks */ 365 cmd &= WD_INTERVAL; 366 timeout = ((uint64_t)1 << cmd) / ICHWD_TICK; 367 if (cmd) { 368 if (timeout != sc->timeout) { 369 if (!sc->active) 370 ichwd_tmr_enable(sc); 371 ichwd_tmr_set(sc, timeout); 372 } 373 ichwd_tmr_reload(sc); 374 *error = 0; 375 } else { 376 if (sc->active) 377 ichwd_tmr_disable(sc); 378 } 379} 380 381static device_t 382ichwd_find_ich_lpc_bridge(struct ichwd_device **id_p) 383{ 384 struct ichwd_device *id; 385 device_t ich = NULL; 386 387 /* look for an ICH LPC interface bridge */ 388 for (id = ichwd_devices; id->desc != NULL; ++id) 389 if ((ich = pci_find_device(VENDORID_INTEL, id->device)) != NULL) 390 break; 391 392 if (ich == NULL) 393 return (NULL); 394 395 ichwd_verbose_printf(ich, "found ICH%d or equivalent chipset: %s\n", 396 id->version, id->desc); 397 398 if (id_p) 399 *id_p = id; 400 401 return (ich); 402} 403 404/* 405 * Look for an ICH LPC interface bridge. If one is found, register an 406 * ichwd device. There can be only one. 407 */ 408static void 409ichwd_identify(driver_t *driver, device_t parent) 410{ 411 struct ichwd_device *id_p; 412 device_t ich = NULL; 413 device_t dev; 414 uint32_t rcba; 415 int rc; 416 417 ich = ichwd_find_ich_lpc_bridge(&id_p); 418 if (ich == NULL) 419 return; 420 421 /* good, add child to bus */ 422 if ((dev = device_find_child(parent, driver->name, 0)) == NULL) 423 dev = BUS_ADD_CHILD(parent, 0, driver->name, 0); 424 425 if (dev == NULL) 426 return; 427 428 device_set_desc_copy(dev, id_p->desc); 429 430 if (id_p->version >= 6) { 431 /* get RCBA (root complex base address) */ 432 rcba = pci_read_config(ich, ICH_RCBA, 4); 433 rc = bus_set_resource(ich, SYS_RES_MEMORY, 0, 434 (rcba & 0xffffc000) + ICH_GCS_OFFSET, ICH_GCS_SIZE); 435 if (rc) 436 ichwd_verbose_printf(dev, 437 "Can not set memory resource for RCBA\n"); 438 } 439} 440 441static int 442ichwd_probe(device_t dev) 443{ 444 445 /* Do not claim some ISA PnP device by accident. */ 446 if (isa_get_logicalid(dev) != 0) 447 return (ENXIO); 448 return (0); 449} 450 451static int 452ichwd_attach(device_t dev) 453{ 454 struct ichwd_softc *sc; 455 struct ichwd_device *id_p; 456 device_t ich; 457 unsigned int pmbase = 0; 458 459 sc = device_get_softc(dev); 460 sc->device = dev; 461 462 ich = ichwd_find_ich_lpc_bridge(&id_p); 463 if (ich == NULL) { 464 device_printf(sc->device, "Can not find ICH device.\n"); 465 goto fail; 466 } 467 sc->ich = ich; 468 sc->ich_version = id_p->version; 469 470 /* get ACPI base address */ 471 pmbase = pci_read_config(ich, ICH_PMBASE, 2) & ICH_PMBASE_MASK; 472 if (pmbase == 0) { 473 device_printf(dev, "ICH PMBASE register is empty\n"); 474 goto fail; 475 } 476 477 /* allocate I/O register space */ 478 sc->smi_rid = 0; 479 sc->smi_res = bus_alloc_resource(dev, SYS_RES_IOPORT, &sc->smi_rid, 480 pmbase + SMI_BASE, pmbase + SMI_BASE + SMI_LEN - 1, SMI_LEN, 481 RF_ACTIVE | RF_SHAREABLE); 482 if (sc->smi_res == NULL) { 483 device_printf(dev, "unable to reserve SMI registers\n"); 484 goto fail; 485 } 486 sc->smi_bst = rman_get_bustag(sc->smi_res); 487 sc->smi_bsh = rman_get_bushandle(sc->smi_res); 488 489 sc->tco_rid = 1; 490 sc->tco_res = bus_alloc_resource(dev, SYS_RES_IOPORT, &sc->tco_rid, 491 pmbase + TCO_BASE, pmbase + TCO_BASE + TCO_LEN - 1, TCO_LEN, 492 RF_ACTIVE | RF_SHAREABLE); 493 if (sc->tco_res == NULL) { 494 device_printf(dev, "unable to reserve TCO registers\n"); 495 goto fail; 496 } 497 sc->tco_bst = rman_get_bustag(sc->tco_res); 498 sc->tco_bsh = rman_get_bushandle(sc->tco_res); 499 500 sc->gcs_rid = 0; 501 if (sc->ich_version >= 6) { 502 sc->gcs_res = bus_alloc_resource_any(ich, SYS_RES_MEMORY, 503 &sc->gcs_rid, RF_ACTIVE|RF_SHAREABLE); 504 if (sc->gcs_res == NULL) { 505 device_printf(dev, "unable to reserve GCS registers\n"); 506 goto fail; 507 } 508 sc->gcs_bst = rman_get_bustag(sc->gcs_res); 509 sc->gcs_bsh = rman_get_bushandle(sc->gcs_res); 510 } else { 511 sc->gcs_res = 0; 512 sc->gcs_bst = 0; 513 sc->gcs_bsh = 0; 514 } 515 516 if (ichwd_clear_noreboot(sc) != 0) 517 goto fail; 518 519 ichwd_verbose_printf(dev, "%s (ICH%d or equivalent)\n", 520 device_get_desc(dev), sc->ich_version); 521 522 /* 523 * Determine if we are coming up after a watchdog-induced reset. 524 * This bit is cleared in ichwd_sts_reset(). 525 */ 526 if ((ichwd_read_tco_2(sc, TCO2_STS) & TCO_SECOND_TO_STS) != 0) 527 device_printf(dev, 528 "resuming after hardware watchdog timeout\n"); 529 530 /* reset the watchdog status registers */ 531 ichwd_sts_reset(sc); 532 533 /* make sure the WDT starts out inactive */ 534 ichwd_tmr_disable(sc); 535 536 /* register the watchdog event handler */ 537 sc->ev_tag = EVENTHANDLER_REGISTER(watchdog_list, ichwd_event, sc, 0); 538 539 /* disable the SMI handler */ 540 ichwd_smi_disable(sc); 541 542 return (0); 543 fail: 544 sc = device_get_softc(dev); 545 if (sc->tco_res != NULL) 546 bus_release_resource(dev, SYS_RES_IOPORT, 547 sc->tco_rid, sc->tco_res); 548 if (sc->smi_res != NULL) 549 bus_release_resource(dev, SYS_RES_IOPORT, 550 sc->smi_rid, sc->smi_res); 551 if (sc->gcs_res != NULL) 552 bus_release_resource(ich, SYS_RES_MEMORY, 553 sc->gcs_rid, sc->gcs_res); 554 555 return (ENXIO); 556} 557 558static int 559ichwd_detach(device_t dev) 560{ 561 struct ichwd_softc *sc; 562 device_t ich = NULL; 563 564 sc = device_get_softc(dev); 565 566 /* halt the watchdog timer */ 567 if (sc->active) 568 ichwd_tmr_disable(sc); 569 570 /* enable the SMI handler */ 571 ichwd_smi_enable(sc); 572 573 /* deregister event handler */ 574 if (sc->ev_tag != NULL) 575 EVENTHANDLER_DEREGISTER(watchdog_list, sc->ev_tag); 576 sc->ev_tag = NULL; 577 578 /* reset the watchdog status registers */ 579 ichwd_sts_reset(sc); 580 581 /* deallocate I/O register space */ 582 bus_release_resource(dev, SYS_RES_IOPORT, sc->tco_rid, sc->tco_res); 583 bus_release_resource(dev, SYS_RES_IOPORT, sc->smi_rid, sc->smi_res); 584 585 /* deallocate memory resource */ 586 ich = ichwd_find_ich_lpc_bridge(NULL); 587 if (sc->gcs_res && ich) 588 bus_release_resource(ich, SYS_RES_MEMORY, sc->gcs_rid, sc->gcs_res); 589 590 return (0); 591} 592 593static device_method_t ichwd_methods[] = { 594 DEVMETHOD(device_identify, ichwd_identify), 595 DEVMETHOD(device_probe, ichwd_probe), 596 DEVMETHOD(device_attach, ichwd_attach), 597 DEVMETHOD(device_detach, ichwd_detach), 598 DEVMETHOD(device_shutdown, ichwd_detach), 599 {0,0} 600}; 601 602static driver_t ichwd_driver = { 603 "ichwd", 604 ichwd_methods, 605 sizeof(struct ichwd_softc), 606}; 607 608DRIVER_MODULE(ichwd, isa, ichwd_driver, ichwd_devclass, NULL, NULL); 609