hwpmc_core.c revision 206684
1/*-
2 * Copyright (c) 2008 Joseph Koshy
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 * 1. Redistributions of source code must retain the above copyright
9 *    notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 *    notice, this list of conditions and the following disclaimer in the
12 *    documentation and/or other materials provided with the distribution.
13 *
14 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17 * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24 * SUCH DAMAGE.
25 */
26
27/*
28 * Intel Core, Core 2 and Atom PMCs.
29 */
30
31#include <sys/cdefs.h>
32__FBSDID("$FreeBSD: head/sys/dev/hwpmc/hwpmc_core.c 206684 2010-04-15 19:45:03Z fabient $");
33
34#include <sys/param.h>
35#include <sys/bus.h>
36#include <sys/pmc.h>
37#include <sys/pmckern.h>
38#include <sys/systm.h>
39
40#include <machine/intr_machdep.h>
41#include <machine/apicvar.h>
42#include <machine/cpu.h>
43#include <machine/cpufunc.h>
44#include <machine/specialreg.h>
45
46#define	CORE_CPUID_REQUEST		0xA
47#define	CORE_CPUID_REQUEST_SIZE		0x4
48#define	CORE_CPUID_EAX			0x0
49#define	CORE_CPUID_EBX			0x1
50#define	CORE_CPUID_ECX			0x2
51#define	CORE_CPUID_EDX			0x3
52
53#define	IAF_PMC_CAPS			\
54	(PMC_CAP_READ | PMC_CAP_WRITE | PMC_CAP_INTERRUPT)
55#define	IAF_RI_TO_MSR(RI)		((RI) + (1 << 30))
56
57#define	IAP_PMC_CAPS (PMC_CAP_INTERRUPT | PMC_CAP_USER | PMC_CAP_SYSTEM | \
58    PMC_CAP_EDGE | PMC_CAP_THRESHOLD | PMC_CAP_READ | PMC_CAP_WRITE |	 \
59    PMC_CAP_INVERT | PMC_CAP_QUALIFIER | PMC_CAP_PRECISE)
60
61/*
62 * "Architectural" events defined by Intel.  The values of these
63 * symbols correspond to positions in the bitmask returned by
64 * the CPUID.0AH instruction.
65 */
66enum core_arch_events {
67	CORE_AE_BRANCH_INSTRUCTION_RETIRED	= 5,
68	CORE_AE_BRANCH_MISSES_RETIRED		= 6,
69	CORE_AE_INSTRUCTION_RETIRED		= 1,
70	CORE_AE_LLC_MISSES			= 4,
71	CORE_AE_LLC_REFERENCE			= 3,
72	CORE_AE_UNHALTED_REFERENCE_CYCLES	= 2,
73	CORE_AE_UNHALTED_CORE_CYCLES		= 0
74};
75
76static enum pmc_cputype	core_cputype;
77
78struct core_cpu {
79	volatile uint32_t	pc_resync;
80	volatile uint32_t	pc_iafctrl;	/* Fixed function control. */
81	volatile uint64_t	pc_globalctrl;	/* Global control register. */
82	struct pmc_hw		pc_corepmcs[];
83};
84
85static struct core_cpu **core_pcpu;
86
87static uint32_t core_architectural_events;
88static uint64_t core_pmcmask;
89
90static int core_iaf_ri;		/* relative index of fixed counters */
91static int core_iaf_width;
92static int core_iaf_npmc;
93
94static int core_iap_width;
95static int core_iap_npmc;
96
97static int
98core_pcpu_noop(struct pmc_mdep *md, int cpu)
99{
100	(void) md;
101	(void) cpu;
102	return (0);
103}
104
105static int
106core_pcpu_init(struct pmc_mdep *md, int cpu)
107{
108	struct pmc_cpu *pc;
109	struct core_cpu *cc;
110	struct pmc_hw *phw;
111	int core_ri, n, npmc;
112
113	KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
114	    ("[iaf,%d] insane cpu number %d", __LINE__, cpu));
115
116	PMCDBG(MDP,INI,1,"core-init cpu=%d", cpu);
117
118	core_ri = md->pmd_classdep[PMC_MDEP_CLASS_INDEX_IAP].pcd_ri;
119	npmc = md->pmd_classdep[PMC_MDEP_CLASS_INDEX_IAP].pcd_num;
120
121	if (core_cputype != PMC_CPU_INTEL_CORE)
122		npmc += md->pmd_classdep[PMC_MDEP_CLASS_INDEX_IAF].pcd_num;
123
124	cc = malloc(sizeof(struct core_cpu) + npmc * sizeof(struct pmc_hw),
125	    M_PMC, M_WAITOK | M_ZERO);
126
127	core_pcpu[cpu] = cc;
128	pc = pmc_pcpu[cpu];
129
130	KASSERT(pc != NULL && cc != NULL,
131	    ("[core,%d] NULL per-cpu structures cpu=%d", __LINE__, cpu));
132
133	for (n = 0, phw = cc->pc_corepmcs; n < npmc; n++, phw++) {
134		phw->phw_state 	  = PMC_PHW_FLAG_IS_ENABLED |
135		    PMC_PHW_CPU_TO_STATE(cpu) |
136		    PMC_PHW_INDEX_TO_STATE(n + core_ri);
137		phw->phw_pmc	  = NULL;
138		pc->pc_hwpmcs[n + core_ri]  = phw;
139	}
140
141	return (0);
142}
143
144static int
145core_pcpu_fini(struct pmc_mdep *md, int cpu)
146{
147	int core_ri, n, npmc;
148	struct pmc_cpu *pc;
149	struct core_cpu *cc;
150
151	KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
152	    ("[core,%d] insane cpu number (%d)", __LINE__, cpu));
153
154	PMCDBG(MDP,INI,1,"core-pcpu-fini cpu=%d", cpu);
155
156	if ((cc = core_pcpu[cpu]) == NULL)
157		return (0);
158
159	core_pcpu[cpu] = NULL;
160
161	pc = pmc_pcpu[cpu];
162
163	KASSERT(pc != NULL, ("[core,%d] NULL per-cpu %d state", __LINE__,
164		cpu));
165
166	npmc = md->pmd_classdep[PMC_MDEP_CLASS_INDEX_IAP].pcd_num;
167	core_ri = md->pmd_classdep[PMC_MDEP_CLASS_INDEX_IAP].pcd_ri;
168
169	for (n = 0; n < npmc; n++)
170		wrmsr(IAP_EVSEL0 + n, 0);
171
172	if (core_cputype != PMC_CPU_INTEL_CORE) {
173		wrmsr(IAF_CTRL, 0);
174		npmc += md->pmd_classdep[PMC_MDEP_CLASS_INDEX_IAF].pcd_num;
175	}
176
177	for (n = 0; n < npmc; n++)
178		pc->pc_hwpmcs[n + core_ri] = NULL;
179
180	free(cc, M_PMC);
181
182	return (0);
183}
184
185/*
186 * Fixed function counters.
187 */
188
189static pmc_value_t
190iaf_perfctr_value_to_reload_count(pmc_value_t v)
191{
192	v &= (1ULL << core_iaf_width) - 1;
193	return (1ULL << core_iaf_width) - v;
194}
195
196static pmc_value_t
197iaf_reload_count_to_perfctr_value(pmc_value_t rlc)
198{
199	return (1ULL << core_iaf_width) - rlc;
200}
201
202static int
203iaf_allocate_pmc(int cpu, int ri, struct pmc *pm,
204    const struct pmc_op_pmcallocate *a)
205{
206	enum pmc_event ev;
207	uint32_t caps, flags, validflags;
208
209	KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
210	    ("[core,%d] illegal CPU %d", __LINE__, cpu));
211
212	PMCDBG(MDP,ALL,1, "iaf-allocate ri=%d reqcaps=0x%x", ri, pm->pm_caps);
213
214	if (ri < 0 || ri > core_iaf_npmc)
215		return (EINVAL);
216
217	caps = a->pm_caps;
218
219	if (a->pm_class != PMC_CLASS_IAF ||
220	    (caps & IAF_PMC_CAPS) != caps)
221		return (EINVAL);
222
223	ev = pm->pm_event;
224	if (ev < PMC_EV_IAF_FIRST || ev > PMC_EV_IAF_LAST)
225		return (EINVAL);
226
227	if (ev == PMC_EV_IAF_INSTR_RETIRED_ANY && ri != 0)
228		return (EINVAL);
229	if (ev == PMC_EV_IAF_CPU_CLK_UNHALTED_CORE && ri != 1)
230		return (EINVAL);
231	if (ev == PMC_EV_IAF_CPU_CLK_UNHALTED_REF && ri != 2)
232		return (EINVAL);
233
234	flags = a->pm_md.pm_iaf.pm_iaf_flags;
235
236	validflags = IAF_MASK;
237
238	if (core_cputype != PMC_CPU_INTEL_ATOM)
239		validflags &= ~IAF_ANY;
240
241	if ((flags & ~validflags) != 0)
242		return (EINVAL);
243
244	if (caps & PMC_CAP_INTERRUPT)
245		flags |= IAF_PMI;
246	if (caps & PMC_CAP_SYSTEM)
247		flags |= IAF_OS;
248	if (caps & PMC_CAP_USER)
249		flags |= IAF_USR;
250	if ((caps & (PMC_CAP_USER | PMC_CAP_SYSTEM)) == 0)
251		flags |= (IAF_OS | IAF_USR);
252
253	pm->pm_md.pm_iaf.pm_iaf_ctrl = (flags << (ri * 4));
254
255	PMCDBG(MDP,ALL,2, "iaf-allocate config=0x%jx",
256	    (uintmax_t) pm->pm_md.pm_iaf.pm_iaf_ctrl);
257
258	return (0);
259}
260
261static int
262iaf_config_pmc(int cpu, int ri, struct pmc *pm)
263{
264	KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
265	    ("[core,%d] illegal CPU %d", __LINE__, cpu));
266
267	KASSERT(ri >= 0 && ri < core_iaf_npmc,
268	    ("[core,%d] illegal row-index %d", __LINE__, ri));
269
270	PMCDBG(MDP,CFG,1, "iaf-config cpu=%d ri=%d pm=%p", cpu, ri, pm);
271
272	KASSERT(core_pcpu[cpu] != NULL, ("[core,%d] null per-cpu %d", __LINE__,
273	    cpu));
274
275	core_pcpu[cpu]->pc_corepmcs[ri + core_iaf_ri].phw_pmc = pm;
276
277	return (0);
278}
279
280static int
281iaf_describe(int cpu, int ri, struct pmc_info *pi, struct pmc **ppmc)
282{
283	int error;
284	struct pmc_hw *phw;
285	char iaf_name[PMC_NAME_MAX];
286
287	phw = &core_pcpu[cpu]->pc_corepmcs[ri + core_iaf_ri];
288
289	(void) snprintf(iaf_name, sizeof(iaf_name), "IAF-%d", ri);
290	if ((error = copystr(iaf_name, pi->pm_name, PMC_NAME_MAX,
291	    NULL)) != 0)
292		return (error);
293
294	pi->pm_class = PMC_CLASS_IAF;
295
296	if (phw->phw_state & PMC_PHW_FLAG_IS_ENABLED) {
297		pi->pm_enabled = TRUE;
298		*ppmc          = phw->phw_pmc;
299	} else {
300		pi->pm_enabled = FALSE;
301		*ppmc          = NULL;
302	}
303
304	return (0);
305}
306
307static int
308iaf_get_config(int cpu, int ri, struct pmc **ppm)
309{
310	*ppm = core_pcpu[cpu]->pc_corepmcs[ri + core_iaf_ri].phw_pmc;
311
312	return (0);
313}
314
315static int
316iaf_get_msr(int ri, uint32_t *msr)
317{
318	KASSERT(ri >= 0 && ri < core_iaf_npmc,
319	    ("[iaf,%d] ri %d out of range", __LINE__, ri));
320
321	*msr = IAF_RI_TO_MSR(ri);
322
323	return (0);
324}
325
326static int
327iaf_read_pmc(int cpu, int ri, pmc_value_t *v)
328{
329	struct pmc *pm;
330	pmc_value_t tmp;
331
332	KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
333	    ("[core,%d] illegal cpu value %d", __LINE__, cpu));
334	KASSERT(ri >= 0 && ri < core_iaf_npmc,
335	    ("[core,%d] illegal row-index %d", __LINE__, ri));
336
337	pm = core_pcpu[cpu]->pc_corepmcs[ri + core_iaf_ri].phw_pmc;
338
339	KASSERT(pm,
340	    ("[core,%d] cpu %d ri %d(%d) pmc not configured", __LINE__, cpu,
341		ri, ri + core_iaf_ri));
342
343	tmp = rdpmc(IAF_RI_TO_MSR(ri));
344
345	if (PMC_IS_SAMPLING_MODE(PMC_TO_MODE(pm)))
346		*v = iaf_perfctr_value_to_reload_count(tmp);
347	else
348		*v = tmp;
349
350	PMCDBG(MDP,REA,1, "iaf-read cpu=%d ri=%d msr=0x%x -> v=%jx", cpu, ri,
351	    IAF_RI_TO_MSR(ri), *v);
352
353	return (0);
354}
355
356static int
357iaf_release_pmc(int cpu, int ri, struct pmc *pmc)
358{
359	PMCDBG(MDP,REL,1, "iaf-release cpu=%d ri=%d pm=%p", cpu, ri, pmc);
360
361	KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
362	    ("[core,%d] illegal CPU value %d", __LINE__, cpu));
363	KASSERT(ri >= 0 && ri < core_iaf_npmc,
364	    ("[core,%d] illegal row-index %d", __LINE__, ri));
365
366	KASSERT(core_pcpu[cpu]->pc_corepmcs[ri + core_iaf_ri].phw_pmc == NULL,
367	    ("[core,%d] PHW pmc non-NULL", __LINE__));
368
369	return (0);
370}
371
372static int
373iaf_start_pmc(int cpu, int ri)
374{
375	struct pmc *pm;
376	struct core_cpu *iafc;
377
378	KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
379	    ("[core,%d] illegal CPU value %d", __LINE__, cpu));
380	KASSERT(ri >= 0 && ri < core_iaf_npmc,
381	    ("[core,%d] illegal row-index %d", __LINE__, ri));
382
383	PMCDBG(MDP,STA,1,"iaf-start cpu=%d ri=%d", cpu, ri);
384
385	iafc = core_pcpu[cpu];
386	pm = iafc->pc_corepmcs[ri + core_iaf_ri].phw_pmc;
387
388	iafc->pc_iafctrl |= pm->pm_md.pm_iaf.pm_iaf_ctrl;
389
390	wrmsr(IAF_CTRL, iafc->pc_iafctrl);
391
392	do {
393		iafc->pc_resync = 0;
394		iafc->pc_globalctrl |= (1ULL << (ri + IAF_OFFSET));
395		wrmsr(IA_GLOBAL_CTRL, iafc->pc_globalctrl);
396	} while (iafc->pc_resync != 0);
397
398	PMCDBG(MDP,STA,1,"iafctrl=%x(%x) globalctrl=%jx(%jx)",
399	    iafc->pc_iafctrl, (uint32_t) rdmsr(IAF_CTRL),
400	    iafc->pc_globalctrl, rdmsr(IA_GLOBAL_CTRL));
401
402	return (0);
403}
404
405static int
406iaf_stop_pmc(int cpu, int ri)
407{
408	uint32_t fc;
409	struct core_cpu *iafc;
410
411	PMCDBG(MDP,STO,1,"iaf-stop cpu=%d ri=%d", cpu, ri);
412
413	iafc = core_pcpu[cpu];
414
415	KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
416	    ("[core,%d] illegal CPU value %d", __LINE__, cpu));
417	KASSERT(ri >= 0 && ri < core_iaf_npmc,
418	    ("[core,%d] illegal row-index %d", __LINE__, ri));
419
420	fc = (IAF_MASK << (ri * 4));
421
422	if (core_cputype != PMC_CPU_INTEL_ATOM)
423		fc &= ~IAF_ANY;
424
425	iafc->pc_iafctrl &= ~fc;
426
427	PMCDBG(MDP,STO,1,"iaf-stop iafctrl=%x", iafc->pc_iafctrl);
428	wrmsr(IAF_CTRL, iafc->pc_iafctrl);
429
430	do {
431		iafc->pc_resync = 0;
432		iafc->pc_globalctrl &= ~(1ULL << (ri + IAF_OFFSET));
433		wrmsr(IA_GLOBAL_CTRL, iafc->pc_globalctrl);
434	} while (iafc->pc_resync != 0);
435
436	PMCDBG(MDP,STO,1,"iafctrl=%x(%x) globalctrl=%jx(%jx)",
437	    iafc->pc_iafctrl, (uint32_t) rdmsr(IAF_CTRL),
438	    iafc->pc_globalctrl, rdmsr(IA_GLOBAL_CTRL));
439
440	return (0);
441}
442
443static int
444iaf_write_pmc(int cpu, int ri, pmc_value_t v)
445{
446	struct core_cpu *cc;
447	struct pmc *pm;
448
449	KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
450	    ("[core,%d] illegal cpu value %d", __LINE__, cpu));
451	KASSERT(ri >= 0 && ri < core_iaf_npmc,
452	    ("[core,%d] illegal row-index %d", __LINE__, ri));
453
454	cc = core_pcpu[cpu];
455	pm = cc->pc_corepmcs[ri + core_iaf_ri].phw_pmc;
456
457	KASSERT(pm,
458	    ("[core,%d] cpu %d ri %d pmc not configured", __LINE__, cpu, ri));
459
460	if (PMC_IS_SAMPLING_MODE(PMC_TO_MODE(pm)))
461		v = iaf_reload_count_to_perfctr_value(v);
462
463	wrmsr(IAF_CTRL, 0);	/* Turn off fixed counters */
464	wrmsr(IAF_CTR0 + ri, v);
465	wrmsr(IAF_CTRL, cc->pc_iafctrl);
466
467	PMCDBG(MDP,WRI,1, "iaf-write cpu=%d ri=%d msr=0x%x v=%jx iafctrl=%jx "
468	    "pmc=%jx", cpu, ri, IAF_RI_TO_MSR(ri), v,
469	    (uintmax_t) rdmsr(IAF_CTRL),
470	    (uintmax_t) rdpmc(IAF_RI_TO_MSR(ri)));
471
472	return (0);
473}
474
475
476static void
477iaf_initialize(struct pmc_mdep *md, int maxcpu, int npmc, int pmcwidth)
478{
479	struct pmc_classdep *pcd;
480
481	KASSERT(md != NULL, ("[iaf,%d] md is NULL", __LINE__));
482
483	PMCDBG(MDP,INI,1, "%s", "iaf-initialize");
484
485	pcd = &md->pmd_classdep[PMC_MDEP_CLASS_INDEX_IAF];
486
487	pcd->pcd_caps	= IAF_PMC_CAPS;
488	pcd->pcd_class	= PMC_CLASS_IAF;
489	pcd->pcd_num	= npmc;
490	pcd->pcd_ri	= md->pmd_npmc;
491	pcd->pcd_width	= pmcwidth;
492
493	pcd->pcd_allocate_pmc	= iaf_allocate_pmc;
494	pcd->pcd_config_pmc	= iaf_config_pmc;
495	pcd->pcd_describe	= iaf_describe;
496	pcd->pcd_get_config	= iaf_get_config;
497	pcd->pcd_get_msr	= iaf_get_msr;
498	pcd->pcd_pcpu_fini	= core_pcpu_noop;
499	pcd->pcd_pcpu_init	= core_pcpu_noop;
500	pcd->pcd_read_pmc	= iaf_read_pmc;
501	pcd->pcd_release_pmc	= iaf_release_pmc;
502	pcd->pcd_start_pmc	= iaf_start_pmc;
503	pcd->pcd_stop_pmc	= iaf_stop_pmc;
504	pcd->pcd_write_pmc	= iaf_write_pmc;
505
506	md->pmd_npmc	       += npmc;
507}
508
509/*
510 * Intel programmable PMCs.
511 */
512
513/*
514 * Event descriptor tables.
515 *
516 * For each event id, we track:
517 *
518 * 1. The CPUs that the event is valid for.
519 *
520 * 2. If the event uses a fixed UMASK, the value of the umask field.
521 *    If the event doesn't use a fixed UMASK, a mask of legal bits
522 *    to check against.
523 */
524
525struct iap_event_descr {
526	enum pmc_event	iap_ev;
527	unsigned char	iap_evcode;
528	unsigned char	iap_umask;
529	unsigned char	iap_flags;
530};
531
532#define	IAP_F_CC	(1 << 0)	/* CPU: Core */
533#define	IAP_F_CC2	(1 << 1)	/* CPU: Core2 family */
534#define	IAP_F_CC2E	(1 << 2)	/* CPU: Core2 Extreme only */
535#define	IAP_F_CA	(1 << 3)	/* CPU: Atom */
536#define	IAP_F_I7	(1 << 4)	/* CPU: Core i7 */
537#define	IAP_F_I7O	(1 << 4)	/* CPU: Core i7 (old) */
538#define	IAP_F_WM	(1 << 5)	/* CPU: Westmere */
539#define	IAP_F_FM	(1 << 6)	/* Fixed mask */
540
541#define	IAP_F_ALLCPUSCORE2					\
542    (IAP_F_CC | IAP_F_CC2 | IAP_F_CC2E | IAP_F_CA)
543
544/* Sub fields of UMASK that this event supports. */
545#define	IAP_M_CORE		(1 << 0) /* Core specificity */
546#define	IAP_M_AGENT		(1 << 1) /* Agent specificity */
547#define	IAP_M_PREFETCH		(1 << 2) /* Prefetch */
548#define	IAP_M_MESI		(1 << 3) /* MESI */
549#define	IAP_M_SNOOPRESPONSE	(1 << 4) /* Snoop response */
550#define	IAP_M_SNOOPTYPE		(1 << 5) /* Snoop type */
551#define	IAP_M_TRANSITION	(1 << 6) /* Transition */
552
553#define	IAP_F_CORE		(0x3 << 14) /* Core specificity */
554#define	IAP_F_AGENT		(0x1 << 13) /* Agent specificity */
555#define	IAP_F_PREFETCH		(0x3 << 12) /* Prefetch */
556#define	IAP_F_MESI		(0xF <<  8) /* MESI */
557#define	IAP_F_SNOOPRESPONSE	(0xB <<  8) /* Snoop response */
558#define	IAP_F_SNOOPTYPE		(0x3 <<  8) /* Snoop type */
559#define	IAP_F_TRANSITION	(0x1 << 12) /* Transition */
560
561#define	IAP_PREFETCH_RESERVED	(0x2 << 12)
562#define	IAP_CORE_THIS		(0x1 << 14)
563#define	IAP_CORE_ALL		(0x3 << 14)
564#define	IAP_F_CMASK		0xFF000000
565
566static struct iap_event_descr iap_events[] = {
567#undef IAPDESCR
568#define	IAPDESCR(N,EV,UM,FLAGS) {					\
569	.iap_ev = PMC_EV_IAP_EVENT_##N,					\
570	.iap_evcode = (EV),						\
571	.iap_umask = (UM),						\
572	.iap_flags = (FLAGS)						\
573	}
574
575    IAPDESCR(02H_01H, 0x02, 0x01, IAP_F_FM | IAP_F_I7O),
576    IAPDESCR(02H_81H, 0x02, 0x81, IAP_F_FM | IAP_F_CA),
577
578    IAPDESCR(03H_00H, 0x03, 0x00, IAP_F_FM | IAP_F_CC),
579    IAPDESCR(03H_01H, 0x03, 0x01, IAP_F_FM | IAP_F_I7O),
580    IAPDESCR(03H_02H, 0x03, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2 | IAP_F_WM),
581    IAPDESCR(03H_04H, 0x03, 0x04, IAP_F_FM | IAP_F_CA | IAP_F_CC2 | IAP_F_I7O),
582    IAPDESCR(03H_08H, 0x03, 0x08, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
583    IAPDESCR(03H_10H, 0x03, 0x10, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
584    IAPDESCR(03H_20H, 0x03, 0x20, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
585
586    IAPDESCR(04H_00H, 0x04, 0x00, IAP_F_FM | IAP_F_CC),
587    IAPDESCR(04H_01H, 0x04, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_CC2 | IAP_F_I7O),
588    IAPDESCR(04H_02H, 0x04, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
589    IAPDESCR(04H_07H, 0x04, 0x07, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
590    IAPDESCR(04H_08H, 0x04, 0x08, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
591
592    IAPDESCR(05H_00H, 0x05, 0x00, IAP_F_FM | IAP_F_CC),
593    IAPDESCR(05H_01H, 0x05, 0x01, IAP_F_FM | IAP_F_I7O),
594    IAPDESCR(05H_02H, 0x05, 0x02, IAP_F_FM | IAP_F_I7O | IAP_F_WM),
595    IAPDESCR(05H_03H, 0x05, 0x03, IAP_F_FM | IAP_F_I7O),
596
597    IAPDESCR(06H_00H, 0x06, 0x00, IAP_F_FM | IAP_F_CC | IAP_F_CC2 |
598	IAP_F_CC2E | IAP_F_CA),
599    IAPDESCR(06H_01H, 0x06, 0x01, IAP_F_FM | IAP_F_I7O),
600    IAPDESCR(06H_02H, 0x06, 0x02, IAP_F_FM | IAP_F_I7O),
601    IAPDESCR(06H_04H, 0x06, 0x04, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
602    IAPDESCR(06H_08H, 0x06, 0x08, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
603    IAPDESCR(06H_0FH, 0x06, 0x0F, IAP_F_FM | IAP_F_I7O),
604
605    IAPDESCR(07H_00H, 0x07, 0x00, IAP_F_FM | IAP_F_CC | IAP_F_CC2),
606    IAPDESCR(07H_01H, 0x07, 0x01, IAP_F_FM | IAP_F_ALLCPUSCORE2 | IAP_F_I7 | IAP_F_WM),
607    IAPDESCR(07H_02H, 0x07, 0x02, IAP_F_FM | IAP_F_ALLCPUSCORE2),
608    IAPDESCR(07H_03H, 0x07, 0x03, IAP_F_FM | IAP_F_ALLCPUSCORE2),
609    IAPDESCR(07H_06H, 0x07, 0x06, IAP_F_FM | IAP_F_CA),
610    IAPDESCR(07H_08H, 0x07, 0x08, IAP_F_FM | IAP_F_CA),
611
612    IAPDESCR(08H_01H, 0x08, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
613	IAP_F_I7 | IAP_F_WM),
614    IAPDESCR(08H_02H, 0x08, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
615	IAP_F_I7 | IAP_F_WM),
616    IAPDESCR(08H_04H, 0x08, 0x04, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
617	IAP_F_WM),
618    IAPDESCR(08H_05H, 0x08, 0x05, IAP_F_FM | IAP_F_CA),
619    IAPDESCR(08H_06H, 0x08, 0x06, IAP_F_FM | IAP_F_CA),
620    IAPDESCR(08H_07H, 0x08, 0x07, IAP_F_FM | IAP_F_CA),
621    IAPDESCR(08H_08H, 0x08, 0x08, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
622    IAPDESCR(08H_09H, 0x08, 0x09, IAP_F_FM | IAP_F_CA),
623    IAPDESCR(08H_10H, 0x08, 0x10, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
624    IAPDESCR(08H_20H, 0x08, 0x20, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
625    IAPDESCR(08H_40H, 0x08, 0x40, IAP_F_FM | IAP_F_I7),
626    IAPDESCR(08H_80H, 0x08, 0x80, IAP_F_FM | IAP_F_I7),
627
628    IAPDESCR(09H_01H, 0x09, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_CC2 | IAP_F_I7O),
629    IAPDESCR(09H_02H, 0x09, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2 | IAP_F_I7O),
630    IAPDESCR(09H_04H, 0x09, 0x04, IAP_F_FM | IAP_F_I7O),
631    IAPDESCR(09H_08H, 0x09, 0x08, IAP_F_FM | IAP_F_I7O),
632
633    IAPDESCR(0BH_01H, 0x0B, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
634    IAPDESCR(0BH_02H, 0x0B, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
635    IAPDESCR(0BH_10H, 0x0B, 0x10, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
636
637    IAPDESCR(0CH_01H, 0x0C, 0x01, IAP_F_FM | IAP_F_CC2 | IAP_F_I7 |
638	IAP_F_WM),
639    IAPDESCR(0CH_02H, 0x0C, 0x02, IAP_F_FM | IAP_F_CC2),
640    IAPDESCR(0CH_03H, 0x0C, 0x03, IAP_F_FM | IAP_F_CA),
641
642    IAPDESCR(0EH_01H, 0x0E, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
643    IAPDESCR(0EH_02H, 0x0E, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
644
645    IAPDESCR(0FH_01H, 0x0F, 0x01, IAP_F_FM | IAP_F_I7),
646    IAPDESCR(0FH_02H, 0x0F, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
647    IAPDESCR(0FH_08H, 0x0F, 0x08, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
648    IAPDESCR(0FH_10H, 0x0F, 0x10, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
649    IAPDESCR(0FH_20H, 0x0F, 0x20, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
650    IAPDESCR(0FH_80H, 0x0F, 0x80, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
651
652    IAPDESCR(10H_00H, 0x10, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
653    IAPDESCR(10H_01H, 0x10, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_I7 | IAP_F_WM),
654    IAPDESCR(10H_02H, 0x10, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
655    IAPDESCR(10H_04H, 0x10, 0x04, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
656    IAPDESCR(10H_08H, 0x10, 0x08, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
657    IAPDESCR(10H_10H, 0x10, 0x10, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
658    IAPDESCR(10H_20H, 0x10, 0x20, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
659    IAPDESCR(10H_40H, 0x10, 0x40, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
660    IAPDESCR(10H_80H, 0x10, 0x80, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
661    IAPDESCR(10H_81H, 0x10, 0x81, IAP_F_FM | IAP_F_CA),
662
663    IAPDESCR(11H_00H, 0x11, 0x00, IAP_F_FM | IAP_F_CC | IAP_F_CC2),
664    IAPDESCR(11H_01H, 0x11, 0x01, IAP_F_FM | IAP_F_CA),
665    IAPDESCR(11H_81H, 0x11, 0x81, IAP_F_FM | IAP_F_CA),
666
667    IAPDESCR(12H_00H, 0x12, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
668    IAPDESCR(12H_01H, 0x12, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_I7 | IAP_F_WM),
669    IAPDESCR(12H_02H, 0x12, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
670    IAPDESCR(12H_04H, 0x12, 0x04, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
671    IAPDESCR(12H_08H, 0x12, 0x08, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
672    IAPDESCR(12H_10H, 0x12, 0x10, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
673    IAPDESCR(12H_20H, 0x12, 0x20, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
674    IAPDESCR(12H_40H, 0x12, 0x40, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
675    IAPDESCR(12H_81H, 0x12, 0x81, IAP_F_FM | IAP_F_CA),
676
677    IAPDESCR(13H_00H, 0x13, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
678    IAPDESCR(13H_01H, 0x13, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_I7 | IAP_F_WM),
679    IAPDESCR(13H_02H, 0x13, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
680    IAPDESCR(13H_04H, 0x13, 0x04, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
681    IAPDESCR(13H_07H, 0x13, 0x07, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
682    IAPDESCR(13H_81H, 0x13, 0x81, IAP_F_FM | IAP_F_CA),
683
684    IAPDESCR(14H_00H, 0x14, 0x00, IAP_F_FM | IAP_F_CC | IAP_F_CC2),
685    IAPDESCR(14H_01H, 0x14, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_I7 | IAP_F_WM),
686    IAPDESCR(14H_02H, 0x14, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
687
688    IAPDESCR(17H_01H, 0x17, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
689
690    IAPDESCR(18H_00H, 0x18, 0x00, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
691    IAPDESCR(18H_01H, 0x18, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
692
693    IAPDESCR(19H_00H, 0x19, 0x00, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
694    IAPDESCR(19H_01H, 0x19, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
695	IAP_F_I7 | IAP_F_WM),
696    IAPDESCR(19H_02H, 0x19, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
697
698    IAPDESCR(1DH_01H, 0x1D, 0x01, IAP_F_FM | IAP_F_I7O),
699    IAPDESCR(1DH_02H, 0x1D, 0x02, IAP_F_FM | IAP_F_I7O),
700    IAPDESCR(1DH_04H, 0x1D, 0x04, IAP_F_FM | IAP_F_I7O),
701
702    IAPDESCR(1EH_01H, 0x1E, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
703
704    IAPDESCR(20H_01H, 0x20, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
705    IAPDESCR(21H, 0x21, IAP_M_CORE, IAP_F_ALLCPUSCORE2),
706    IAPDESCR(22H, 0x22, IAP_M_CORE, IAP_F_CC2),
707    IAPDESCR(23H, 0x23, IAP_M_CORE, IAP_F_ALLCPUSCORE2),
708
709    IAPDESCR(24H, 0x24, IAP_M_CORE | IAP_M_PREFETCH, IAP_F_ALLCPUSCORE2),
710    IAPDESCR(24H_01H, 0x24, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
711    IAPDESCR(24H_02H, 0x24, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
712    IAPDESCR(24H_03H, 0x24, 0x03, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
713    IAPDESCR(24H_04H, 0x24, 0x04, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
714    IAPDESCR(24H_08H, 0x24, 0x08, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
715    IAPDESCR(24H_0CH, 0x24, 0x0C, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
716    IAPDESCR(24H_10H, 0x24, 0x10, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
717    IAPDESCR(24H_20H, 0x24, 0x20, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
718    IAPDESCR(24H_30H, 0x24, 0x30, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
719    IAPDESCR(24H_40H, 0x24, 0x40, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
720    IAPDESCR(24H_80H, 0x24, 0x80, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
721    IAPDESCR(24H_C0H, 0x24, 0xC0, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
722    IAPDESCR(24H_AAH, 0x24, 0xAA, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
723    IAPDESCR(24H_FFH, 0x24, 0xFF, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
724
725    IAPDESCR(25H, 0x25, IAP_M_CORE, IAP_F_ALLCPUSCORE2),
726
727    IAPDESCR(26H, 0x26, IAP_M_CORE | IAP_M_PREFETCH, IAP_F_ALLCPUSCORE2),
728    IAPDESCR(26H_01H, 0x26, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
729    IAPDESCR(26H_02H, 0x26, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
730    IAPDESCR(26H_04H, 0x26, 0x04, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
731    IAPDESCR(26H_08H, 0x26, 0x08, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
732    IAPDESCR(26H_0FH, 0x26, 0x0F, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
733    IAPDESCR(26H_10H, 0x26, 0x10, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
734    IAPDESCR(26H_20H, 0x26, 0x20, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
735    IAPDESCR(26H_40H, 0x26, 0x40, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
736    IAPDESCR(26H_80H, 0x26, 0x80, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
737    IAPDESCR(26H_F0H, 0x26, 0xF0, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
738    IAPDESCR(26H_FFH, 0x26, 0xFF, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
739
740    IAPDESCR(27H, 0x27, IAP_M_CORE | IAP_M_PREFETCH, IAP_F_ALLCPUSCORE2),
741    IAPDESCR(27H_01H, 0x27, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
742    IAPDESCR(27H_02H, 0x27, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
743    IAPDESCR(27H_04H, 0x27, 0x04, IAP_F_FM | IAP_F_I7O),
744    IAPDESCR(27H_08H, 0x27, 0x08, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
745    IAPDESCR(27H_0EH, 0x27, 0x0E, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
746    IAPDESCR(27H_0FH, 0x27, 0x0F, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
747    IAPDESCR(27H_10H, 0x27, 0x10, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
748    IAPDESCR(27H_20H, 0x27, 0x20, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
749    IAPDESCR(27H_40H, 0x27, 0x40, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
750    IAPDESCR(27H_80H, 0x27, 0x80, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
751    IAPDESCR(27H_E0H, 0x27, 0xE0, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
752    IAPDESCR(27H_F0H, 0x27, 0xF0, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
753
754    IAPDESCR(28H, 0x28, IAP_M_CORE | IAP_M_MESI, IAP_F_ALLCPUSCORE2),
755    IAPDESCR(28H_01H, 0x28, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
756    IAPDESCR(28H_02H, 0x28, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
757    IAPDESCR(28H_04H, 0x28, 0x04, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
758    IAPDESCR(28H_08H, 0x28, 0x08, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
759    IAPDESCR(28H_0FH, 0x28, 0x0F, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
760
761    IAPDESCR(29H, 0x29, IAP_M_CORE | IAP_M_MESI, IAP_F_CC),
762    IAPDESCR(29H, 0x29, IAP_M_CORE | IAP_M_MESI | IAP_M_PREFETCH,
763	IAP_F_CA | IAP_F_CC2),
764    IAPDESCR(2AH, 0x2A, IAP_M_CORE | IAP_M_MESI, IAP_F_ALLCPUSCORE2),
765    IAPDESCR(2BH, 0x2B, IAP_M_CORE | IAP_M_MESI, IAP_F_CA | IAP_F_CC2),
766
767    IAPDESCR(2EH, 0x2E, IAP_M_CORE | IAP_M_MESI | IAP_M_PREFETCH,
768	IAP_F_ALLCPUSCORE2),
769    IAPDESCR(2EH_01H, 0x2E, 0x01, IAP_F_FM | IAP_F_WM),
770    IAPDESCR(2EH_02H, 0x2E, 0x02, IAP_F_FM | IAP_F_WM),
771    IAPDESCR(2EH_41H, 0x2E, 0x41, IAP_F_FM | IAP_F_ALLCPUSCORE2 | IAP_F_I7),
772    IAPDESCR(2EH_4FH, 0x2E, 0x4F, IAP_F_FM | IAP_F_ALLCPUSCORE2 | IAP_F_I7),
773
774    IAPDESCR(30H, 0x30, IAP_M_CORE | IAP_M_MESI | IAP_M_PREFETCH,
775	IAP_F_ALLCPUSCORE2),
776    IAPDESCR(32H, 0x32, IAP_M_CORE | IAP_M_MESI | IAP_M_PREFETCH, IAP_F_CC),
777    IAPDESCR(32H, 0x32, IAP_M_CORE, IAP_F_CA | IAP_F_CC2),
778
779    IAPDESCR(3AH, 0x3A, IAP_M_TRANSITION, IAP_F_CC),
780    IAPDESCR(3AH_00H, 0x3A, 0x00, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
781
782    IAPDESCR(3BH_C0H, 0x3B, 0xC0, IAP_F_FM | IAP_F_ALLCPUSCORE2),
783
784    IAPDESCR(3CH_00H, 0x3C, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2 |
785        IAP_F_I7 | IAP_F_WM),
786    IAPDESCR(3CH_01H, 0x3C, 0x01, IAP_F_FM | IAP_F_ALLCPUSCORE2 |
787        IAP_F_I7 | IAP_F_WM),
788    IAPDESCR(3CH_02H, 0x3C, 0x02, IAP_F_FM | IAP_F_ALLCPUSCORE2),
789
790    IAPDESCR(3DH_01H, 0x3D, 0x01, IAP_F_FM | IAP_F_I7O),
791
792    IAPDESCR(40H, 0x40, IAP_M_MESI, IAP_F_CC | IAP_F_CC2),
793    IAPDESCR(40H_01H, 0x40, 0x01, IAP_F_FM | IAP_F_I7),
794    IAPDESCR(40H_02H, 0x40, 0x02, IAP_F_FM | IAP_F_I7),
795    IAPDESCR(40H_04H, 0x40, 0x04, IAP_F_FM | IAP_F_I7),
796    IAPDESCR(40H_08H, 0x40, 0x08, IAP_F_FM | IAP_F_I7),
797    IAPDESCR(40H_0FH, 0x40, 0x0F, IAP_F_FM | IAP_F_I7),
798    IAPDESCR(40H_21H, 0x40, 0x21, IAP_F_FM | IAP_F_CA),
799
800    IAPDESCR(41H, 0x41, IAP_M_MESI, IAP_F_CC | IAP_F_CC2),
801    IAPDESCR(41H_01H, 0x41, 0x01, IAP_F_FM | IAP_F_I7O),
802    IAPDESCR(41H_02H, 0x41, 0x02, IAP_F_FM | IAP_F_I7),
803    IAPDESCR(41H_04H, 0x41, 0x04, IAP_F_FM | IAP_F_I7),
804    IAPDESCR(41H_08H, 0x41, 0x08, IAP_F_FM | IAP_F_I7),
805    IAPDESCR(41H_0FH, 0x41, 0x0F, IAP_F_FM | IAP_F_I7O),
806    IAPDESCR(41H_22H, 0x41, 0x22, IAP_F_FM | IAP_F_CA),
807
808    IAPDESCR(42H, 0x42, IAP_M_MESI, IAP_F_ALLCPUSCORE2),
809    IAPDESCR(42H_01H, 0x42, 0x01, IAP_F_FM | IAP_F_I7),
810    IAPDESCR(42H_02H, 0x42, 0x02, IAP_F_FM | IAP_F_I7),
811    IAPDESCR(42H_04H, 0x42, 0x04, IAP_F_FM | IAP_F_I7),
812    IAPDESCR(42H_08H, 0x42, 0x08, IAP_F_FM | IAP_F_I7),
813    IAPDESCR(42H_10H, 0x42, 0x10, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
814
815    IAPDESCR(43H_01H, 0x43, 0x01, IAP_F_FM | IAP_F_ALLCPUSCORE2 |
816	IAP_F_I7),
817    IAPDESCR(43H_02H, 0x43, 0x02, IAP_F_FM | IAP_F_CA |
818	IAP_F_CC2 | IAP_F_I7),
819
820    IAPDESCR(44H_02H, 0x44, 0x02, IAP_F_FM | IAP_F_CC),
821
822    IAPDESCR(45H_0FH, 0x45, 0x0F, IAP_F_FM | IAP_F_ALLCPUSCORE2),
823
824    IAPDESCR(46H_00H, 0x46, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
825    IAPDESCR(47H_00H, 0x47, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
826
827    IAPDESCR(48H_00H, 0x48, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
828    IAPDESCR(48H_02H, 0x48, 0x02, IAP_F_FM | IAP_F_I7),
829
830    IAPDESCR(49H_00H, 0x49, 0x00, IAP_F_FM | IAP_F_CC),
831    IAPDESCR(49H_01H, 0x49, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
832        IAP_F_I7 | IAP_F_WM),
833    IAPDESCR(49H_02H, 0x49, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
834        IAP_F_I7 | IAP_F_WM),
835    IAPDESCR(49H_04H, 0x49, 0x04, IAP_F_FM | IAP_F_WM),
836    IAPDESCR(49H_10H, 0x49, 0x10, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
837    IAPDESCR(49H_20H, 0x49, 0x20, IAP_F_FM | IAP_F_I7O),
838    IAPDESCR(49H_40H, 0x49, 0x40, IAP_F_FM | IAP_F_I7O),
839    IAPDESCR(49H_80H, 0x49, 0x80, IAP_F_FM | IAP_F_WM | IAP_F_I7O),
840
841    IAPDESCR(4BH_00H, 0x4B, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
842    IAPDESCR(4BH_01H, 0x4B, 0x01, IAP_F_FM | IAP_F_ALLCPUSCORE2 | IAP_F_I7O),
843    IAPDESCR(4BH_02H, 0x4B, 0x02, IAP_F_FM | IAP_F_ALLCPUSCORE2),
844    IAPDESCR(4BH_03H, 0x4B, 0x03, IAP_F_FM | IAP_F_CC),
845    IAPDESCR(4BH_08H, 0x4B, 0x08, IAP_F_FM | IAP_F_I7O),
846
847    IAPDESCR(4CH_00H, 0x4C, 0x00, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
848    IAPDESCR(4CH_01H, 0x4C, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
849
850    IAPDESCR(4DH_01H, 0x4D, 0x01, IAP_F_FM | IAP_F_I7O),
851
852    IAPDESCR(4EH_01H, 0x4E, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
853    IAPDESCR(4EH_02H, 0x4E, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
854    IAPDESCR(4EH_04H, 0x4E, 0x04, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
855    IAPDESCR(4EH_10H, 0x4E, 0x10, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
856
857    IAPDESCR(4FH_00H, 0x4F, 0x00, IAP_F_FM | IAP_F_CC),
858    IAPDESCR(4FH_02H, 0x4F, 0x02, IAP_F_FM | IAP_F_I7O),
859    IAPDESCR(4FH_04H, 0x4F, 0x04, IAP_F_FM | IAP_F_I7O),
860    IAPDESCR(4FH_08H, 0x4F, 0x08, IAP_F_FM | IAP_F_I7O),
861    IAPDESCR(4FH_10H, 0x4F, 0x10, IAP_F_FM | IAP_F_WM),
862
863    IAPDESCR(51H_01H, 0x51, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
864    IAPDESCR(51H_02H, 0x51, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
865    IAPDESCR(51H_04H, 0x51, 0x04, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
866    IAPDESCR(51H_08H, 0x51, 0x08, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
867
868    IAPDESCR(52H_01H, 0x52, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
869    IAPDESCR(53H_01H, 0x53, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
870
871    IAPDESCR(60H, 0x60, IAP_M_AGENT | IAP_M_CORE, IAP_F_ALLCPUSCORE2),
872    IAPDESCR(60H_01H, 0x60, 0x01, IAP_F_FM | IAP_F_WM | IAP_F_I7O),
873    IAPDESCR(60H_02H, 0x60, 0x02, IAP_F_FM | IAP_F_WM | IAP_F_I7O),
874    IAPDESCR(60H_04H, 0x60, 0x04, IAP_F_FM | IAP_F_WM | IAP_F_I7O),
875    IAPDESCR(60H_08H, 0x60, 0x08, IAP_F_FM | IAP_F_WM | IAP_F_I7O),
876
877    IAPDESCR(61H, 0x61, IAP_M_AGENT, IAP_F_CA | IAP_F_CC2),
878    IAPDESCR(61H_00H, 0x61, 0x00, IAP_F_FM | IAP_F_CC),
879
880    IAPDESCR(62H, 0x62, IAP_M_AGENT, IAP_F_ALLCPUSCORE2),
881    IAPDESCR(62H_00H, 0x62, 0x00, IAP_F_FM | IAP_F_CC),
882
883    IAPDESCR(63H, 0x63, IAP_M_AGENT | IAP_M_CORE,
884	IAP_F_CA | IAP_F_CC2),
885    IAPDESCR(63H, 0x63, IAP_M_CORE, IAP_F_CC),
886    IAPDESCR(63H_01H, 0x63, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
887    IAPDESCR(63H_02H, 0x63, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
888
889    IAPDESCR(64H, 0x64, IAP_M_CORE, IAP_F_CA | IAP_F_CC2),
890    IAPDESCR(64H_40H, 0x64, 0x40, IAP_F_FM | IAP_F_CC),
891
892    IAPDESCR(65H, 0x65, IAP_M_AGENT | IAP_M_CORE,
893	IAP_F_CA | IAP_F_CC2),
894    IAPDESCR(65H, 0x65, IAP_M_CORE, IAP_F_CC),
895
896    IAPDESCR(66H, 0x66, IAP_M_AGENT | IAP_M_CORE, IAP_F_ALLCPUSCORE2),
897
898    IAPDESCR(67H, 0x67, IAP_M_AGENT | IAP_M_CORE, IAP_F_CA | IAP_F_CC2),
899    IAPDESCR(67H, 0x67, IAP_M_AGENT, IAP_F_CC),
900
901    IAPDESCR(68H, 0x68, IAP_M_AGENT | IAP_M_CORE, IAP_F_ALLCPUSCORE2),
902    IAPDESCR(69H, 0x69, IAP_M_AGENT | IAP_M_CORE, IAP_F_ALLCPUSCORE2),
903    IAPDESCR(6AH, 0x6A, IAP_M_AGENT | IAP_M_CORE, IAP_F_ALLCPUSCORE2),
904    IAPDESCR(6BH, 0x6B, IAP_M_AGENT | IAP_M_CORE, IAP_F_ALLCPUSCORE2),
905
906    IAPDESCR(6CH, 0x6C, IAP_M_AGENT | IAP_M_CORE, IAP_F_ALLCPUSCORE2),
907    IAPDESCR(6CH_01H, 0x6C, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
908
909    IAPDESCR(6DH, 0x6D, IAP_M_AGENT | IAP_M_CORE, IAP_F_CA | IAP_F_CC2),
910    IAPDESCR(6DH, 0x6D, IAP_M_CORE, IAP_F_CC),
911
912    IAPDESCR(6EH, 0x6E, IAP_M_AGENT | IAP_M_CORE, IAP_F_CA | IAP_F_CC2),
913    IAPDESCR(6EH, 0x6E, IAP_M_CORE, IAP_F_CC),
914
915    IAPDESCR(6FH, 0x6F, IAP_M_AGENT | IAP_M_CORE, IAP_F_CA | IAP_F_CC2),
916    IAPDESCR(6FH, 0x6F, IAP_M_CORE, IAP_F_CC),
917
918    IAPDESCR(70H, 0x70, IAP_M_AGENT | IAP_M_CORE, IAP_F_CA | IAP_F_CC2),
919    IAPDESCR(70H, 0x70, IAP_M_CORE, IAP_F_CC),
920
921    IAPDESCR(77H, 0x77, IAP_M_AGENT | IAP_M_SNOOPRESPONSE,
922	IAP_F_CA | IAP_F_CC2),
923    IAPDESCR(77H, 0x77, IAP_M_AGENT | IAP_M_MESI, IAP_F_CC),
924
925    IAPDESCR(78H, 0x78, IAP_M_CORE, IAP_F_CC),
926    IAPDESCR(78H, 0x78, IAP_M_CORE | IAP_M_SNOOPTYPE, IAP_F_CA | IAP_F_CC2),
927
928    IAPDESCR(7AH, 0x7A, IAP_M_AGENT, IAP_F_CA | IAP_F_CC2),
929
930    IAPDESCR(7BH, 0x7B, IAP_M_AGENT, IAP_F_CA | IAP_F_CC2),
931
932    IAPDESCR(7DH, 0x7D, IAP_M_CORE, IAP_F_ALLCPUSCORE2),
933
934    IAPDESCR(7EH, 0x7E, IAP_M_AGENT | IAP_M_CORE, IAP_F_CA | IAP_F_CC2),
935    IAPDESCR(7EH_00H, 0x7E, 0x00, IAP_F_FM | IAP_F_CC),
936
937    IAPDESCR(7FH, 0x7F, IAP_M_CORE, IAP_F_CA | IAP_F_CC2),
938
939    IAPDESCR(80H_00H, 0x80, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
940    IAPDESCR(80H_01H, 0x80, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
941    IAPDESCR(80H_02H, 0x80, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_I7 |
942	IAP_F_WM),
943    IAPDESCR(80H_03H, 0x80, 0x03, IAP_F_FM | IAP_F_CA | IAP_F_I7 |
944	IAP_F_WM),
945    IAPDESCR(80H_04H, 0x80, 0x04, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
946
947    IAPDESCR(81H_00H, 0x81, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
948    IAPDESCR(81H_01H, 0x81, 0x01, IAP_F_FM | IAP_F_I7O),
949    IAPDESCR(81H_02H, 0x81, 0x02, IAP_F_FM | IAP_F_I7O),
950
951    IAPDESCR(82H_01H, 0x82, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
952    IAPDESCR(82H_02H, 0x82, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
953    IAPDESCR(82H_04H, 0x82, 0x04, IAP_F_FM | IAP_F_CA),
954    IAPDESCR(82H_10H, 0x82, 0x10, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
955    IAPDESCR(82H_12H, 0x82, 0x12, IAP_F_FM | IAP_F_CC2),
956    IAPDESCR(82H_40H, 0x82, 0x40, IAP_F_FM | IAP_F_CC2),
957
958    IAPDESCR(83H_01H, 0x83, 0x01, IAP_F_FM | IAP_F_I7O),
959    IAPDESCR(83H_02H, 0x83, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
960
961    IAPDESCR(85H_00H, 0x85, 0x00, IAP_F_FM | IAP_F_CC),
962    IAPDESCR(85H_01H, 0x85, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
963    IAPDESCR(85H_02H, 0x85, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
964    IAPDESCR(85H_04H, 0x85, 0x04, IAP_F_FM | IAP_F_WM | IAP_F_I7O),
965    IAPDESCR(85H_10H, 0x85, 0x10, IAP_F_FM | IAP_F_I7O),
966    IAPDESCR(85H_20H, 0x85, 0x20, IAP_F_FM | IAP_F_I7O),
967    IAPDESCR(85H_40H, 0x85, 0x40, IAP_F_FM | IAP_F_I7O),
968    IAPDESCR(85H_80H, 0x85, 0x80, IAP_F_FM | IAP_F_WM | IAP_F_I7O),
969
970    IAPDESCR(86H_00H, 0x86, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
971
972    IAPDESCR(87H_00H, 0x87, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
973    IAPDESCR(87H_01H, 0x87, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
974    IAPDESCR(87H_02H, 0x87, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
975    IAPDESCR(87H_04H, 0x87, 0x04, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
976    IAPDESCR(87H_08H, 0x87, 0x08, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
977    IAPDESCR(87H_0FH, 0x87, 0x0F, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
978
979    IAPDESCR(88H_00H, 0x88, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
980    IAPDESCR(88H_01H, 0x88, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
981    IAPDESCR(88H_02H, 0x88, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
982    IAPDESCR(88H_04H, 0x88, 0x04, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
983    IAPDESCR(88H_07H, 0x88, 0x07, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
984    IAPDESCR(88H_08H, 0x88, 0x08, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
985    IAPDESCR(88H_10H, 0x88, 0x10, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
986    IAPDESCR(88H_20H, 0x88, 0x20, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
987    IAPDESCR(88H_30H, 0x88, 0x30, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
988    IAPDESCR(88H_40H, 0x88, 0x40, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
989    IAPDESCR(88H_7FH, 0x88, 0x7F, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
990
991    IAPDESCR(89H_00H, 0x89, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
992    IAPDESCR(89H_01H, 0x89, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
993    IAPDESCR(89H_02H, 0x89, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
994    IAPDESCR(89H_04H, 0x89, 0x04, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
995    IAPDESCR(89H_07H, 0x89, 0x07, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
996    IAPDESCR(89H_08H, 0x89, 0x08, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
997    IAPDESCR(89H_10H, 0x89, 0x10, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
998    IAPDESCR(89H_20H, 0x89, 0x20, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
999    IAPDESCR(89H_30H, 0x89, 0x30, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1000    IAPDESCR(89H_40H, 0x89, 0x40, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1001    IAPDESCR(89H_7FH, 0x89, 0x7F, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1002
1003    IAPDESCR(8AH_00H, 0x8A, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1004    IAPDESCR(8BH_00H, 0x8B, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1005    IAPDESCR(8CH_00H, 0x8C, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1006    IAPDESCR(8DH_00H, 0x8D, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1007    IAPDESCR(8EH_00H, 0x8E, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1008    IAPDESCR(8FH_00H, 0x8F, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1009
1010    IAPDESCR(90H_00H, 0x90, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1011    IAPDESCR(91H_00H, 0x91, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1012    IAPDESCR(92H_00H, 0x92, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1013    IAPDESCR(93H_00H, 0x93, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1014    IAPDESCR(94H_00H, 0x94, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1015
1016    IAPDESCR(97H_00H, 0x97, 0x00, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1017    IAPDESCR(98H_00H, 0x98, 0x00, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1018    IAPDESCR(A0H_00H, 0xA0, 0x00, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1019
1020    IAPDESCR(A1H_01H, 0xA1, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1021    IAPDESCR(A1H_02H, 0xA1, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1022    IAPDESCR(A1H_04H, 0xA1, 0x04, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1023    IAPDESCR(A1H_08H, 0xA1, 0x08, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1024    IAPDESCR(A1H_10H, 0xA1, 0x10, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1025    IAPDESCR(A1H_20H, 0xA1, 0x20, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1026
1027    IAPDESCR(A2H_00H, 0xA2, 0x00, IAP_F_FM | IAP_F_CC),
1028    IAPDESCR(A2H_01H, 0xA2, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1029    IAPDESCR(A2H_02H, 0xA2, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1030    IAPDESCR(A2H_04H, 0xA2, 0x04, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1031    IAPDESCR(A2H_08H, 0xA2, 0x08, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1032    IAPDESCR(A2H_10H, 0xA2, 0x10, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1033    IAPDESCR(A2H_20H, 0xA2, 0x20, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1034    IAPDESCR(A2H_40H, 0xA2, 0x40, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1035    IAPDESCR(A2H_80H, 0xA2, 0x80, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1036
1037    IAPDESCR(A6H_01H, 0xA6, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1038    IAPDESCR(A7H_01H, 0xA7, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1039    IAPDESCR(A8H_01H, 0xA8, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1040
1041    IAPDESCR(AAH_01H, 0xAA, 0x01, IAP_F_FM | IAP_F_CC2),
1042    IAPDESCR(AAH_02H, 0xAA, 0x02, IAP_F_FM | IAP_F_CA),
1043    IAPDESCR(AAH_03H, 0xAA, 0x03, IAP_F_FM | IAP_F_CA),
1044    IAPDESCR(AAH_08H, 0xAA, 0x08, IAP_F_FM | IAP_F_CC2),
1045
1046    IAPDESCR(ABH_01H, 0xAB, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1047    IAPDESCR(ABH_02H, 0xAB, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1048
1049    IAPDESCR(AEH_01H, 0xAE, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1050
1051    IAPDESCR(B0H_00H, 0xB0, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1052    IAPDESCR(B0H_01H, 0xB0, 0x01, IAP_F_FM | IAP_F_WM | IAP_F_I7O),
1053    IAPDESCR(B0H_02H, 0xB0, 0x02, IAP_F_FM | IAP_F_WM | IAP_F_I7O),
1054    IAPDESCR(B0H_04H, 0xB0, 0x04, IAP_F_FM | IAP_F_WM | IAP_F_I7O),
1055    IAPDESCR(B0H_08H, 0xB0, 0x08, IAP_F_FM | IAP_F_WM | IAP_F_I7O),
1056    IAPDESCR(B0H_10H, 0xB0, 0x10, IAP_F_FM | IAP_F_WM | IAP_F_I7O),
1057    IAPDESCR(B0H_20H, 0xB0, 0x20, IAP_F_FM | IAP_F_I7O),
1058    IAPDESCR(B0H_40H, 0xB0, 0x40, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1059    IAPDESCR(B0H_80H, 0xB0, 0x80, IAP_F_FM | IAP_F_CA | IAP_F_WM | IAP_F_I7O),
1060
1061    IAPDESCR(B1H_00H, 0xB1, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1062    IAPDESCR(B1H_01H, 0xB1, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1063    IAPDESCR(B1H_02H, 0xB1, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1064    IAPDESCR(B1H_04H, 0xB1, 0x04, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1065    IAPDESCR(B1H_08H, 0xB1, 0x08, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1066    IAPDESCR(B1H_10H, 0xB1, 0x10, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1067    IAPDESCR(B1H_1FH, 0xB1, 0x1F, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1068    IAPDESCR(B1H_20H, 0xB1, 0x20, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1069    IAPDESCR(B1H_3FH, 0xB1, 0x3F, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1070    IAPDESCR(B1H_40H, 0xB1, 0x40, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1071    IAPDESCR(B1H_80H, 0xB1, 0x80, IAP_F_FM | IAP_F_CA | IAP_F_I7 |
1072	IAP_F_WM),
1073
1074    IAPDESCR(B2H_01H, 0xB2, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1075
1076    IAPDESCR(B3H_01H, 0xB3, 0x01, IAP_F_FM | IAP_F_ALLCPUSCORE2 |
1077	IAP_F_WM | IAP_F_I7O),
1078    IAPDESCR(B3H_02H, 0xB3, 0x02, IAP_F_FM | IAP_F_ALLCPUSCORE2 |
1079	IAP_F_WM | IAP_F_I7O),
1080    IAPDESCR(B3H_04H, 0xB3, 0x04, IAP_F_FM | IAP_F_ALLCPUSCORE2 |
1081	IAP_F_WM | IAP_F_I7O),
1082    IAPDESCR(B3H_08H, 0xB3, 0x08, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1083    IAPDESCR(B3H_10H, 0xB3, 0x10, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1084    IAPDESCR(B3H_20H, 0xB3, 0x20, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1085    IAPDESCR(B3H_81H, 0xB3, 0x81, IAP_F_FM | IAP_F_CA),
1086    IAPDESCR(B3H_82H, 0xB3, 0x82, IAP_F_FM | IAP_F_CA),
1087    IAPDESCR(B3H_84H, 0xB3, 0x84, IAP_F_FM | IAP_F_CA),
1088    IAPDESCR(B3H_88H, 0xB3, 0x88, IAP_F_FM | IAP_F_CA),
1089    IAPDESCR(B3H_90H, 0xB3, 0x90, IAP_F_FM | IAP_F_CA),
1090    IAPDESCR(B3H_A0H, 0xB3, 0xA0, IAP_F_FM | IAP_F_CA),
1091
1092    IAPDESCR(B4H_01H, 0xB4, 0x01, IAP_F_FM | IAP_F_WM),
1093    IAPDESCR(B4H_02H, 0xB4, 0x02, IAP_F_FM | IAP_F_WM),
1094    IAPDESCR(B4H_04H, 0xB4, 0x04, IAP_F_FM | IAP_F_WM),
1095
1096    IAPDESCR(B7H_01H, 0xB7, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1097
1098    IAPDESCR(B8H_01H, 0xB8, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1099    IAPDESCR(B8H_02H, 0xB8, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1100    IAPDESCR(B8H_04H, 0xB8, 0x04, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1101
1102    IAPDESCR(BAH_01H, 0xBA, 0x01, IAP_F_FM | IAP_F_I7O),
1103    IAPDESCR(BAH_02H, 0xBA, 0x02, IAP_F_FM | IAP_F_I7O),
1104
1105    IAPDESCR(BBH_01H, 0xBB, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1106
1107    IAPDESCR(C0H_00H, 0xC0, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1108    IAPDESCR(C0H_01H, 0xC0, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1109	IAP_F_I7 | IAP_F_WM),
1110    IAPDESCR(C0H_02H, 0xC0, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1111	IAP_F_I7 | IAP_F_WM),
1112    IAPDESCR(C0H_04H, 0xC0, 0x04, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1113	IAP_F_I7 | IAP_F_WM),
1114    IAPDESCR(C0H_08H, 0xC0, 0x08, IAP_F_FM | IAP_F_CC2E),
1115
1116    IAPDESCR(C1H_00H, 0xC1, 0x00, IAP_F_FM | IAP_F_CC),
1117    IAPDESCR(C1H_01H, 0xC1, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1118    IAPDESCR(C1H_FEH, 0xC1, 0xFE, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1119
1120    IAPDESCR(C2H_00H, 0xC2, 0x00, IAP_F_FM | IAP_F_CC),
1121    IAPDESCR(C2H_01H, 0xC2, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1122	IAP_F_I7 | IAP_F_WM),
1123    IAPDESCR(C2H_02H, 0xC2, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1124	IAP_F_I7 | IAP_F_WM),
1125    IAPDESCR(C2H_04H, 0xC2, 0x04, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1126	IAP_F_I7 | IAP_F_WM),
1127    IAPDESCR(C2H_07H, 0xC2, 0x07, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1128    IAPDESCR(C2H_08H, 0xC2, 0x08, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1129    IAPDESCR(C2H_0FH, 0xC2, 0x0F, IAP_F_FM | IAP_F_CC2),
1130    IAPDESCR(C2H_10H, 0xC2, 0x10, IAP_F_FM | IAP_F_CA),
1131
1132    IAPDESCR(C3H_00H, 0xC3, 0x00, IAP_F_FM | IAP_F_CC),
1133    IAPDESCR(C3H_01H, 0xC3, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1134	IAP_F_I7 | IAP_F_WM),
1135    IAPDESCR(C3H_02H, 0xC3, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1136    IAPDESCR(C3H_04H, 0xC3, 0x04, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1137	IAP_F_I7 | IAP_F_WM),
1138    IAPDESCR(C3H_10H, 0xC3, 0x10, IAP_F_FM | IAP_F_I7O),
1139
1140    IAPDESCR(C4H_00H, 0xC4, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2 |
1141	IAP_F_I7 | IAP_F_WM),
1142    IAPDESCR(C4H_01H, 0xC4, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1143	IAP_F_I7 | IAP_F_WM),
1144    IAPDESCR(C4H_02H, 0xC4, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1145	IAP_F_I7 | IAP_F_WM),
1146    IAPDESCR(C4H_04H, 0xC4, 0x04, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1147	IAP_F_I7 | IAP_F_WM),
1148    IAPDESCR(C4H_08H, 0xC4, 0x08, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1149    IAPDESCR(C4H_0CH, 0xC4, 0x0C, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1150    IAPDESCR(C4H_0FH, 0xC4, 0x0F, IAP_F_FM | IAP_F_CA),
1151
1152    IAPDESCR(C5H_00H, 0xC5, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2 |
1153	IAP_F_I7 | IAP_F_WM),
1154    IAPDESCR(C5H_01H, 0xC5, 0x01, IAP_F_FM | IAP_F_WM),
1155    IAPDESCR(C5H_02H, 0xC5, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1156    IAPDESCR(C5H_04H, 0xC5, 0x04, IAP_F_FM | IAP_F_WM),
1157
1158    IAPDESCR(C6H_00H, 0xC6, 0x00, IAP_F_FM | IAP_F_CC),
1159    IAPDESCR(C6H_01H, 0xC6, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1160    IAPDESCR(C6H_02H, 0xC6, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1161
1162    IAPDESCR(C7H_00H, 0xC7, 0x00, IAP_F_FM | IAP_F_CC),
1163    IAPDESCR(C7H_01H, 0xC7, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1164	IAP_F_I7 | IAP_F_WM),
1165    IAPDESCR(C7H_02H, 0xC7, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1166	IAP_F_I7 | IAP_F_WM),
1167    IAPDESCR(C7H_04H, 0xC7, 0x04, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1168	IAP_F_I7 | IAP_F_WM),
1169    IAPDESCR(C7H_08H, 0xC7, 0x08, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1170	IAP_F_I7 | IAP_F_WM),
1171    IAPDESCR(C7H_10H, 0xC7, 0x10, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1172	IAP_F_I7 | IAP_F_WM),
1173    IAPDESCR(C7H_1FH, 0xC7, 0x1F, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1174
1175    IAPDESCR(C8H_00H, 0xC8, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1176    IAPDESCR(C8H_20H, 0xC8, 0x20, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1177
1178    IAPDESCR(C9H_00H, 0xC9, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1179
1180    IAPDESCR(CAH_00H, 0xCA, 0x00, IAP_F_FM | IAP_F_CC),
1181    IAPDESCR(CAH_01H, 0xCA, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1182    IAPDESCR(CAH_02H, 0xCA, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1183    IAPDESCR(CAH_04H, 0xCA, 0x04, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1184    IAPDESCR(CAH_08H, 0xCA, 0x08, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1185
1186    IAPDESCR(CBH_01H, 0xCB, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1187	IAP_F_I7 | IAP_F_WM),
1188    IAPDESCR(CBH_02H, 0xCB, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1189	IAP_F_I7 | IAP_F_WM),
1190    IAPDESCR(CBH_04H, 0xCB, 0x04, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1191	IAP_F_I7 | IAP_F_WM),
1192    IAPDESCR(CBH_08H, 0xCB, 0x08, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1193	IAP_F_I7 | IAP_F_WM),
1194    IAPDESCR(CBH_10H, 0xCB, 0x10, IAP_F_FM | IAP_F_CC2 | IAP_F_I7 |
1195	IAP_F_WM),
1196    IAPDESCR(CBH_40H, 0xCB, 0x40, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1197    IAPDESCR(CBH_80H, 0xCB, 0x80, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1198
1199    IAPDESCR(CCH_00H, 0xCC, 0x00, IAP_F_FM | IAP_F_CC),
1200    IAPDESCR(CCH_01H, 0xCC, 0x01, IAP_F_FM | IAP_F_ALLCPUSCORE2 |
1201	IAP_F_I7 | IAP_F_WM),
1202    IAPDESCR(CCH_02H, 0xCC, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1203	IAP_F_I7 | IAP_F_WM),
1204    IAPDESCR(CCH_03H, 0xCC, 0x03, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1205
1206    IAPDESCR(CDH_00H, 0xCD, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1207    IAPDESCR(CEH_00H, 0xCE, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1208    IAPDESCR(CFH_00H, 0xCF, 0x00, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1209
1210    IAPDESCR(D0H_00H, 0xD0, 0x00, IAP_F_FM | IAP_F_CC),
1211    IAPDESCR(D0H_01H, 0xD0, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1212
1213    IAPDESCR(D1H_01H, 0xD1, 0x01, IAP_F_FM | IAP_F_WM),
1214    IAPDESCR(D1H_02H, 0xD1, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1215    IAPDESCR(D1H_04H, 0xD1, 0x04, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1216    IAPDESCR(D1H_08H, 0xD1, 0x08, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1217
1218    IAPDESCR(D2H_01H, 0xD2, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1219	IAP_F_I7 | IAP_F_WM),
1220    IAPDESCR(D2H_02H, 0xD2, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1221	IAP_F_I7 | IAP_F_WM),
1222    IAPDESCR(D2H_04H, 0xD2, 0x04, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1223	IAP_F_I7 | IAP_F_WM),
1224    IAPDESCR(D2H_08H, 0xD2, 0x08, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1225	IAP_F_I7 | IAP_F_WM),
1226    IAPDESCR(D2H_0FH, 0xD2, 0x0F, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1227	IAP_F_I7 | IAP_F_WM),
1228    IAPDESCR(D2H_10H, 0xD2, 0x10, IAP_F_FM | IAP_F_CC2E),
1229
1230    IAPDESCR(D4H_01H, 0xD4, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1231	IAP_F_I7 | IAP_F_WM),
1232    IAPDESCR(D4H_02H, 0xD4, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1233    IAPDESCR(D4H_04H, 0xD4, 0x04, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1234    IAPDESCR(D4H_08H, 0xD4, 0x08, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1235    IAPDESCR(D4H_0FH, 0xD4, 0x0F, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1236
1237    IAPDESCR(D5H_01H, 0xD5, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_CC2 |
1238	IAP_F_I7 | IAP_F_WM),
1239    IAPDESCR(D5H_02H, 0xD5, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1240    IAPDESCR(D5H_04H, 0xD5, 0x04, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1241    IAPDESCR(D5H_08H, 0xD5, 0x08, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1242    IAPDESCR(D5H_0FH, 0xD5, 0x0F, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1243
1244    IAPDESCR(D7H_00H, 0xD7, 0x00, IAP_F_FM | IAP_F_CC),
1245
1246    IAPDESCR(D8H_00H, 0xD8, 0x00, IAP_F_FM | IAP_F_CC),
1247    IAPDESCR(D8H_01H, 0xD8, 0x01, IAP_F_FM | IAP_F_CC),
1248    IAPDESCR(D8H_02H, 0xD8, 0x02, IAP_F_FM | IAP_F_CC),
1249    IAPDESCR(D8H_03H, 0xD8, 0x03, IAP_F_FM | IAP_F_CC),
1250    IAPDESCR(D8H_04H, 0xD8, 0x04, IAP_F_FM | IAP_F_CC),
1251
1252    IAPDESCR(D9H_00H, 0xD9, 0x00, IAP_F_FM | IAP_F_CC),
1253    IAPDESCR(D9H_01H, 0xD9, 0x01, IAP_F_FM | IAP_F_CC),
1254    IAPDESCR(D9H_02H, 0xD9, 0x02, IAP_F_FM | IAP_F_CC),
1255    IAPDESCR(D9H_03H, 0xD9, 0x03, IAP_F_FM | IAP_F_CC),
1256
1257    IAPDESCR(DAH_00H, 0xDA, 0x00, IAP_F_FM | IAP_F_CC),
1258    IAPDESCR(DAH_01H, 0xDA, 0x01, IAP_F_FM | IAP_F_CC),
1259    IAPDESCR(DAH_02H, 0xDA, 0x02, IAP_F_FM | IAP_F_CC),
1260
1261    IAPDESCR(DBH_00H, 0xDB, 0x00, IAP_F_FM | IAP_F_CC),
1262    IAPDESCR(DBH_01H, 0xDB, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1263
1264    IAPDESCR(DCH_01H, 0xDC, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1265    IAPDESCR(DCH_02H, 0xDC, 0x02, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1266    IAPDESCR(DCH_04H, 0xDC, 0x04, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1267    IAPDESCR(DCH_08H, 0xDC, 0x08, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1268    IAPDESCR(DCH_10H, 0xDC, 0x10, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1269    IAPDESCR(DCH_1FH, 0xDC, 0x1F, IAP_F_FM | IAP_F_CA | IAP_F_CC2),
1270
1271    IAPDESCR(E0H_00H, 0xE0, 0x00, IAP_F_FM | IAP_F_CC | IAP_F_CC2),
1272    IAPDESCR(E0H_01H, 0xE0, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_I7 |
1273	IAP_F_WM),
1274
1275    IAPDESCR(E2H_00H, 0xE2, 0x00, IAP_F_FM | IAP_F_CC),
1276
1277    IAPDESCR(E4H_00H, 0xE4, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1278    IAPDESCR(E4H_01H, 0xE4, 0x01, IAP_F_FM | IAP_F_I7O),
1279
1280    IAPDESCR(E5H_01H, 0xE5, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1281
1282    IAPDESCR(E6H_00H, 0xE6, 0x00, IAP_F_FM | IAP_F_CC | IAP_F_CC2),
1283    IAPDESCR(E6H_01H, 0xE6, 0x01, IAP_F_FM | IAP_F_CA | IAP_F_I7 |
1284	IAP_F_WM),
1285    IAPDESCR(E6H_02H, 0xE6, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1286
1287    IAPDESCR(E8H_01H, 0xE8, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1288    IAPDESCR(E8H_02H, 0xE8, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1289    IAPDESCR(E8H_03H, 0xE8, 0x03, IAP_F_FM | IAP_F_I7),
1290
1291    IAPDESCR(ECH_01H, 0xEC, 0x01, IAP_F_FM | IAP_F_WM),
1292
1293    IAPDESCR(F0H_00H, 0xF0, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1294    IAPDESCR(F0H_01H, 0xF0, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1295    IAPDESCR(F0H_02H, 0xF0, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1296    IAPDESCR(F0H_04H, 0xF0, 0x04, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1297    IAPDESCR(F0H_08H, 0xF0, 0x08, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1298    IAPDESCR(F0H_10H, 0xF0, 0x10, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1299    IAPDESCR(F0H_20H, 0xF0, 0x20, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1300    IAPDESCR(F0H_40H, 0xF0, 0x40, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1301    IAPDESCR(F0H_80H, 0xF0, 0x80, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1302
1303    IAPDESCR(F1H_02H, 0xF1, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1304    IAPDESCR(F1H_04H, 0xF1, 0x04, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1305    IAPDESCR(F1H_07H, 0xF1, 0x07, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1306
1307    IAPDESCR(F2H_01H, 0xF2, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1308    IAPDESCR(F2H_02H, 0xF2, 0x02, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1309    IAPDESCR(F2H_04H, 0xF2, 0x04, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1310    IAPDESCR(F2H_08H, 0xF2, 0x08, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1311    IAPDESCR(F2H_0FH, 0xF2, 0x0F, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1312
1313    IAPDESCR(F3H_01H, 0xF3, 0x01, IAP_F_FM | IAP_F_I7O),
1314    IAPDESCR(F3H_02H, 0xF3, 0x02, IAP_F_FM | IAP_F_I7O),
1315    IAPDESCR(F3H_04H, 0xF3, 0x04, IAP_F_FM | IAP_F_I7O),
1316    IAPDESCR(F3H_08H, 0xF3, 0x08, IAP_F_FM | IAP_F_I7O),
1317    IAPDESCR(F3H_10H, 0xF3, 0x10, IAP_F_FM | IAP_F_I7O),
1318    IAPDESCR(F3H_20H, 0xF3, 0x20, IAP_F_FM | IAP_F_I7O),
1319
1320    IAPDESCR(F4H_01H, 0xF4, 0x01, IAP_F_FM | IAP_F_I7O),
1321    IAPDESCR(F4H_02H, 0xF4, 0x02, IAP_F_FM | IAP_F_I7O),
1322    IAPDESCR(F4H_04H, 0xF4, 0x04, IAP_F_FM | IAP_F_WM | IAP_F_I7O),
1323    IAPDESCR(F4H_08H, 0xF4, 0x08, IAP_F_FM | IAP_F_I7O),
1324    IAPDESCR(F4H_10H, 0xF4, 0x10, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1325
1326    IAPDESCR(F6H_01H, 0xF6, 0x01, IAP_F_FM | IAP_F_I7 | IAP_F_WM),
1327
1328    IAPDESCR(F7H_01H, 0xF7, 0x01, IAP_F_FM | IAP_F_WM | IAP_F_I7),
1329    IAPDESCR(F7H_02H, 0xF7, 0x02, IAP_F_FM | IAP_F_WM | IAP_F_I7),
1330    IAPDESCR(F7H_04H, 0xF7, 0x04, IAP_F_FM | IAP_F_WM | IAP_F_I7),
1331
1332    IAPDESCR(F8H_00H, 0xF8, 0x00, IAP_F_FM | IAP_F_ALLCPUSCORE2),
1333    IAPDESCR(F8H_01H, 0xF8, 0x01, IAP_F_FM | IAP_F_I7O),
1334
1335    IAPDESCR(FDH_01H, 0xFD, 0x01, IAP_F_FM | IAP_F_WM | IAP_F_I7),
1336    IAPDESCR(FDH_02H, 0xFD, 0x02, IAP_F_FM | IAP_F_WM | IAP_F_I7),
1337    IAPDESCR(FDH_04H, 0xFD, 0x04, IAP_F_FM | IAP_F_WM | IAP_F_I7),
1338    IAPDESCR(FDH_08H, 0xFD, 0x08, IAP_F_FM | IAP_F_WM | IAP_F_I7),
1339    IAPDESCR(FDH_10H, 0xFD, 0x10, IAP_F_FM | IAP_F_WM | IAP_F_I7),
1340    IAPDESCR(FDH_20H, 0xFD, 0x20, IAP_F_FM | IAP_F_WM | IAP_F_I7),
1341    IAPDESCR(FDH_40H, 0xFD, 0x40, IAP_F_FM | IAP_F_WM | IAP_F_I7),
1342};
1343
1344static const int niap_events = sizeof(iap_events) / sizeof(iap_events[0]);
1345
1346static pmc_value_t
1347iap_perfctr_value_to_reload_count(pmc_value_t v)
1348{
1349	v &= (1ULL << core_iap_width) - 1;
1350	return (1ULL << core_iap_width) - v;
1351}
1352
1353static pmc_value_t
1354iap_reload_count_to_perfctr_value(pmc_value_t rlc)
1355{
1356	return (1ULL << core_iap_width) - rlc;
1357}
1358
1359static int
1360iap_pmc_has_overflowed(int ri)
1361{
1362	uint64_t v;
1363
1364	/*
1365	 * We treat a Core (i.e., Intel architecture v1) PMC as has
1366	 * having overflowed if its MSB is zero.
1367	 */
1368	v = rdpmc(ri);
1369	return ((v & (1ULL << (core_iap_width - 1))) == 0);
1370}
1371
1372/*
1373 * Check an event against the set of supported architectural events.
1374 *
1375 * Returns 1 if the event is architectural and unsupported on this
1376 * CPU.  Returns 0 otherwise.
1377 */
1378
1379static int
1380iap_architectural_event_is_unsupported(enum pmc_event pe)
1381{
1382	enum core_arch_events ae;
1383
1384	switch (pe) {
1385	case PMC_EV_IAP_EVENT_3CH_00H:
1386		ae = CORE_AE_UNHALTED_CORE_CYCLES;
1387		break;
1388	case PMC_EV_IAP_EVENT_C0H_00H:
1389		ae = CORE_AE_INSTRUCTION_RETIRED;
1390		break;
1391	case PMC_EV_IAP_EVENT_3CH_01H:
1392		ae = CORE_AE_UNHALTED_REFERENCE_CYCLES;
1393		break;
1394	case PMC_EV_IAP_EVENT_2EH_4FH:
1395		ae = CORE_AE_LLC_REFERENCE;
1396		break;
1397	case PMC_EV_IAP_EVENT_2EH_41H:
1398		ae = CORE_AE_LLC_MISSES;
1399		break;
1400	case PMC_EV_IAP_EVENT_C4H_00H:
1401		ae = CORE_AE_BRANCH_INSTRUCTION_RETIRED;
1402		break;
1403	case PMC_EV_IAP_EVENT_C5H_00H:
1404		ae = CORE_AE_BRANCH_MISSES_RETIRED;
1405		break;
1406
1407	default:	/* Non architectural event. */
1408		return (0);
1409	}
1410
1411	return ((core_architectural_events & (1 << ae)) == 0);
1412}
1413
1414static int
1415iap_event_corei7_ok_on_counter(enum pmc_event pe, int ri)
1416{
1417	uint32_t mask;
1418
1419	switch (pe) {
1420		/*
1421		 * Events valid only on counter 0, 1.
1422		 */
1423	case PMC_EV_IAP_EVENT_40H_01H:
1424	case PMC_EV_IAP_EVENT_40H_02H:
1425	case PMC_EV_IAP_EVENT_40H_04H:
1426	case PMC_EV_IAP_EVENT_40H_08H:
1427	case PMC_EV_IAP_EVENT_40H_0FH:
1428	case PMC_EV_IAP_EVENT_41H_02H:
1429	case PMC_EV_IAP_EVENT_41H_04H:
1430	case PMC_EV_IAP_EVENT_41H_08H:
1431	case PMC_EV_IAP_EVENT_42H_01H:
1432	case PMC_EV_IAP_EVENT_42H_02H:
1433	case PMC_EV_IAP_EVENT_42H_04H:
1434	case PMC_EV_IAP_EVENT_42H_08H:
1435	case PMC_EV_IAP_EVENT_43H_01H:
1436	case PMC_EV_IAP_EVENT_43H_02H:
1437	case PMC_EV_IAP_EVENT_48H_02H:
1438	case PMC_EV_IAP_EVENT_51H_01H:
1439	case PMC_EV_IAP_EVENT_51H_02H:
1440	case PMC_EV_IAP_EVENT_51H_04H:
1441	case PMC_EV_IAP_EVENT_51H_08H:
1442	case PMC_EV_IAP_EVENT_63H_01H:
1443	case PMC_EV_IAP_EVENT_63H_02H:
1444		mask = 0x3;
1445		break;
1446
1447	default:
1448		mask = ~0;	/* Any row index is ok. */
1449	}
1450
1451	return (mask & (1 << ri));
1452}
1453
1454static int
1455iap_event_westmere_ok_on_counter(enum pmc_event pe, int ri)
1456{
1457	uint32_t mask;
1458
1459	switch (pe) {
1460		/*
1461		 * Events valid only on counter 0.
1462		 */
1463	case PMC_EV_IAP_EVENT_B3H_01H:
1464	case PMC_EV_IAP_EVENT_B3H_02H:
1465	case PMC_EV_IAP_EVENT_B3H_04H:
1466		mask = 0x1;
1467		break;
1468
1469		/*
1470		 * Events valid only on counter 0, 1.
1471		 */
1472	case PMC_EV_IAP_EVENT_51H_01H:
1473	case PMC_EV_IAP_EVENT_51H_02H:
1474	case PMC_EV_IAP_EVENT_51H_04H:
1475	case PMC_EV_IAP_EVENT_51H_08H:
1476	case PMC_EV_IAP_EVENT_63H_01H:
1477	case PMC_EV_IAP_EVENT_63H_02H:
1478		mask = 0x3;
1479		break;
1480
1481	default:
1482		mask = ~0;	/* Any row index is ok. */
1483	}
1484
1485	return (mask & (1 << ri));
1486}
1487
1488static int
1489iap_event_ok_on_counter(enum pmc_event pe, int ri)
1490{
1491	uint32_t mask;
1492
1493	switch (pe) {
1494		/*
1495		 * Events valid only on counter 0.
1496		 */
1497	case PMC_EV_IAP_EVENT_10H_00H:
1498	case PMC_EV_IAP_EVENT_14H_00H:
1499	case PMC_EV_IAP_EVENT_18H_00H:
1500	case PMC_EV_IAP_EVENT_B3H_01H:
1501	case PMC_EV_IAP_EVENT_B3H_02H:
1502	case PMC_EV_IAP_EVENT_B3H_04H:
1503	case PMC_EV_IAP_EVENT_C1H_00H:
1504	case PMC_EV_IAP_EVENT_CBH_01H:
1505	case PMC_EV_IAP_EVENT_CBH_02H:
1506		mask = (1 << 0);
1507		break;
1508
1509		/*
1510		 * Events valid only on counter 1.
1511		 */
1512	case PMC_EV_IAP_EVENT_11H_00H:
1513	case PMC_EV_IAP_EVENT_12H_00H:
1514	case PMC_EV_IAP_EVENT_13H_00H:
1515		mask = (1 << 1);
1516		break;
1517
1518	default:
1519		mask = ~0;	/* Any row index is ok. */
1520	}
1521
1522	return (mask & (1 << ri));
1523}
1524
1525static int
1526iap_allocate_pmc(int cpu, int ri, struct pmc *pm,
1527    const struct pmc_op_pmcallocate *a)
1528{
1529	int n;
1530	enum pmc_event ev;
1531	struct iap_event_descr *ie;
1532	uint32_t c, caps, config, cpuflag, evsel, mask;
1533
1534	KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
1535	    ("[core,%d] illegal CPU %d", __LINE__, cpu));
1536	KASSERT(ri >= 0 && ri < core_iap_npmc,
1537	    ("[core,%d] illegal row-index value %d", __LINE__, ri));
1538
1539	/* check requested capabilities */
1540	caps = a->pm_caps;
1541	if ((IAP_PMC_CAPS & caps) != caps)
1542		return (EPERM);
1543
1544	ev = pm->pm_event;
1545
1546	if (iap_architectural_event_is_unsupported(ev))
1547		return (EOPNOTSUPP);
1548
1549	switch (core_cputype) {
1550	case PMC_CPU_INTEL_COREI7:
1551		if (iap_event_corei7_ok_on_counter(ev, ri) == 0)
1552			return (EINVAL);
1553		break;
1554	case PMC_CPU_INTEL_WESTMERE:
1555		if (iap_event_westmere_ok_on_counter(ev, ri) == 0)
1556			return (EINVAL);
1557		break;
1558	default:
1559		if (iap_event_ok_on_counter(ev, ri) == 0)
1560			return (EINVAL);
1561	}
1562
1563	/*
1564	 * Look for an event descriptor with matching CPU and event id
1565	 * fields.
1566	 */
1567
1568	switch (core_cputype) {
1569	default:
1570	case PMC_CPU_INTEL_ATOM:
1571		cpuflag = IAP_F_CA;
1572		break;
1573	case PMC_CPU_INTEL_CORE:
1574		cpuflag = IAP_F_CC;
1575		break;
1576	case PMC_CPU_INTEL_CORE2:
1577		cpuflag = IAP_F_CC2;
1578		break;
1579	case PMC_CPU_INTEL_CORE2EXTREME:
1580		cpuflag = IAP_F_CC2 | IAP_F_CC2E;
1581		break;
1582	case PMC_CPU_INTEL_COREI7:
1583		cpuflag = IAP_F_I7;
1584		break;
1585	case PMC_CPU_INTEL_WESTMERE:
1586		cpuflag = IAP_F_WM;
1587		break;
1588	}
1589
1590	for (n = 0, ie = iap_events; n < niap_events; n++, ie++)
1591		if (ie->iap_ev == ev && ie->iap_flags & cpuflag)
1592			break;
1593
1594	if (n == niap_events)
1595		return (EINVAL);
1596
1597	/*
1598	 * A matching event descriptor has been found, so start
1599	 * assembling the contents of the event select register.
1600	 */
1601	evsel = ie->iap_evcode;
1602
1603	config = a->pm_md.pm_iap.pm_iap_config & ~IAP_F_CMASK;
1604
1605	/*
1606	 * If the event uses a fixed umask value, reject any umask
1607	 * bits set by the user.
1608	 */
1609	if (ie->iap_flags & IAP_F_FM) {
1610
1611		if (IAP_UMASK(config) != 0)
1612			return (EINVAL);
1613
1614		evsel |= (ie->iap_umask << 8);
1615
1616	} else {
1617
1618		/*
1619		 * Otherwise, the UMASK value needs to be taken from
1620		 * the MD fields of the allocation request.  Reject
1621		 * requests that specify reserved bits.
1622		 */
1623
1624		mask = 0;
1625
1626		if (ie->iap_umask & IAP_M_CORE) {
1627			if ((c = (config & IAP_F_CORE)) != IAP_CORE_ALL &&
1628			    c != IAP_CORE_THIS)
1629				return (EINVAL);
1630			mask |= IAP_F_CORE;
1631		}
1632
1633		if (ie->iap_umask & IAP_M_AGENT)
1634			mask |= IAP_F_AGENT;
1635
1636		if (ie->iap_umask & IAP_M_PREFETCH) {
1637
1638			if ((c = (config & IAP_F_PREFETCH)) ==
1639			    IAP_PREFETCH_RESERVED)
1640				return (EINVAL);
1641
1642			mask |= IAP_F_PREFETCH;
1643		}
1644
1645		if (ie->iap_umask & IAP_M_MESI)
1646			mask |= IAP_F_MESI;
1647
1648		if (ie->iap_umask & IAP_M_SNOOPRESPONSE)
1649			mask |= IAP_F_SNOOPRESPONSE;
1650
1651		if (ie->iap_umask & IAP_M_SNOOPTYPE)
1652			mask |= IAP_F_SNOOPTYPE;
1653
1654		if (ie->iap_umask & IAP_M_TRANSITION)
1655			mask |= IAP_F_TRANSITION;
1656
1657		/*
1658		 * If bits outside of the allowed set of umask bits
1659		 * are set, reject the request.
1660		 */
1661		if (config & ~mask)
1662			return (EINVAL);
1663
1664		evsel |= (config & mask);
1665
1666	}
1667
1668	/*
1669	 * Only Atom CPUs support the 'ANY' qualifier.
1670	 */
1671	if (core_cputype == PMC_CPU_INTEL_ATOM)
1672		evsel |= (config & IAP_ANY);
1673	else if (config & IAP_ANY)
1674		return (EINVAL);
1675
1676	/*
1677	 * Check offcore response configuration.
1678	 */
1679	if (a->pm_md.pm_iap.pm_iap_rsp != 0) {
1680		if (ev != PMC_EV_IAP_EVENT_B7H_01H &&
1681		    ev != PMC_EV_IAP_EVENT_BBH_01H)
1682			return (EINVAL);
1683		if (core_cputype == PMC_CPU_INTEL_COREI7 &&
1684		    ev == PMC_EV_IAP_EVENT_BBH_01H)
1685			return (EINVAL);
1686		if ( a->pm_md.pm_iap.pm_iap_rsp & ~IA_OFFCORE_RSP_MASK)
1687			return (EINVAL);
1688		pm->pm_md.pm_iap.pm_iap_rsp =
1689		    a->pm_md.pm_iap.pm_iap_rsp & IA_OFFCORE_RSP_MASK;
1690	}
1691
1692	if (caps & PMC_CAP_THRESHOLD)
1693		evsel |= (a->pm_md.pm_iap.pm_iap_config & IAP_F_CMASK);
1694	if (caps & PMC_CAP_USER)
1695		evsel |= IAP_USR;
1696	if (caps & PMC_CAP_SYSTEM)
1697		evsel |= IAP_OS;
1698	if ((caps & (PMC_CAP_USER | PMC_CAP_SYSTEM)) == 0)
1699		evsel |= (IAP_OS | IAP_USR);
1700	if (caps & PMC_CAP_EDGE)
1701		evsel |= IAP_EDGE;
1702	if (caps & PMC_CAP_INVERT)
1703		evsel |= IAP_INV;
1704	if (caps & PMC_CAP_INTERRUPT)
1705		evsel |= IAP_INT;
1706
1707	pm->pm_md.pm_iap.pm_iap_evsel = evsel;
1708
1709	return (0);
1710}
1711
1712static int
1713iap_config_pmc(int cpu, int ri, struct pmc *pm)
1714{
1715	KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
1716	    ("[core,%d] illegal CPU %d", __LINE__, cpu));
1717
1718	KASSERT(ri >= 0 && ri < core_iap_npmc,
1719	    ("[core,%d] illegal row-index %d", __LINE__, ri));
1720
1721	PMCDBG(MDP,CFG,1, "iap-config cpu=%d ri=%d pm=%p", cpu, ri, pm);
1722
1723	KASSERT(core_pcpu[cpu] != NULL, ("[core,%d] null per-cpu %d", __LINE__,
1724	    cpu));
1725
1726	core_pcpu[cpu]->pc_corepmcs[ri].phw_pmc = pm;
1727
1728	return (0);
1729}
1730
1731static int
1732iap_describe(int cpu, int ri, struct pmc_info *pi, struct pmc **ppmc)
1733{
1734	int error;
1735	struct pmc_hw *phw;
1736	char iap_name[PMC_NAME_MAX];
1737
1738	phw = &core_pcpu[cpu]->pc_corepmcs[ri];
1739
1740	(void) snprintf(iap_name, sizeof(iap_name), "IAP-%d", ri);
1741	if ((error = copystr(iap_name, pi->pm_name, PMC_NAME_MAX,
1742	    NULL)) != 0)
1743		return (error);
1744
1745	pi->pm_class = PMC_CLASS_IAP;
1746
1747	if (phw->phw_state & PMC_PHW_FLAG_IS_ENABLED) {
1748		pi->pm_enabled = TRUE;
1749		*ppmc          = phw->phw_pmc;
1750	} else {
1751		pi->pm_enabled = FALSE;
1752		*ppmc          = NULL;
1753	}
1754
1755	return (0);
1756}
1757
1758static int
1759iap_get_config(int cpu, int ri, struct pmc **ppm)
1760{
1761	*ppm = core_pcpu[cpu]->pc_corepmcs[ri].phw_pmc;
1762
1763	return (0);
1764}
1765
1766static int
1767iap_get_msr(int ri, uint32_t *msr)
1768{
1769	KASSERT(ri >= 0 && ri < core_iap_npmc,
1770	    ("[iap,%d] ri %d out of range", __LINE__, ri));
1771
1772	*msr = ri;
1773
1774	return (0);
1775}
1776
1777static int
1778iap_read_pmc(int cpu, int ri, pmc_value_t *v)
1779{
1780	struct pmc *pm;
1781	pmc_value_t tmp;
1782
1783	KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
1784	    ("[core,%d] illegal cpu value %d", __LINE__, cpu));
1785	KASSERT(ri >= 0 && ri < core_iap_npmc,
1786	    ("[core,%d] illegal row-index %d", __LINE__, ri));
1787
1788	pm = core_pcpu[cpu]->pc_corepmcs[ri].phw_pmc;
1789
1790	KASSERT(pm,
1791	    ("[core,%d] cpu %d ri %d pmc not configured", __LINE__, cpu,
1792		ri));
1793
1794	tmp = rdpmc(ri);
1795	if (PMC_IS_SAMPLING_MODE(PMC_TO_MODE(pm)))
1796		*v = iap_perfctr_value_to_reload_count(tmp);
1797	else
1798		*v = tmp;
1799
1800	PMCDBG(MDP,REA,1, "iap-read cpu=%d ri=%d msr=0x%x -> v=%jx", cpu, ri,
1801	    ri, *v);
1802
1803	return (0);
1804}
1805
1806static int
1807iap_release_pmc(int cpu, int ri, struct pmc *pm)
1808{
1809	(void) pm;
1810
1811	PMCDBG(MDP,REL,1, "iap-release cpu=%d ri=%d pm=%p", cpu, ri,
1812	    pm);
1813
1814	KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
1815	    ("[core,%d] illegal CPU value %d", __LINE__, cpu));
1816	KASSERT(ri >= 0 && ri < core_iap_npmc,
1817	    ("[core,%d] illegal row-index %d", __LINE__, ri));
1818
1819	KASSERT(core_pcpu[cpu]->pc_corepmcs[ri].phw_pmc
1820	    == NULL, ("[core,%d] PHW pmc non-NULL", __LINE__));
1821
1822	return (0);
1823}
1824
1825static int
1826iap_start_pmc(int cpu, int ri)
1827{
1828	struct pmc *pm;
1829	uint32_t evsel;
1830	struct core_cpu *cc;
1831
1832	KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
1833	    ("[core,%d] illegal CPU value %d", __LINE__, cpu));
1834	KASSERT(ri >= 0 && ri < core_iap_npmc,
1835	    ("[core,%d] illegal row-index %d", __LINE__, ri));
1836
1837	cc = core_pcpu[cpu];
1838	pm = cc->pc_corepmcs[ri].phw_pmc;
1839
1840	KASSERT(pm,
1841	    ("[core,%d] starting cpu%d,ri%d with no pmc configured",
1842		__LINE__, cpu, ri));
1843
1844	PMCDBG(MDP,STA,1, "iap-start cpu=%d ri=%d", cpu, ri);
1845
1846	evsel = pm->pm_md.pm_iap.pm_iap_evsel;
1847
1848	PMCDBG(MDP,STA,2, "iap-start/2 cpu=%d ri=%d evselmsr=0x%x evsel=0x%x",
1849	    cpu, ri, IAP_EVSEL0 + ri, evsel);
1850
1851	/* Event specific configuration. */
1852	switch (pm->pm_event) {
1853	case PMC_EV_IAP_EVENT_B7H_01H:
1854		wrmsr(IA_OFFCORE_RSP0, pm->pm_md.pm_iap.pm_iap_rsp);
1855		break;
1856	case PMC_EV_IAP_EVENT_BBH_01H:
1857		wrmsr(IA_OFFCORE_RSP1, pm->pm_md.pm_iap.pm_iap_rsp);
1858		break;
1859	default:
1860		break;
1861	}
1862
1863	wrmsr(IAP_EVSEL0 + ri, evsel | IAP_EN);
1864
1865	if (core_cputype == PMC_CPU_INTEL_CORE)
1866		return (0);
1867
1868	do {
1869		cc->pc_resync = 0;
1870		cc->pc_globalctrl |= (1ULL << ri);
1871		wrmsr(IA_GLOBAL_CTRL, cc->pc_globalctrl);
1872	} while (cc->pc_resync != 0);
1873
1874	return (0);
1875}
1876
1877static int
1878iap_stop_pmc(int cpu, int ri)
1879{
1880	struct pmc *pm;
1881	struct core_cpu *cc;
1882
1883	KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
1884	    ("[core,%d] illegal cpu value %d", __LINE__, cpu));
1885	KASSERT(ri >= 0 && ri < core_iap_npmc,
1886	    ("[core,%d] illegal row index %d", __LINE__, ri));
1887
1888	cc = core_pcpu[cpu];
1889	pm = cc->pc_corepmcs[ri].phw_pmc;
1890
1891	KASSERT(pm,
1892	    ("[core,%d] cpu%d ri%d no configured PMC to stop", __LINE__,
1893		cpu, ri));
1894
1895	PMCDBG(MDP,STO,1, "iap-stop cpu=%d ri=%d", cpu, ri);
1896
1897	wrmsr(IAP_EVSEL0 + ri, 0);	/* stop hw */
1898
1899	if (core_cputype == PMC_CPU_INTEL_CORE)
1900		return (0);
1901
1902	do {
1903		cc->pc_resync = 0;
1904		cc->pc_globalctrl &= ~(1ULL << ri);
1905		wrmsr(IA_GLOBAL_CTRL, cc->pc_globalctrl);
1906	} while (cc->pc_resync != 0);
1907
1908	return (0);
1909}
1910
1911static int
1912iap_write_pmc(int cpu, int ri, pmc_value_t v)
1913{
1914	struct pmc *pm;
1915	struct core_cpu *cc;
1916
1917	KASSERT(cpu >= 0 && cpu < pmc_cpu_max(),
1918	    ("[core,%d] illegal cpu value %d", __LINE__, cpu));
1919	KASSERT(ri >= 0 && ri < core_iap_npmc,
1920	    ("[core,%d] illegal row index %d", __LINE__, ri));
1921
1922	cc = core_pcpu[cpu];
1923	pm = cc->pc_corepmcs[ri].phw_pmc;
1924
1925	KASSERT(pm,
1926	    ("[core,%d] cpu%d ri%d no configured PMC to stop", __LINE__,
1927		cpu, ri));
1928
1929	PMCDBG(MDP,WRI,1, "iap-write cpu=%d ri=%d msr=0x%x v=%jx", cpu, ri,
1930	    IAP_PMC0 + ri, v);
1931
1932	if (PMC_IS_SAMPLING_MODE(PMC_TO_MODE(pm)))
1933		v = iap_reload_count_to_perfctr_value(v);
1934
1935	/*
1936	 * Write the new value to the counter.  The counter will be in
1937	 * a stopped state when the pcd_write() entry point is called.
1938	 */
1939
1940	wrmsr(IAP_PMC0 + ri, v);
1941
1942	return (0);
1943}
1944
1945
1946static void
1947iap_initialize(struct pmc_mdep *md, int maxcpu, int npmc, int pmcwidth,
1948    int flags)
1949{
1950	struct pmc_classdep *pcd;
1951
1952	KASSERT(md != NULL, ("[iap,%d] md is NULL", __LINE__));
1953
1954	PMCDBG(MDP,INI,1, "%s", "iap-initialize");
1955
1956	/* Remember the set of architectural events supported. */
1957	core_architectural_events = ~flags;
1958
1959	pcd = &md->pmd_classdep[PMC_MDEP_CLASS_INDEX_IAP];
1960
1961	pcd->pcd_caps	= IAP_PMC_CAPS;
1962	pcd->pcd_class	= PMC_CLASS_IAP;
1963	pcd->pcd_num	= npmc;
1964	pcd->pcd_ri	= md->pmd_npmc;
1965	pcd->pcd_width	= pmcwidth;
1966
1967	pcd->pcd_allocate_pmc	= iap_allocate_pmc;
1968	pcd->pcd_config_pmc	= iap_config_pmc;
1969	pcd->pcd_describe	= iap_describe;
1970	pcd->pcd_get_config	= iap_get_config;
1971	pcd->pcd_get_msr	= iap_get_msr;
1972	pcd->pcd_pcpu_fini	= core_pcpu_fini;
1973	pcd->pcd_pcpu_init	= core_pcpu_init;
1974	pcd->pcd_read_pmc	= iap_read_pmc;
1975	pcd->pcd_release_pmc	= iap_release_pmc;
1976	pcd->pcd_start_pmc	= iap_start_pmc;
1977	pcd->pcd_stop_pmc	= iap_stop_pmc;
1978	pcd->pcd_write_pmc	= iap_write_pmc;
1979
1980	md->pmd_npmc	       += npmc;
1981}
1982
1983static int
1984core_intr(int cpu, struct trapframe *tf)
1985{
1986	pmc_value_t v;
1987	struct pmc *pm;
1988	struct core_cpu *cc;
1989	int error, found_interrupt, ri;
1990
1991	PMCDBG(MDP,INT, 1, "cpu=%d tf=0x%p um=%d", cpu, (void *) tf,
1992	    TRAPF_USERMODE(tf));
1993
1994	found_interrupt = 0;
1995	cc = core_pcpu[cpu];
1996
1997	for (ri = 0; ri < core_iap_npmc; ri++) {
1998
1999		if ((pm = cc->pc_corepmcs[ri].phw_pmc) == NULL ||
2000		    !PMC_IS_SAMPLING_MODE(PMC_TO_MODE(pm)))
2001			continue;
2002
2003		if (!iap_pmc_has_overflowed(ri))
2004			continue;
2005
2006		found_interrupt = 1;
2007
2008		if (pm->pm_state != PMC_STATE_RUNNING)
2009			continue;
2010
2011		error = pmc_process_interrupt(cpu, pm, tf,
2012		    TRAPF_USERMODE(tf));
2013
2014		v = pm->pm_sc.pm_reloadcount;
2015		v = iaf_reload_count_to_perfctr_value(v);
2016
2017		/*
2018		 * Stop the counter, reload it but only restart it if
2019		 * the PMC is not stalled.
2020		 */
2021		wrmsr(IAP_EVSEL0 + ri, 0);
2022		wrmsr(IAP_PMC0 + ri, v);
2023
2024		if (error)
2025			continue;
2026
2027		wrmsr(IAP_EVSEL0 + ri,
2028		    pm->pm_md.pm_iap.pm_iap_evsel | IAP_EN);
2029	}
2030
2031	if (found_interrupt)
2032		lapic_reenable_pmc();
2033
2034	atomic_add_int(found_interrupt ? &pmc_stats.pm_intr_processed :
2035	    &pmc_stats.pm_intr_ignored, 1);
2036
2037	return (found_interrupt);
2038}
2039
2040static int
2041core2_intr(int cpu, struct trapframe *tf)
2042{
2043	int error, found_interrupt, n;
2044	uint64_t flag, intrstatus, intrenable;
2045	struct pmc *pm;
2046	struct core_cpu *cc;
2047	pmc_value_t v;
2048
2049	PMCDBG(MDP,INT, 1, "cpu=%d tf=0x%p um=%d", cpu, (void *) tf,
2050	    TRAPF_USERMODE(tf));
2051
2052	/*
2053	 * The IA_GLOBAL_STATUS (MSR 0x38E) register indicates which
2054	 * PMCs have a pending PMI interrupt.  We take a 'snapshot' of
2055	 * the current set of interrupting PMCs and process these
2056	 * after stopping them.
2057	 */
2058	intrstatus = rdmsr(IA_GLOBAL_STATUS);
2059	intrenable = intrstatus & core_pmcmask;
2060
2061	PMCDBG(MDP,INT, 1, "cpu=%d intrstatus=%jx", cpu,
2062	    (uintmax_t) intrstatus);
2063
2064	found_interrupt = 0;
2065	cc = core_pcpu[cpu];
2066
2067	KASSERT(cc != NULL, ("[core,%d] null pcpu", __LINE__));
2068
2069	cc->pc_globalctrl &= ~intrenable;
2070	cc->pc_resync = 1;	/* MSRs now potentially out of sync. */
2071
2072	/*
2073	 * Stop PMCs and clear overflow status bits.
2074	 */
2075	wrmsr(IA_GLOBAL_CTRL, 0);
2076	wrmsr(IA_GLOBAL_OVF_CTRL, intrenable |
2077	    IA_GLOBAL_STATUS_FLAG_OVFBUF |
2078	    IA_GLOBAL_STATUS_FLAG_CONDCHG);
2079
2080	/*
2081	 * Look for interrupts from fixed function PMCs.
2082	 */
2083	for (n = 0, flag = (1ULL << IAF_OFFSET); n < core_iaf_npmc;
2084	     n++, flag <<= 1) {
2085
2086		if ((intrstatus & flag) == 0)
2087			continue;
2088
2089		found_interrupt = 1;
2090
2091		pm = cc->pc_corepmcs[n + core_iaf_ri].phw_pmc;
2092		if (pm == NULL || pm->pm_state != PMC_STATE_RUNNING ||
2093		    !PMC_IS_SAMPLING_MODE(PMC_TO_MODE(pm)))
2094			continue;
2095
2096		error = pmc_process_interrupt(cpu, pm, tf,
2097		    TRAPF_USERMODE(tf));
2098		if (error)
2099			intrenable &= ~flag;
2100
2101		v = iaf_reload_count_to_perfctr_value(pm->pm_sc.pm_reloadcount);
2102
2103		/* Reload sampling count. */
2104		wrmsr(IAF_CTR0 + n, v);
2105
2106		PMCDBG(MDP,INT, 1, "iaf-intr cpu=%d error=%d v=%jx(%jx)", cpu, error,
2107		    (uintmax_t) v, (uintmax_t) rdpmc(IAF_RI_TO_MSR(n)));
2108	}
2109
2110	/*
2111	 * Process interrupts from the programmable counters.
2112	 */
2113	for (n = 0, flag = 1; n < core_iap_npmc; n++, flag <<= 1) {
2114		if ((intrstatus & flag) == 0)
2115			continue;
2116
2117		found_interrupt = 1;
2118
2119		pm = cc->pc_corepmcs[n].phw_pmc;
2120		if (pm == NULL || pm->pm_state != PMC_STATE_RUNNING ||
2121		    !PMC_IS_SAMPLING_MODE(PMC_TO_MODE(pm)))
2122			continue;
2123
2124		error = pmc_process_interrupt(cpu, pm, tf,
2125		    TRAPF_USERMODE(tf));
2126		if (error)
2127			intrenable &= ~flag;
2128
2129		v = iap_reload_count_to_perfctr_value(pm->pm_sc.pm_reloadcount);
2130
2131		PMCDBG(MDP,INT, 1, "iap-intr cpu=%d error=%d v=%jx", cpu, error,
2132		    (uintmax_t) v);
2133
2134		/* Reload sampling count. */
2135		wrmsr(IAP_PMC0 + n, v);
2136	}
2137
2138	/*
2139	 * Reenable all non-stalled PMCs.
2140	 */
2141	PMCDBG(MDP,INT, 1, "cpu=%d intrenable=%jx", cpu,
2142	    (uintmax_t) intrenable);
2143
2144	cc->pc_globalctrl |= intrenable;
2145
2146	wrmsr(IA_GLOBAL_CTRL, cc->pc_globalctrl);
2147
2148	PMCDBG(MDP,INT, 1, "cpu=%d fixedctrl=%jx globalctrl=%jx status=%jx "
2149	    "ovf=%jx", cpu, (uintmax_t) rdmsr(IAF_CTRL),
2150	    (uintmax_t) rdmsr(IA_GLOBAL_CTRL),
2151	    (uintmax_t) rdmsr(IA_GLOBAL_STATUS),
2152	    (uintmax_t) rdmsr(IA_GLOBAL_OVF_CTRL));
2153
2154	if (found_interrupt)
2155		lapic_reenable_pmc();
2156
2157	atomic_add_int(found_interrupt ? &pmc_stats.pm_intr_processed :
2158	    &pmc_stats.pm_intr_ignored, 1);
2159
2160	return (found_interrupt);
2161}
2162
2163int
2164pmc_core_initialize(struct pmc_mdep *md, int maxcpu)
2165{
2166	int cpuid[CORE_CPUID_REQUEST_SIZE];
2167	int ipa_version, flags, nflags;
2168
2169	do_cpuid(CORE_CPUID_REQUEST, cpuid);
2170
2171	ipa_version = cpuid[CORE_CPUID_EAX] & 0xFF;
2172
2173	PMCDBG(MDP,INI,1,"core-init cputype=%d ncpu=%d ipa-version=%d",
2174	    md->pmd_cputype, maxcpu, ipa_version);
2175
2176	if (ipa_version < 1 || ipa_version > 3)	/* Unknown PMC architecture. */
2177		return (EPROGMISMATCH);
2178
2179	core_cputype = md->pmd_cputype;
2180
2181	core_pmcmask = 0;
2182
2183	/*
2184	 * Initialize programmable counters.
2185	 */
2186	KASSERT(ipa_version >= 1,
2187	    ("[core,%d] ipa_version %d too small", __LINE__, ipa_version));
2188
2189	core_iap_npmc = (cpuid[CORE_CPUID_EAX] >> 8) & 0xFF;
2190	core_iap_width = (cpuid[CORE_CPUID_EAX] >> 16) & 0xFF;
2191
2192	core_pmcmask |= ((1ULL << core_iap_npmc) - 1);
2193
2194	nflags = (cpuid[CORE_CPUID_EAX] >> 24) & 0xFF;
2195	flags = cpuid[CORE_CPUID_EBX] & ((1 << nflags) - 1);
2196
2197	iap_initialize(md, maxcpu, core_iap_npmc, core_iap_width, flags);
2198
2199	/*
2200	 * Initialize fixed function counters, if present.
2201	 */
2202	if (core_cputype != PMC_CPU_INTEL_CORE) {
2203		KASSERT(ipa_version >= 2,
2204		    ("[core,%d] ipa_version %d too small", __LINE__,
2205			ipa_version));
2206
2207		core_iaf_ri = core_iap_npmc;
2208		core_iaf_npmc = cpuid[CORE_CPUID_EDX] & 0x1F;
2209		core_iaf_width = (cpuid[CORE_CPUID_EDX] >> 5) & 0xFF;
2210
2211		if (core_iaf_npmc > 0) {
2212			iaf_initialize(md, maxcpu, core_iaf_npmc,
2213			    core_iaf_width);
2214			core_pmcmask |= ((1ULL << core_iaf_npmc) - 1) <<
2215			    IAF_OFFSET;
2216		} else {
2217			/*
2218			 * Adjust the number of classes exported to
2219			 * user space.
2220			 */
2221			md->pmd_nclass--;
2222			KASSERT(md->pmd_nclass == 2,
2223			    ("[core,%d] unexpected nclass %d", __LINE__,
2224				md->pmd_nclass));
2225		}
2226	}
2227
2228	PMCDBG(MDP,INI,1,"core-init pmcmask=0x%jx iafri=%d", core_pmcmask,
2229	    core_iaf_ri);
2230
2231	core_pcpu = malloc(sizeof(struct core_cpu **) * maxcpu, M_PMC,
2232	    M_ZERO | M_WAITOK);
2233
2234	/*
2235	 * Choose the appropriate interrupt handler.
2236	 */
2237	if (ipa_version == 1)
2238		md->pmd_intr = core_intr;
2239	else
2240		md->pmd_intr = core2_intr;
2241
2242	md->pmd_pcpu_fini = NULL;
2243	md->pmd_pcpu_init = NULL;
2244
2245	return (0);
2246}
2247
2248void
2249pmc_core_finalize(struct pmc_mdep *md)
2250{
2251	PMCDBG(MDP,INI,1, "%s", "core-finalize");
2252
2253	free(core_pcpu, M_PMC);
2254	core_pcpu = NULL;
2255}
2256