fwohci.c revision 117228
1/*
2 * Copyright (c) 2003 Hidetoshi Shimokawa
3 * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa
4 * All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 * 1. Redistributions of source code must retain the above copyright
10 *    notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 *    notice, this list of conditions and the following disclaimer in the
13 *    documentation and/or other materials provided with the distribution.
14 * 3. All advertising materials mentioning features or use of this software
15 *    must display the acknowledgement as bellow:
16 *
17 *    This product includes software developed by K. Kobayashi and H. Shimokawa
18 *
19 * 4. The name of the author may not be used to endorse or promote products
20 *    derived from this software without specific prior written permission.
21 *
22 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
24 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
25 * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
26 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
27 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
28 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
30 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
31 * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
32 * POSSIBILITY OF SUCH DAMAGE.
33 *
34 * $FreeBSD: head/sys/dev/firewire/fwohci.c 117228 2003-07-04 14:04:41Z simokawa $
35 *
36 */
37
38#define ATRQ_CH 0
39#define ATRS_CH 1
40#define ARRQ_CH 2
41#define ARRS_CH 3
42#define ITX_CH 4
43#define IRX_CH 0x24
44
45#include <sys/param.h>
46#include <sys/proc.h>
47#include <sys/systm.h>
48#include <sys/types.h>
49#include <sys/mbuf.h>
50#include <sys/mman.h>
51#include <sys/socket.h>
52#include <sys/socketvar.h>
53#include <sys/signalvar.h>
54#include <sys/malloc.h>
55#include <sys/sockio.h>
56#include <sys/bus.h>
57#include <sys/kernel.h>
58#include <sys/conf.h>
59#include <sys/endian.h>
60
61#include <machine/bus.h>
62#include <machine/resource.h>
63#include <sys/rman.h>
64
65#if __FreeBSD_version < 500000
66#include <machine/clock.h>		/* for DELAY() */
67#endif
68
69#include <pci/pcivar.h>
70#include <pci/pcireg.h>
71
72#include <dev/firewire/firewire.h>
73#include <dev/firewire/firewirereg.h>
74#include <dev/firewire/fwdma.h>
75#include <dev/firewire/fwohcireg.h>
76#include <dev/firewire/fwohcivar.h>
77#include <dev/firewire/firewire_phy.h>
78
79#include <dev/firewire/iec68113.h>
80
81#undef OHCI_DEBUG
82
83static char dbcode[16][0x10]={"OUTM", "OUTL","INPM","INPL",
84		"STOR","LOAD","NOP ","STOP",};
85
86static char dbkey[8][0x10]={"ST0", "ST1","ST2","ST3",
87		"UNDEF","REG","SYS","DEV"};
88static char dbcond[4][0x10]={"NEV","C=1", "C=0", "ALL"};
89char fwohcicode[32][0x20]={
90	"No stat","Undef","long","miss Ack err",
91	"underrun","overrun","desc err", "data read err",
92	"data write err","bus reset","timeout","tcode err",
93	"Undef","Undef","unknown event","flushed",
94	"Undef","ack complete","ack pend","Undef",
95	"ack busy_X","ack busy_A","ack busy_B","Undef",
96	"Undef","Undef","Undef","ack tardy",
97	"Undef","ack data_err","ack type_err",""};
98
99#define MAX_SPEED 3
100extern char linkspeed[][0x10];
101u_int32_t tagbit[4] = { 1 << 28, 1 << 29, 1 << 30, 1 << 31};
102
103static struct tcode_info tinfo[] = {
104/*		hdr_len block 	flag*/
105/* 0 WREQQ  */ {16,	FWTI_REQ | FWTI_TLABEL},
106/* 1 WREQB  */ {16,	FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY},
107/* 2 WRES   */ {12,	FWTI_RES},
108/* 3 XXX    */ { 0,	0},
109/* 4 RREQQ  */ {12,	FWTI_REQ | FWTI_TLABEL},
110/* 5 RREQB  */ {16,	FWTI_REQ | FWTI_TLABEL},
111/* 6 RRESQ  */ {16,	FWTI_RES},
112/* 7 RRESB  */ {16,	FWTI_RES | FWTI_BLOCK_ASY},
113/* 8 CYCS   */ { 0,	0},
114/* 9 LREQ   */ {16,	FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY},
115/* a STREAM */ { 4,	FWTI_REQ | FWTI_BLOCK_STR},
116/* b LRES   */ {16,	FWTI_RES | FWTI_BLOCK_ASY},
117/* c XXX    */ { 0,	0},
118/* d XXX    */ { 0, 	0},
119/* e PHY    */ {12,	FWTI_REQ},
120/* f XXX    */ { 0,	0}
121};
122
123#define OHCI_WRITE_SIGMASK 0xffff0000
124#define OHCI_READ_SIGMASK 0xffff0000
125
126#define OWRITE(sc, r, x) bus_space_write_4((sc)->bst, (sc)->bsh, (r), (x))
127#define OREAD(sc, r) bus_space_read_4((sc)->bst, (sc)->bsh, (r))
128
129static void fwohci_ibr __P((struct firewire_comm *));
130static void fwohci_db_init __P((struct fwohci_softc *, struct fwohci_dbch *));
131static void fwohci_db_free __P((struct fwohci_dbch *));
132static void fwohci_arcv __P((struct fwohci_softc *, struct fwohci_dbch *, int));
133static void fwohci_txd __P((struct fwohci_softc *, struct fwohci_dbch *));
134static void fwohci_start_atq __P((struct firewire_comm *));
135static void fwohci_start_ats __P((struct firewire_comm *));
136static void fwohci_start __P((struct fwohci_softc *, struct fwohci_dbch *));
137static u_int32_t fwphy_wrdata __P(( struct fwohci_softc *, u_int32_t, u_int32_t));
138static u_int32_t fwphy_rddata __P(( struct fwohci_softc *, u_int32_t));
139static int fwohci_rx_enable __P((struct fwohci_softc *, struct fwohci_dbch *));
140static int fwohci_tx_enable __P((struct fwohci_softc *, struct fwohci_dbch *));
141static int fwohci_irx_enable __P((struct firewire_comm *, int));
142static int fwohci_irx_disable __P((struct firewire_comm *, int));
143#if BYTE_ORDER == BIG_ENDIAN
144static void fwohci_irx_post __P((struct firewire_comm *, u_int32_t *));
145#endif
146static int fwohci_itxbuf_enable __P((struct firewire_comm *, int));
147static int fwohci_itx_disable __P((struct firewire_comm *, int));
148static void fwohci_timeout __P((void *));
149static void fwohci_set_intr __P((struct firewire_comm *, int));
150
151static int fwohci_add_rx_buf __P((struct fwohci_dbch *, struct fwohcidb_tr *, int, struct fwdma_alloc *));
152static int fwohci_add_tx_buf __P((struct fwohci_dbch *, struct fwohcidb_tr *, int));
153static void	dump_db __P((struct fwohci_softc *, u_int32_t));
154static void 	print_db __P((struct fwohcidb_tr *, volatile struct fwohcidb *, u_int32_t , u_int32_t));
155static void	dump_dma __P((struct fwohci_softc *, u_int32_t));
156static u_int32_t fwohci_cyctimer __P((struct firewire_comm *));
157static void fwohci_rbuf_update __P((struct fwohci_softc *, int));
158static void fwohci_tbuf_update __P((struct fwohci_softc *, int));
159void fwohci_txbufdb __P((struct fwohci_softc *, int , struct fw_bulkxfer *));
160#if FWOHCI_TASKQUEUE
161static void fwohci_complete(void *, int);
162#endif
163
164/*
165 * memory allocated for DMA programs
166 */
167#define DMA_PROG_ALLOC		(8 * PAGE_SIZE)
168
169/* #define NDB 1024 */
170#define NDB FWMAXQUEUE
171#define NDVDB (DVBUF * NDB)
172
173#define	OHCI_VERSION		0x00
174#define	OHCI_ATRETRY		0x08
175#define	OHCI_CROMHDR		0x18
176#define	OHCI_BUS_OPT		0x20
177#define	OHCI_BUSIRMC		(1 << 31)
178#define	OHCI_BUSCMC		(1 << 30)
179#define	OHCI_BUSISC		(1 << 29)
180#define	OHCI_BUSBMC		(1 << 28)
181#define	OHCI_BUSPMC		(1 << 27)
182#define OHCI_BUSFNC		OHCI_BUSIRMC | OHCI_BUSCMC | OHCI_BUSISC |\
183				OHCI_BUSBMC | OHCI_BUSPMC
184
185#define	OHCI_EUID_HI		0x24
186#define	OHCI_EUID_LO		0x28
187
188#define	OHCI_CROMPTR		0x34
189#define	OHCI_HCCCTL		0x50
190#define	OHCI_HCCCTLCLR		0x54
191#define	OHCI_AREQHI		0x100
192#define	OHCI_AREQHICLR		0x104
193#define	OHCI_AREQLO		0x108
194#define	OHCI_AREQLOCLR		0x10c
195#define	OHCI_PREQHI		0x110
196#define	OHCI_PREQHICLR		0x114
197#define	OHCI_PREQLO		0x118
198#define	OHCI_PREQLOCLR		0x11c
199#define	OHCI_PREQUPPER		0x120
200
201#define	OHCI_SID_BUF		0x64
202#define	OHCI_SID_CNT		0x68
203#define OHCI_SID_ERR		(1 << 31)
204#define OHCI_SID_CNT_MASK	0xffc
205
206#define	OHCI_IT_STAT		0x90
207#define	OHCI_IT_STATCLR		0x94
208#define	OHCI_IT_MASK		0x98
209#define	OHCI_IT_MASKCLR		0x9c
210
211#define	OHCI_IR_STAT		0xa0
212#define	OHCI_IR_STATCLR		0xa4
213#define	OHCI_IR_MASK		0xa8
214#define	OHCI_IR_MASKCLR		0xac
215
216#define	OHCI_LNKCTL		0xe0
217#define	OHCI_LNKCTLCLR		0xe4
218
219#define	OHCI_PHYACCESS		0xec
220#define	OHCI_CYCLETIMER		0xf0
221
222#define	OHCI_DMACTL(off)	(off)
223#define	OHCI_DMACTLCLR(off)	(off + 4)
224#define	OHCI_DMACMD(off)	(off + 0xc)
225#define	OHCI_DMAMATCH(off)	(off + 0x10)
226
227#define OHCI_ATQOFF		0x180
228#define OHCI_ATQCTL		OHCI_ATQOFF
229#define OHCI_ATQCTLCLR		(OHCI_ATQOFF + 4)
230#define OHCI_ATQCMD		(OHCI_ATQOFF + 0xc)
231#define OHCI_ATQMATCH		(OHCI_ATQOFF + 0x10)
232
233#define OHCI_ATSOFF		0x1a0
234#define OHCI_ATSCTL		OHCI_ATSOFF
235#define OHCI_ATSCTLCLR		(OHCI_ATSOFF + 4)
236#define OHCI_ATSCMD		(OHCI_ATSOFF + 0xc)
237#define OHCI_ATSMATCH		(OHCI_ATSOFF + 0x10)
238
239#define OHCI_ARQOFF		0x1c0
240#define OHCI_ARQCTL		OHCI_ARQOFF
241#define OHCI_ARQCTLCLR		(OHCI_ARQOFF + 4)
242#define OHCI_ARQCMD		(OHCI_ARQOFF + 0xc)
243#define OHCI_ARQMATCH		(OHCI_ARQOFF + 0x10)
244
245#define OHCI_ARSOFF		0x1e0
246#define OHCI_ARSCTL		OHCI_ARSOFF
247#define OHCI_ARSCTLCLR		(OHCI_ARSOFF + 4)
248#define OHCI_ARSCMD		(OHCI_ARSOFF + 0xc)
249#define OHCI_ARSMATCH		(OHCI_ARSOFF + 0x10)
250
251#define OHCI_ITOFF(CH)		(0x200 + 0x10 * (CH))
252#define OHCI_ITCTL(CH)		(OHCI_ITOFF(CH))
253#define OHCI_ITCTLCLR(CH)	(OHCI_ITOFF(CH) + 4)
254#define OHCI_ITCMD(CH)		(OHCI_ITOFF(CH) + 0xc)
255
256#define OHCI_IROFF(CH)		(0x400 + 0x20 * (CH))
257#define OHCI_IRCTL(CH)		(OHCI_IROFF(CH))
258#define OHCI_IRCTLCLR(CH)	(OHCI_IROFF(CH) + 4)
259#define OHCI_IRCMD(CH)		(OHCI_IROFF(CH) + 0xc)
260#define OHCI_IRMATCH(CH)	(OHCI_IROFF(CH) + 0x10)
261
262d_ioctl_t fwohci_ioctl;
263
264/*
265 * Communication with PHY device
266 */
267static u_int32_t
268fwphy_wrdata( struct fwohci_softc *sc, u_int32_t addr, u_int32_t data)
269{
270	u_int32_t fun;
271
272	addr &= 0xf;
273	data &= 0xff;
274
275	fun = (PHYDEV_WRCMD | (addr << PHYDEV_REGADDR) | (data << PHYDEV_WRDATA));
276	OWRITE(sc, OHCI_PHYACCESS, fun);
277	DELAY(100);
278
279	return(fwphy_rddata( sc, addr));
280}
281
282static u_int32_t
283fwohci_set_bus_manager(struct firewire_comm *fc, u_int node)
284{
285	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
286	int i;
287	u_int32_t bm;
288
289#define OHCI_CSR_DATA	0x0c
290#define OHCI_CSR_COMP	0x10
291#define OHCI_CSR_CONT	0x14
292#define OHCI_BUS_MANAGER_ID	0
293
294	OWRITE(sc, OHCI_CSR_DATA, node);
295	OWRITE(sc, OHCI_CSR_COMP, 0x3f);
296	OWRITE(sc, OHCI_CSR_CONT, OHCI_BUS_MANAGER_ID);
297 	for (i = 0; !(OREAD(sc, OHCI_CSR_CONT) & (1<<31)) && (i < 1000); i++)
298		DELAY(10);
299	bm = OREAD(sc, OHCI_CSR_DATA);
300	if((bm & 0x3f) == 0x3f)
301		bm = node;
302	if (bootverbose)
303		device_printf(sc->fc.dev,
304			"fw_set_bus_manager: %d->%d (loop=%d)\n", bm, node, i);
305
306	return(bm);
307}
308
309static u_int32_t
310fwphy_rddata(struct fwohci_softc *sc,  u_int addr)
311{
312	u_int32_t fun, stat;
313	u_int i, retry = 0;
314
315	addr &= 0xf;
316#define MAX_RETRY 100
317again:
318	OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_REG_FAIL);
319	fun = PHYDEV_RDCMD | (addr << PHYDEV_REGADDR);
320	OWRITE(sc, OHCI_PHYACCESS, fun);
321	for ( i = 0 ; i < MAX_RETRY ; i ++ ){
322		fun = OREAD(sc, OHCI_PHYACCESS);
323		if ((fun & PHYDEV_RDCMD) == 0 && (fun & PHYDEV_RDDONE) != 0)
324			break;
325		DELAY(100);
326	}
327	if(i >= MAX_RETRY) {
328		if (bootverbose)
329			device_printf(sc->fc.dev, "phy read failed(1).\n");
330		if (++retry < MAX_RETRY) {
331			DELAY(100);
332			goto again;
333		}
334	}
335	/* Make sure that SCLK is started */
336	stat = OREAD(sc, FWOHCI_INTSTAT);
337	if ((stat & OHCI_INT_REG_FAIL) != 0 ||
338			((fun >> PHYDEV_REGADDR) & 0xf) != addr) {
339		if (bootverbose)
340			device_printf(sc->fc.dev, "phy read failed(2).\n");
341		if (++retry < MAX_RETRY) {
342			DELAY(100);
343			goto again;
344		}
345	}
346	if (bootverbose || retry >= MAX_RETRY)
347		device_printf(sc->fc.dev,
348			"fwphy_rddata: loop=%d, retry=%d\n", i, retry);
349#undef MAX_RETRY
350	return((fun >> PHYDEV_RDDATA )& 0xff);
351}
352/* Device specific ioctl. */
353int
354fwohci_ioctl (dev_t dev, u_long cmd, caddr_t data, int flag, fw_proc *td)
355{
356	struct firewire_softc *sc;
357	struct fwohci_softc *fc;
358	int unit = DEV2UNIT(dev);
359	int err = 0;
360	struct fw_reg_req_t *reg  = (struct fw_reg_req_t *) data;
361	u_int32_t *dmach = (u_int32_t *) data;
362
363	sc = devclass_get_softc(firewire_devclass, unit);
364	if(sc == NULL){
365		return(EINVAL);
366	}
367	fc = (struct fwohci_softc *)sc->fc;
368
369	if (!data)
370		return(EINVAL);
371
372	switch (cmd) {
373	case FWOHCI_WRREG:
374#define OHCI_MAX_REG 0x800
375		if(reg->addr <= OHCI_MAX_REG){
376			OWRITE(fc, reg->addr, reg->data);
377			reg->data = OREAD(fc, reg->addr);
378		}else{
379			err = EINVAL;
380		}
381		break;
382	case FWOHCI_RDREG:
383		if(reg->addr <= OHCI_MAX_REG){
384			reg->data = OREAD(fc, reg->addr);
385		}else{
386			err = EINVAL;
387		}
388		break;
389/* Read DMA descriptors for debug  */
390	case DUMPDMA:
391		if(*dmach <= OHCI_MAX_DMA_CH ){
392			dump_dma(fc, *dmach);
393			dump_db(fc, *dmach);
394		}else{
395			err = EINVAL;
396		}
397		break;
398	default:
399		break;
400	}
401	return err;
402}
403
404static int
405fwohci_probe_phy(struct fwohci_softc *sc, device_t dev)
406{
407	u_int32_t reg, reg2;
408	int e1394a = 1;
409/*
410 * probe PHY parameters
411 * 0. to prove PHY version, whether compliance of 1394a.
412 * 1. to probe maximum speed supported by the PHY and
413 *    number of port supported by core-logic.
414 *    It is not actually available port on your PC .
415 */
416	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS);
417	reg = fwphy_rddata(sc, FW_PHY_SPD_REG);
418
419	if((reg >> 5) != 7 ){
420		sc->fc.mode &= ~FWPHYASYST;
421		sc->fc.nport = reg & FW_PHY_NP;
422		sc->fc.speed = reg & FW_PHY_SPD >> 6;
423		if (sc->fc.speed > MAX_SPEED) {
424			device_printf(dev, "invalid speed %d (fixed to %d).\n",
425				sc->fc.speed, MAX_SPEED);
426			sc->fc.speed = MAX_SPEED;
427		}
428		device_printf(dev,
429			"Phy 1394 only %s, %d ports.\n",
430			linkspeed[sc->fc.speed], sc->fc.nport);
431	}else{
432		reg2 = fwphy_rddata(sc, FW_PHY_ESPD_REG);
433		sc->fc.mode |= FWPHYASYST;
434		sc->fc.nport = reg & FW_PHY_NP;
435		sc->fc.speed = (reg2 & FW_PHY_ESPD) >> 5;
436		if (sc->fc.speed > MAX_SPEED) {
437			device_printf(dev, "invalid speed %d (fixed to %d).\n",
438				sc->fc.speed, MAX_SPEED);
439			sc->fc.speed = MAX_SPEED;
440		}
441		device_printf(dev,
442			"Phy 1394a available %s, %d ports.\n",
443			linkspeed[sc->fc.speed], sc->fc.nport);
444
445		/* check programPhyEnable */
446		reg2 = fwphy_rddata(sc, 5);
447#if 0
448		if (e1394a && (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_PRPHY)) {
449#else	/* XXX force to enable 1394a */
450		if (e1394a) {
451#endif
452			if (bootverbose)
453				device_printf(dev,
454					"Enable 1394a Enhancements\n");
455			/* enable EAA EMC */
456			reg2 |= 0x03;
457			/* set aPhyEnhanceEnable */
458			OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_PHYEN);
459			OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_PRPHY);
460		} else {
461			/* for safe */
462			reg2 &= ~0x83;
463		}
464		reg2 = fwphy_wrdata(sc, 5, reg2);
465	}
466
467	reg = fwphy_rddata(sc, FW_PHY_SPD_REG);
468	if((reg >> 5) == 7 ){
469		reg = fwphy_rddata(sc, 4);
470		reg |= 1 << 6;
471		fwphy_wrdata(sc, 4, reg);
472		reg = fwphy_rddata(sc, 4);
473	}
474	return 0;
475}
476
477
478void
479fwohci_reset(struct fwohci_softc *sc, device_t dev)
480{
481	int i, max_rec, speed;
482	u_int32_t reg, reg2;
483	struct fwohcidb_tr *db_tr;
484
485	/* Disable interrupt */
486	OWRITE(sc, FWOHCI_INTMASKCLR, ~0);
487
488	/* Now stopping all DMA channel */
489	OWRITE(sc,  OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN);
490	OWRITE(sc,  OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN);
491	OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
492	OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
493
494	OWRITE(sc,  OHCI_IR_MASKCLR, ~0);
495	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
496		OWRITE(sc,  OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
497		OWRITE(sc,  OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
498	}
499
500	/* FLUSH FIFO and reset Transmitter/Reciever */
501	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET);
502	if (bootverbose)
503		device_printf(dev, "resetting OHCI...");
504	i = 0;
505	while(OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_RESET) {
506		if (i++ > 100) break;
507		DELAY(1000);
508	}
509	if (bootverbose)
510		printf("done (loop=%d)\n", i);
511
512	/* Probe phy */
513	fwohci_probe_phy(sc, dev);
514
515	/* Probe link */
516	reg = OREAD(sc,  OHCI_BUS_OPT);
517	reg2 = reg | OHCI_BUSFNC;
518	max_rec = (reg & 0x0000f000) >> 12;
519	speed = (reg & 0x00000007);
520	device_printf(dev, "Link %s, max_rec %d bytes.\n",
521			linkspeed[speed], MAXREC(max_rec));
522	/* XXX fix max_rec */
523	sc->fc.maxrec = sc->fc.speed + 8;
524	if (max_rec != sc->fc.maxrec) {
525		reg2 = (reg2 & 0xffff0fff) | (sc->fc.maxrec << 12);
526		device_printf(dev, "max_rec %d -> %d\n",
527				MAXREC(max_rec), MAXREC(sc->fc.maxrec));
528	}
529	if (bootverbose)
530		device_printf(dev, "BUS_OPT 0x%x -> 0x%x\n", reg, reg2);
531	OWRITE(sc,  OHCI_BUS_OPT, reg2);
532
533	/* Initialize registers */
534	OWRITE(sc, OHCI_CROMHDR, sc->fc.config_rom[0]);
535	OWRITE(sc, OHCI_CROMPTR, sc->crom_dma.bus_addr);
536	OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_BIGEND);
537	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_POSTWR);
538	OWRITE(sc, OHCI_SID_BUF, sc->sid_dma.bus_addr);
539	OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_SID);
540	fw_busreset(&sc->fc);
541
542	/* Enable link */
543	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LINKEN);
544
545	/* Force to start async RX DMA */
546	sc->arrq.xferq.flag &= ~FWXFERQ_RUNNING;
547	sc->arrs.xferq.flag &= ~FWXFERQ_RUNNING;
548	fwohci_rx_enable(sc, &sc->arrq);
549	fwohci_rx_enable(sc, &sc->arrs);
550
551	/* Initialize async TX */
552	OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD);
553	OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD);
554
555	/* AT Retries */
556	OWRITE(sc, FWOHCI_RETRY,
557		/* CycleLimit   PhyRespRetries ATRespRetries ATReqRetries */
558		(0xffff << 16 ) | (0x0f << 8) | (0x0f << 4) | 0x0f) ;
559
560	sc->atrq.top = STAILQ_FIRST(&sc->atrq.db_trq);
561	sc->atrs.top = STAILQ_FIRST(&sc->atrs.db_trq);
562	sc->atrq.bottom = sc->atrq.top;
563	sc->atrs.bottom = sc->atrs.top;
564
565	for( i = 0, db_tr = sc->atrq.top; i < sc->atrq.ndb ;
566				i ++, db_tr = STAILQ_NEXT(db_tr, link)){
567		db_tr->xfer = NULL;
568	}
569	for( i = 0, db_tr = sc->atrs.top; i < sc->atrs.ndb ;
570				i ++, db_tr = STAILQ_NEXT(db_tr, link)){
571		db_tr->xfer = NULL;
572	}
573
574
575	/* Enable interrupt */
576	OWRITE(sc, FWOHCI_INTMASK,
577			OHCI_INT_ERR  | OHCI_INT_PHY_SID
578			| OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS
579			| OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS
580			| OHCI_INT_PHY_BUS_R | OHCI_INT_PW_ERR);
581	fwohci_set_intr(&sc->fc, 1);
582
583}
584
585int
586fwohci_init(struct fwohci_softc *sc, device_t dev)
587{
588	int i;
589	u_int32_t reg;
590	u_int8_t ui[8];
591
592#if FWOHCI_TASKQUEUE
593	TASK_INIT(&sc->fwohci_task_complete, 0, fwohci_complete, sc);
594#endif
595
596	reg = OREAD(sc, OHCI_VERSION);
597	device_printf(dev, "OHCI version %x.%x (ROM=%d)\n",
598			(reg>>16) & 0xff, reg & 0xff, (reg>>24) & 1);
599
600/* Available Isochrounous DMA channel probe */
601	OWRITE(sc, OHCI_IT_MASK, 0xffffffff);
602	OWRITE(sc, OHCI_IR_MASK, 0xffffffff);
603	reg = OREAD(sc, OHCI_IT_MASK) & OREAD(sc, OHCI_IR_MASK);
604	OWRITE(sc, OHCI_IT_MASKCLR, 0xffffffff);
605	OWRITE(sc, OHCI_IR_MASKCLR, 0xffffffff);
606	for (i = 0; i < 0x20; i++)
607		if ((reg & (1 << i)) == 0)
608			break;
609	sc->fc.nisodma = i;
610	device_printf(dev, "No. of Isochronous channel is %d.\n", i);
611
612	sc->fc.arq = &sc->arrq.xferq;
613	sc->fc.ars = &sc->arrs.xferq;
614	sc->fc.atq = &sc->atrq.xferq;
615	sc->fc.ats = &sc->atrs.xferq;
616
617	sc->arrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
618	sc->arrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
619	sc->atrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
620	sc->atrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
621
622	sc->arrq.xferq.start = NULL;
623	sc->arrs.xferq.start = NULL;
624	sc->atrq.xferq.start = fwohci_start_atq;
625	sc->atrs.xferq.start = fwohci_start_ats;
626
627	sc->arrq.xferq.buf = NULL;
628	sc->arrs.xferq.buf = NULL;
629	sc->atrq.xferq.buf = NULL;
630	sc->atrs.xferq.buf = NULL;
631
632	sc->arrq.ndesc = 1;
633	sc->arrs.ndesc = 1;
634	sc->atrq.ndesc = 8;	/* equal to maximum of mbuf chains */
635	sc->atrs.ndesc = 2;
636
637	sc->arrq.ndb = NDB;
638	sc->arrs.ndb = NDB / 2;
639	sc->atrq.ndb = NDB;
640	sc->atrs.ndb = NDB / 2;
641
642	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
643		sc->fc.it[i] = &sc->it[i].xferq;
644		sc->fc.ir[i] = &sc->ir[i].xferq;
645		sc->it[i].ndb = 0;
646		sc->ir[i].ndb = 0;
647	}
648
649	sc->fc.tcode = tinfo;
650	sc->fc.dev = dev;
651
652	sc->fc.config_rom = fwdma_malloc(&sc->fc, CROMSIZE, CROMSIZE,
653						&sc->crom_dma, BUS_DMA_WAITOK);
654	if(sc->fc.config_rom == NULL){
655		device_printf(dev, "config_rom alloc failed.");
656		return ENOMEM;
657	}
658
659#if 0
660	bzero(&sc->fc.config_rom[0], CROMSIZE);
661	sc->fc.config_rom[1] = 0x31333934;
662	sc->fc.config_rom[2] = 0xf000a002;
663	sc->fc.config_rom[3] = OREAD(sc, OHCI_EUID_HI);
664	sc->fc.config_rom[4] = OREAD(sc, OHCI_EUID_LO);
665	sc->fc.config_rom[5] = 0;
666	sc->fc.config_rom[0] = (4 << 24) | (5 << 16);
667
668	sc->fc.config_rom[0] |= fw_crc16(&sc->fc.config_rom[1], 5*4);
669#endif
670
671
672/* SID recieve buffer must allign 2^11 */
673#define	OHCI_SIDSIZE	(1 << 11)
674	sc->sid_buf = fwdma_malloc(&sc->fc, OHCI_SIDSIZE, OHCI_SIDSIZE,
675						&sc->sid_dma, BUS_DMA_WAITOK);
676	if (sc->sid_buf == NULL) {
677		device_printf(dev, "sid_buf alloc failed.");
678		return ENOMEM;
679	}
680
681	fwdma_malloc(&sc->fc, sizeof(u_int32_t), sizeof(u_int32_t),
682					&sc->dummy_dma, BUS_DMA_WAITOK);
683
684	if (sc->dummy_dma.v_addr == NULL) {
685		device_printf(dev, "dummy_dma alloc failed.");
686		return ENOMEM;
687	}
688
689	fwohci_db_init(sc, &sc->arrq);
690	if ((sc->arrq.flags & FWOHCI_DBCH_INIT) == 0)
691		return ENOMEM;
692
693	fwohci_db_init(sc, &sc->arrs);
694	if ((sc->arrs.flags & FWOHCI_DBCH_INIT) == 0)
695		return ENOMEM;
696
697	fwohci_db_init(sc, &sc->atrq);
698	if ((sc->atrq.flags & FWOHCI_DBCH_INIT) == 0)
699		return ENOMEM;
700
701	fwohci_db_init(sc, &sc->atrs);
702	if ((sc->atrs.flags & FWOHCI_DBCH_INIT) == 0)
703		return ENOMEM;
704
705	sc->fc.eui.hi = OREAD(sc, FWOHCIGUID_H);
706	sc->fc.eui.lo = OREAD(sc, FWOHCIGUID_L);
707	for( i = 0 ; i < 8 ; i ++)
708		ui[i] = FW_EUI64_BYTE(&sc->fc.eui,i);
709	device_printf(dev, "EUI64 %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n",
710		ui[0], ui[1], ui[2], ui[3], ui[4], ui[5], ui[6], ui[7]);
711
712	sc->fc.ioctl = fwohci_ioctl;
713	sc->fc.cyctimer = fwohci_cyctimer;
714	sc->fc.set_bmr = fwohci_set_bus_manager;
715	sc->fc.ibr = fwohci_ibr;
716	sc->fc.irx_enable = fwohci_irx_enable;
717	sc->fc.irx_disable = fwohci_irx_disable;
718
719	sc->fc.itx_enable = fwohci_itxbuf_enable;
720	sc->fc.itx_disable = fwohci_itx_disable;
721#if BYTE_ORDER == BIG_ENDIAN
722	sc->fc.irx_post = fwohci_irx_post;
723#else
724	sc->fc.irx_post = NULL;
725#endif
726	sc->fc.itx_post = NULL;
727	sc->fc.timeout = fwohci_timeout;
728	sc->fc.poll = fwohci_poll;
729	sc->fc.set_intr = fwohci_set_intr;
730
731	sc->intmask = sc->irstat = sc->itstat = 0;
732
733	fw_init(&sc->fc);
734	fwohci_reset(sc, dev);
735
736	return 0;
737}
738
739void
740fwohci_timeout(void *arg)
741{
742	struct fwohci_softc *sc;
743
744	sc = (struct fwohci_softc *)arg;
745}
746
747u_int32_t
748fwohci_cyctimer(struct firewire_comm *fc)
749{
750	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
751	return(OREAD(sc, OHCI_CYCLETIMER));
752}
753
754int
755fwohci_detach(struct fwohci_softc *sc, device_t dev)
756{
757	int i;
758
759	if (sc->sid_buf != NULL)
760		fwdma_free(&sc->fc, &sc->sid_dma);
761	if (sc->fc.config_rom != NULL)
762		fwdma_free(&sc->fc, &sc->crom_dma);
763
764	fwohci_db_free(&sc->arrq);
765	fwohci_db_free(&sc->arrs);
766
767	fwohci_db_free(&sc->atrq);
768	fwohci_db_free(&sc->atrs);
769
770	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
771		fwohci_db_free(&sc->it[i]);
772		fwohci_db_free(&sc->ir[i]);
773	}
774
775	return 0;
776}
777
778#define LAST_DB(dbtr, db) do {						\
779	struct fwohcidb_tr *_dbtr = (dbtr);				\
780	int _cnt = _dbtr->dbcnt;					\
781	db = &_dbtr->db[ (_cnt > 2) ? (_cnt -1) : 0];			\
782} while (0)
783
784static void
785fwohci_execute_db(void *arg, bus_dma_segment_t *segs, int nseg, int error)
786{
787	struct fwohcidb_tr *db_tr;
788	volatile struct fwohcidb *db;
789	bus_dma_segment_t *s;
790	int i;
791
792	db_tr = (struct fwohcidb_tr *)arg;
793	db = &db_tr->db[db_tr->dbcnt];
794	if (error) {
795		if (firewire_debug || error != EFBIG)
796			printf("fwohci_execute_db: error=%d\n", error);
797		return;
798	}
799	for (i = 0; i < nseg; i++) {
800		s = &segs[i];
801		FWOHCI_DMA_WRITE(db->db.desc.addr, s->ds_addr);
802		FWOHCI_DMA_WRITE(db->db.desc.cmd, s->ds_len);
803 		FWOHCI_DMA_WRITE(db->db.desc.res, 0);
804		db++;
805		db_tr->dbcnt++;
806	}
807}
808
809static void
810fwohci_execute_db2(void *arg, bus_dma_segment_t *segs, int nseg,
811						bus_size_t size, int error)
812{
813	fwohci_execute_db(arg, segs, nseg, error);
814}
815
816static void
817fwohci_start(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
818{
819	int i, s;
820	int tcode, hdr_len, pl_off, pl_len;
821	int fsegment = -1;
822	u_int32_t off;
823	struct fw_xfer *xfer;
824	struct fw_pkt *fp;
825	volatile struct fwohci_txpkthdr *ohcifp;
826	struct fwohcidb_tr *db_tr;
827	volatile struct fwohcidb *db;
828	struct tcode_info *info;
829	static int maxdesc=0;
830
831	if(&sc->atrq == dbch){
832		off = OHCI_ATQOFF;
833	}else if(&sc->atrs == dbch){
834		off = OHCI_ATSOFF;
835	}else{
836		return;
837	}
838
839	if (dbch->flags & FWOHCI_DBCH_FULL)
840		return;
841
842	s = splfw();
843	db_tr = dbch->top;
844txloop:
845	xfer = STAILQ_FIRST(&dbch->xferq.q);
846	if(xfer == NULL){
847		goto kick;
848	}
849	if(dbch->xferq.queued == 0 ){
850		device_printf(sc->fc.dev, "TX queue empty\n");
851	}
852	STAILQ_REMOVE_HEAD(&dbch->xferq.q, link);
853	db_tr->xfer = xfer;
854	xfer->state = FWXF_START;
855
856	fp = (struct fw_pkt *)xfer->send.buf;
857	tcode = fp->mode.common.tcode;
858
859	ohcifp = (volatile struct fwohci_txpkthdr *) db_tr->db[1].db.immed;
860	info = &tinfo[tcode];
861	hdr_len = pl_off = info->hdr_len;
862	for( i = 0 ; i < pl_off ; i+= 4){
863		ohcifp->mode.ld[i/4] = fp->mode.ld[i/4];
864	}
865	ohcifp->mode.common.spd = xfer->spd;
866	if (tcode == FWTCODE_STREAM ){
867		hdr_len = 8;
868		ohcifp->mode.stream.len = fp->mode.stream.len;
869	} else if (tcode == FWTCODE_PHY) {
870		hdr_len = 12;
871		ohcifp->mode.ld[1] = fp->mode.ld[1];
872		ohcifp->mode.ld[2] = fp->mode.ld[2];
873		ohcifp->mode.common.spd = 0;
874		ohcifp->mode.common.tcode = FWOHCITCODE_PHY;
875	} else {
876		ohcifp->mode.asycomm.dst = fp->mode.hdr.dst;
877		ohcifp->mode.asycomm.srcbus = OHCI_ASYSRCBUS;
878		ohcifp->mode.asycomm.tlrt |= FWRETRY_X;
879	}
880	db = &db_tr->db[0];
881 	FWOHCI_DMA_WRITE(db->db.desc.cmd,
882			OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | hdr_len);
883 	FWOHCI_DMA_WRITE(db->db.desc.res, 0);
884/* Specify bound timer of asy. responce */
885	if(&sc->atrs == dbch){
886 		FWOHCI_DMA_WRITE(db->db.desc.res,
887			 (OREAD(sc, OHCI_CYCLETIMER) >> 12) + (1 << 13));
888	}
889#if BYTE_ORDER == BIG_ENDIAN
890	if (tcode == FWTCODE_WREQQ || tcode == FWTCODE_RRESQ)
891		hdr_len = 12;
892	for (i = 0; i < hdr_len/4; i ++)
893		FWOHCI_DMA_WRITE(ohcifp->mode.ld[i], ohcifp->mode.ld[i]);
894#endif
895
896again:
897	db_tr->dbcnt = 2;
898	db = &db_tr->db[db_tr->dbcnt];
899	pl_len = xfer->send.len - pl_off;
900	if (pl_len > 0) {
901		int err;
902		/* handle payload */
903		if (xfer->mbuf == NULL) {
904			caddr_t pl_addr;
905
906			pl_addr = xfer->send.buf + pl_off;
907			err = bus_dmamap_load(dbch->dmat, db_tr->dma_map,
908				pl_addr, pl_len,
909				fwohci_execute_db, db_tr,
910				/*flags*/0);
911		} else {
912			/* XXX we can handle only 6 (=8-2) mbuf chains */
913			err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map,
914				xfer->mbuf,
915				fwohci_execute_db2, db_tr,
916				/* flags */0);
917			if (err == EFBIG) {
918				struct mbuf *m0;
919
920				if (firewire_debug)
921					device_printf(sc->fc.dev, "EFBIG.\n");
922				m0 = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
923				if (m0 != NULL) {
924					m_copydata(xfer->mbuf, 0,
925						xfer->mbuf->m_pkthdr.len,
926						mtod(m0, caddr_t));
927					m0->m_len = m0->m_pkthdr.len =
928						xfer->mbuf->m_pkthdr.len;
929					m_freem(xfer->mbuf);
930					xfer->mbuf = m0;
931					goto again;
932				}
933				device_printf(sc->fc.dev, "m_getcl failed.\n");
934			}
935		}
936		if (err)
937			printf("dmamap_load: err=%d\n", err);
938		bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
939						BUS_DMASYNC_PREWRITE);
940#if 0 /* OHCI_OUTPUT_MODE == 0 */
941		for (i = 2; i < db_tr->dbcnt; i++)
942			FWOHCI_DMA_SET(db_tr->db[i].db.desc.cmd,
943						OHCI_OUTPUT_MORE);
944#endif
945	}
946	if (maxdesc < db_tr->dbcnt) {
947		maxdesc = db_tr->dbcnt;
948		if (bootverbose)
949			device_printf(sc->fc.dev, "maxdesc: %d\n", maxdesc);
950	}
951	/* last db */
952	LAST_DB(db_tr, db);
953 	FWOHCI_DMA_SET(db->db.desc.cmd,
954		OHCI_OUTPUT_LAST | OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS);
955 	FWOHCI_DMA_WRITE(db->db.desc.depend,
956			STAILQ_NEXT(db_tr, link)->bus_addr);
957
958	if(fsegment == -1 )
959		fsegment = db_tr->dbcnt;
960	if (dbch->pdb_tr != NULL) {
961		LAST_DB(dbch->pdb_tr, db);
962 		FWOHCI_DMA_SET(db->db.desc.depend, db_tr->dbcnt);
963	}
964	dbch->pdb_tr = db_tr;
965	db_tr = STAILQ_NEXT(db_tr, link);
966	if(db_tr != dbch->bottom){
967		goto txloop;
968	} else {
969		device_printf(sc->fc.dev, "fwohci_start: lack of db_trq\n");
970		dbch->flags |= FWOHCI_DBCH_FULL;
971	}
972kick:
973	/* kick asy q */
974	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
975	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
976
977	if(dbch->xferq.flag & FWXFERQ_RUNNING) {
978		OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE);
979	} else {
980		if (bootverbose)
981			device_printf(sc->fc.dev, "start AT DMA status=%x\n",
982					OREAD(sc, OHCI_DMACTL(off)));
983		OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | fsegment);
984		OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN);
985		dbch->xferq.flag |= FWXFERQ_RUNNING;
986	}
987
988	dbch->top = db_tr;
989	splx(s);
990	return;
991}
992
993static void
994fwohci_start_atq(struct firewire_comm *fc)
995{
996	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
997	fwohci_start( sc, &(sc->atrq));
998	return;
999}
1000
1001static void
1002fwohci_start_ats(struct firewire_comm *fc)
1003{
1004	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1005	fwohci_start( sc, &(sc->atrs));
1006	return;
1007}
1008
1009void
1010fwohci_txd(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
1011{
1012	int s, ch, err = 0;
1013	struct fwohcidb_tr *tr;
1014	volatile struct fwohcidb *db;
1015	struct fw_xfer *xfer;
1016	u_int32_t off;
1017	u_int stat, status;
1018	int	packets;
1019	struct firewire_comm *fc = (struct firewire_comm *)sc;
1020
1021	if(&sc->atrq == dbch){
1022		off = OHCI_ATQOFF;
1023		ch = ATRQ_CH;
1024	}else if(&sc->atrs == dbch){
1025		off = OHCI_ATSOFF;
1026		ch = ATRS_CH;
1027	}else{
1028		return;
1029	}
1030	s = splfw();
1031	tr = dbch->bottom;
1032	packets = 0;
1033	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD);
1034	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE);
1035	while(dbch->xferq.queued > 0){
1036		LAST_DB(tr, db);
1037		status = FWOHCI_DMA_READ(db->db.desc.res) >> OHCI_STATUS_SHIFT;
1038		if(!(status & OHCI_CNTL_DMA_ACTIVE)){
1039			if (fc->status != FWBUSRESET)
1040				/* maybe out of order?? */
1041				goto out;
1042		}
1043		bus_dmamap_sync(dbch->dmat, tr->dma_map,
1044			BUS_DMASYNC_POSTWRITE);
1045		bus_dmamap_unload(dbch->dmat, tr->dma_map);
1046#if 0
1047		dump_db(sc, ch);
1048#endif
1049		if(status & OHCI_CNTL_DMA_DEAD) {
1050			/* Stop DMA */
1051			OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN);
1052			device_printf(sc->fc.dev, "force reset AT FIFO\n");
1053			OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_LINKEN);
1054			OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS | OHCI_HCC_LINKEN);
1055			OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN);
1056		}
1057		stat = status & FWOHCIEV_MASK;
1058		switch(stat){
1059		case FWOHCIEV_ACKPEND:
1060		case FWOHCIEV_ACKCOMPL:
1061			err = 0;
1062			break;
1063		case FWOHCIEV_ACKBSA:
1064		case FWOHCIEV_ACKBSB:
1065		case FWOHCIEV_ACKBSX:
1066			device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]);
1067			err = EBUSY;
1068			break;
1069		case FWOHCIEV_FLUSHED:
1070		case FWOHCIEV_ACKTARD:
1071			device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]);
1072			err = EAGAIN;
1073			break;
1074		case FWOHCIEV_MISSACK:
1075		case FWOHCIEV_UNDRRUN:
1076		case FWOHCIEV_OVRRUN:
1077		case FWOHCIEV_DESCERR:
1078		case FWOHCIEV_DTRDERR:
1079		case FWOHCIEV_TIMEOUT:
1080		case FWOHCIEV_TCODERR:
1081		case FWOHCIEV_UNKNOWN:
1082		case FWOHCIEV_ACKDERR:
1083		case FWOHCIEV_ACKTERR:
1084		default:
1085			device_printf(sc->fc.dev, "txd err=%2x %s\n",
1086							stat, fwohcicode[stat]);
1087			err = EINVAL;
1088			break;
1089		}
1090		if (tr->xfer != NULL) {
1091			xfer = tr->xfer;
1092			if (xfer->state == FWXF_RCVD) {
1093				if (firewire_debug)
1094					printf("already rcvd\n");
1095				fw_xfer_done(xfer);
1096			} else {
1097				xfer->state = FWXF_SENT;
1098				if (err == EBUSY && fc->status != FWBUSRESET) {
1099					xfer->state = FWXF_BUSY;
1100					xfer->resp = err;
1101					if (xfer->retry_req != NULL)
1102						xfer->retry_req(xfer);
1103					else {
1104						xfer->recv.len = 0;
1105						fw_xfer_done(xfer);
1106					}
1107				} else if (stat != FWOHCIEV_ACKPEND) {
1108					if (stat != FWOHCIEV_ACKCOMPL)
1109						xfer->state = FWXF_SENTERR;
1110					xfer->resp = err;
1111					xfer->recv.len = 0;
1112					fw_xfer_done(xfer);
1113				}
1114			}
1115			/*
1116			 * The watchdog timer takes care of split
1117			 * transcation timeout for ACKPEND case.
1118			 */
1119		} else {
1120			printf("this shouldn't happen\n");
1121		}
1122		dbch->xferq.queued --;
1123		tr->xfer = NULL;
1124
1125		packets ++;
1126		tr = STAILQ_NEXT(tr, link);
1127		dbch->bottom = tr;
1128		if (dbch->bottom == dbch->top) {
1129			/* we reaches the end of context program */
1130			if (firewire_debug && dbch->xferq.queued > 0)
1131				printf("queued > 0\n");
1132			break;
1133		}
1134	}
1135out:
1136	if ((dbch->flags & FWOHCI_DBCH_FULL) && packets > 0) {
1137		printf("make free slot\n");
1138		dbch->flags &= ~FWOHCI_DBCH_FULL;
1139		fwohci_start(sc, dbch);
1140	}
1141	splx(s);
1142}
1143
1144static void
1145fwohci_db_free(struct fwohci_dbch *dbch)
1146{
1147	struct fwohcidb_tr *db_tr;
1148	int idb;
1149
1150	if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
1151		return;
1152
1153	for(db_tr = STAILQ_FIRST(&dbch->db_trq), idb = 0; idb < dbch->ndb;
1154			db_tr = STAILQ_NEXT(db_tr, link), idb++){
1155		if ((dbch->xferq.flag & FWXFERQ_EXTBUF) == 0 &&
1156					db_tr->buf != NULL) {
1157			fwdma_free_size(dbch->dmat, db_tr->dma_map,
1158					db_tr->buf, dbch->xferq.psize);
1159			db_tr->buf = NULL;
1160		} else if (db_tr->dma_map != NULL)
1161			bus_dmamap_destroy(dbch->dmat, db_tr->dma_map);
1162	}
1163	dbch->ndb = 0;
1164	db_tr = STAILQ_FIRST(&dbch->db_trq);
1165	fwdma_free_multiseg(dbch->am);
1166	free(db_tr, M_FW);
1167	STAILQ_INIT(&dbch->db_trq);
1168	dbch->flags &= ~FWOHCI_DBCH_INIT;
1169}
1170
1171static void
1172fwohci_db_init(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
1173{
1174	int	idb;
1175	struct fwohcidb_tr *db_tr;
1176
1177	if ((dbch->flags & FWOHCI_DBCH_INIT) != 0)
1178		goto out;
1179
1180	/* create dma_tag for buffers */
1181#define MAX_REQCOUNT	0xffff
1182	if (bus_dma_tag_create(/*parent*/ sc->fc.dmat,
1183			/*alignment*/ 1, /*boundary*/ 0,
1184			/*lowaddr*/ BUS_SPACE_MAXADDR_32BIT,
1185			/*highaddr*/ BUS_SPACE_MAXADDR,
1186			/*filter*/NULL, /*filterarg*/NULL,
1187			/*maxsize*/ dbch->xferq.psize,
1188			/*nsegments*/ dbch->ndesc > 3 ? dbch->ndesc - 2 : 1,
1189			/*maxsegsz*/ MAX_REQCOUNT,
1190			/*flags*/ 0,
1191#if __FreeBSD_version >= 501102
1192			/*lockfunc*/busdma_lock_mutex,
1193			/*lockarg*/&Giant,
1194#endif
1195			&dbch->dmat))
1196		return;
1197
1198	/* allocate DB entries and attach one to each DMA channels */
1199	/* DB entry must start at 16 bytes bounary. */
1200	STAILQ_INIT(&dbch->db_trq);
1201	db_tr = (struct fwohcidb_tr *)
1202		malloc(sizeof(struct fwohcidb_tr) * dbch->ndb,
1203		M_FW, M_WAITOK | M_ZERO);
1204	if(db_tr == NULL){
1205		printf("fwohci_db_init: malloc(1) failed\n");
1206		return;
1207	}
1208
1209#define DB_SIZE(x) (sizeof(struct fwohcidb) * (x)->ndesc)
1210	dbch->am = fwdma_malloc_multiseg(&sc->fc, DB_SIZE(dbch),
1211		DB_SIZE(dbch), dbch->ndb, BUS_DMA_WAITOK);
1212	if (dbch->am == NULL) {
1213		printf("fwohci_db_init: fwdma_malloc_multiseg failed\n");
1214		return;
1215	}
1216	/* Attach DB to DMA ch. */
1217	for(idb = 0 ; idb < dbch->ndb ; idb++){
1218		db_tr->dbcnt = 0;
1219		db_tr->db = (struct fwohcidb *)fwdma_v_addr(dbch->am, idb);
1220		db_tr->bus_addr = fwdma_bus_addr(dbch->am, idb);
1221		/* create dmamap for buffers */
1222		/* XXX do we need 4bytes alignment tag? */
1223		/* XXX don't alloc dma_map for AR */
1224		if (bus_dmamap_create(dbch->dmat, 0, &db_tr->dma_map) != 0) {
1225			printf("bus_dmamap_create failed\n");
1226			dbch->flags = FWOHCI_DBCH_INIT; /* XXX fake */
1227			fwohci_db_free(dbch);
1228			return;
1229		}
1230		STAILQ_INSERT_TAIL(&dbch->db_trq, db_tr, link);
1231		if (dbch->xferq.flag & FWXFERQ_EXTBUF) {
1232			if (idb % dbch->xferq.bnpacket == 0)
1233				dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket
1234						].start = (caddr_t)db_tr;
1235			if ((idb + 1) % dbch->xferq.bnpacket == 0)
1236				dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket
1237						].end = (caddr_t)db_tr;
1238		}
1239		db_tr++;
1240	}
1241	STAILQ_LAST(&dbch->db_trq, fwohcidb_tr,link)->link.stqe_next
1242			= STAILQ_FIRST(&dbch->db_trq);
1243out:
1244	dbch->xferq.queued = 0;
1245	dbch->pdb_tr = NULL;
1246	dbch->top = STAILQ_FIRST(&dbch->db_trq);
1247	dbch->bottom = dbch->top;
1248	dbch->flags = FWOHCI_DBCH_INIT;
1249}
1250
1251static int
1252fwohci_itx_disable(struct firewire_comm *fc, int dmach)
1253{
1254	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1255	int sleepch;
1256
1257	OWRITE(sc, OHCI_ITCTLCLR(dmach),
1258			OHCI_CNTL_DMA_RUN | OHCI_CNTL_CYCMATCH_S);
1259	OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach);
1260	OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach);
1261	/* XXX we cannot free buffers until the DMA really stops */
1262	tsleep((void *)&sleepch, FWPRI, "fwitxd", hz);
1263	fwohci_db_free(&sc->it[dmach]);
1264	sc->it[dmach].xferq.flag &= ~FWXFERQ_RUNNING;
1265	return 0;
1266}
1267
1268static int
1269fwohci_irx_disable(struct firewire_comm *fc, int dmach)
1270{
1271	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1272	int sleepch;
1273
1274	OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
1275	OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
1276	OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
1277	/* XXX we cannot free buffers until the DMA really stops */
1278	tsleep((void *)&sleepch, FWPRI, "fwirxd", hz);
1279	fwohci_db_free(&sc->ir[dmach]);
1280	sc->ir[dmach].xferq.flag &= ~FWXFERQ_RUNNING;
1281	return 0;
1282}
1283
1284#if BYTE_ORDER == BIG_ENDIAN
1285static void
1286fwohci_irx_post (struct firewire_comm *fc , u_int32_t *qld)
1287{
1288	qld[0] = FWOHCI_DMA_READ(qld[0]);
1289	return;
1290}
1291#endif
1292
1293static int
1294fwohci_tx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
1295{
1296	int err = 0;
1297	int idb, z, i, dmach = 0, ldesc;
1298	u_int32_t off = NULL;
1299	struct fwohcidb_tr *db_tr;
1300	volatile struct fwohcidb *db;
1301
1302	if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){
1303		err = EINVAL;
1304		return err;
1305	}
1306	z = dbch->ndesc;
1307	for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){
1308		if( &sc->it[dmach] == dbch){
1309			off = OHCI_ITOFF(dmach);
1310			break;
1311		}
1312	}
1313	if(off == NULL){
1314		err = EINVAL;
1315		return err;
1316	}
1317	if(dbch->xferq.flag & FWXFERQ_RUNNING)
1318		return err;
1319	dbch->xferq.flag |= FWXFERQ_RUNNING;
1320	for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){
1321		dbch->bottom = STAILQ_NEXT(dbch->bottom, link);
1322	}
1323	db_tr = dbch->top;
1324	for (idb = 0; idb < dbch->ndb; idb ++) {
1325		fwohci_add_tx_buf(dbch, db_tr, idb);
1326		if(STAILQ_NEXT(db_tr, link) == NULL){
1327			break;
1328		}
1329		db = db_tr->db;
1330		ldesc = db_tr->dbcnt - 1;
1331		FWOHCI_DMA_WRITE(db[0].db.desc.depend,
1332				STAILQ_NEXT(db_tr, link)->bus_addr | z);
1333		db[ldesc].db.desc.depend = db[0].db.desc.depend;
1334		if(dbch->xferq.flag & FWXFERQ_EXTBUF){
1335			if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){
1336				FWOHCI_DMA_SET(
1337					db[ldesc].db.desc.cmd,
1338					OHCI_INTERRUPT_ALWAYS);
1339				/* OHCI 1.1 and above */
1340				FWOHCI_DMA_SET(
1341					db[0].db.desc.cmd,
1342					OHCI_INTERRUPT_ALWAYS);
1343			}
1344		}
1345		db_tr = STAILQ_NEXT(db_tr, link);
1346	}
1347	FWOHCI_DMA_CLEAR(
1348		dbch->bottom->db[dbch->bottom->dbcnt - 1].db.desc.depend, 0xf);
1349	return err;
1350}
1351
1352static int
1353fwohci_rx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
1354{
1355	int err = 0;
1356	int idb, z, i, dmach = 0, ldesc;
1357	u_int32_t off = NULL;
1358	struct fwohcidb_tr *db_tr;
1359	volatile struct fwohcidb *db;
1360
1361	z = dbch->ndesc;
1362	if(&sc->arrq == dbch){
1363		off = OHCI_ARQOFF;
1364	}else if(&sc->arrs == dbch){
1365		off = OHCI_ARSOFF;
1366	}else{
1367		for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){
1368			if( &sc->ir[dmach] == dbch){
1369				off = OHCI_IROFF(dmach);
1370				break;
1371			}
1372		}
1373	}
1374	if(off == NULL){
1375		err = EINVAL;
1376		return err;
1377	}
1378	if(dbch->xferq.flag & FWXFERQ_STREAM){
1379		if(dbch->xferq.flag & FWXFERQ_RUNNING)
1380			return err;
1381	}else{
1382		if(dbch->xferq.flag & FWXFERQ_RUNNING){
1383			err = EBUSY;
1384			return err;
1385		}
1386	}
1387	dbch->xferq.flag |= FWXFERQ_RUNNING;
1388	dbch->top = STAILQ_FIRST(&dbch->db_trq);
1389	for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){
1390		dbch->bottom = STAILQ_NEXT(dbch->bottom, link);
1391	}
1392	db_tr = dbch->top;
1393	for (idb = 0; idb < dbch->ndb; idb ++) {
1394		fwohci_add_rx_buf(dbch, db_tr, idb, &sc->dummy_dma);
1395		if (STAILQ_NEXT(db_tr, link) == NULL)
1396			break;
1397		db = db_tr->db;
1398		ldesc = db_tr->dbcnt - 1;
1399		FWOHCI_DMA_WRITE(db[ldesc].db.desc.depend,
1400			STAILQ_NEXT(db_tr, link)->bus_addr | z);
1401		if(dbch->xferq.flag & FWXFERQ_EXTBUF){
1402			if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){
1403				FWOHCI_DMA_SET(
1404					db[ldesc].db.desc.cmd,
1405					OHCI_INTERRUPT_ALWAYS);
1406				FWOHCI_DMA_CLEAR(
1407					db[ldesc].db.desc.depend,
1408					0xf);
1409			}
1410		}
1411		db_tr = STAILQ_NEXT(db_tr, link);
1412	}
1413	FWOHCI_DMA_CLEAR(
1414		dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend, 0xf);
1415	dbch->buf_offset = 0;
1416	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
1417	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
1418	if(dbch->xferq.flag & FWXFERQ_STREAM){
1419		return err;
1420	}else{
1421		OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | z);
1422	}
1423	OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN);
1424	return err;
1425}
1426
1427static int
1428fwohci_next_cycle(struct firewire_comm *fc, int cycle_now)
1429{
1430	int sec, cycle, cycle_match;
1431
1432	cycle = cycle_now & 0x1fff;
1433	sec = cycle_now >> 13;
1434#define CYCLE_MOD	0x10
1435#if 1
1436#define CYCLE_DELAY	8	/* min delay to start DMA */
1437#else
1438#define CYCLE_DELAY	7000	/* min delay to start DMA */
1439#endif
1440	cycle = cycle + CYCLE_DELAY;
1441	if (cycle >= 8000) {
1442		sec ++;
1443		cycle -= 8000;
1444	}
1445	cycle = roundup2(cycle, CYCLE_MOD);
1446	if (cycle >= 8000) {
1447		sec ++;
1448		if (cycle == 8000)
1449			cycle = 0;
1450		else
1451			cycle = CYCLE_MOD;
1452	}
1453	cycle_match = ((sec << 13) | cycle) & 0x7ffff;
1454
1455	return(cycle_match);
1456}
1457
1458static int
1459fwohci_itxbuf_enable(struct firewire_comm *fc, int dmach)
1460{
1461	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1462	int err = 0;
1463	unsigned short tag, ich;
1464	struct fwohci_dbch *dbch;
1465	int cycle_match, cycle_now, s, ldesc;
1466	u_int32_t stat;
1467	struct fw_bulkxfer *first, *chunk, *prev;
1468	struct fw_xferq *it;
1469
1470	dbch = &sc->it[dmach];
1471	it = &dbch->xferq;
1472
1473	tag = (it->flag >> 6) & 3;
1474	ich = it->flag & 0x3f;
1475	if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) {
1476		dbch->ndb = it->bnpacket * it->bnchunk;
1477		dbch->ndesc = 3;
1478		fwohci_db_init(sc, dbch);
1479		if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
1480			return ENOMEM;
1481		err = fwohci_tx_enable(sc, dbch);
1482	}
1483	if(err)
1484		return err;
1485
1486	ldesc = dbch->ndesc - 1;
1487	s = splfw();
1488	prev = STAILQ_LAST(&it->stdma, fw_bulkxfer, link);
1489	while  ((chunk = STAILQ_FIRST(&it->stvalid)) != NULL) {
1490		volatile struct fwohcidb *db;
1491
1492		fwdma_sync_multiseg(it->buf, chunk->poffset, it->bnpacket,
1493					BUS_DMASYNC_PREWRITE);
1494		fwohci_txbufdb(sc, dmach, chunk);
1495		if (prev != NULL) {
1496			db = ((struct fwohcidb_tr *)(prev->end))->db;
1497#if 0 /* XXX necessary? */
1498			FWOHCI_DMA_SET(db[ldesc].db.desc.cmd,
1499						OHCI_BRANCH_ALWAYS);
1500#endif
1501#if 0 /* if bulkxfer->npacket changes */
1502			db[ldesc].db.desc.depend = db[0].db.desc.depend =
1503				((struct fwohcidb_tr *)
1504				(chunk->start))->bus_addr | dbch->ndesc;
1505#else
1506			FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc);
1507			FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc);
1508#endif
1509		}
1510		STAILQ_REMOVE_HEAD(&it->stvalid, link);
1511		STAILQ_INSERT_TAIL(&it->stdma, chunk, link);
1512		prev = chunk;
1513	}
1514	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
1515	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
1516	splx(s);
1517	stat = OREAD(sc, OHCI_ITCTL(dmach));
1518	if (firewire_debug && (stat & OHCI_CNTL_CYCMATCH_S))
1519		printf("stat 0x%x\n", stat);
1520
1521	if (stat & (OHCI_CNTL_DMA_ACTIVE | OHCI_CNTL_CYCMATCH_S))
1522		return 0;
1523
1524#if 0
1525	OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
1526#endif
1527	OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach);
1528	OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach);
1529	OWRITE(sc, OHCI_IT_MASK, 1 << dmach);
1530	OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IT);
1531
1532	first = STAILQ_FIRST(&it->stdma);
1533	OWRITE(sc, OHCI_ITCMD(dmach),
1534		((struct fwohcidb_tr *)(first->start))->bus_addr | dbch->ndesc);
1535	if (firewire_debug) {
1536		printf("fwohci_itxbuf_enable: kick 0x%08x\n", stat);
1537#if 1
1538		dump_dma(sc, ITX_CH + dmach);
1539#endif
1540	}
1541	if ((stat & OHCI_CNTL_DMA_RUN) == 0) {
1542#if 1
1543		/* Don't start until all chunks are buffered */
1544		if (STAILQ_FIRST(&it->stfree) != NULL)
1545			goto out;
1546#endif
1547#if 1
1548		/* Clear cycle match counter bits */
1549		OWRITE(sc, OHCI_ITCTLCLR(dmach), 0xffff0000);
1550
1551		/* 2bit second + 13bit cycle */
1552		cycle_now = (fc->cyctimer(fc) >> 12) & 0x7fff;
1553		cycle_match = fwohci_next_cycle(fc, cycle_now);
1554
1555		OWRITE(sc, OHCI_ITCTL(dmach),
1556				OHCI_CNTL_CYCMATCH_S | (cycle_match << 16)
1557				| OHCI_CNTL_DMA_RUN);
1558#else
1559		OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_RUN);
1560#endif
1561		if (firewire_debug) {
1562			printf("cycle_match: 0x%04x->0x%04x\n",
1563						cycle_now, cycle_match);
1564			dump_dma(sc, ITX_CH + dmach);
1565			dump_db(sc, ITX_CH + dmach);
1566		}
1567	} else if ((stat & OHCI_CNTL_CYCMATCH_S) == 0) {
1568		device_printf(sc->fc.dev,
1569			"IT DMA underrun (0x%08x)\n", stat);
1570		OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_WAKE);
1571	}
1572out:
1573	return err;
1574}
1575
1576static int
1577fwohci_irx_enable(struct firewire_comm *fc, int dmach)
1578{
1579	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1580	int err = 0, s, ldesc;
1581	unsigned short tag, ich;
1582	u_int32_t stat;
1583	struct fwohci_dbch *dbch;
1584	struct fwohcidb_tr *db_tr;
1585	struct fw_bulkxfer *first, *prev, *chunk;
1586	struct fw_xferq *ir;
1587
1588	dbch = &sc->ir[dmach];
1589	ir = &dbch->xferq;
1590
1591	if ((ir->flag & FWXFERQ_RUNNING) == 0) {
1592		tag = (ir->flag >> 6) & 3;
1593		ich = ir->flag & 0x3f;
1594		OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich);
1595
1596		ir->queued = 0;
1597		dbch->ndb = ir->bnpacket * ir->bnchunk;
1598		dbch->ndesc = 2;
1599		fwohci_db_init(sc, dbch);
1600		if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
1601			return ENOMEM;
1602		err = fwohci_rx_enable(sc, dbch);
1603	}
1604	if(err)
1605		return err;
1606
1607	first = STAILQ_FIRST(&ir->stfree);
1608	if (first == NULL) {
1609		device_printf(fc->dev, "IR DMA no free chunk\n");
1610		return 0;
1611	}
1612
1613	ldesc = dbch->ndesc - 1;
1614	s = splfw();
1615	prev = STAILQ_LAST(&ir->stdma, fw_bulkxfer, link);
1616	while  ((chunk = STAILQ_FIRST(&ir->stfree)) != NULL) {
1617		volatile struct fwohcidb *db;
1618
1619#if 1 /* XXX for if_fwe */
1620		if (chunk->mbuf != NULL) {
1621			db_tr = (struct fwohcidb_tr *)(chunk->start);
1622			db_tr->dbcnt = 1;
1623			err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map,
1624					chunk->mbuf, fwohci_execute_db2, db_tr,
1625					/* flags */0);
1626 			FWOHCI_DMA_SET(db_tr->db[1].db.desc.cmd,
1627				OHCI_UPDATE | OHCI_INPUT_LAST |
1628				OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS);
1629		}
1630#endif
1631		db = ((struct fwohcidb_tr *)(chunk->end))->db;
1632		FWOHCI_DMA_WRITE(db[ldesc].db.desc.res, 0);
1633		FWOHCI_DMA_CLEAR(db[ldesc].db.desc.depend, 0xf);
1634		if (prev != NULL) {
1635			db = ((struct fwohcidb_tr *)(prev->end))->db;
1636			FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc);
1637		}
1638		STAILQ_REMOVE_HEAD(&ir->stfree, link);
1639		STAILQ_INSERT_TAIL(&ir->stdma, chunk, link);
1640		prev = chunk;
1641	}
1642	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
1643	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
1644	splx(s);
1645	stat = OREAD(sc, OHCI_IRCTL(dmach));
1646	if (stat & OHCI_CNTL_DMA_ACTIVE)
1647		return 0;
1648	if (stat & OHCI_CNTL_DMA_RUN) {
1649		OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
1650		device_printf(sc->fc.dev, "IR DMA overrun (0x%08x)\n", stat);
1651	}
1652
1653	if (firewire_debug)
1654		printf("start IR DMA 0x%x\n", stat);
1655	OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
1656	OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
1657	OWRITE(sc, OHCI_IR_MASK, 1 << dmach);
1658	OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf0000000);
1659	OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR);
1660	OWRITE(sc, OHCI_IRCMD(dmach),
1661		((struct fwohcidb_tr *)(first->start))->bus_addr
1662							| dbch->ndesc);
1663	OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN);
1664	OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR);
1665#if 0
1666	dump_db(sc, IRX_CH + dmach);
1667#endif
1668	return err;
1669}
1670
1671int
1672fwohci_stop(struct fwohci_softc *sc, device_t dev)
1673{
1674	u_int i;
1675
1676/* Now stopping all DMA channel */
1677	OWRITE(sc,  OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN);
1678	OWRITE(sc,  OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN);
1679	OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
1680	OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
1681
1682	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
1683		OWRITE(sc,  OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
1684		OWRITE(sc,  OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
1685	}
1686
1687/* FLUSH FIFO and reset Transmitter/Reciever */
1688	OWRITE(sc,  OHCI_HCCCTL, OHCI_HCC_RESET);
1689
1690/* Stop interrupt */
1691	OWRITE(sc, FWOHCI_INTMASKCLR,
1692			OHCI_INT_EN | OHCI_INT_ERR | OHCI_INT_PHY_SID
1693			| OHCI_INT_PHY_INT
1694			| OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS
1695			| OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS
1696			| OHCI_INT_DMA_ARRQ | OHCI_INT_DMA_ARRS
1697			| OHCI_INT_PHY_BUS_R);
1698
1699	fw_drain_txq(&sc->fc);
1700
1701/* XXX Link down?  Bus reset? */
1702	return 0;
1703}
1704
1705int
1706fwohci_resume(struct fwohci_softc *sc, device_t dev)
1707{
1708	int i;
1709	struct fw_xferq *ir;
1710	struct fw_bulkxfer *chunk;
1711
1712	fwohci_reset(sc, dev);
1713	/* XXX resume isochronus receive automatically. (how about TX?) */
1714	for(i = 0; i < sc->fc.nisodma; i ++) {
1715		ir = &sc->ir[i].xferq;
1716		if((ir->flag & FWXFERQ_RUNNING) != 0) {
1717			device_printf(sc->fc.dev,
1718				"resume iso receive ch: %d\n", i);
1719			ir->flag &= ~FWXFERQ_RUNNING;
1720			/* requeue stdma to stfree */
1721			while((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) {
1722				STAILQ_REMOVE_HEAD(&ir->stdma, link);
1723				STAILQ_INSERT_TAIL(&ir->stfree, chunk, link);
1724			}
1725			sc->fc.irx_enable(&sc->fc, i);
1726		}
1727	}
1728
1729	bus_generic_resume(dev);
1730	sc->fc.ibr(&sc->fc);
1731	return 0;
1732}
1733
1734#define ACK_ALL
1735static void
1736fwohci_intr_body(struct fwohci_softc *sc, u_int32_t stat, int count)
1737{
1738	u_int32_t irstat, itstat;
1739	u_int i;
1740	struct firewire_comm *fc = (struct firewire_comm *)sc;
1741
1742#ifdef OHCI_DEBUG
1743	if(stat & OREAD(sc, FWOHCI_INTMASK))
1744		device_printf(fc->dev, "INTERRUPT < %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s> 0x%08x, 0x%08x\n",
1745			stat & OHCI_INT_EN ? "DMA_EN ":"",
1746			stat & OHCI_INT_PHY_REG ? "PHY_REG ":"",
1747			stat & OHCI_INT_CYC_LONG ? "CYC_LONG ":"",
1748			stat & OHCI_INT_ERR ? "INT_ERR ":"",
1749			stat & OHCI_INT_CYC_ERR ? "CYC_ERR ":"",
1750			stat & OHCI_INT_CYC_LOST ? "CYC_LOST ":"",
1751			stat & OHCI_INT_CYC_64SECOND ? "CYC_64SECOND ":"",
1752			stat & OHCI_INT_CYC_START ? "CYC_START ":"",
1753			stat & OHCI_INT_PHY_INT ? "PHY_INT ":"",
1754			stat & OHCI_INT_PHY_BUS_R ? "BUS_RESET ":"",
1755			stat & OHCI_INT_PHY_SID ? "SID ":"",
1756			stat & OHCI_INT_LR_ERR ? "DMA_LR_ERR ":"",
1757			stat & OHCI_INT_PW_ERR ? "DMA_PW_ERR ":"",
1758			stat & OHCI_INT_DMA_IR ? "DMA_IR ":"",
1759			stat & OHCI_INT_DMA_IT  ? "DMA_IT " :"",
1760			stat & OHCI_INT_DMA_PRRS  ? "DMA_PRRS " :"",
1761			stat & OHCI_INT_DMA_PRRQ  ? "DMA_PRRQ " :"",
1762			stat & OHCI_INT_DMA_ARRS  ? "DMA_ARRS " :"",
1763			stat & OHCI_INT_DMA_ARRQ  ? "DMA_ARRQ " :"",
1764			stat & OHCI_INT_DMA_ATRS  ? "DMA_ATRS " :"",
1765			stat & OHCI_INT_DMA_ATRQ  ? "DMA_ATRQ " :"",
1766			stat, OREAD(sc, FWOHCI_INTMASK)
1767		);
1768#endif
1769/* Bus reset */
1770	if(stat & OHCI_INT_PHY_BUS_R ){
1771		if (fc->status == FWBUSRESET)
1772			goto busresetout;
1773		/* Disable bus reset interrupt until sid recv. */
1774		OWRITE(sc, FWOHCI_INTMASKCLR,  OHCI_INT_PHY_BUS_R);
1775
1776		device_printf(fc->dev, "BUS reset\n");
1777		OWRITE(sc, FWOHCI_INTMASKCLR,  OHCI_INT_CYC_LOST);
1778		OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCSRC);
1779
1780		OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
1781		sc->atrq.xferq.flag &= ~FWXFERQ_RUNNING;
1782		OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
1783		sc->atrs.xferq.flag &= ~FWXFERQ_RUNNING;
1784
1785#ifndef ACK_ALL
1786		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_BUS_R);
1787#endif
1788		fw_busreset(fc);
1789		OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0]));
1790		OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2]));
1791	}
1792busresetout:
1793	if((stat & OHCI_INT_DMA_IR )){
1794#ifndef ACK_ALL
1795		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IR);
1796#endif
1797#if __FreeBSD_version >= 500000
1798		irstat = atomic_readandclear_int(&sc->irstat);
1799#else
1800		irstat = sc->irstat;
1801		sc->irstat = 0;
1802#endif
1803		for(i = 0; i < fc->nisodma ; i++){
1804			struct fwohci_dbch *dbch;
1805
1806			if((irstat & (1 << i)) != 0){
1807				dbch = &sc->ir[i];
1808				if ((dbch->xferq.flag & FWXFERQ_OPEN) == 0) {
1809					device_printf(sc->fc.dev,
1810						"dma(%d) not active\n", i);
1811					continue;
1812				}
1813				fwohci_rbuf_update(sc, i);
1814			}
1815		}
1816	}
1817	if((stat & OHCI_INT_DMA_IT )){
1818#ifndef ACK_ALL
1819		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_IT);
1820#endif
1821#if __FreeBSD_version >= 500000
1822		itstat = atomic_readandclear_int(&sc->itstat);
1823#else
1824		itstat = sc->itstat;
1825		sc->itstat = 0;
1826#endif
1827		for(i = 0; i < fc->nisodma ; i++){
1828			if((itstat & (1 << i)) != 0){
1829				fwohci_tbuf_update(sc, i);
1830			}
1831		}
1832	}
1833	if((stat & OHCI_INT_DMA_PRRS )){
1834#ifndef ACK_ALL
1835		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRS);
1836#endif
1837#if 0
1838		dump_dma(sc, ARRS_CH);
1839		dump_db(sc, ARRS_CH);
1840#endif
1841		fwohci_arcv(sc, &sc->arrs, count);
1842	}
1843	if((stat & OHCI_INT_DMA_PRRQ )){
1844#ifndef ACK_ALL
1845		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_PRRQ);
1846#endif
1847#if 0
1848		dump_dma(sc, ARRQ_CH);
1849		dump_db(sc, ARRQ_CH);
1850#endif
1851		fwohci_arcv(sc, &sc->arrq, count);
1852	}
1853	if(stat & OHCI_INT_PHY_SID){
1854		u_int32_t *buf, node_id;
1855		int plen;
1856
1857#ifndef ACK_ALL
1858		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_SID);
1859#endif
1860		/* Enable bus reset interrupt */
1861		OWRITE(sc, FWOHCI_INTMASK,  OHCI_INT_PHY_BUS_R);
1862		/* Allow async. request to us */
1863		OWRITE(sc, OHCI_AREQHI, 1 << 31);
1864		/* XXX insecure ?? */
1865		OWRITE(sc, OHCI_PREQHI, 0x7fffffff);
1866		OWRITE(sc, OHCI_PREQLO, 0xffffffff);
1867		OWRITE(sc, OHCI_PREQUPPER, 0x10000);
1868		/* Set ATRetries register */
1869		OWRITE(sc, OHCI_ATRETRY, 1<<(13+16) | 0xfff);
1870/*
1871** Checking whether the node is root or not. If root, turn on
1872** cycle master.
1873*/
1874		node_id = OREAD(sc, FWOHCI_NODEID);
1875		plen = OREAD(sc, OHCI_SID_CNT);
1876
1877		device_printf(fc->dev, "node_id=0x%08x, gen=%d, ",
1878			node_id, (plen >> 16) & 0xff);
1879		if (!(node_id & OHCI_NODE_VALID)) {
1880			printf("Bus reset failure\n");
1881			goto sidout;
1882		}
1883		if (node_id & OHCI_NODE_ROOT) {
1884			printf("CYCLEMASTER mode\n");
1885			OWRITE(sc, OHCI_LNKCTL,
1886				OHCI_CNTL_CYCMTR | OHCI_CNTL_CYCTIMER);
1887		} else {
1888			printf("non CYCLEMASTER mode\n");
1889			OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCMTR);
1890			OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_CYCTIMER);
1891		}
1892		fc->nodeid = node_id & 0x3f;
1893
1894		if (plen & OHCI_SID_ERR) {
1895			device_printf(fc->dev, "SID Error\n");
1896			goto sidout;
1897		}
1898		plen &= OHCI_SID_CNT_MASK;
1899		if (plen < 4 || plen > OHCI_SIDSIZE) {
1900			device_printf(fc->dev, "invalid SID len = %d\n", plen);
1901			goto sidout;
1902		}
1903		plen -= 4; /* chop control info */
1904		buf = (u_int32_t *)malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT);
1905		if (buf == NULL) {
1906			device_printf(fc->dev, "malloc failed\n");
1907			goto sidout;
1908		}
1909		for (i = 0; i < plen / 4; i ++)
1910			buf[i] = FWOHCI_DMA_READ(sc->sid_buf[i+1]);
1911#if 1
1912		/* pending all pre-bus_reset packets */
1913		fwohci_txd(sc, &sc->atrq);
1914		fwohci_txd(sc, &sc->atrs);
1915		fwohci_arcv(sc, &sc->arrs, -1);
1916		fwohci_arcv(sc, &sc->arrq, -1);
1917		fw_drain_txq(fc);
1918#endif
1919		fw_sidrcv(fc, buf, plen);
1920		free(buf, M_FW);
1921	}
1922sidout:
1923	if((stat & OHCI_INT_DMA_ATRQ )){
1924#ifndef ACK_ALL
1925		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRQ);
1926#endif
1927		fwohci_txd(sc, &(sc->atrq));
1928	}
1929	if((stat & OHCI_INT_DMA_ATRS )){
1930#ifndef ACK_ALL
1931		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_DMA_ATRS);
1932#endif
1933		fwohci_txd(sc, &(sc->atrs));
1934	}
1935	if((stat & OHCI_INT_PW_ERR )){
1936#ifndef ACK_ALL
1937		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PW_ERR);
1938#endif
1939		device_printf(fc->dev, "posted write error\n");
1940	}
1941	if((stat & OHCI_INT_ERR )){
1942#ifndef ACK_ALL
1943		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_ERR);
1944#endif
1945		device_printf(fc->dev, "unrecoverable error\n");
1946	}
1947	if((stat & OHCI_INT_PHY_INT)) {
1948#ifndef ACK_ALL
1949		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_INT);
1950#endif
1951		device_printf(fc->dev, "phy int\n");
1952	}
1953
1954	return;
1955}
1956
1957#if FWOHCI_TASKQUEUE
1958static void
1959fwohci_complete(void *arg, int pending)
1960{
1961	struct fwohci_softc *sc = (struct fwohci_softc *)arg;
1962	u_int32_t stat;
1963
1964again:
1965	stat = atomic_readandclear_int(&sc->intstat);
1966	if (stat)
1967		fwohci_intr_body(sc, stat, -1);
1968	else
1969		return;
1970	goto again;
1971}
1972#endif
1973
1974static u_int32_t
1975fwochi_check_stat(struct fwohci_softc *sc)
1976{
1977	u_int32_t stat, irstat, itstat;
1978
1979	stat = OREAD(sc, FWOHCI_INTSTAT);
1980	if (stat == 0xffffffff) {
1981		device_printf(sc->fc.dev,
1982			"device physically ejected?\n");
1983		return(stat);
1984	}
1985#ifdef ACK_ALL
1986	if (stat)
1987		OWRITE(sc, FWOHCI_INTSTATCLR, stat);
1988#endif
1989	if (stat & OHCI_INT_DMA_IR) {
1990		irstat = OREAD(sc, OHCI_IR_STAT);
1991		OWRITE(sc, OHCI_IR_STATCLR, irstat);
1992		atomic_set_int(&sc->irstat, irstat);
1993	}
1994	if (stat & OHCI_INT_DMA_IT) {
1995		itstat = OREAD(sc, OHCI_IT_STAT);
1996		OWRITE(sc, OHCI_IT_STATCLR, itstat);
1997		atomic_set_int(&sc->itstat, itstat);
1998	}
1999	return(stat);
2000}
2001
2002void
2003fwohci_intr(void *arg)
2004{
2005	struct fwohci_softc *sc = (struct fwohci_softc *)arg;
2006	u_int32_t stat;
2007#if !FWOHCI_TASKQUEUE
2008	u_int32_t bus_reset = 0;
2009#endif
2010
2011	if (!(sc->intmask & OHCI_INT_EN)) {
2012		/* polling mode */
2013		return;
2014	}
2015
2016#if !FWOHCI_TASKQUEUE
2017again:
2018#endif
2019	stat = fwochi_check_stat(sc);
2020	if (stat == 0 || stat == 0xffffffff)
2021		return;
2022#if FWOHCI_TASKQUEUE
2023	atomic_set_int(&sc->intstat, stat);
2024	/* XXX mask bus reset intr. during bus reset phase */
2025	if (stat)
2026		taskqueue_enqueue(taskqueue_swi_giant, &sc->fwohci_task_complete);
2027#else
2028	/* We cannot clear bus reset event during bus reset phase */
2029	if ((stat & ~bus_reset) == 0)
2030		return;
2031	bus_reset = stat & OHCI_INT_PHY_BUS_R;
2032	fwohci_intr_body(sc, stat, -1);
2033	goto again;
2034#endif
2035}
2036
2037void
2038fwohci_poll(struct firewire_comm *fc, int quick, int count)
2039{
2040	int s;
2041	u_int32_t stat;
2042	struct fwohci_softc *sc;
2043
2044
2045	sc = (struct fwohci_softc *)fc;
2046	stat = OHCI_INT_DMA_IR | OHCI_INT_DMA_IT |
2047		OHCI_INT_DMA_PRRS | OHCI_INT_DMA_PRRQ |
2048		OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS;
2049#if 0
2050	if (!quick) {
2051#else
2052	if (1) {
2053#endif
2054		stat = fwochi_check_stat(sc);
2055		if (stat == 0 || stat == 0xffffffff)
2056			return;
2057	}
2058	s = splfw();
2059	fwohci_intr_body(sc, stat, count);
2060	splx(s);
2061}
2062
2063static void
2064fwohci_set_intr(struct firewire_comm *fc, int enable)
2065{
2066	struct fwohci_softc *sc;
2067
2068	sc = (struct fwohci_softc *)fc;
2069	if (bootverbose)
2070		device_printf(sc->fc.dev, "fwohci_set_intr: %d\n", enable);
2071	if (enable) {
2072		sc->intmask |= OHCI_INT_EN;
2073		OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_EN);
2074	} else {
2075		sc->intmask &= ~OHCI_INT_EN;
2076		OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_EN);
2077	}
2078}
2079
2080static void
2081fwohci_tbuf_update(struct fwohci_softc *sc, int dmach)
2082{
2083	struct firewire_comm *fc = &sc->fc;
2084	volatile struct fwohcidb *db;
2085	struct fw_bulkxfer *chunk;
2086	struct fw_xferq *it;
2087	u_int32_t stat, count;
2088	int s, w=0, ldesc;
2089
2090	it = fc->it[dmach];
2091	ldesc = sc->it[dmach].ndesc - 1;
2092	s = splfw(); /* unnecessary ? */
2093	fwdma_sync_multiseg_all(sc->it[dmach].am, BUS_DMASYNC_POSTREAD);
2094	while ((chunk = STAILQ_FIRST(&it->stdma)) != NULL) {
2095		db = ((struct fwohcidb_tr *)(chunk->end))->db;
2096		stat = FWOHCI_DMA_READ(db[ldesc].db.desc.res)
2097				>> OHCI_STATUS_SHIFT;
2098		db = ((struct fwohcidb_tr *)(chunk->start))->db;
2099		count = FWOHCI_DMA_READ(db[ldesc].db.desc.res)
2100				& OHCI_COUNT_MASK;
2101		if (stat == 0)
2102			break;
2103		STAILQ_REMOVE_HEAD(&it->stdma, link);
2104		switch (stat & FWOHCIEV_MASK){
2105		case FWOHCIEV_ACKCOMPL:
2106#if 0
2107			device_printf(fc->dev, "0x%08x\n", count);
2108#endif
2109			break;
2110		default:
2111			device_printf(fc->dev,
2112				"Isochronous transmit err %02x(%s)\n",
2113					stat, fwohcicode[stat & 0x1f]);
2114		}
2115		STAILQ_INSERT_TAIL(&it->stfree, chunk, link);
2116		w++;
2117	}
2118	splx(s);
2119	if (w)
2120		wakeup(it);
2121}
2122
2123static void
2124fwohci_rbuf_update(struct fwohci_softc *sc, int dmach)
2125{
2126	struct firewire_comm *fc = &sc->fc;
2127	volatile struct fwohcidb_tr *db_tr;
2128	struct fw_bulkxfer *chunk;
2129	struct fw_xferq *ir;
2130	u_int32_t stat;
2131	int s, w=0, ldesc;
2132
2133	ir = fc->ir[dmach];
2134	ldesc = sc->ir[dmach].ndesc - 1;
2135#if 0
2136	dump_db(sc, dmach);
2137#endif
2138	s = splfw();
2139	fwdma_sync_multiseg_all(sc->ir[dmach].am, BUS_DMASYNC_POSTREAD);
2140	while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) {
2141		db_tr = (struct fwohcidb_tr *)chunk->end;
2142		stat = FWOHCI_DMA_READ(db_tr->db[ldesc].db.desc.res)
2143				>> OHCI_STATUS_SHIFT;
2144		if (stat == 0)
2145			break;
2146
2147		if (chunk->mbuf != NULL) {
2148			bus_dmamap_sync(sc->ir[dmach].dmat, db_tr->dma_map,
2149						BUS_DMASYNC_POSTREAD);
2150			bus_dmamap_unload(sc->ir[dmach].dmat, db_tr->dma_map);
2151		} else if (ir->buf != NULL) {
2152			fwdma_sync_multiseg(ir->buf, chunk->poffset,
2153				ir->bnpacket, BUS_DMASYNC_POSTREAD);
2154		} else {
2155			/* XXX */
2156			printf("fwohci_rbuf_update: this shouldn't happend\n");
2157		}
2158
2159		STAILQ_REMOVE_HEAD(&ir->stdma, link);
2160		STAILQ_INSERT_TAIL(&ir->stvalid, chunk, link);
2161		switch (stat & FWOHCIEV_MASK) {
2162		case FWOHCIEV_ACKCOMPL:
2163			chunk->resp = 0;
2164			break;
2165		default:
2166			chunk->resp = EINVAL;
2167			device_printf(fc->dev,
2168				"Isochronous receive err %02x(%s)\n",
2169					stat, fwohcicode[stat & 0x1f]);
2170		}
2171		w++;
2172	}
2173	splx(s);
2174	if (w) {
2175		if (ir->flag & FWXFERQ_HANDLER)
2176			ir->hand(ir);
2177		else
2178			wakeup(ir);
2179	}
2180}
2181
2182void
2183dump_dma(struct fwohci_softc *sc, u_int32_t ch)
2184{
2185	u_int32_t off, cntl, stat, cmd, match;
2186
2187	if(ch == 0){
2188		off = OHCI_ATQOFF;
2189	}else if(ch == 1){
2190		off = OHCI_ATSOFF;
2191	}else if(ch == 2){
2192		off = OHCI_ARQOFF;
2193	}else if(ch == 3){
2194		off = OHCI_ARSOFF;
2195	}else if(ch < IRX_CH){
2196		off = OHCI_ITCTL(ch - ITX_CH);
2197	}else{
2198		off = OHCI_IRCTL(ch - IRX_CH);
2199	}
2200	cntl = stat = OREAD(sc, off);
2201	cmd = OREAD(sc, off + 0xc);
2202	match = OREAD(sc, off + 0x10);
2203
2204	device_printf(sc->fc.dev, "ch %1x cntl:0x%08x cmd:0x%08x match:0x%08x\n",
2205		ch,
2206		cntl,
2207		cmd,
2208		match);
2209	stat &= 0xffff ;
2210	if (stat) {
2211		device_printf(sc->fc.dev, "dma %d ch:%s%s%s%s%s%s %s(%x)\n",
2212			ch,
2213			stat & OHCI_CNTL_DMA_RUN ? "RUN," : "",
2214			stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "",
2215			stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "",
2216			stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "",
2217			stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "",
2218			stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "",
2219			fwohcicode[stat & 0x1f],
2220			stat & 0x1f
2221		);
2222	}else{
2223		device_printf(sc->fc.dev, "dma %d ch: Nostat\n", ch);
2224	}
2225}
2226
2227void
2228dump_db(struct fwohci_softc *sc, u_int32_t ch)
2229{
2230	struct fwohci_dbch *dbch;
2231	struct fwohcidb_tr *cp = NULL, *pp, *np = NULL;
2232	volatile struct fwohcidb *curr = NULL, *prev, *next = NULL;
2233	int idb, jdb;
2234	u_int32_t cmd, off;
2235	if(ch == 0){
2236		off = OHCI_ATQOFF;
2237		dbch = &sc->atrq;
2238	}else if(ch == 1){
2239		off = OHCI_ATSOFF;
2240		dbch = &sc->atrs;
2241	}else if(ch == 2){
2242		off = OHCI_ARQOFF;
2243		dbch = &sc->arrq;
2244	}else if(ch == 3){
2245		off = OHCI_ARSOFF;
2246		dbch = &sc->arrs;
2247	}else if(ch < IRX_CH){
2248		off = OHCI_ITCTL(ch - ITX_CH);
2249		dbch = &sc->it[ch - ITX_CH];
2250	}else {
2251		off = OHCI_IRCTL(ch - IRX_CH);
2252		dbch = &sc->ir[ch - IRX_CH];
2253	}
2254	cmd = OREAD(sc, off + 0xc);
2255
2256	if( dbch->ndb == 0 ){
2257		device_printf(sc->fc.dev, "No DB is attached ch=%d\n", ch);
2258		return;
2259	}
2260	pp = dbch->top;
2261	prev = pp->db;
2262	for(idb = 0 ; idb < dbch->ndb ; idb ++ ){
2263		if(pp == NULL){
2264			curr = NULL;
2265			goto outdb;
2266		}
2267		cp = STAILQ_NEXT(pp, link);
2268		if(cp == NULL){
2269			curr = NULL;
2270			goto outdb;
2271		}
2272		np = STAILQ_NEXT(cp, link);
2273		for(jdb = 0 ; jdb < dbch->ndesc ; jdb ++ ){
2274			if ((cmd  & 0xfffffff0) == cp->bus_addr) {
2275				curr = cp->db;
2276				if(np != NULL){
2277					next = np->db;
2278				}else{
2279					next = NULL;
2280				}
2281				goto outdb;
2282			}
2283		}
2284		pp = STAILQ_NEXT(pp, link);
2285		prev = pp->db;
2286	}
2287outdb:
2288	if( curr != NULL){
2289#if 0
2290		printf("Prev DB %d\n", ch);
2291		print_db(pp, prev, ch, dbch->ndesc);
2292#endif
2293		printf("Current DB %d\n", ch);
2294		print_db(cp, curr, ch, dbch->ndesc);
2295#if 0
2296		printf("Next DB %d\n", ch);
2297		print_db(np, next, ch, dbch->ndesc);
2298#endif
2299	}else{
2300		printf("dbdump err ch = %d cmd = 0x%08x\n", ch, cmd);
2301	}
2302	return;
2303}
2304
2305void
2306print_db(struct fwohcidb_tr *db_tr, volatile struct fwohcidb *db,
2307		u_int32_t ch, u_int32_t max)
2308{
2309	fwohcireg_t stat;
2310	int i, key;
2311	u_int32_t cmd, res;
2312
2313	if(db == NULL){
2314		printf("No Descriptor is found\n");
2315		return;
2316	}
2317
2318	printf("ch = %d\n%8s %s %s %s %s %4s %8s %8s %4s:%4s\n",
2319		ch,
2320		"Current",
2321		"OP  ",
2322		"KEY",
2323		"INT",
2324		"BR ",
2325		"len",
2326		"Addr",
2327		"Depend",
2328		"Stat",
2329		"Cnt");
2330	for( i = 0 ; i <= max ; i ++){
2331		cmd = FWOHCI_DMA_READ(db[i].db.desc.cmd);
2332		res = FWOHCI_DMA_READ(db[i].db.desc.res);
2333		key = cmd & OHCI_KEY_MASK;
2334		stat = res >> OHCI_STATUS_SHIFT;
2335#if __FreeBSD_version >= 500000
2336		printf("%08jx %s %s %s %s %5d %08x %08x %04x:%04x",
2337				(uintmax_t)db_tr->bus_addr,
2338#else
2339		printf("%08x %s %s %s %s %5d %08x %08x %04x:%04x",
2340				db_tr->bus_addr,
2341#endif
2342				dbcode[(cmd >> 28) & 0xf],
2343				dbkey[(cmd >> 24) & 0x7],
2344				dbcond[(cmd >> 20) & 0x3],
2345				dbcond[(cmd >> 18) & 0x3],
2346				cmd & OHCI_COUNT_MASK,
2347				FWOHCI_DMA_READ(db[i].db.desc.addr),
2348				FWOHCI_DMA_READ(db[i].db.desc.depend),
2349				stat,
2350				res & OHCI_COUNT_MASK);
2351		if(stat & 0xff00){
2352			printf(" %s%s%s%s%s%s %s(%x)\n",
2353				stat & OHCI_CNTL_DMA_RUN ? "RUN," : "",
2354				stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "",
2355				stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "",
2356				stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "",
2357				stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "",
2358				stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "",
2359				fwohcicode[stat & 0x1f],
2360				stat & 0x1f
2361			);
2362		}else{
2363			printf(" Nostat\n");
2364		}
2365		if(key == OHCI_KEY_ST2 ){
2366			printf("0x%08x 0x%08x 0x%08x 0x%08x\n",
2367				FWOHCI_DMA_READ(db[i+1].db.immed[0]),
2368				FWOHCI_DMA_READ(db[i+1].db.immed[1]),
2369				FWOHCI_DMA_READ(db[i+1].db.immed[2]),
2370				FWOHCI_DMA_READ(db[i+1].db.immed[3]));
2371		}
2372		if(key == OHCI_KEY_DEVICE){
2373			return;
2374		}
2375		if((cmd & OHCI_BRANCH_MASK)
2376				== OHCI_BRANCH_ALWAYS){
2377			return;
2378		}
2379		if((cmd & OHCI_CMD_MASK)
2380				== OHCI_OUTPUT_LAST){
2381			return;
2382		}
2383		if((cmd & OHCI_CMD_MASK)
2384				== OHCI_INPUT_LAST){
2385			return;
2386		}
2387		if(key == OHCI_KEY_ST2 ){
2388			i++;
2389		}
2390	}
2391	return;
2392}
2393
2394void
2395fwohci_ibr(struct firewire_comm *fc)
2396{
2397	struct fwohci_softc *sc;
2398	u_int32_t fun;
2399
2400	device_printf(fc->dev, "Initiate bus reset\n");
2401	sc = (struct fwohci_softc *)fc;
2402
2403	/*
2404	 * Set root hold-off bit so that non cyclemaster capable node
2405	 * shouldn't became the root node.
2406	 */
2407#if 1
2408	fun = fwphy_rddata(sc, FW_PHY_IBR_REG);
2409	fun |= FW_PHY_IBR | FW_PHY_RHB;
2410	fun = fwphy_wrdata(sc, FW_PHY_IBR_REG, fun);
2411#else	/* Short bus reset */
2412	fun = fwphy_rddata(sc, FW_PHY_ISBR_REG);
2413	fun |= FW_PHY_ISBR | FW_PHY_RHB;
2414	fun = fwphy_wrdata(sc, FW_PHY_ISBR_REG, fun);
2415#endif
2416}
2417
2418void
2419fwohci_txbufdb(struct fwohci_softc *sc, int dmach, struct fw_bulkxfer *bulkxfer)
2420{
2421	struct fwohcidb_tr *db_tr, *fdb_tr;
2422	struct fwohci_dbch *dbch;
2423	volatile struct fwohcidb *db;
2424	struct fw_pkt *fp;
2425	volatile struct fwohci_txpkthdr *ohcifp;
2426	unsigned short chtag;
2427	int idb;
2428
2429	dbch = &sc->it[dmach];
2430	chtag = sc->it[dmach].xferq.flag & 0xff;
2431
2432	db_tr = (struct fwohcidb_tr *)(bulkxfer->start);
2433	fdb_tr = (struct fwohcidb_tr *)(bulkxfer->end);
2434/*
2435device_printf(sc->fc.dev, "DB %08x %08x %08x\n", bulkxfer, db_tr->bus_addr, fdb_tr->bus_addr);
2436*/
2437	for (idb = 0; idb < dbch->xferq.bnpacket; idb ++) {
2438		db = db_tr->db;
2439		fp = (struct fw_pkt *)db_tr->buf;
2440		ohcifp = (volatile struct fwohci_txpkthdr *) db[1].db.immed;
2441		ohcifp->mode.ld[0] = fp->mode.ld[0];
2442		ohcifp->mode.stream.len = fp->mode.stream.len;
2443		ohcifp->mode.stream.chtag = chtag;
2444		ohcifp->mode.stream.tcode = 0xa;
2445		ohcifp->mode.stream.spd = 0;
2446#if BYTE_ORDER == BIG_ENDIAN
2447		FWOHCI_DMA_WRITE(db[1].db.immed[0], db[1].db.immed[0]);
2448		FWOHCI_DMA_WRITE(db[1].db.immed[1], db[1].db.immed[1]);
2449#endif
2450
2451		FWOHCI_DMA_CLEAR(db[2].db.desc.cmd, OHCI_COUNT_MASK);
2452		FWOHCI_DMA_SET(db[2].db.desc.cmd, fp->mode.stream.len);
2453		FWOHCI_DMA_WRITE(db[2].db.desc.res, 0);
2454#if 0 /* if bulkxfer->npackets changes */
2455		db[2].db.desc.cmd = OHCI_OUTPUT_LAST
2456			| OHCI_UPDATE
2457			| OHCI_BRANCH_ALWAYS;
2458		db[0].db.desc.depend =
2459			= db[dbch->ndesc - 1].db.desc.depend
2460			= STAILQ_NEXT(db_tr, link)->bus_addr | dbch->ndesc;
2461#else
2462		FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc);
2463		FWOHCI_DMA_SET(db[dbch->ndesc - 1].db.desc.depend, dbch->ndesc);
2464#endif
2465		bulkxfer->end = (caddr_t)db_tr;
2466		db_tr = STAILQ_NEXT(db_tr, link);
2467	}
2468	db = ((struct fwohcidb_tr *)bulkxfer->end)->db;
2469	FWOHCI_DMA_CLEAR(db[0].db.desc.depend, 0xf);
2470	FWOHCI_DMA_CLEAR(db[dbch->ndesc - 1].db.desc.depend, 0xf);
2471#if 0 /* if bulkxfer->npackets changes */
2472	db[dbch->ndesc - 1].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
2473	/* OHCI 1.1 and above */
2474	db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
2475#endif
2476/*
2477	db_tr = (struct fwohcidb_tr *)bulkxfer->start;
2478	fdb_tr = (struct fwohcidb_tr *)bulkxfer->end;
2479device_printf(sc->fc.dev, "DB %08x %3d %08x %08x\n", bulkxfer, bulkxfer->npacket, db_tr->bus_addr, fdb_tr->bus_addr);
2480*/
2481	return;
2482}
2483
2484static int
2485fwohci_add_tx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr,
2486								int poffset)
2487{
2488	volatile struct fwohcidb *db = db_tr->db;
2489	struct fw_xferq *it;
2490	int err = 0;
2491
2492	it = &dbch->xferq;
2493	if(it->buf == 0){
2494		err = EINVAL;
2495		return err;
2496	}
2497	db_tr->buf = fwdma_v_addr(it->buf, poffset);
2498	db_tr->dbcnt = 3;
2499
2500	FWOHCI_DMA_WRITE(db[0].db.desc.cmd,
2501		OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | 8);
2502	FWOHCI_DMA_WRITE(db[2].db.desc.addr,
2503	fwdma_bus_addr(it->buf, poffset) + sizeof(u_int32_t));
2504
2505	FWOHCI_DMA_WRITE(db[2].db.desc.cmd,
2506		OHCI_OUTPUT_LAST | OHCI_UPDATE | OHCI_BRANCH_ALWAYS);
2507#if 1
2508	FWOHCI_DMA_WRITE(db[0].db.desc.res, 0);
2509	FWOHCI_DMA_WRITE(db[2].db.desc.res, 0);
2510#endif
2511	return 0;
2512}
2513
2514int
2515fwohci_add_rx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr,
2516		int poffset, struct fwdma_alloc *dummy_dma)
2517{
2518	volatile struct fwohcidb *db = db_tr->db;
2519	struct fw_xferq *ir;
2520	int i, ldesc;
2521	bus_addr_t dbuf[2];
2522	int dsiz[2];
2523
2524	ir = &dbch->xferq;
2525	if (ir->buf == NULL && (dbch->xferq.flag & FWXFERQ_EXTBUF) == 0) {
2526		db_tr->buf = fwdma_malloc_size(dbch->dmat, &db_tr->dma_map,
2527			ir->psize, &dbuf[0], BUS_DMA_NOWAIT);
2528		if (db_tr->buf == NULL)
2529			return(ENOMEM);
2530		db_tr->dbcnt = 1;
2531		dsiz[0] = ir->psize;
2532		bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
2533			BUS_DMASYNC_PREREAD);
2534	} else {
2535		db_tr->dbcnt = 0;
2536		if (dummy_dma != NULL) {
2537			dsiz[db_tr->dbcnt] = sizeof(u_int32_t);
2538			dbuf[db_tr->dbcnt++] = dummy_dma->bus_addr;
2539		}
2540		dsiz[db_tr->dbcnt] = ir->psize;
2541		if (ir->buf != NULL) {
2542			db_tr->buf = fwdma_v_addr(ir->buf, poffset);
2543			dbuf[db_tr->dbcnt] = fwdma_bus_addr( ir->buf, poffset);
2544		}
2545		db_tr->dbcnt++;
2546	}
2547	for(i = 0 ; i < db_tr->dbcnt ; i++){
2548		FWOHCI_DMA_WRITE(db[i].db.desc.addr, dbuf[i]);
2549		FWOHCI_DMA_WRITE(db[i].db.desc.cmd, OHCI_INPUT_MORE | dsiz[i]);
2550		if (ir->flag & FWXFERQ_STREAM) {
2551			FWOHCI_DMA_SET(db[i].db.desc.cmd, OHCI_UPDATE);
2552		}
2553		FWOHCI_DMA_WRITE(db[i].db.desc.res, dsiz[i]);
2554	}
2555	ldesc = db_tr->dbcnt - 1;
2556	if (ir->flag & FWXFERQ_STREAM) {
2557		FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_INPUT_LAST);
2558	}
2559	FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_BRANCH_ALWAYS);
2560	return 0;
2561}
2562
2563
2564static int
2565fwohci_arcv_swap(struct fw_pkt *fp, int len)
2566{
2567	struct fw_pkt *fp0;
2568	u_int32_t ld0;
2569	int slen;
2570#if BYTE_ORDER == BIG_ENDIAN
2571	int i;
2572#endif
2573
2574	ld0 = FWOHCI_DMA_READ(fp->mode.ld[0]);
2575#if 0
2576	printf("ld0: x%08x\n", ld0);
2577#endif
2578	fp0 = (struct fw_pkt *)&ld0;
2579	switch (fp0->mode.common.tcode) {
2580	case FWTCODE_RREQQ:
2581	case FWTCODE_WRES:
2582	case FWTCODE_WREQQ:
2583	case FWTCODE_RRESQ:
2584	case FWOHCITCODE_PHY:
2585		slen = 12;
2586		break;
2587	case FWTCODE_RREQB:
2588	case FWTCODE_WREQB:
2589	case FWTCODE_LREQ:
2590	case FWTCODE_RRESB:
2591	case FWTCODE_LRES:
2592		slen = 16;
2593		break;
2594	default:
2595		printf("Unknown tcode %d\n", fp0->mode.common.tcode);
2596		return(0);
2597	}
2598	if (slen > len) {
2599		if (firewire_debug)
2600			printf("splitted header\n");
2601		return(-slen);
2602	}
2603#if BYTE_ORDER == BIG_ENDIAN
2604	for(i = 0; i < slen/4; i ++)
2605		fp->mode.ld[i] = FWOHCI_DMA_READ(fp->mode.ld[i]);
2606#endif
2607	return(slen);
2608}
2609
2610#define PLEN(x)	roundup2(x, sizeof(u_int32_t))
2611static int
2612fwohci_get_plen(struct fwohci_softc *sc, struct fwohci_dbch *dbch, struct fw_pkt *fp)
2613{
2614	int r;
2615
2616	switch(fp->mode.common.tcode){
2617	case FWTCODE_RREQQ:
2618		r = sizeof(fp->mode.rreqq) + sizeof(u_int32_t);
2619		break;
2620	case FWTCODE_WRES:
2621		r = sizeof(fp->mode.wres) + sizeof(u_int32_t);
2622		break;
2623	case FWTCODE_WREQQ:
2624		r = sizeof(fp->mode.wreqq) + sizeof(u_int32_t);
2625		break;
2626	case FWTCODE_RREQB:
2627		r = sizeof(fp->mode.rreqb) + sizeof(u_int32_t);
2628		break;
2629	case FWTCODE_RRESQ:
2630		r = sizeof(fp->mode.rresq) + sizeof(u_int32_t);
2631		break;
2632	case FWTCODE_WREQB:
2633		r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.wreqb.len)
2634						+ sizeof(u_int32_t);
2635		break;
2636	case FWTCODE_LREQ:
2637		r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.lreq.len)
2638						+ sizeof(u_int32_t);
2639		break;
2640	case FWTCODE_RRESB:
2641		r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.rresb.len)
2642						+ sizeof(u_int32_t);
2643		break;
2644	case FWTCODE_LRES:
2645		r = sizeof(struct fw_asyhdr) + PLEN(fp->mode.lres.len)
2646						+ sizeof(u_int32_t);
2647		break;
2648	case FWOHCITCODE_PHY:
2649		r = 16;
2650		break;
2651	default:
2652		device_printf(sc->fc.dev, "Unknown tcode %d\n",
2653						fp->mode.common.tcode);
2654		r = 0;
2655	}
2656	if (r > dbch->xferq.psize) {
2657		device_printf(sc->fc.dev, "Invalid packet length %d\n", r);
2658		/* panic ? */
2659	}
2660	return r;
2661}
2662
2663static void
2664fwohci_arcv_free_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr)
2665{
2666	volatile struct fwohcidb *db = &db_tr->db[0];
2667
2668	FWOHCI_DMA_CLEAR(db->db.desc.depend, 0xf);
2669	FWOHCI_DMA_WRITE(db->db.desc.res, dbch->xferq.psize);
2670	FWOHCI_DMA_SET(dbch->bottom->db[0].db.desc.depend, 1);
2671	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
2672	dbch->bottom = db_tr;
2673}
2674
2675static void
2676fwohci_arcv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count)
2677{
2678	struct fwohcidb_tr *db_tr;
2679	struct iovec vec[2];
2680	struct fw_pkt pktbuf;
2681	int nvec;
2682	struct fw_pkt *fp;
2683	u_int8_t *ld;
2684	u_int32_t stat, off, status;
2685	u_int spd;
2686	int len, plen, hlen, pcnt, offset;
2687	int s;
2688	caddr_t buf;
2689	int resCount;
2690
2691	if(&sc->arrq == dbch){
2692		off = OHCI_ARQOFF;
2693	}else if(&sc->arrs == dbch){
2694		off = OHCI_ARSOFF;
2695	}else{
2696		return;
2697	}
2698
2699	s = splfw();
2700	db_tr = dbch->top;
2701	pcnt = 0;
2702	/* XXX we cannot handle a packet which lies in more than two buf */
2703	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD);
2704	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE);
2705	status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) >> OHCI_STATUS_SHIFT;
2706	resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) & OHCI_COUNT_MASK;
2707#if 0
2708	printf("status 0x%04x, resCount 0x%04x\n", status, resCount);
2709#endif
2710	while (status & OHCI_CNTL_DMA_ACTIVE) {
2711		len = dbch->xferq.psize - resCount;
2712		ld = (u_int8_t *)db_tr->buf;
2713		if (dbch->pdb_tr == NULL) {
2714			len -= dbch->buf_offset;
2715			ld += dbch->buf_offset;
2716		}
2717		if (len > 0)
2718			bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
2719					BUS_DMASYNC_POSTREAD);
2720		while (len > 0 ) {
2721			if (count >= 0 && count-- == 0)
2722				goto out;
2723			if(dbch->pdb_tr != NULL){
2724				/* we have a fragment in previous buffer */
2725				int rlen;
2726
2727				offset = dbch->buf_offset;
2728				if (offset < 0)
2729					offset = - offset;
2730				buf = dbch->pdb_tr->buf + offset;
2731				rlen = dbch->xferq.psize - offset;
2732				if (firewire_debug)
2733					printf("rlen=%d, offset=%d\n",
2734						rlen, dbch->buf_offset);
2735				if (dbch->buf_offset < 0) {
2736					/* splitted in header, pull up */
2737					char *p;
2738
2739					p = (char *)&pktbuf;
2740					bcopy(buf, p, rlen);
2741					p += rlen;
2742					/* this must be too long but harmless */
2743					rlen = sizeof(pktbuf) - rlen;
2744					if (rlen < 0)
2745						printf("why rlen < 0\n");
2746					bcopy(db_tr->buf, p, rlen);
2747					ld += rlen;
2748					len -= rlen;
2749					hlen = fwohci_arcv_swap(&pktbuf, sizeof(pktbuf));
2750					if (hlen < 0) {
2751						printf("hlen < 0 shouldn't happen");
2752					}
2753					offset = sizeof(pktbuf);
2754					vec[0].iov_base = (char *)&pktbuf;
2755					vec[0].iov_len = offset;
2756				} else {
2757					/* splitted in payload */
2758					offset = rlen;
2759					vec[0].iov_base = buf;
2760					vec[0].iov_len = rlen;
2761				}
2762				fp=(struct fw_pkt *)vec[0].iov_base;
2763				nvec = 1;
2764			} else {
2765				/* no fragment in previous buffer */
2766				fp=(struct fw_pkt *)ld;
2767				hlen = fwohci_arcv_swap(fp, len);
2768				if (hlen == 0)
2769					/* XXX need reset */
2770					goto out;
2771				if (hlen < 0) {
2772					dbch->pdb_tr = db_tr;
2773					dbch->buf_offset = - dbch->buf_offset;
2774					/* sanity check */
2775					if (resCount != 0)
2776						printf("resCount != 0 !?\n");
2777					goto out;
2778				}
2779				offset = 0;
2780				nvec = 0;
2781			}
2782			plen = fwohci_get_plen(sc, dbch, fp) - offset;
2783			if (plen < 0) {
2784				/* minimum header size + trailer
2785				= sizeof(fw_pkt) so this shouldn't happens */
2786				printf("plen is negative! offset=%d\n", offset);
2787				goto out;
2788			}
2789			if (plen > 0) {
2790				len -= plen;
2791				if (len < 0) {
2792					dbch->pdb_tr = db_tr;
2793					if (firewire_debug)
2794						printf("splitted payload\n");
2795					/* sanity check */
2796					if (resCount != 0)
2797						printf("resCount != 0 !?\n");
2798					goto out;
2799				}
2800				vec[nvec].iov_base = ld;
2801				vec[nvec].iov_len = plen;
2802				nvec ++;
2803				ld += plen;
2804			}
2805			dbch->buf_offset = ld - (u_int8_t *)db_tr->buf;
2806			if (nvec == 0)
2807				printf("nvec == 0\n");
2808
2809/* DMA result-code will be written at the tail of packet */
2810#if BYTE_ORDER == BIG_ENDIAN
2811			stat = FWOHCI_DMA_READ(((struct fwohci_trailer *)(ld - sizeof(struct fwohci_trailer)))->stat) >> 16;
2812#else
2813			stat = ((struct fwohci_trailer *)(ld - sizeof(struct fwohci_trailer)))->stat;
2814#endif
2815#if 0
2816			printf("plen: %d, stat %x\n", plen ,stat);
2817#endif
2818			spd = (stat >> 5) & 0x3;
2819			stat &= 0x1f;
2820			switch(stat){
2821			case FWOHCIEV_ACKPEND:
2822#if 0
2823				printf("fwohci_arcv: ack pending tcode=0x%x..\n", fp->mode.common.tcode);
2824#endif
2825				/* fall through */
2826			case FWOHCIEV_ACKCOMPL:
2827				if ((vec[nvec-1].iov_len -=
2828					sizeof(struct fwohci_trailer)) == 0)
2829					nvec--;
2830				fw_rcv(&sc->fc, vec, nvec, 0, spd);
2831					break;
2832			case FWOHCIEV_BUSRST:
2833				if (sc->fc.status != FWBUSRESET)
2834					printf("got BUSRST packet!?\n");
2835				break;
2836			default:
2837				device_printf(sc->fc.dev, "Async DMA Receive error err = %02x %s\n", stat, fwohcicode[stat]);
2838#if 0 /* XXX */
2839				goto out;
2840#endif
2841				break;
2842			}
2843			pcnt ++;
2844			if (dbch->pdb_tr != NULL) {
2845				fwohci_arcv_free_buf(dbch, dbch->pdb_tr);
2846				dbch->pdb_tr = NULL;
2847			}
2848
2849		}
2850out:
2851		if (resCount == 0) {
2852			/* done on this buffer */
2853			if (dbch->pdb_tr == NULL) {
2854				fwohci_arcv_free_buf(dbch, db_tr);
2855				dbch->buf_offset = 0;
2856			} else
2857				if (dbch->pdb_tr != db_tr)
2858					printf("pdb_tr != db_tr\n");
2859			db_tr = STAILQ_NEXT(db_tr, link);
2860			status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
2861						>> OHCI_STATUS_SHIFT;
2862			resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
2863						& OHCI_COUNT_MASK;
2864			/* XXX check buffer overrun */
2865			dbch->top = db_tr;
2866		} else {
2867			dbch->buf_offset = dbch->xferq.psize - resCount;
2868			break;
2869		}
2870		/* XXX make sure DMA is not dead */
2871	}
2872#if 0
2873	if (pcnt < 1)
2874		printf("fwohci_arcv: no packets\n");
2875#endif
2876	splx(s);
2877}
2878