nid.h revision 254885
1254885Sdumbbell/* 2254885Sdumbbell * Copyright 2010 Advanced Micro Devices, Inc. 3254885Sdumbbell * 4254885Sdumbbell * Permission is hereby granted, free of charge, to any person obtaining a 5254885Sdumbbell * copy of this software and associated documentation files (the "Software"), 6254885Sdumbbell * to deal in the Software without restriction, including without limitation 7254885Sdumbbell * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8254885Sdumbbell * and/or sell copies of the Software, and to permit persons to whom the 9254885Sdumbbell * Software is furnished to do so, subject to the following conditions: 10254885Sdumbbell * 11254885Sdumbbell * The above copyright notice and this permission notice shall be included in 12254885Sdumbbell * all copies or substantial portions of the Software. 13254885Sdumbbell * 14254885Sdumbbell * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15254885Sdumbbell * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16254885Sdumbbell * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17254885Sdumbbell * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18254885Sdumbbell * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19254885Sdumbbell * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20254885Sdumbbell * OTHER DEALINGS IN THE SOFTWARE. 21254885Sdumbbell * 22254885Sdumbbell * Authors: Alex Deucher 23254885Sdumbbell */ 24254885Sdumbbell#ifndef NI_H 25254885Sdumbbell#define NI_H 26254885Sdumbbell 27254885Sdumbbell#include <sys/cdefs.h> 28254885Sdumbbell__FBSDID("$FreeBSD: head/sys/dev/drm2/radeon/nid.h 254885 2013-08-25 19:37:15Z dumbbell $"); 29254885Sdumbbell 30254885Sdumbbell#define CAYMAN_MAX_SH_GPRS 256 31254885Sdumbbell#define CAYMAN_MAX_TEMP_GPRS 16 32254885Sdumbbell#define CAYMAN_MAX_SH_THREADS 256 33254885Sdumbbell#define CAYMAN_MAX_SH_STACK_ENTRIES 4096 34254885Sdumbbell#define CAYMAN_MAX_FRC_EOV_CNT 16384 35254885Sdumbbell#define CAYMAN_MAX_BACKENDS 8 36254885Sdumbbell#define CAYMAN_MAX_BACKENDS_MASK 0xFF 37254885Sdumbbell#define CAYMAN_MAX_BACKENDS_PER_SE_MASK 0xF 38254885Sdumbbell#define CAYMAN_MAX_SIMDS 16 39254885Sdumbbell#define CAYMAN_MAX_SIMDS_MASK 0xFFFF 40254885Sdumbbell#define CAYMAN_MAX_SIMDS_PER_SE_MASK 0xFFF 41254885Sdumbbell#define CAYMAN_MAX_PIPES 8 42254885Sdumbbell#define CAYMAN_MAX_PIPES_MASK 0xFF 43254885Sdumbbell#define CAYMAN_MAX_LDS_NUM 0xFFFF 44254885Sdumbbell#define CAYMAN_MAX_TCC 16 45254885Sdumbbell#define CAYMAN_MAX_TCC_MASK 0xFF 46254885Sdumbbell 47254885Sdumbbell#define CAYMAN_GB_ADDR_CONFIG_GOLDEN 0x02011003 48254885Sdumbbell#define ARUBA_GB_ADDR_CONFIG_GOLDEN 0x12010001 49254885Sdumbbell 50254885Sdumbbell#define DMIF_ADDR_CONFIG 0xBD4 51282199Sdumbbell#define SRBM_GFX_CNTL 0x0E44 52282199Sdumbbell#define RINGID(x) (((x) & 0x3) << 0) 53282199Sdumbbell#define VMID(x) (((x) & 0x7) << 0) 54282199Sdumbbell#define SRBM_STATUS 0x0E50 55254885Sdumbbell 56254885Sdumbbell#define SRBM_SOFT_RESET 0x0E60 57254885Sdumbbell#define SOFT_RESET_BIF (1 << 1) 58254885Sdumbbell#define SOFT_RESET_CG (1 << 2) 59254885Sdumbbell#define SOFT_RESET_DC (1 << 5) 60254885Sdumbbell#define SOFT_RESET_DMA1 (1 << 6) 61254885Sdumbbell#define SOFT_RESET_GRBM (1 << 8) 62254885Sdumbbell#define SOFT_RESET_HDP (1 << 9) 63254885Sdumbbell#define SOFT_RESET_IH (1 << 10) 64254885Sdumbbell#define SOFT_RESET_MC (1 << 11) 65254885Sdumbbell#define SOFT_RESET_RLC (1 << 13) 66254885Sdumbbell#define SOFT_RESET_ROM (1 << 14) 67254885Sdumbbell#define SOFT_RESET_SEM (1 << 15) 68254885Sdumbbell#define SOFT_RESET_VMC (1 << 17) 69254885Sdumbbell#define SOFT_RESET_DMA (1 << 20) 70254885Sdumbbell#define SOFT_RESET_TST (1 << 21) 71254885Sdumbbell#define SOFT_RESET_REGBB (1 << 22) 72254885Sdumbbell#define SOFT_RESET_ORB (1 << 23) 73254885Sdumbbell 74254885Sdumbbell#define VM_CONTEXT0_REQUEST_RESPONSE 0x1470 75254885Sdumbbell#define REQUEST_TYPE(x) (((x) & 0xf) << 0) 76254885Sdumbbell#define RESPONSE_TYPE_MASK 0x000000F0 77254885Sdumbbell#define RESPONSE_TYPE_SHIFT 4 78254885Sdumbbell#define VM_L2_CNTL 0x1400 79254885Sdumbbell#define ENABLE_L2_CACHE (1 << 0) 80254885Sdumbbell#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1) 81254885Sdumbbell#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9) 82254885Sdumbbell#define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10) 83254885Sdumbbell#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14) 84254885Sdumbbell#define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 18) 85254885Sdumbbell/* CONTEXT1_IDENTITY_ACCESS_MODE 86254885Sdumbbell * 0 physical = logical 87254885Sdumbbell * 1 logical via context1 page table 88254885Sdumbbell * 2 inside identity aperture use translation, outside physical = logical 89254885Sdumbbell * 3 inside identity aperture physical = logical, outside use translation 90254885Sdumbbell */ 91254885Sdumbbell#define VM_L2_CNTL2 0x1404 92254885Sdumbbell#define INVALIDATE_ALL_L1_TLBS (1 << 0) 93254885Sdumbbell#define INVALIDATE_L2_CACHE (1 << 1) 94254885Sdumbbell#define VM_L2_CNTL3 0x1408 95254885Sdumbbell#define BANK_SELECT(x) ((x) << 0) 96254885Sdumbbell#define CACHE_UPDATE_MODE(x) ((x) << 6) 97254885Sdumbbell#define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20) 98254885Sdumbbell#define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15) 99254885Sdumbbell#define VM_L2_STATUS 0x140C 100254885Sdumbbell#define L2_BUSY (1 << 0) 101254885Sdumbbell#define VM_CONTEXT0_CNTL 0x1410 102254885Sdumbbell#define ENABLE_CONTEXT (1 << 0) 103254885Sdumbbell#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1) 104254885Sdumbbell#define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3) 105254885Sdumbbell#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4) 106254885Sdumbbell#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6) 107254885Sdumbbell#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7) 108254885Sdumbbell#define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9) 109254885Sdumbbell#define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10) 110254885Sdumbbell#define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12) 111254885Sdumbbell#define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13) 112254885Sdumbbell#define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15) 113254885Sdumbbell#define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16) 114254885Sdumbbell#define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18) 115254885Sdumbbell#define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19) 116254885Sdumbbell#define VM_CONTEXT1_CNTL 0x1414 117254885Sdumbbell#define VM_CONTEXT0_CNTL2 0x1430 118254885Sdumbbell#define VM_CONTEXT1_CNTL2 0x1434 119254885Sdumbbell#define VM_INVALIDATE_REQUEST 0x1478 120254885Sdumbbell#define VM_INVALIDATE_RESPONSE 0x147c 121254885Sdumbbell#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518 122254885Sdumbbell#define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c 123254885Sdumbbell#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C 124254885Sdumbbell#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C 125254885Sdumbbell#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C 126254885Sdumbbell 127254885Sdumbbell#define MC_SHARED_CHMAP 0x2004 128254885Sdumbbell#define NOOFCHAN_SHIFT 12 129254885Sdumbbell#define NOOFCHAN_MASK 0x00003000 130254885Sdumbbell#define MC_SHARED_CHREMAP 0x2008 131254885Sdumbbell 132254885Sdumbbell#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034 133254885Sdumbbell#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038 134254885Sdumbbell#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C 135254885Sdumbbell#define MC_VM_MX_L1_TLB_CNTL 0x2064 136254885Sdumbbell#define ENABLE_L1_TLB (1 << 0) 137254885Sdumbbell#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1) 138254885Sdumbbell#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3) 139254885Sdumbbell#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3) 140254885Sdumbbell#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3) 141254885Sdumbbell#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3) 142254885Sdumbbell#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5) 143254885Sdumbbell#define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6) 144254885Sdumbbell#define FUS_MC_VM_FB_OFFSET 0x2068 145254885Sdumbbell 146254885Sdumbbell#define MC_SHARED_BLACKOUT_CNTL 0x20ac 147254885Sdumbbell#define MC_ARB_RAMCFG 0x2760 148254885Sdumbbell#define NOOFBANK_SHIFT 0 149254885Sdumbbell#define NOOFBANK_MASK 0x00000003 150254885Sdumbbell#define NOOFRANK_SHIFT 2 151254885Sdumbbell#define NOOFRANK_MASK 0x00000004 152254885Sdumbbell#define NOOFROWS_SHIFT 3 153254885Sdumbbell#define NOOFROWS_MASK 0x00000038 154254885Sdumbbell#define NOOFCOLS_SHIFT 6 155254885Sdumbbell#define NOOFCOLS_MASK 0x000000C0 156254885Sdumbbell#define CHANSIZE_SHIFT 8 157254885Sdumbbell#define CHANSIZE_MASK 0x00000100 158254885Sdumbbell#define BURSTLENGTH_SHIFT 9 159254885Sdumbbell#define BURSTLENGTH_MASK 0x00000200 160254885Sdumbbell#define CHANSIZE_OVERRIDE (1 << 11) 161254885Sdumbbell#define MC_SEQ_SUP_CNTL 0x28c8 162254885Sdumbbell#define RUN_MASK (1 << 0) 163254885Sdumbbell#define MC_SEQ_SUP_PGM 0x28cc 164254885Sdumbbell#define MC_IO_PAD_CNTL_D0 0x29d0 165254885Sdumbbell#define MEM_FALL_OUT_CMD (1 << 8) 166254885Sdumbbell#define MC_SEQ_MISC0 0x2a00 167254885Sdumbbell#define MC_SEQ_MISC0_GDDR5_SHIFT 28 168254885Sdumbbell#define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000 169254885Sdumbbell#define MC_SEQ_MISC0_GDDR5_VALUE 5 170254885Sdumbbell#define MC_SEQ_IO_DEBUG_INDEX 0x2a44 171254885Sdumbbell#define MC_SEQ_IO_DEBUG_DATA 0x2a48 172254885Sdumbbell 173254885Sdumbbell#define HDP_HOST_PATH_CNTL 0x2C00 174254885Sdumbbell#define HDP_NONSURFACE_BASE 0x2C04 175254885Sdumbbell#define HDP_NONSURFACE_INFO 0x2C08 176254885Sdumbbell#define HDP_NONSURFACE_SIZE 0x2C0C 177254885Sdumbbell#define HDP_ADDR_CONFIG 0x2F48 178254885Sdumbbell#define HDP_MISC_CNTL 0x2F4C 179254885Sdumbbell#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0) 180254885Sdumbbell 181254885Sdumbbell#define CC_SYS_RB_BACKEND_DISABLE 0x3F88 182254885Sdumbbell#define GC_USER_SYS_RB_BACKEND_DISABLE 0x3F8C 183254885Sdumbbell#define CGTS_SYS_TCC_DISABLE 0x3F90 184254885Sdumbbell#define CGTS_USER_SYS_TCC_DISABLE 0x3F94 185254885Sdumbbell 186254885Sdumbbell#define RLC_GFX_INDEX 0x3FC4 187254885Sdumbbell 188254885Sdumbbell#define CONFIG_MEMSIZE 0x5428 189254885Sdumbbell 190254885Sdumbbell#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480 191254885Sdumbbell#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0 192254885Sdumbbell 193254885Sdumbbell#define GRBM_CNTL 0x8000 194254885Sdumbbell#define GRBM_READ_TIMEOUT(x) ((x) << 0) 195254885Sdumbbell#define GRBM_STATUS 0x8010 196254885Sdumbbell#define CMDFIFO_AVAIL_MASK 0x0000000F 197254885Sdumbbell#define RING2_RQ_PENDING (1 << 4) 198254885Sdumbbell#define SRBM_RQ_PENDING (1 << 5) 199254885Sdumbbell#define RING1_RQ_PENDING (1 << 6) 200254885Sdumbbell#define CF_RQ_PENDING (1 << 7) 201254885Sdumbbell#define PF_RQ_PENDING (1 << 8) 202254885Sdumbbell#define GDS_DMA_RQ_PENDING (1 << 9) 203254885Sdumbbell#define GRBM_EE_BUSY (1 << 10) 204254885Sdumbbell#define SX_CLEAN (1 << 11) 205254885Sdumbbell#define DB_CLEAN (1 << 12) 206254885Sdumbbell#define CB_CLEAN (1 << 13) 207254885Sdumbbell#define TA_BUSY (1 << 14) 208254885Sdumbbell#define GDS_BUSY (1 << 15) 209254885Sdumbbell#define VGT_BUSY_NO_DMA (1 << 16) 210254885Sdumbbell#define VGT_BUSY (1 << 17) 211254885Sdumbbell#define IA_BUSY_NO_DMA (1 << 18) 212254885Sdumbbell#define IA_BUSY (1 << 19) 213254885Sdumbbell#define SX_BUSY (1 << 20) 214254885Sdumbbell#define SH_BUSY (1 << 21) 215254885Sdumbbell#define SPI_BUSY (1 << 22) 216254885Sdumbbell#define SC_BUSY (1 << 24) 217254885Sdumbbell#define PA_BUSY (1 << 25) 218254885Sdumbbell#define DB_BUSY (1 << 26) 219254885Sdumbbell#define CP_COHERENCY_BUSY (1 << 28) 220254885Sdumbbell#define CP_BUSY (1 << 29) 221254885Sdumbbell#define CB_BUSY (1 << 30) 222254885Sdumbbell#define GUI_ACTIVE (1 << 31) 223254885Sdumbbell#define GRBM_STATUS_SE0 0x8014 224254885Sdumbbell#define GRBM_STATUS_SE1 0x8018 225254885Sdumbbell#define SE_SX_CLEAN (1 << 0) 226261455Seadler#define SE_DB_CLEAN (1 << 1) 227254885Sdumbbell#define SE_CB_CLEAN (1 << 2) 228254885Sdumbbell#define SE_VGT_BUSY (1 << 23) 229254885Sdumbbell#define SE_PA_BUSY (1 << 24) 230254885Sdumbbell#define SE_TA_BUSY (1 << 25) 231254885Sdumbbell#define SE_SX_BUSY (1 << 26) 232254885Sdumbbell#define SE_SPI_BUSY (1 << 27) 233254885Sdumbbell#define SE_SH_BUSY (1 << 28) 234254885Sdumbbell#define SE_SC_BUSY (1 << 29) 235254885Sdumbbell#define SE_DB_BUSY (1 << 30) 236254885Sdumbbell#define SE_CB_BUSY (1 << 31) 237254885Sdumbbell#define GRBM_SOFT_RESET 0x8020 238254885Sdumbbell#define SOFT_RESET_CP (1 << 0) 239254885Sdumbbell#define SOFT_RESET_CB (1 << 1) 240261455Seadler#define SOFT_RESET_DB (1 << 3) 241254885Sdumbbell#define SOFT_RESET_GDS (1 << 4) 242254885Sdumbbell#define SOFT_RESET_PA (1 << 5) 243254885Sdumbbell#define SOFT_RESET_SC (1 << 6) 244254885Sdumbbell#define SOFT_RESET_SPI (1 << 8) 245254885Sdumbbell#define SOFT_RESET_SH (1 << 9) 246254885Sdumbbell#define SOFT_RESET_SX (1 << 10) 247254885Sdumbbell#define SOFT_RESET_TC (1 << 11) 248254885Sdumbbell#define SOFT_RESET_TA (1 << 12) 249254885Sdumbbell#define SOFT_RESET_VGT (1 << 14) 250254885Sdumbbell#define SOFT_RESET_IA (1 << 15) 251254885Sdumbbell 252254885Sdumbbell#define GRBM_GFX_INDEX 0x802C 253254885Sdumbbell#define INSTANCE_INDEX(x) ((x) << 0) 254254885Sdumbbell#define SE_INDEX(x) ((x) << 16) 255254885Sdumbbell#define INSTANCE_BROADCAST_WRITES (1 << 30) 256254885Sdumbbell#define SE_BROADCAST_WRITES (1 << 31) 257254885Sdumbbell 258254885Sdumbbell#define SCRATCH_REG0 0x8500 259254885Sdumbbell#define SCRATCH_REG1 0x8504 260261455Seadler#define SCRATCH_REG2 0x8508 261254885Sdumbbell#define SCRATCH_REG3 0x850C 262254885Sdumbbell#define SCRATCH_REG4 0x8510 263254885Sdumbbell#define SCRATCH_REG5 0x8514 264254885Sdumbbell#define SCRATCH_REG6 0x8518 265254885Sdumbbell#define SCRATCH_REG7 0x851C 266254885Sdumbbell#define SCRATCH_UMSK 0x8540 267254885Sdumbbell#define SCRATCH_ADDR 0x8544 268254885Sdumbbell#define CP_SEM_WAIT_TIMER 0x85BC 269254885Sdumbbell#define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8 270254885Sdumbbell#define CP_COHER_CNTL2 0x85E8 271254885Sdumbbell#define CP_STALLED_STAT1 0x8674 272254885Sdumbbell#define CP_STALLED_STAT2 0x8678 273254885Sdumbbell#define CP_BUSY_STAT 0x867C 274254885Sdumbbell#define CP_STAT 0x8680 275254885Sdumbbell#define CP_ME_CNTL 0x86D8 276254885Sdumbbell#define CP_ME_HALT (1 << 28) 277254885Sdumbbell#define CP_PFP_HALT (1 << 26) 278254885Sdumbbell#define CP_RB2_RPTR 0x86f8 279254885Sdumbbell#define CP_RB1_RPTR 0x86fc 280254885Sdumbbell#define CP_RB0_RPTR 0x8700 281254885Sdumbbell#define CP_RB_WPTR_DELAY 0x8704 282254885Sdumbbell#define CP_MEQ_THRESHOLDS 0x8764 283254885Sdumbbell#define MEQ1_START(x) ((x) << 0) 284254885Sdumbbell#define MEQ2_START(x) ((x) << 8) 285254885Sdumbbell#define CP_PERFMON_CNTL 0x87FC 286254885Sdumbbell 287254885Sdumbbell#define VGT_CACHE_INVALIDATION 0x88C4 288254885Sdumbbell#define CACHE_INVALIDATION(x) ((x) << 0) 289254885Sdumbbell#define VC_ONLY 0 290254885Sdumbbell#define TC_ONLY 1 291254885Sdumbbell#define VC_AND_TC 2 292254885Sdumbbell#define AUTO_INVLD_EN(x) ((x) << 6) 293254885Sdumbbell#define NO_AUTO 0 294254885Sdumbbell#define ES_AUTO 1 295254885Sdumbbell#define GS_AUTO 2 296254885Sdumbbell#define ES_AND_GS_AUTO 3 297254885Sdumbbell#define VGT_GS_VERTEX_REUSE 0x88D4 298254885Sdumbbell 299254885Sdumbbell#define CC_GC_SHADER_PIPE_CONFIG 0x8950 300254885Sdumbbell#define GC_USER_SHADER_PIPE_CONFIG 0x8954 301254885Sdumbbell#define INACTIVE_QD_PIPES(x) ((x) << 8) 302254885Sdumbbell#define INACTIVE_QD_PIPES_MASK 0x0000FF00 303254885Sdumbbell#define INACTIVE_QD_PIPES_SHIFT 8 304254885Sdumbbell#define INACTIVE_SIMDS(x) ((x) << 16) 305254885Sdumbbell#define INACTIVE_SIMDS_MASK 0xFFFF0000 306254885Sdumbbell#define INACTIVE_SIMDS_SHIFT 16 307254885Sdumbbell 308254885Sdumbbell#define VGT_PRIMITIVE_TYPE 0x8958 309254885Sdumbbell#define VGT_NUM_INSTANCES 0x8974 310254885Sdumbbell#define VGT_TF_RING_SIZE 0x8988 311254885Sdumbbell#define VGT_OFFCHIP_LDS_BASE 0x89b4 312254885Sdumbbell 313254885Sdumbbell#define PA_SC_LINE_STIPPLE_STATE 0x8B10 314254885Sdumbbell#define PA_CL_ENHANCE 0x8A14 315254885Sdumbbell#define CLIP_VTX_REORDER_ENA (1 << 0) 316254885Sdumbbell#define NUM_CLIP_SEQ(x) ((x) << 1) 317254885Sdumbbell#define PA_SC_FIFO_SIZE 0x8BCC 318254885Sdumbbell#define SC_PRIM_FIFO_SIZE(x) ((x) << 0) 319254885Sdumbbell#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12) 320254885Sdumbbell#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20) 321254885Sdumbbell#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24 322254885Sdumbbell#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0) 323254885Sdumbbell#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16) 324254885Sdumbbell 325254885Sdumbbell#define SQ_CONFIG 0x8C00 326254885Sdumbbell#define VC_ENABLE (1 << 0) 327254885Sdumbbell#define EXPORT_SRC_C (1 << 1) 328254885Sdumbbell#define GFX_PRIO(x) ((x) << 2) 329254885Sdumbbell#define CS1_PRIO(x) ((x) << 4) 330254885Sdumbbell#define CS2_PRIO(x) ((x) << 6) 331254885Sdumbbell#define SQ_GPR_RESOURCE_MGMT_1 0x8C04 332254885Sdumbbell#define NUM_PS_GPRS(x) ((x) << 0) 333254885Sdumbbell#define NUM_VS_GPRS(x) ((x) << 16) 334254885Sdumbbell#define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28) 335254885Sdumbbell#define SQ_ESGS_RING_SIZE 0x8c44 336254885Sdumbbell#define SQ_GSVS_RING_SIZE 0x8c4c 337254885Sdumbbell#define SQ_ESTMP_RING_BASE 0x8c50 338254885Sdumbbell#define SQ_ESTMP_RING_SIZE 0x8c54 339254885Sdumbbell#define SQ_GSTMP_RING_BASE 0x8c58 340254885Sdumbbell#define SQ_GSTMP_RING_SIZE 0x8c5c 341254885Sdumbbell#define SQ_VSTMP_RING_BASE 0x8c60 342254885Sdumbbell#define SQ_VSTMP_RING_SIZE 0x8c64 343254885Sdumbbell#define SQ_PSTMP_RING_BASE 0x8c68 344254885Sdumbbell#define SQ_PSTMP_RING_SIZE 0x8c6c 345254885Sdumbbell#define SQ_MS_FIFO_SIZES 0x8CF0 346254885Sdumbbell#define CACHE_FIFO_SIZE(x) ((x) << 0) 347254885Sdumbbell#define FETCH_FIFO_HIWATER(x) ((x) << 8) 348254885Sdumbbell#define DONE_FIFO_HIWATER(x) ((x) << 16) 349254885Sdumbbell#define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24) 350254885Sdumbbell#define SQ_LSTMP_RING_BASE 0x8e10 351254885Sdumbbell#define SQ_LSTMP_RING_SIZE 0x8e14 352254885Sdumbbell#define SQ_HSTMP_RING_BASE 0x8e18 353254885Sdumbbell#define SQ_HSTMP_RING_SIZE 0x8e1c 354254885Sdumbbell#define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C 355254885Sdumbbell#define DYN_GPR_ENABLE (1 << 8) 356254885Sdumbbell#define SQ_CONST_MEM_BASE 0x8df8 357254885Sdumbbell 358254885Sdumbbell#define SX_EXPORT_BUFFER_SIZES 0x900C 359254885Sdumbbell#define COLOR_BUFFER_SIZE(x) ((x) << 0) 360254885Sdumbbell#define POSITION_BUFFER_SIZE(x) ((x) << 8) 361254885Sdumbbell#define SMX_BUFFER_SIZE(x) ((x) << 16) 362254885Sdumbbell#define SX_DEBUG_1 0x9058 363254885Sdumbbell#define ENABLE_NEW_SMX_ADDRESS (1 << 16) 364254885Sdumbbell 365254885Sdumbbell#define SPI_CONFIG_CNTL 0x9100 366254885Sdumbbell#define GPR_WRITE_PRIORITY(x) ((x) << 0) 367254885Sdumbbell#define SPI_CONFIG_CNTL_1 0x913C 368254885Sdumbbell#define VTX_DONE_DELAY(x) ((x) << 0) 369254885Sdumbbell#define INTERP_ONE_PRIM_PER_ROW (1 << 4) 370254885Sdumbbell#define CRC_SIMD_ID_WADDR_DISABLE (1 << 8) 371254885Sdumbbell 372254885Sdumbbell#define CGTS_TCC_DISABLE 0x9148 373254885Sdumbbell#define CGTS_USER_TCC_DISABLE 0x914C 374254885Sdumbbell#define TCC_DISABLE_MASK 0xFFFF0000 375254885Sdumbbell#define TCC_DISABLE_SHIFT 16 376254885Sdumbbell#define CGTS_SM_CTRL_REG 0x9150 377254885Sdumbbell#define OVERRIDE (1 << 21) 378254885Sdumbbell 379254885Sdumbbell#define TA_CNTL_AUX 0x9508 380254885Sdumbbell#define DISABLE_CUBE_WRAP (1 << 0) 381254885Sdumbbell#define DISABLE_CUBE_ANISO (1 << 1) 382254885Sdumbbell 383254885Sdumbbell#define TCP_CHAN_STEER_LO 0x960c 384254885Sdumbbell#define TCP_CHAN_STEER_HI 0x9610 385254885Sdumbbell 386254885Sdumbbell#define CC_RB_BACKEND_DISABLE 0x98F4 387254885Sdumbbell#define BACKEND_DISABLE(x) ((x) << 16) 388254885Sdumbbell#define GB_ADDR_CONFIG 0x98F8 389254885Sdumbbell#define NUM_PIPES(x) ((x) << 0) 390254885Sdumbbell#define NUM_PIPES_MASK 0x00000007 391254885Sdumbbell#define NUM_PIPES_SHIFT 0 392254885Sdumbbell#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4) 393254885Sdumbbell#define PIPE_INTERLEAVE_SIZE_MASK 0x00000070 394254885Sdumbbell#define PIPE_INTERLEAVE_SIZE_SHIFT 4 395254885Sdumbbell#define BANK_INTERLEAVE_SIZE(x) ((x) << 8) 396254885Sdumbbell#define NUM_SHADER_ENGINES(x) ((x) << 12) 397254885Sdumbbell#define NUM_SHADER_ENGINES_MASK 0x00003000 398254885Sdumbbell#define NUM_SHADER_ENGINES_SHIFT 12 399254885Sdumbbell#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16) 400254885Sdumbbell#define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000 401254885Sdumbbell#define SHADER_ENGINE_TILE_SIZE_SHIFT 16 402254885Sdumbbell#define NUM_GPUS(x) ((x) << 20) 403254885Sdumbbell#define NUM_GPUS_MASK 0x00700000 404254885Sdumbbell#define NUM_GPUS_SHIFT 20 405254885Sdumbbell#define MULTI_GPU_TILE_SIZE(x) ((x) << 24) 406254885Sdumbbell#define MULTI_GPU_TILE_SIZE_MASK 0x03000000 407254885Sdumbbell#define MULTI_GPU_TILE_SIZE_SHIFT 24 408254885Sdumbbell#define ROW_SIZE(x) ((x) << 28) 409254885Sdumbbell#define ROW_SIZE_MASK 0x30000000 410254885Sdumbbell#define ROW_SIZE_SHIFT 28 411254885Sdumbbell#define NUM_LOWER_PIPES(x) ((x) << 30) 412254885Sdumbbell#define NUM_LOWER_PIPES_MASK 0x40000000 413254885Sdumbbell#define NUM_LOWER_PIPES_SHIFT 30 414254885Sdumbbell#define GB_BACKEND_MAP 0x98FC 415254885Sdumbbell 416254885Sdumbbell#define CB_PERF_CTR0_SEL_0 0x9A20 417254885Sdumbbell#define CB_PERF_CTR0_SEL_1 0x9A24 418254885Sdumbbell#define CB_PERF_CTR1_SEL_0 0x9A28 419254885Sdumbbell#define CB_PERF_CTR1_SEL_1 0x9A2C 420254885Sdumbbell#define CB_PERF_CTR2_SEL_0 0x9A30 421254885Sdumbbell#define CB_PERF_CTR2_SEL_1 0x9A34 422254885Sdumbbell#define CB_PERF_CTR3_SEL_0 0x9A38 423254885Sdumbbell#define CB_PERF_CTR3_SEL_1 0x9A3C 424254885Sdumbbell 425254885Sdumbbell#define GC_USER_RB_BACKEND_DISABLE 0x9B7C 426254885Sdumbbell#define BACKEND_DISABLE_MASK 0x00FF0000 427254885Sdumbbell#define BACKEND_DISABLE_SHIFT 16 428254885Sdumbbell 429254885Sdumbbell#define SMX_DC_CTL0 0xA020 430254885Sdumbbell#define USE_HASH_FUNCTION (1 << 0) 431254885Sdumbbell#define NUMBER_OF_SETS(x) ((x) << 1) 432254885Sdumbbell#define FLUSH_ALL_ON_EVENT (1 << 10) 433254885Sdumbbell#define STALL_ON_EVENT (1 << 11) 434254885Sdumbbell#define SMX_EVENT_CTL 0xA02C 435254885Sdumbbell#define ES_FLUSH_CTL(x) ((x) << 0) 436254885Sdumbbell#define GS_FLUSH_CTL(x) ((x) << 3) 437254885Sdumbbell#define ACK_FLUSH_CTL(x) ((x) << 6) 438254885Sdumbbell#define SYNC_FLUSH_CTL (1 << 8) 439254885Sdumbbell 440254885Sdumbbell#define CP_RB0_BASE 0xC100 441254885Sdumbbell#define CP_RB0_CNTL 0xC104 442254885Sdumbbell#define RB_BUFSZ(x) ((x) << 0) 443254885Sdumbbell#define RB_BLKSZ(x) ((x) << 8) 444254885Sdumbbell#define RB_NO_UPDATE (1 << 27) 445254885Sdumbbell#define RB_RPTR_WR_ENA (1 << 31) 446254885Sdumbbell#define BUF_SWAP_32BIT (2 << 16) 447254885Sdumbbell#define CP_RB0_RPTR_ADDR 0xC10C 448254885Sdumbbell#define CP_RB0_RPTR_ADDR_HI 0xC110 449261455Seadler#define CP_RB0_WPTR 0xC114 450254885Sdumbbell 451254885Sdumbbell#define CP_INT_CNTL 0xC124 452254885Sdumbbell# define CNTX_BUSY_INT_ENABLE (1 << 19) 453254885Sdumbbell# define CNTX_EMPTY_INT_ENABLE (1 << 20) 454254885Sdumbbell# define TIME_STAMP_INT_ENABLE (1 << 26) 455254885Sdumbbell 456254885Sdumbbell#define CP_RB1_BASE 0xC180 457254885Sdumbbell#define CP_RB1_CNTL 0xC184 458254885Sdumbbell#define CP_RB1_RPTR_ADDR 0xC188 459254885Sdumbbell#define CP_RB1_RPTR_ADDR_HI 0xC18C 460254885Sdumbbell#define CP_RB1_WPTR 0xC190 461254885Sdumbbell#define CP_RB2_BASE 0xC194 462254885Sdumbbell#define CP_RB2_CNTL 0xC198 463254885Sdumbbell#define CP_RB2_RPTR_ADDR 0xC19C 464254885Sdumbbell#define CP_RB2_RPTR_ADDR_HI 0xC1A0 465254885Sdumbbell#define CP_RB2_WPTR 0xC1A4 466254885Sdumbbell#define CP_PFP_UCODE_ADDR 0xC150 467254885Sdumbbell#define CP_PFP_UCODE_DATA 0xC154 468254885Sdumbbell#define CP_ME_RAM_RADDR 0xC158 469254885Sdumbbell#define CP_ME_RAM_WADDR 0xC15C 470254885Sdumbbell#define CP_ME_RAM_DATA 0xC160 471254885Sdumbbell#define CP_DEBUG 0xC1FC 472254885Sdumbbell 473254885Sdumbbell#define VGT_EVENT_INITIATOR 0x28a90 474254885Sdumbbell# define CACHE_FLUSH_AND_INV_EVENT_TS (0x14 << 0) 475254885Sdumbbell# define CACHE_FLUSH_AND_INV_EVENT (0x16 << 0) 476254885Sdumbbell 477254885Sdumbbell/* 478254885Sdumbbell * PM4 479254885Sdumbbell */ 480254885Sdumbbell#define PACKET_TYPE0 0 481254885Sdumbbell#define PACKET_TYPE1 1 482254885Sdumbbell#define PACKET_TYPE2 2 483254885Sdumbbell#define PACKET_TYPE3 3 484254885Sdumbbell 485254885Sdumbbell#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3) 486254885Sdumbbell#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF) 487254885Sdumbbell#define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2) 488254885Sdumbbell#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF) 489254885Sdumbbell#define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \ 490254885Sdumbbell (((reg) >> 2) & 0xFFFF) | \ 491254885Sdumbbell ((n) & 0x3FFF) << 16) 492254885Sdumbbell#define CP_PACKET2 0x80000000 493254885Sdumbbell#define PACKET2_PAD_SHIFT 0 494254885Sdumbbell#define PACKET2_PAD_MASK (0x3fffffff << 0) 495254885Sdumbbell 496254885Sdumbbell#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 497254885Sdumbbell 498254885Sdumbbell#define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \ 499254885Sdumbbell (((op) & 0xFF) << 8) | \ 500254885Sdumbbell ((n) & 0x3FFF) << 16) 501254885Sdumbbell 502254885Sdumbbell/* Packet 3 types */ 503254885Sdumbbell#define PACKET3_NOP 0x10 504254885Sdumbbell#define PACKET3_SET_BASE 0x11 505254885Sdumbbell#define PACKET3_CLEAR_STATE 0x12 506254885Sdumbbell#define PACKET3_INDEX_BUFFER_SIZE 0x13 507254885Sdumbbell#define PACKET3_DEALLOC_STATE 0x14 508254885Sdumbbell#define PACKET3_DISPATCH_DIRECT 0x15 509254885Sdumbbell#define PACKET3_DISPATCH_INDIRECT 0x16 510254885Sdumbbell#define PACKET3_INDIRECT_BUFFER_END 0x17 511254885Sdumbbell#define PACKET3_MODE_CONTROL 0x18 512254885Sdumbbell#define PACKET3_SET_PREDICATION 0x20 513254885Sdumbbell#define PACKET3_REG_RMW 0x21 514254885Sdumbbell#define PACKET3_COND_EXEC 0x22 515254885Sdumbbell#define PACKET3_PRED_EXEC 0x23 516254885Sdumbbell#define PACKET3_DRAW_INDIRECT 0x24 517254885Sdumbbell#define PACKET3_DRAW_INDEX_INDIRECT 0x25 518254885Sdumbbell#define PACKET3_INDEX_BASE 0x26 519254885Sdumbbell#define PACKET3_DRAW_INDEX_2 0x27 520254885Sdumbbell#define PACKET3_CONTEXT_CONTROL 0x28 521254885Sdumbbell#define PACKET3_DRAW_INDEX_OFFSET 0x29 522254885Sdumbbell#define PACKET3_INDEX_TYPE 0x2A 523254885Sdumbbell#define PACKET3_DRAW_INDEX 0x2B 524254885Sdumbbell#define PACKET3_DRAW_INDEX_AUTO 0x2D 525254885Sdumbbell#define PACKET3_DRAW_INDEX_IMMD 0x2E 526254885Sdumbbell#define PACKET3_NUM_INSTANCES 0x2F 527254885Sdumbbell#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30 528254885Sdumbbell#define PACKET3_INDIRECT_BUFFER 0x32 529254885Sdumbbell#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 530254885Sdumbbell#define PACKET3_DRAW_INDEX_OFFSET_2 0x35 531254885Sdumbbell#define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36 532254885Sdumbbell#define PACKET3_WRITE_DATA 0x37 533254885Sdumbbell#define PACKET3_MEM_SEMAPHORE 0x39 534254885Sdumbbell#define PACKET3_MPEG_INDEX 0x3A 535254885Sdumbbell#define PACKET3_WAIT_REG_MEM 0x3C 536254885Sdumbbell#define PACKET3_MEM_WRITE 0x3D 537254885Sdumbbell#define PACKET3_PFP_SYNC_ME 0x42 538254885Sdumbbell#define PACKET3_SURFACE_SYNC 0x43 539254885Sdumbbell# define PACKET3_CB0_DEST_BASE_ENA (1 << 6) 540254885Sdumbbell# define PACKET3_CB1_DEST_BASE_ENA (1 << 7) 541254885Sdumbbell# define PACKET3_CB2_DEST_BASE_ENA (1 << 8) 542254885Sdumbbell# define PACKET3_CB3_DEST_BASE_ENA (1 << 9) 543254885Sdumbbell# define PACKET3_CB4_DEST_BASE_ENA (1 << 10) 544254885Sdumbbell# define PACKET3_CB5_DEST_BASE_ENA (1 << 11) 545254885Sdumbbell# define PACKET3_CB6_DEST_BASE_ENA (1 << 12) 546254885Sdumbbell# define PACKET3_CB7_DEST_BASE_ENA (1 << 13) 547254885Sdumbbell# define PACKET3_DB_DEST_BASE_ENA (1 << 14) 548254885Sdumbbell# define PACKET3_CB8_DEST_BASE_ENA (1 << 15) 549254885Sdumbbell# define PACKET3_CB9_DEST_BASE_ENA (1 << 16) 550254885Sdumbbell# define PACKET3_CB10_DEST_BASE_ENA (1 << 17) 551254885Sdumbbell# define PACKET3_CB11_DEST_BASE_ENA (1 << 18) 552254885Sdumbbell# define PACKET3_FULL_CACHE_ENA (1 << 20) 553254885Sdumbbell# define PACKET3_TC_ACTION_ENA (1 << 23) 554254885Sdumbbell# define PACKET3_CB_ACTION_ENA (1 << 25) 555254885Sdumbbell# define PACKET3_DB_ACTION_ENA (1 << 26) 556254885Sdumbbell# define PACKET3_SH_ACTION_ENA (1 << 27) 557254885Sdumbbell# define PACKET3_SX_ACTION_ENA (1 << 28) 558254885Sdumbbell#define PACKET3_ME_INITIALIZE 0x44 559254885Sdumbbell#define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16) 560254885Sdumbbell#define PACKET3_COND_WRITE 0x45 561254885Sdumbbell#define PACKET3_EVENT_WRITE 0x46 562254885Sdumbbell#define EVENT_TYPE(x) ((x) << 0) 563254885Sdumbbell#define EVENT_INDEX(x) ((x) << 8) 564254885Sdumbbell /* 0 - any non-TS event 565254885Sdumbbell * 1 - ZPASS_DONE 566254885Sdumbbell * 2 - SAMPLE_PIPELINESTAT 567254885Sdumbbell * 3 - SAMPLE_STREAMOUTSTAT* 568254885Sdumbbell * 4 - *S_PARTIAL_FLUSH 569254885Sdumbbell * 5 - TS events 570254885Sdumbbell */ 571254885Sdumbbell#define PACKET3_EVENT_WRITE_EOP 0x47 572254885Sdumbbell#define DATA_SEL(x) ((x) << 29) 573254885Sdumbbell /* 0 - discard 574254885Sdumbbell * 1 - send low 32bit data 575254885Sdumbbell * 2 - send 64bit data 576254885Sdumbbell * 3 - send 64bit counter value 577254885Sdumbbell */ 578254885Sdumbbell#define INT_SEL(x) ((x) << 24) 579254885Sdumbbell /* 0 - none 580254885Sdumbbell * 1 - interrupt only (DATA_SEL = 0) 581254885Sdumbbell * 2 - interrupt when data write is confirmed 582254885Sdumbbell */ 583254885Sdumbbell#define PACKET3_EVENT_WRITE_EOS 0x48 584254885Sdumbbell#define PACKET3_PREAMBLE_CNTL 0x4A 585254885Sdumbbell# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28) 586254885Sdumbbell# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28) 587254885Sdumbbell#define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C 588254885Sdumbbell#define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D 589254885Sdumbbell#define PACKET3_ALU_PS_CONST_UPDATE 0x4E 590254885Sdumbbell#define PACKET3_ALU_VS_CONST_UPDATE 0x4F 591254885Sdumbbell#define PACKET3_ONE_REG_WRITE 0x57 592254885Sdumbbell#define PACKET3_SET_CONFIG_REG 0x68 593254885Sdumbbell#define PACKET3_SET_CONFIG_REG_START 0x00008000 594254885Sdumbbell#define PACKET3_SET_CONFIG_REG_END 0x0000ac00 595254885Sdumbbell#define PACKET3_SET_CONTEXT_REG 0x69 596254885Sdumbbell#define PACKET3_SET_CONTEXT_REG_START 0x00028000 597254885Sdumbbell#define PACKET3_SET_CONTEXT_REG_END 0x00029000 598254885Sdumbbell#define PACKET3_SET_ALU_CONST 0x6A 599254885Sdumbbell/* alu const buffers only; no reg file */ 600254885Sdumbbell#define PACKET3_SET_BOOL_CONST 0x6B 601254885Sdumbbell#define PACKET3_SET_BOOL_CONST_START 0x0003a500 602254885Sdumbbell#define PACKET3_SET_BOOL_CONST_END 0x0003a518 603254885Sdumbbell#define PACKET3_SET_LOOP_CONST 0x6C 604254885Sdumbbell#define PACKET3_SET_LOOP_CONST_START 0x0003a200 605254885Sdumbbell#define PACKET3_SET_LOOP_CONST_END 0x0003a500 606254885Sdumbbell#define PACKET3_SET_RESOURCE 0x6D 607254885Sdumbbell#define PACKET3_SET_RESOURCE_START 0x00030000 608254885Sdumbbell#define PACKET3_SET_RESOURCE_END 0x00038000 609254885Sdumbbell#define PACKET3_SET_SAMPLER 0x6E 610254885Sdumbbell#define PACKET3_SET_SAMPLER_START 0x0003c000 611254885Sdumbbell#define PACKET3_SET_SAMPLER_END 0x0003c600 612254885Sdumbbell#define PACKET3_SET_CTL_CONST 0x6F 613254885Sdumbbell#define PACKET3_SET_CTL_CONST_START 0x0003cff0 614254885Sdumbbell#define PACKET3_SET_CTL_CONST_END 0x0003ff0c 615254885Sdumbbell#define PACKET3_SET_RESOURCE_OFFSET 0x70 616254885Sdumbbell#define PACKET3_SET_ALU_CONST_VS 0x71 617254885Sdumbbell#define PACKET3_SET_ALU_CONST_DI 0x72 618254885Sdumbbell#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73 619254885Sdumbbell#define PACKET3_SET_RESOURCE_INDIRECT 0x74 620254885Sdumbbell#define PACKET3_SET_APPEND_CNT 0x75 621254885Sdumbbell#define PACKET3_ME_WRITE 0x7A 622254885Sdumbbell 623254885Sdumbbell/* ASYNC DMA - first instance at 0xd000, second at 0xd800 */ 624254885Sdumbbell#define DMA0_REGISTER_OFFSET 0x0 /* not a register */ 625254885Sdumbbell#define DMA1_REGISTER_OFFSET 0x800 /* not a register */ 626254885Sdumbbell 627254885Sdumbbell#define DMA_RB_CNTL 0xd000 628254885Sdumbbell# define DMA_RB_ENABLE (1 << 0) 629254885Sdumbbell# define DMA_RB_SIZE(x) ((x) << 1) /* log2 */ 630254885Sdumbbell# define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */ 631254885Sdumbbell# define DMA_RPTR_WRITEBACK_ENABLE (1 << 12) 632254885Sdumbbell# define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */ 633254885Sdumbbell# define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */ 634254885Sdumbbell#define DMA_RB_BASE 0xd004 635254885Sdumbbell#define DMA_RB_RPTR 0xd008 636254885Sdumbbell#define DMA_RB_WPTR 0xd00c 637254885Sdumbbell 638254885Sdumbbell#define DMA_RB_RPTR_ADDR_HI 0xd01c 639254885Sdumbbell#define DMA_RB_RPTR_ADDR_LO 0xd020 640254885Sdumbbell 641254885Sdumbbell#define DMA_IB_CNTL 0xd024 642254885Sdumbbell# define DMA_IB_ENABLE (1 << 0) 643254885Sdumbbell# define DMA_IB_SWAP_ENABLE (1 << 4) 644254885Sdumbbell# define CMD_VMID_FORCE (1 << 31) 645254885Sdumbbell#define DMA_IB_RPTR 0xd028 646254885Sdumbbell#define DMA_CNTL 0xd02c 647254885Sdumbbell# define TRAP_ENABLE (1 << 0) 648261455Seadler# define SEM_INCOMPLETE_INT_ENABLE (1 << 1) 649254885Sdumbbell# define SEM_WAIT_INT_ENABLE (1 << 2) 650254885Sdumbbell# define DATA_SWAP_ENABLE (1 << 3) 651254885Sdumbbell# define FENCE_SWAP_ENABLE (1 << 4) 652254885Sdumbbell# define CTXEMPTY_INT_ENABLE (1 << 28) 653254885Sdumbbell#define DMA_STATUS_REG 0xd034 654254885Sdumbbell# define DMA_IDLE (1 << 0) 655254885Sdumbbell#define DMA_SEM_INCOMPLETE_TIMER_CNTL 0xd044 656254885Sdumbbell#define DMA_SEM_WAIT_FAIL_TIMER_CNTL 0xd048 657254885Sdumbbell#define DMA_TILING_CONFIG 0xd0b8 658254885Sdumbbell#define DMA_MODE 0xd0bc 659254885Sdumbbell 660254885Sdumbbell#define DMA_PACKET(cmd, t, s, n) ((((cmd) & 0xF) << 28) | \ 661254885Sdumbbell (((t) & 0x1) << 23) | \ 662254885Sdumbbell (((s) & 0x1) << 22) | \ 663254885Sdumbbell (((n) & 0xFFFFF) << 0)) 664254885Sdumbbell 665254885Sdumbbell#define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \ 666254885Sdumbbell (((vmid) & 0xF) << 20) | \ 667254885Sdumbbell (((n) & 0xFFFFF) << 0)) 668254885Sdumbbell 669254885Sdumbbell/* async DMA Packet types */ 670254885Sdumbbell#define DMA_PACKET_WRITE 0x2 671254885Sdumbbell#define DMA_PACKET_COPY 0x3 672254885Sdumbbell#define DMA_PACKET_INDIRECT_BUFFER 0x4 673254885Sdumbbell#define DMA_PACKET_SEMAPHORE 0x5 674254885Sdumbbell#define DMA_PACKET_FENCE 0x6 675254885Sdumbbell#define DMA_PACKET_TRAP 0x7 676254885Sdumbbell#define DMA_PACKET_SRBM_WRITE 0x9 677254885Sdumbbell#define DMA_PACKET_CONSTANT_FILL 0xd 678254885Sdumbbell#define DMA_PACKET_NOP 0xf 679254885Sdumbbell 680254885Sdumbbell#endif 681254885Sdumbbell