ar5416reg.h revision 203933
1185377Ssam/* 2185377Ssam * Copyright (c) 2002-2008 Sam Leffler, Errno Consulting 3185377Ssam * Copyright (c) 2002-2008 Atheros Communications, Inc. 4185377Ssam * 5185377Ssam * Permission to use, copy, modify, and/or distribute this software for any 6185377Ssam * purpose with or without fee is hereby granted, provided that the above 7185377Ssam * copyright notice and this permission notice appear in all copies. 8185377Ssam * 9185377Ssam * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 10185377Ssam * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 11185377Ssam * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 12185377Ssam * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 13185377Ssam * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 14185377Ssam * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 15185377Ssam * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 16185377Ssam * 17188968Ssam * $FreeBSD: head/sys/dev/ath/ath_hal/ar5416/ar5416reg.h 203933 2010-02-15 18:47:42Z rpaulo $ 18185377Ssam */ 19185377Ssam#ifndef _DEV_ATH_AR5416REG_H 20185377Ssam#define _DEV_ATH_AR5416REG_H 21185377Ssam 22188968Ssam#include <dev/ath/ath_hal/ar5212/ar5212reg.h> 23185377Ssam 24185377Ssam/* 25185377Ssam * Register added starting with the AR5416 26185377Ssam */ 27185377Ssam#define AR_MIRT 0x0020 /* interrupt rate threshold */ 28185377Ssam#define AR_TIMT 0x0028 /* Tx Interrupt mitigation threshold */ 29185377Ssam#define AR_RIMT 0x002C /* Rx Interrupt mitigation threshold */ 30185377Ssam#define AR_GTXTO 0x0064 /* global transmit timeout */ 31185377Ssam#define AR_GTTM 0x0068 /* global transmit timeout mode */ 32185377Ssam#define AR_CST 0x006C /* carrier sense timeout */ 33185377Ssam#define AR_MAC_LED 0x1f04 /* LED control */ 34188979Ssam#define AR_WA 0x4004 /* PCIE work-arounds */ 35188979Ssam#define AR_PCIE_PM_CTRL 0x4014 36185377Ssam#define AR_AHB_MODE 0x4024 /* AHB mode for dma */ 37185377Ssam#define AR_INTR_SYNC_CAUSE_CLR 0x4028 /* clear interrupt */ 38185377Ssam#define AR_INTR_SYNC_CAUSE 0x4028 /* check pending interrupts */ 39185377Ssam#define AR_INTR_SYNC_ENABLE 0x402c /* enable interrupts */ 40185377Ssam#define AR_INTR_ASYNC_MASK 0x4030 /* asynchronous interrupt mask */ 41185377Ssam#define AR_INTR_SYNC_MASK 0x4034 /* synchronous interrupt mask */ 42185377Ssam#define AR_INTR_ASYNC_CAUSE 0x4038 /* check pending interrupts */ 43185377Ssam#define AR_INTR_ASYNC_ENABLE 0x403c /* enable interrupts */ 44185377Ssam#define AR5416_PCIE_SERDES 0x4040 45185377Ssam#define AR5416_PCIE_SERDES2 0x4044 46188976Ssam#define AR_GPIO_IN_OUT 0x4048 /* GPIO input/output register */ 47188976Ssam#define AR_GPIO_OE_OUT 0x404c /* GPIO output enable register */ 48188976Ssam#define AR_GPIO_INTR_POL 0x4050 /* GPIO interrupt polarity */ 49188976Ssam#define AR_GPIO_INPUT_EN_VAL 0x4054 /* GPIO input enable and value */ 50188976Ssam#define AR_GPIO_INPUT_MUX1 0x4058 51188976Ssam#define AR_GPIO_INPUT_MUX2 0x405c 52188976Ssam#define AR_GPIO_OUTPUT_MUX1 0x4060 53188976Ssam#define AR_GPIO_OUTPUT_MUX2 0x4064 54188976Ssam#define AR_GPIO_OUTPUT_MUX3 0x4068 55185377Ssam#define AR_EEPROM_STATUS_DATA 0x407c 56185377Ssam#define AR_OBS 0x4080 57185377Ssam#define AR_RTC_RC 0x7000 /* reset control */ 58185377Ssam#define AR_RTC_PLL_CONTROL 0x7014 59185377Ssam#define AR_RTC_RESET 0x7040 /* RTC reset register */ 60185377Ssam#define AR_RTC_STATUS 0x7044 /* system sleep status */ 61185377Ssam#define AR_RTC_SLEEP_CLK 0x7048 62185377Ssam#define AR_RTC_FORCE_WAKE 0x704c /* control MAC force wake */ 63185377Ssam#define AR_RTC_INTR_CAUSE 0x7050 /* RTC interrupt cause/clear */ 64185377Ssam#define AR_RTC_INTR_ENABLE 0x7054 /* RTC interrupt enable */ 65185377Ssam#define AR_RTC_INTR_MASK 0x7058 /* RTC interrupt mask */ 66185377Ssam/* AR9280: rf long shift registers */ 67185377Ssam#define AR_AN_RF2G1_CH0 0x7810 68185377Ssam#define AR_AN_RF5G1_CH0 0x7818 69185377Ssam#define AR_AN_RF2G1_CH1 0x7834 70185377Ssam#define AR_AN_RF5G1_CH1 0x783C 71185377Ssam#define AR_AN_TOP2 0x7894 72185377Ssam#define AR_AN_SYNTH9 0x7868 73203159Srpaulo#define AR9285_AN_RF2G1 0x7820 74203159Srpaulo#define AR9285_AN_RF2G2 0x7824 75203159Srpaulo#define AR9285_AN_RF2G3 0x7828 76203159Srpaulo#define AR9285_AN_RF2G4 0x782C 77203159Srpaulo#define AR9285_AN_RF2G6 0x7834 78203159Srpaulo#define AR9285_AN_RF2G7 0x7838 79203159Srpaulo#define AR9285_AN_RF2G8 0x783C 80203159Srpaulo#define AR9285_AN_RF2G9 0x7840 81203159Srpaulo#define AR9285_AN_RXTXBB1 0x7854 82203159Srpaulo#define AR9285_AN_TOP2 0x7868 83185377Ssam#define AR9285_AN_TOP3 0x786c 84203159Srpaulo#define AR9285_AN_TOP4 0x7870 85203159Srpaulo#define AR9285_AN_TOP4_DEFAULT 0x10142c00 86203159Srpaulo 87185377Ssam#define AR_RESET_TSF 0x8020 88185377Ssam#define AR_RXFIFO_CFG 0x8114 89185377Ssam#define AR_PHY_ERR_1 0x812c 90185377Ssam#define AR_PHY_ERR_MASK_1 0x8130 /* mask for AR_PHY_ERR_1 */ 91185377Ssam#define AR_PHY_ERR_2 0x8134 92185377Ssam#define AR_PHY_ERR_MASK_2 0x8138 /* mask for AR_PHY_ERR_2 */ 93185377Ssam#define AR_TSFOOR_THRESHOLD 0x813c 94185377Ssam#define AR_PHY_ERR_3 0x8168 95185377Ssam#define AR_PHY_ERR_MASK_3 0x816c /* mask for AR_PHY_ERR_3 */ 96185377Ssam#define AR_TXOP_X 0x81ec /* txop for legacy non-qos */ 97185377Ssam#define AR_TXOP_0_3 0x81f0 /* txop for various tid's */ 98185377Ssam#define AR_TXOP_4_7 0x81f4 99185377Ssam#define AR_TXOP_8_11 0x81f8 100185377Ssam#define AR_TXOP_12_15 0x81fc 101185377Ssam/* generic timers based on tsf - all uS */ 102185377Ssam#define AR_NEXT_TBTT 0x8200 103185377Ssam#define AR_NEXT_DBA 0x8204 104185377Ssam#define AR_NEXT_SWBA 0x8208 105185377Ssam#define AR_NEXT_CFP 0x8208 106185377Ssam#define AR_NEXT_HCF 0x820C 107185377Ssam#define AR_NEXT_TIM 0x8210 108185377Ssam#define AR_NEXT_DTIM 0x8214 109185377Ssam#define AR_NEXT_QUIET 0x8218 110185377Ssam#define AR_NEXT_NDP 0x821C 111185377Ssam#define AR5416_BEACON_PERIOD 0x8220 112185377Ssam#define AR_DBA_PERIOD 0x8224 113185377Ssam#define AR_SWBA_PERIOD 0x8228 114185377Ssam#define AR_HCF_PERIOD 0x822C 115185377Ssam#define AR_TIM_PERIOD 0x8230 116185377Ssam#define AR_DTIM_PERIOD 0x8234 117185377Ssam#define AR_QUIET_PERIOD 0x8238 118185377Ssam#define AR_NDP_PERIOD 0x823C 119185377Ssam#define AR_TIMER_MODE 0x8240 120185377Ssam#define AR_SLP32_MODE 0x8244 121185377Ssam#define AR_SLP32_WAKE 0x8248 122185377Ssam#define AR_SLP32_INC 0x824c 123185377Ssam#define AR_SLP_CNT 0x8250 /* 32kHz cycles with mac asleep */ 124185377Ssam#define AR_SLP_CYCLE_CNT 0x8254 /* absolute number of 32kHz cycles */ 125185377Ssam#define AR_SLP_MIB_CTRL 0x8258 126185377Ssam#define AR_2040_MODE 0x8318 127185377Ssam#define AR_EXTRCCNT 0x8328 /* extension channel rx clear count */ 128185377Ssam#define AR_SELFGEN_MASK 0x832c /* rx and cal chain masks */ 129185377Ssam#define AR_PCU_TXBUF_CTRL 0x8340 130185377Ssam 131185377Ssam/* DMA & PCI Registers in PCI space (usable during sleep)*/ 132185377Ssam#define AR_RC_AHB 0x00000001 /* AHB reset */ 133185377Ssam#define AR_RC_APB 0x00000002 /* APB reset */ 134185377Ssam#define AR_RC_HOSTIF 0x00000100 /* host interface reset */ 135185377Ssam 136185377Ssam#define AR_MIRT_VAL 0x0000ffff /* in uS */ 137185377Ssam#define AR_MIRT_VAL_S 16 138185377Ssam 139185377Ssam#define AR_TIMT_LAST 0x0000ffff /* Last packet threshold */ 140185377Ssam#define AR_TIMT_LAST_S 0 141185377Ssam#define AR_TIMT_FIRST 0xffff0000 /* First packet threshold */ 142185377Ssam#define AR_TIMT_FIRST_S 16 143185377Ssam 144185377Ssam#define AR_RIMT_LAST 0x0000ffff /* Last packet threshold */ 145185377Ssam#define AR_RIMT_LAST_S 0 146185377Ssam#define AR_RIMT_FIRST 0xffff0000 /* First packet threshold */ 147185377Ssam#define AR_RIMT_FIRST_S 16 148185377Ssam 149185377Ssam#define AR_GTXTO_TIMEOUT_COUNTER 0x0000FFFF // Mask for timeout counter (in TUs) 150185377Ssam#define AR_GTXTO_TIMEOUT_LIMIT 0xFFFF0000 // Mask for timeout limit (in TUs) 151185377Ssam#define AR_GTXTO_TIMEOUT_LIMIT_S 16 // Shift for timeout limit 152185377Ssam 153185377Ssam#define AR_GTTM_USEC 0x00000001 // usec strobe 154185377Ssam#define AR_GTTM_IGNORE_IDLE 0x00000002 // ignore channel idle 155185377Ssam#define AR_GTTM_RESET_IDLE 0x00000004 // reset counter on channel idle low 156185377Ssam#define AR_GTTM_CST_USEC 0x00000008 // CST usec strobe 157185377Ssam 158185377Ssam#define AR_CST_TIMEOUT_COUNTER 0x0000FFFF // Mask for timeout counter (in TUs) 159185377Ssam#define AR_CST_TIMEOUT_LIMIT 0xFFFF0000 // Mask for timeout limit (in TUs) 160185377Ssam#define AR_CST_TIMEOUT_LIMIT_S 16 // Shift for timeout limit 161185377Ssam 162185377Ssam/* MAC tx DMA size config */ 163185377Ssam#define AR_TXCFG_DMASZ_MASK 0x00000003 164185377Ssam#define AR_TXCFG_DMASZ_4B 0 165185377Ssam#define AR_TXCFG_DMASZ_8B 1 166185377Ssam#define AR_TXCFG_DMASZ_16B 2 167185377Ssam#define AR_TXCFG_DMASZ_32B 3 168185377Ssam#define AR_TXCFG_DMASZ_64B 4 169185377Ssam#define AR_TXCFG_DMASZ_128B 5 170185377Ssam#define AR_TXCFG_DMASZ_256B 6 171185377Ssam#define AR_TXCFG_DMASZ_512B 7 172185377Ssam#define AR_TXCFG_ATIM_TXPOLICY 0x00000800 173185377Ssam 174185377Ssam/* MAC rx DMA size config */ 175185377Ssam#define AR_RXCFG_DMASZ_MASK 0x00000007 176185377Ssam#define AR_RXCFG_DMASZ_4B 0 177185377Ssam#define AR_RXCFG_DMASZ_8B 1 178185377Ssam#define AR_RXCFG_DMASZ_16B 2 179185377Ssam#define AR_RXCFG_DMASZ_32B 3 180185377Ssam#define AR_RXCFG_DMASZ_64B 4 181185377Ssam#define AR_RXCFG_DMASZ_128B 5 182185377Ssam#define AR_RXCFG_DMASZ_256B 6 183185377Ssam#define AR_RXCFG_DMASZ_512B 7 184185377Ssam 185185377Ssam/* MAC Led registers */ 186185377Ssam#define AR_MAC_LED_BLINK_SLOW 0x00000008 /* LED slowest blink rate mode */ 187185377Ssam#define AR_MAC_LED_BLINK_THRESH_SEL 0x00000070 /* LED blink threshold select */ 188185377Ssam#define AR_MAC_LED_MODE 0x00000380 /* LED mode select */ 189185377Ssam#define AR_MAC_LED_MODE_S 7 190185377Ssam#define AR_MAC_LED_MODE_PROP 0 /* Blink prop to filtered tx/rx */ 191185377Ssam#define AR_MAC_LED_MODE_RPROP 1 /* Blink prop to unfiltered tx/rx */ 192185377Ssam#define AR_MAC_LED_MODE_SPLIT 2 /* Blink power for tx/net for rx */ 193185377Ssam#define AR_MAC_LED_MODE_RAND 3 /* Blink randomly */ 194185377Ssam#define AR_MAC_LED_MODE_POWON 5 /* Power LED on (s/w control) */ 195185377Ssam#define AR_MAC_LED_MODE_NETON 6 /* Network LED on (s/w control) */ 196185377Ssam#define AR_MAC_LED_ASSOC 0x00000c00 197185377Ssam#define AR_MAC_LED_ASSOC_NONE 0x00000000 /* STA is not associated or trying */ 198185377Ssam#define AR_MAC_LED_ASSOC_ACTIVE 0x00000400 /* STA is associated */ 199185377Ssam#define AR_MAC_LED_ASSOC_PEND 0x00000800 /* STA is trying to associate */ 200185377Ssam#define AR_MAC_LED_ASSOC_S 10 201185377Ssam 202188979Ssam#define AR_WA_UNTIE_RESET_EN 0x00008000 /* ena PCI reset to POR */ 203188979Ssam#define AR_WA_RESET_EN 0x00040000 /* ena AR_WA_UNTIE_RESET_EN */ 204188979Ssam#define AR_WA_ANALOG_SHIFT 0x00100000 205188979Ssam#define AR_WA_POR_SHORT 0x00200000 /* PCIE phy reset control */ 206188979Ssam 207188979Ssam#define AR_WA_DEFAULT 0x0000073f 208188979Ssam#define AR9280_WA_DEFAULT 0x0040073f 209188979Ssam#define AR9285_WA_DEFAULT 0x004a05cb 210188979Ssam 211188979Ssam#define AR_PCIE_PM_CTRL_ENA 0x00080000 212188979Ssam 213185377Ssam#define AR_AHB_EXACT_WR_EN 0x00000000 /* write exact bytes */ 214185377Ssam#define AR_AHB_BUF_WR_EN 0x00000001 /* buffer write upto cacheline*/ 215185377Ssam#define AR_AHB_EXACT_RD_EN 0x00000000 /* read exact bytes */ 216185377Ssam#define AR_AHB_CACHELINE_RD_EN 0x00000002 /* read upto end of cacheline */ 217185377Ssam#define AR_AHB_PREFETCH_RD_EN 0x00000004 /* prefetch upto page boundary*/ 218185377Ssam#define AR_AHB_PAGE_SIZE_1K 0x00000000 /* set page-size as 1k */ 219185377Ssam#define AR_AHB_PAGE_SIZE_2K 0x00000008 /* set page-size as 2k */ 220185377Ssam#define AR_AHB_PAGE_SIZE_4K 0x00000010 /* set page-size as 4k */ 221185377Ssam 222185377Ssam/* MAC PCU Registers */ 223185377Ssam#define AR_STA_ID1_PRESERVE_SEQNUM 0x20000000 /* Don't replace seq num */ 224185377Ssam 225185377Ssam/* Extended PCU DIAG_SW control fields */ 226185377Ssam#define AR_DIAG_DUAL_CHAIN_INFO 0x01000000 /* dual chain channel info */ 227185377Ssam#define AR_DIAG_RX_ABORT 0x02000000 /* abort rx */ 228185377Ssam#define AR_DIAG_SATURATE_CCNT 0x04000000 /* sat. cycle cnts (no shift) */ 229185377Ssam#define AR_DIAG_OBS_PT_SEL2 0x08000000 /* observation point sel */ 230185377Ssam#define AR_DIAG_RXCLEAR_CTL_LOW 0x10000000 /* force rx_clear(ctl) low/busy */ 231185377Ssam#define AR_DIAG_RXCLEAR_EXT_LOW 0x20000000 /* force rx_clear(ext) low/busy */ 232185377Ssam 233185377Ssam#define AR_TXOP_X_VAL 0x000000FF 234185377Ssam 235185377Ssam#define AR_RESET_TSF_ONCE 0x01000000 /* reset tsf once; self-clears*/ 236185377Ssam 237185377Ssam/* Interrupts */ 238185377Ssam#define AR_ISR_TXMINTR 0x00080000 /* Maximum interrupt tx rate */ 239185377Ssam#define AR_ISR_RXMINTR 0x01000000 /* Maximum interrupt rx rate */ 240185377Ssam#define AR_ISR_TXINTM 0x40000000 /* Tx int after mitigation */ 241185377Ssam#define AR_ISR_RXINTM 0x80000000 /* Rx int after mitigation */ 242185377Ssam 243185377Ssam#define AR_ISR_S2_CST 0x00400000 /* Carrier sense timeout */ 244185377Ssam#define AR_ISR_S2_GTT 0x00800000 /* Global transmit timeout */ 245185377Ssam#define AR_ISR_S2_TSFOOR 0x40000000 /* RX TSF out of range */ 246185377Ssam 247185377Ssam#define AR_INTR_SPURIOUS 0xffffffff 248185377Ssam#define AR_INTR_RTC_IRQ 0x00000001 /* rtc in shutdown state */ 249185377Ssam#define AR_INTR_MAC_IRQ 0x00000002 /* pending mac interrupt */ 250185377Ssam#define AR_INTR_EEP_PROT_ACCESS 0x00000004 /* eeprom protected access */ 251185377Ssam#define AR_INTR_MAC_AWAKE 0x00020000 /* mac is awake */ 252185377Ssam#define AR_INTR_MAC_ASLEEP 0x00040000 /* mac is asleep */ 253185377Ssam 254185377Ssam/* Interrupt Mask Registers */ 255185377Ssam#define AR_IMR_TXMINTR 0x00080000 /* Maximum interrupt tx rate */ 256185377Ssam#define AR_IMR_RXMINTR 0x01000000 /* Maximum interrupt rx rate */ 257185377Ssam#define AR_IMR_TXINTM 0x40000000 /* Tx int after mitigation */ 258185377Ssam#define AR_IMR_RXINTM 0x80000000 /* Rx int after mitigation */ 259185377Ssam 260185377Ssam#define AR_IMR_S2_CST 0x00400000 /* Carrier sense timeout */ 261185377Ssam#define AR_IMR_S2_GTT 0x00800000 /* Global transmit timeout */ 262185377Ssam 263185377Ssam/* synchronous interrupt signals */ 264185377Ssam#define AR_INTR_SYNC_RTC_IRQ 0x00000001 265185377Ssam#define AR_INTR_SYNC_MAC_IRQ 0x00000002 266185377Ssam#define AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS 0x00000004 267185377Ssam#define AR_INTR_SYNC_APB_TIMEOUT 0x00000008 268185377Ssam#define AR_INTR_SYNC_PCI_MODE_CONFLICT 0x00000010 269185377Ssam#define AR_INTR_SYNC_HOST1_FATAL 0x00000020 270185377Ssam#define AR_INTR_SYNC_HOST1_PERR 0x00000040 271185377Ssam#define AR_INTR_SYNC_TRCV_FIFO_PERR 0x00000080 272185377Ssam#define AR_INTR_SYNC_RADM_CPL_EP 0x00000100 273185377Ssam#define AR_INTR_SYNC_RADM_CPL_DLLP_ABORT 0x00000200 274185377Ssam#define AR_INTR_SYNC_RADM_CPL_TLP_ABORT 0x00000400 275185377Ssam#define AR_INTR_SYNC_RADM_CPL_ECRC_ERR 0x00000800 276185377Ssam#define AR_INTR_SYNC_RADM_CPL_TIMEOUT 0x00001000 277185377Ssam#define AR_INTR_SYNC_LOCAL_TIMEOUT 0x00002000 278185377Ssam#define AR_INTR_SYNC_PM_ACCESS 0x00004000 279185377Ssam#define AR_INTR_SYNC_MAC_AWAKE 0x00008000 280185377Ssam#define AR_INTR_SYNC_MAC_ASLEEP 0x00010000 281185377Ssam#define AR_INTR_SYNC_MAC_SLEEP_ACCESS 0x00020000 282185377Ssam#define AR_INTR_SYNC_ALL 0x0003FFFF 283185377Ssam 284185377Ssam/* default synchronous interrupt signals enabled */ 285185377Ssam#define AR_INTR_SYNC_DEFAULT \ 286185377Ssam (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR | \ 287185377Ssam AR_INTR_SYNC_RADM_CPL_EP | AR_INTR_SYNC_RADM_CPL_DLLP_ABORT | \ 288185377Ssam AR_INTR_SYNC_RADM_CPL_TLP_ABORT | AR_INTR_SYNC_RADM_CPL_ECRC_ERR | \ 289185377Ssam AR_INTR_SYNC_RADM_CPL_TIMEOUT | AR_INTR_SYNC_LOCAL_TIMEOUT | \ 290185377Ssam AR_INTR_SYNC_MAC_SLEEP_ACCESS) 291185377Ssam 292188976Ssam#define AR_INTR_SYNC_MASK_GPIO 0xFFFC0000 293188976Ssam#define AR_INTR_SYNC_MASK_GPIO_S 18 294188976Ssam 295188976Ssam#define AR_INTR_SYNC_ENABLE_GPIO 0xFFFC0000 296188976Ssam#define AR_INTR_SYNC_ENABLE_GPIO_S 18 297188976Ssam 298188976Ssam#define AR_INTR_ASYNC_MASK_GPIO 0xFFFC0000 /* async int mask */ 299188976Ssam#define AR_INTR_ASYNC_MASK_GPIO_S 18 300188976Ssam 301188976Ssam#define AR_INTR_ASYNC_CAUSE_GPIO 0xFFFC0000 /* GPIO interrupts */ 302188976Ssam#define AR_INTR_ASYNC_USED (AR_INTR_MAC_IRQ | AR_INTR_ASYNC_CAUSE_GPIO) 303188976Ssam 304188976Ssam#define AR_INTR_ASYNC_ENABLE_GPIO 0xFFFC0000 /* enable interrupts */ 305188976Ssam#define AR_INTR_ASYNC_ENABLE_GPIO_S 18 306188976Ssam 307185377Ssam/* RTC registers */ 308185377Ssam#define AR_RTC_RC_M 0x00000003 309185377Ssam#define AR_RTC_RC_MAC_WARM 0x00000001 310185377Ssam#define AR_RTC_RC_MAC_COLD 0x00000002 311185377Ssam#define AR_RTC_PLL_DIV 0x0000001f 312185377Ssam#define AR_RTC_PLL_DIV_S 0 313185377Ssam#define AR_RTC_PLL_DIV2 0x00000020 314185377Ssam#define AR_RTC_PLL_REFDIV_5 0x000000c0 315185377Ssam 316185377Ssam#define AR_RTC_SOWL_PLL_DIV 0x000003ff 317185377Ssam#define AR_RTC_SOWL_PLL_DIV_S 0 318185377Ssam#define AR_RTC_SOWL_PLL_REFDIV 0x00003C00 319185377Ssam#define AR_RTC_SOWL_PLL_REFDIV_S 10 320185377Ssam#define AR_RTC_SOWL_PLL_CLKSEL 0x0000C000 321185377Ssam#define AR_RTC_SOWL_PLL_CLKSEL_S 14 322185377Ssam 323185377Ssam#define AR_RTC_RESET_EN 0x00000001 /* Reset RTC bit */ 324185377Ssam 325185377Ssam#define AR_RTC_PM_STATUS_M 0x0000000f /* Pwr Mgmt Status */ 326185377Ssam#define AR_RTC_STATUS_M 0x0000003f /* RTC Status */ 327185377Ssam#define AR_RTC_STATUS_SHUTDOWN 0x00000001 328185377Ssam#define AR_RTC_STATUS_ON 0x00000002 329185377Ssam#define AR_RTC_STATUS_SLEEP 0x00000004 330185377Ssam#define AR_RTC_STATUS_WAKEUP 0x00000008 331185377Ssam#define AR_RTC_STATUS_COLDRESET 0x00000010 /* Not currently used */ 332185377Ssam#define AR_RTC_STATUS_PLLCHANGE 0x00000020 /* Not currently used */ 333185377Ssam 334185377Ssam#define AR_RTC_SLEEP_DERIVED_CLK 0x2 335185377Ssam 336185377Ssam#define AR_RTC_FORCE_WAKE_EN 0x00000001 /* enable force wake */ 337185377Ssam#define AR_RTC_FORCE_WAKE_ON_INT 0x00000002 /* auto-wake on MAC interrupt */ 338185377Ssam 339185377Ssam#define AR_RTC_PLL_CLKSEL 0x00000300 340185377Ssam#define AR_RTC_PLL_CLKSEL_S 8 341185377Ssam 342185377Ssam/* AR9280: rf long shift registers */ 343185377Ssam#define AR_AN_RF2G1_CH0_OB 0x03800000 344185377Ssam#define AR_AN_RF2G1_CH0_OB_S 23 345185377Ssam#define AR_AN_RF2G1_CH0_DB 0x1C000000 346185377Ssam#define AR_AN_RF2G1_CH0_DB_S 26 347185377Ssam 348185377Ssam#define AR_AN_RF5G1_CH0_OB5 0x00070000 349185377Ssam#define AR_AN_RF5G1_CH0_OB5_S 16 350185377Ssam#define AR_AN_RF5G1_CH0_DB5 0x00380000 351185377Ssam#define AR_AN_RF5G1_CH0_DB5_S 19 352185377Ssam 353185377Ssam#define AR_AN_RF2G1_CH1_OB 0x03800000 354185377Ssam#define AR_AN_RF2G1_CH1_OB_S 23 355185377Ssam#define AR_AN_RF2G1_CH1_DB 0x1C000000 356185377Ssam#define AR_AN_RF2G1_CH1_DB_S 26 357185377Ssam 358185377Ssam#define AR_AN_RF5G1_CH1_OB5 0x00070000 359185377Ssam#define AR_AN_RF5G1_CH1_OB5_S 16 360185377Ssam#define AR_AN_RF5G1_CH1_DB5 0x00380000 361185377Ssam#define AR_AN_RF5G1_CH1_DB5_S 19 362185377Ssam 363185377Ssam#define AR_AN_TOP2_XPABIAS_LVL 0xC0000000 364185377Ssam#define AR_AN_TOP2_XPABIAS_LVL_S 30 365185377Ssam#define AR_AN_TOP2_LOCALBIAS 0x00200000 366185377Ssam#define AR_AN_TOP2_LOCALBIAS_S 21 367185377Ssam#define AR_AN_TOP2_PWDCLKIND 0x00400000 368185377Ssam#define AR_AN_TOP2_PWDCLKIND_S 22 369185377Ssam 370185377Ssam#define AR_AN_SYNTH9_REFDIVA 0xf8000000 371185377Ssam#define AR_AN_SYNTH9_REFDIVA_S 27 372185377Ssam 373185377Ssam/* AR9285 Analog registers */ 374203159Srpaulo#define AR9285_AN_RF2G1_ENPACAL 0x00000800 375203159Srpaulo#define AR9285_AN_RF2G1_ENPACAL_S 11 376203159Srpaulo#define AR9285_AN_RF2G1_PDPADRV1 0x02000000 377203159Srpaulo#define AR9285_AN_RF2G1_PDPADRV1_S 25 378203159Srpaulo#define AR9285_AN_RF2G1_PDPADRV2 0x01000000 379203159Srpaulo#define AR9285_AN_RF2G1_PDPADRV2_S 24 380203159Srpaulo#define AR9285_AN_RF2G1_PDPAOUT 0x00800000 381203159Srpaulo#define AR9285_AN_RF2G1_PDPAOUT_S 23 382185377Ssam 383203159Srpaulo#define AR9285_AN_RF2G2_OFFCAL 0x00001000 384203159Srpaulo#define AR9285_AN_RF2G2_OFFCAL_S 12 385185377Ssam 386203159Srpaulo#define AR9285_AN_RF2G3_PDVCCOMP 0x02000000 387203159Srpaulo#define AR9285_AN_RF2G3_PDVCCOMP_S 25 388203159Srpaulo#define AR9285_AN_RF2G3_OB_0 0x00E00000 389203159Srpaulo#define AR9285_AN_RF2G3_OB_0_S 21 390203159Srpaulo#define AR9285_AN_RF2G3_OB_1 0x001C0000 391203159Srpaulo#define AR9285_AN_RF2G3_OB_1_S 18 392203159Srpaulo#define AR9285_AN_RF2G3_OB_2 0x00038000 393203159Srpaulo#define AR9285_AN_RF2G3_OB_2_S 15 394203159Srpaulo#define AR9285_AN_RF2G3_OB_3 0x00007000 395203159Srpaulo#define AR9285_AN_RF2G3_OB_3_S 12 396203159Srpaulo#define AR9285_AN_RF2G3_OB_4 0x00000E00 397203159Srpaulo#define AR9285_AN_RF2G3_OB_4_S 9 398185377Ssam 399203159Srpaulo#define AR9285_AN_RF2G3_DB1_0 0x000001C0 400203159Srpaulo#define AR9285_AN_RF2G3_DB1_0_S 6 401203159Srpaulo#define AR9285_AN_RF2G3_DB1_1 0x00000038 402203159Srpaulo#define AR9285_AN_RF2G3_DB1_1_S 3 403203159Srpaulo#define AR9285_AN_RF2G3_DB1_2 0x00000007 404203159Srpaulo#define AR9285_AN_RF2G3_DB1_2_S 0 405203159Srpaulo 406203159Srpaulo#define AR9285_AN_RF2G4_DB1_3 0xE0000000 407203159Srpaulo#define AR9285_AN_RF2G4_DB1_3_S 29 408203159Srpaulo#define AR9285_AN_RF2G4_DB1_4 0x1C000000 409203159Srpaulo#define AR9285_AN_RF2G4_DB1_4_S 26 410203159Srpaulo 411203159Srpaulo#define AR9285_AN_RF2G4_DB2_0 0x03800000 412203159Srpaulo#define AR9285_AN_RF2G4_DB2_0_S 23 413203159Srpaulo#define AR9285_AN_RF2G4_DB2_1 0x00700000 414203159Srpaulo#define AR9285_AN_RF2G4_DB2_1_S 20 415203159Srpaulo#define AR9285_AN_RF2G4_DB2_2 0x000E0000 416203159Srpaulo#define AR9285_AN_RF2G4_DB2_2_S 17 417203159Srpaulo#define AR9285_AN_RF2G4_DB2_3 0x0001C000 418203159Srpaulo#define AR9285_AN_RF2G4_DB2_3_S 14 419203159Srpaulo#define AR9285_AN_RF2G4_DB2_4 0x00003800 420203159Srpaulo#define AR9285_AN_RF2G4_DB2_4_S 11 421203159Srpaulo 422203159Srpaulo#define AR9285_AN_RF2G6_CCOMP 0x00007800 423203159Srpaulo#define AR9285_AN_RF2G6_CCOMP_S 11 424203159Srpaulo#define AR9285_AN_RF2G6_OFFS 0x03f00000 425203159Srpaulo#define AR9285_AN_RF2G6_OFFS_S 20 426203159Srpaulo 427203159Srpaulo#define AR9271_AN_RF2G6_OFFS 0x07f00000 428203159Srpaulo#define AR9271_AN_RF2G6_OFFS_S 20 429203159Srpaulo 430203159Srpaulo#define AR9285_AN_RF2G7_PWDDB 0x00000002 431203159Srpaulo#define AR9285_AN_RF2G7_PWDDB_S 1 432203159Srpaulo#define AR9285_AN_RF2G7_PADRVGN2TAB0 0xE0000000 433203159Srpaulo#define AR9285_AN_RF2G7_PADRVGN2TAB0_S 29 434203159Srpaulo 435203159Srpaulo#define AR9285_AN_RF2G8_PADRVGN2TAB0 0x0001C000 436203159Srpaulo#define AR9285_AN_RF2G8_PADRVGN2TAB0_S 14 437203159Srpaulo 438203159Srpaulo#define AR9285_AN_RXTXBB1_PDRXTXBB1 0x00000020 439203159Srpaulo#define AR9285_AN_RXTXBB1_PDRXTXBB1_S 5 440203159Srpaulo#define AR9285_AN_RXTXBB1_PDV2I 0x00000080 441203159Srpaulo#define AR9285_AN_RXTXBB1_PDV2I_S 7 442203159Srpaulo#define AR9285_AN_RXTXBB1_PDDACIF 0x00000100 443203159Srpaulo#define AR9285_AN_RXTXBB1_PDDACIF_S 8 444203159Srpaulo#define AR9285_AN_RXTXBB1_SPARE9 0x00000001 445203159Srpaulo#define AR9285_AN_RXTXBB1_SPARE9_S 0 446203159Srpaulo 447185377Ssam#define AR9285_AN_TOP3_XPABIAS_LVL 0x0000000C 448185377Ssam#define AR9285_AN_TOP3_XPABIAS_LVL_S 2 449203159Srpaulo#define AR9285_AN_TOP3_PWDDAC 0x00800000 450203159Srpaulo#define AR9285_AN_TOP3_PWDDAC_S 23 451185377Ssam 452185377Ssam/* Sleep control */ 453185377Ssam#define AR5416_SLEEP1_CAB_TIMEOUT 0xFFE00000 /* Cab timeout (TU) */ 454185377Ssam#define AR5416_SLEEP1_CAB_TIMEOUT_S 22 455185377Ssam 456185377Ssam#define AR5416_SLEEP2_BEACON_TIMEOUT 0xFFE00000 /* Beacon timeout (TU)*/ 457185377Ssam#define AR5416_SLEEP2_BEACON_TIMEOUT_S 22 458185377Ssam 459185377Ssam/* Sleep Registers */ 460185377Ssam#define AR_SLP32_HALFCLK_LATENCY 0x000FFFFF /* rising <-> falling edge */ 461185377Ssam#define AR_SLP32_ENA 0x00100000 462185377Ssam#define AR_SLP32_TSF_WRITE_STATUS 0x00200000 /* tsf update in progress */ 463185377Ssam 464185377Ssam#define AR_SLP32_WAKE_XTL_TIME 0x0000FFFF /* time to wake crystal */ 465185377Ssam 466185377Ssam#define AR_SLP32_TST_INC 0x000FFFFF 467185377Ssam 468185377Ssam#define AR_SLP_MIB_CLEAR 0x00000001 /* clear pending */ 469185377Ssam#define AR_SLP_MIB_PENDING 0x00000002 /* clear counters */ 470185377Ssam 471185377Ssam#define AR_TIMER_MODE_TBTT 0x00000001 472185377Ssam#define AR_TIMER_MODE_DBA 0x00000002 473185377Ssam#define AR_TIMER_MODE_SWBA 0x00000004 474185377Ssam#define AR_TIMER_MODE_HCF 0x00000008 475185377Ssam#define AR_TIMER_MODE_TIM 0x00000010 476185377Ssam#define AR_TIMER_MODE_DTIM 0x00000020 477185377Ssam#define AR_TIMER_MODE_QUIET 0x00000040 478185377Ssam#define AR_TIMER_MODE_NDP 0x00000080 479185377Ssam#define AR_TIMER_MODE_OVERFLOW_INDEX 0x00000700 480185377Ssam#define AR_TIMER_MODE_OVERFLOW_INDEX_S 8 481185377Ssam#define AR_TIMER_MODE_THRESH 0xFFFFF000 482185377Ssam#define AR_TIMER_MODE_THRESH_S 12 483185377Ssam 484185377Ssam/* PCU Misc modes */ 485185377Ssam#define AR_PCU_FORCE_BSSID_MATCH 0x00000001 /* force bssid to match */ 486185377Ssam#define AR_PCU_MIC_NEW_LOC_ENA 0x00000004 /* tx/rx mic keys together */ 487185377Ssam#define AR_PCU_TX_ADD_TSF 0x00000008 /* add tx_tsf + int_tsf */ 488185377Ssam#define AR_PCU_CCK_SIFS_MODE 0x00000010 /* assume 11b sifs */ 489185377Ssam#define AR_PCU_RX_ANT_UPDT 0x00000800 /* KC_RX_ANT_UPDATE */ 490185377Ssam#define AR_PCU_TXOP_TBTT_LIMIT_ENA 0x00001000 /* enforce txop / tbtt */ 491185377Ssam#define AR_PCU_MISS_BCN_IN_SLEEP 0x00004000 /* count bmiss's when sleeping */ 492185377Ssam#define AR_PCU_BUG_12306_FIX_ENA 0x00020000 /* use rx_clear to count sifs */ 493185377Ssam#define AR_PCU_FORCE_QUIET_COLL 0x00040000 /* kill xmit for channel change */ 494185377Ssam#define AR_PCU_TBTT_PROTECT 0x00200000 /* no xmit upto tbtt+20 uS */ 495185377Ssam#define AR_PCU_CLEAR_VMF 0x01000000 /* clear vmf mode (fast cc)*/ 496185377Ssam#define AR_PCU_CLEAR_BA_VALID 0x04000000 /* clear ba state */ 497185377Ssam 498185377Ssam/* GPIO Interrupt */ 499185377Ssam#define AR_INTR_GPIO 0x3FF00000 /* gpio interrupted */ 500185377Ssam#define AR_INTR_GPIO_S 20 501185377Ssam 502185377Ssam#define AR_GPIO_OUT_CTRL 0x000003FF /* 0 = out, 1 = in */ 503185377Ssam#define AR_GPIO_OUT_VAL 0x000FFC00 504185377Ssam#define AR_GPIO_OUT_VAL_S 10 505185377Ssam#define AR_GPIO_INTR_CTRL 0x3FF00000 506185377Ssam#define AR_GPIO_INTR_CTRL_S 20 507185377Ssam 508188976Ssam#define AR_GPIO_IN_VAL 0x0FFFC000 /* pre-9280 */ 509188976Ssam#define AR_GPIO_IN_VAL_S 14 510188976Ssam#define AR928X_GPIO_IN_VAL 0x000FFC00 511188976Ssam#define AR928X_GPIO_IN_VAL_S 10 512188976Ssam#define AR9285_GPIO_IN_VAL 0x00FFF000 513188976Ssam#define AR9285_GPIO_IN_VAL_S 12 514188976Ssam 515188976Ssam#define AR_GPIO_OE_OUT_DRV 0x3 /* 2 bit mask shifted by 2*bitpos */ 516188976Ssam#define AR_GPIO_OE_OUT_DRV_NO 0x0 /* tristate */ 517188976Ssam#define AR_GPIO_OE_OUT_DRV_LOW 0x1 /* drive if low */ 518188976Ssam#define AR_GPIO_OE_OUT_DRV_HI 0x2 /* drive if high */ 519188976Ssam#define AR_GPIO_OE_OUT_DRV_ALL 0x3 /* drive always */ 520188976Ssam 521188976Ssam#define AR_GPIO_INTR_POL_VAL 0x1FFF 522188976Ssam#define AR_GPIO_INTR_POL_VAL_S 0 523188976Ssam 524185377Ssam#define AR_2040_JOINED_RX_CLEAR 0x00000001 /* use ctl + ext rx_clear for cca */ 525185377Ssam 526185377Ssam#define AR_PCU_TXBUF_CTRL_SIZE_MASK 0x7FF 527185377Ssam#define AR_PCU_TXBUF_CTRL_USABLE_SIZE 0x700 528203159Srpaulo#define AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE 0x380 529185377Ssam 530185377Ssam/* Eeprom defines */ 531185377Ssam#define AR_EEPROM_STATUS_DATA_VAL 0x0000ffff 532185377Ssam#define AR_EEPROM_STATUS_DATA_VAL_S 0 533185377Ssam#define AR_EEPROM_STATUS_DATA_BUSY 0x00010000 534185377Ssam#define AR_EEPROM_STATUS_DATA_BUSY_ACCESS 0x00020000 535185377Ssam#define AR_EEPROM_STATUS_DATA_PROT_ACCESS 0x00040000 536185377Ssam#define AR_EEPROM_STATUS_DATA_ABSENT_ACCESS 0x00080000 537185377Ssam 538185377Ssam#define AR_SREV_REVISION_OWL_10 0x08 539185377Ssam#define AR_SREV_REVISION_OWL_20 0x09 540185377Ssam#define AR_SREV_REVISION_OWL_22 0x0a 541185377Ssam 542185377Ssam#define AR_RAD5133_SREV_MAJOR 0xc0 /* Fowl: 2+5G/3x3 */ 543185377Ssam#define AR_RAD2133_SREV_MAJOR 0xd0 /* Fowl: 2G/3x3 */ 544185377Ssam#define AR_RAD5122_SREV_MAJOR 0xe0 /* Fowl: 5G/2x2 */ 545185377Ssam#define AR_RAD2122_SREV_MAJOR 0xf0 /* Fowl: 2+5G/2x2 */ 546185377Ssam 547185377Ssam/* Test macro for owl 1.0 */ 548185377Ssam#define IS_5416V1(_ah) ((_ah)->ah_macRev == AR_SREV_REVISION_OWL_10) 549185377Ssam#define IS_5416V2(_ah) ((_ah)->ah_macRev >= AR_SREV_REVISION_OWL_20) 550185377Ssam#define IS_5416V2_2(_ah) ((_ah)->ah_macRev == AR_SREV_REVISION_OWL_22) 551185377Ssam 552185377Ssam/* Expanded Mac Silicon Rev (16 bits starting with Sowl) */ 553185377Ssam#define AR_XSREV_ID 0xFFFFFFFF /* Chip ID */ 554185377Ssam#define AR_XSREV_ID_S 0 555185377Ssam#define AR_XSREV_VERSION 0xFFFC0000 /* Chip version */ 556185377Ssam#define AR_XSREV_VERSION_S 18 557185377Ssam#define AR_XSREV_TYPE 0x0003F000 /* Chip type */ 558185377Ssam#define AR_XSREV_TYPE_S 12 559185377Ssam#define AR_XSREV_TYPE_CHAIN 0x00001000 /* Chain Mode (1:3 chains, 560185377Ssam * 0:2 chains) */ 561185377Ssam#define AR_XSREV_TYPE_HOST_MODE 0x00002000 /* Host Mode (1:PCI, 0:PCIe) */ 562185377Ssam#define AR_XSREV_REVISION 0x00000F00 563185377Ssam#define AR_XSREV_REVISION_S 8 564185377Ssam 565185377Ssam#define AR_XSREV_VERSION_OWL_PCI 0x0D 566185377Ssam#define AR_XSREV_VERSION_OWL_PCIE 0x0C 567185377Ssam#define AR_XSREV_REVISION_OWL_10 0 /* Owl 1.0 */ 568185377Ssam#define AR_XSREV_REVISION_OWL_20 1 /* Owl 2.0/2.1 */ 569185377Ssam#define AR_XSREV_REVISION_OWL_22 2 /* Owl 2.2 */ 570185377Ssam#define AR_XSREV_VERSION_SOWL 0x40 571185377Ssam#define AR_XSREV_REVISION_SOWL_10 0 /* Sowl 1.0 */ 572185377Ssam#define AR_XSREV_REVISION_SOWL_11 1 /* Sowl 1.1 */ 573185377Ssam#define AR_XSREV_VERSION_MERLIN 0x80 /* Merlin Version */ 574185377Ssam#define AR_XSREV_REVISION_MERLIN_10 0 /* Merlin 1.0 */ 575185377Ssam#define AR_XSREV_REVISION_MERLIN_20 1 /* Merlin 2.0 */ 576185377Ssam#define AR_XSREV_REVISION_MERLIN_21 2 /* Merlin 2.1 */ 577185377Ssam#define AR_XSREV_VERSION_KITE 0xC0 /* Kite Version */ 578185377Ssam#define AR_XSREV_REVISION_KITE_10 0 /* Kite 1.0 */ 579203159Srpaulo#define AR_XSREV_REVISION_KITE_11 1 /* Kite 1.1 */ 580203159Srpaulo#define AR_XSREV_REVISION_KITE_12 2 /* Kite 1.2 */ 581185377Ssam 582185377Ssam#define AR_SREV_OWL_20_OR_LATER(_ah) \ 583185377Ssam (AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_SOWL || \ 584185377Ssam AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_OWL_20) 585185377Ssam#define AR_SREV_OWL_22_OR_LATER(_ah) \ 586185377Ssam (AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_SOWL || \ 587185377Ssam AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_OWL_22) 588185377Ssam 589185377Ssam#define AR_SREV_SOWL(_ah) \ 590185377Ssam (AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_SOWL) 591185377Ssam#define AR_SREV_SOWL_10_OR_LATER(_ah) \ 592185377Ssam (AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_SOWL) 593185377Ssam#define AR_SREV_SOWL_11(_ah) \ 594185377Ssam (AR_SREV_SOWL(_ah) && \ 595185377Ssam AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_SOWL_11) 596185377Ssam 597185377Ssam#define AR_SREV_MERLIN(_ah) \ 598185377Ssam (AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_MERLIN) 599185377Ssam#define AR_SREV_MERLIN_10_OR_LATER(_ah) \ 600185377Ssam (AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_MERLIN) 601185377Ssam#define AR_SREV_MERLIN_20(_ah) \ 602185377Ssam (AR_SREV_MERLIN(_ah) && \ 603185377Ssam AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_MERLIN_20) 604185377Ssam#define AR_SREV_MERLIN_20_OR_LATER(_ah) \ 605185377Ssam (AR_SREV_MERLIN_20(_ah) || \ 606185377Ssam AH_PRIVATE((_ah))->ah_macVersion > AR_XSREV_VERSION_MERLIN) 607185377Ssam 608185377Ssam#define AR_SREV_KITE(_ah) \ 609185377Ssam (AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_KITE) 610185377Ssam#define AR_SREV_KITE_10_OR_LATER(_ah) \ 611185377Ssam (AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_KITE) 612203159Srpaulo#define AR_SREV_KITE_11(_ah) \ 613203159Srpaulo (AR_SREV_KITE(ah) && \ 614203159Srpaulo AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_KITE_11) 615203159Srpaulo#define AR_SREV_KITE_11_OR_LATER(_ah) \ 616203933Srpaulo (AR_SREV_KITE_11(_ah) || \ 617203159Srpaulo AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KITE_11) 618203159Srpaulo#define AR_SREV_KITE_12(_ah) \ 619203159Srpaulo (AR_SREV_KITE(ah) && \ 620203933Srpaulo AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KITE_12) 621203159Srpaulo#define AR_SREV_KITE_12_OR_LATER(_ah) \ 622203933Srpaulo (AR_SREV_KITE_12(_ah) || \ 623203159Srpaulo AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KITE_12) 624185377Ssam#endif /* _DEV_ATH_AR5416REG_H */ 625