board_bwct.c revision 185288
1/*- 2 * Copyright (c) 1994-1998 Mark Brinicombe. 3 * Copyright (c) 1994 Brini. 4 * All rights reserved. 5 * 6 * This code is derived from software written for Brini by Mark Brinicombe 7 * 8 * Redistribution and use in source and binary forms, with or without 9 * modification, are permitted provided that the following conditions 10 * are met: 11 * 1. Redistributions of source code must retain the above copyright 12 * notice, this list of conditions and the following disclaimer. 13 * 2. Redistributions in binary form must reproduce the above copyright 14 * notice, this list of conditions and the following disclaimer in the 15 * documentation and/or other materials provided with the distribution. 16 * 3. All advertising materials mentioning features or use of this software 17 * must display the following acknowledgement: 18 * This product includes software developed by Brini. 19 * 4. The name of the company nor the name of the author may be used to 20 * endorse or promote products derived from this software without specific 21 * prior written permission. 22 * 23 * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED 24 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF 25 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 26 * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, 27 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 28 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 29 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 30 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 31 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 32 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 33 * SUCH DAMAGE. 34 * 35 * RiscBSD kernel project 36 * 37 * machdep.c 38 * 39 * Machine dependant functions for kernel setup 40 * 41 * This file needs a lot of work. 42 * 43 * Created : 17/09/94 44 */ 45 46#include "opt_msgbuf.h" 47#include "opt_at91.h" 48 49#include <sys/cdefs.h> 50__FBSDID("$FreeBSD: head/sys/arm/at91/kb920x_machdep.c 185288 2008-11-25 05:17:39Z imp $"); 51 52#define _ARM32_BUS_DMA_PRIVATE 53#include <sys/param.h> 54#include <sys/systm.h> 55#include <sys/sysproto.h> 56#include <sys/signalvar.h> 57#include <sys/imgact.h> 58#include <sys/kernel.h> 59#include <sys/ktr.h> 60#include <sys/linker.h> 61#include <sys/lock.h> 62#include <sys/malloc.h> 63#include <sys/mutex.h> 64#include <sys/pcpu.h> 65#include <sys/proc.h> 66#include <sys/ptrace.h> 67#include <sys/cons.h> 68#include <sys/bio.h> 69#include <sys/bus.h> 70#include <sys/buf.h> 71#include <sys/exec.h> 72#include <sys/kdb.h> 73#include <sys/msgbuf.h> 74#include <machine/reg.h> 75#include <machine/cpu.h> 76 77#include <vm/vm.h> 78#include <vm/pmap.h> 79#include <vm/vm_object.h> 80#include <vm/vm_page.h> 81#include <vm/vm_pager.h> 82#include <vm/vm_map.h> 83#include <vm/vnode_pager.h> 84#include <machine/pmap.h> 85#include <machine/vmparam.h> 86#include <machine/pcb.h> 87#include <machine/undefined.h> 88#include <machine/machdep.h> 89#include <machine/metadata.h> 90#include <machine/armreg.h> 91#include <machine/bus.h> 92#include <sys/reboot.h> 93 94#include <arm/at91/at91rm92reg.h> 95#include <arm/at91/at91_piovar.h> 96#include <arm/at91/at91_pio_rm9200.h> 97 98#define KERNEL_PT_SYS 0 /* Page table for mapping proc0 zero page */ 99#define KERNEL_PT_KERN 1 100#define KERNEL_PT_KERN_NUM 22 101#define KERNEL_PT_AFKERNEL KERNEL_PT_KERN + KERNEL_PT_KERN_NUM /* L2 table for mapping after kernel */ 102#define KERNEL_PT_AFKERNEL_NUM 5 103 104/* this should be evenly divisable by PAGE_SIZE / L2_TABLE_SIZE_REAL (or 4) */ 105#define NUM_KERNEL_PTS (KERNEL_PT_AFKERNEL + KERNEL_PT_AFKERNEL_NUM) 106 107/* Define various stack sizes in pages */ 108#define IRQ_STACK_SIZE 1 109#define ABT_STACK_SIZE 1 110#define UND_STACK_SIZE 1 111 112extern u_int data_abort_handler_address; 113extern u_int prefetch_abort_handler_address; 114extern u_int undefined_handler_address; 115 116struct pv_addr kernel_pt_table[NUM_KERNEL_PTS]; 117 118extern void *_end; 119 120extern int *end; 121 122struct pcpu __pcpu; 123struct pcpu *pcpup = &__pcpu; 124 125/* Physical and virtual addresses for some global pages */ 126 127vm_paddr_t phys_avail[10]; 128vm_paddr_t dump_avail[4]; 129vm_offset_t physical_pages; 130 131struct pv_addr systempage; 132struct pv_addr msgbufpv; 133struct pv_addr irqstack; 134struct pv_addr undstack; 135struct pv_addr abtstack; 136struct pv_addr kernelstack; 137 138static void *boot_arg1; 139static void *boot_arg2; 140 141static struct trapframe proc0_tf; 142 143/* Static device mappings. */ 144static const struct pmap_devmap kb920x_devmap[] = { 145 /* 146 * Map the on-board devices VA == PA so that we can access them 147 * with the MMU on or off. 148 */ 149 { 150 /* 151 * This at least maps the interrupt controller, the UART 152 * and the timer. Other devices should use newbus to 153 * map their memory anyway. 154 */ 155 0xdff00000, 156 0xfff00000, 157 0x100000, 158 VM_PROT_READ|VM_PROT_WRITE, 159 PTE_NOCACHE, 160 }, 161 /* 162 * We can't just map the OHCI registers VA == PA, because 163 * AT91RM92_OHCI_BASE belongs to the userland address space. 164 * We could just choose a different virtual address, but a better 165 * solution would probably be to just use pmap_mapdev() to allocate 166 * KVA, as we don't need the OHCI controller before the vm 167 * initialization is done. However, the AT91 resource allocation 168 * system doesn't know how to use pmap_mapdev() yet. 169 */ 170 { 171 /* 172 * Add the ohci controller, and anything else that might be 173 * on this chip select for a VA/PA mapping. 174 */ 175 AT91RM92_OHCI_BASE, 176 AT91RM92_OHCI_PA_BASE, 177 AT91RM92_OHCI_SIZE, 178 VM_PROT_READ|VM_PROT_WRITE, 179 PTE_NOCACHE, 180 }, 181 { 182 0, 183 0, 184 0, 185 0, 186 0, 187 } 188}; 189 190static long 191ramsize(void) 192{ 193 uint32_t *SDRAMC = (uint32_t *)(AT91RM92_BASE + AT91RM92_SDRAMC_BASE); 194 uint32_t cr, mr; 195 int banks, rows, cols, bw; 196 197 cr = SDRAMC[AT91RM92_SDRAMC_CR / 4]; 198 mr = SDRAMC[AT91RM92_SDRAMC_MR / 4]; 199 bw = (mr & AT91RM92_SDRAMC_MR_DBW_16) ? 1 : 2; 200 banks = (cr & AT91RM92_SDRAMC_CR_NB_4) ? 2 : 1; 201 rows = ((cr & AT91RM92_SDRAMC_CR_NR_MASK) >> 2) + 11; 202 cols = (cr & AT91RM92_SDRAMC_CR_NC_MASK) + 8; 203 return (1 << (cols + rows + banks + bw)); 204} 205 206static long 207board_init(void) 208{ 209 /* 210 * Since the USART supports RS-485 multidrop mode, it allows the 211 * TX pins to float. However, for RS-232 operations, we don't want 212 * these pins to float. Instead, they should be pulled up to avoid 213 * mismatches. Linux does something similar when it configures the 214 * TX lines. This implies that we also allow the RX lines to float 215 * rather than be in the state they are left in by the boot loader. 216 * Since they are input pins, I think that this is the right thing 217 * to do. 218 */ 219 220 /* PIOA's A periph: Turn USART 0 and 2's TX/RX pins */ 221 at91_pio_use_periph_a(AT91RM92_PIOA_BASE, 222 AT91C_PA18_RXD0 | AT91C_PA22_RXD2, 0); 223 at91_pio_use_periph_a(AT91RM92_PIOA_BASE, 224 AT91C_PA17_TXD0 | AT91C_PA23_TXD2, 1); 225 /* PIOA's B periph: Turn USART 3's TX/RX pins */ 226 at91_pio_use_periph_b(AT91RM92_PIOA_BASE, AT91C_PA6_RXD3, 0); 227 at91_pio_use_periph_b(AT91RM92_PIOA_BASE, AT91C_PA5_TXD3, 1); 228#ifdef AT91_TSC 229 /* We're using TC0's A1 and A2 input */ 230 at91_pio_use_periph_b(AT91RM92_PIOA_BASE, 231 AT91C_PA19_TIOA1 | AT91C_PA21_TIOA2, 0); 232#endif 233 /* PIOB's A periph: Turn USART 1's TX/RX pins */ 234 at91_pio_use_periph_a(AT91RM92_PIOB_BASE, AT91C_PB21_RXD1, 0); 235 at91_pio_use_periph_a(AT91RM92_PIOB_BASE, AT91C_PB20_TXD1, 1); 236 237 /* Pin assignment */ 238#ifdef AT91_TSC 239 /* Assert PA24 low -- talk to rubidium */ 240 at91_pio_use_gpio(AT91RM92_PIOA_BASE, AT91C_PIO_PA24); 241 at91_pio_gpio_output(AT91RM92_PIOA_BASE, AT91C_PIO_PA24, 0); 242 at91_pio_gpio_clear(AT91RM92_PIOA_BASE, AT91C_PIO_PA24); 243 at91_pio_use_gpio(AT91RM92_PIOB_BASE, 244 AT91C_PIO_PB16 | AT91C_PIO_PB17 | AT91C_PIO_PB18 | AT91C_PIO_PB19); 245#endif 246 247 return (ramsize()); 248} 249 250void * 251initarm(void *arg, void *arg2) 252{ 253 struct pv_addr kernel_l1pt; 254 int loop, i; 255 u_int l1pagetable; 256 vm_offset_t freemempos; 257 vm_offset_t afterkern; 258 uint32_t memsize; 259 vm_offset_t lastaddr; 260 261 boot_arg1 = arg; 262 boot_arg2 = arg2; 263 set_cpufuncs(); 264 lastaddr = fake_preload_metadata(); 265 pcpu_init(pcpup, 0, sizeof(struct pcpu)); 266 PCPU_SET(curthread, &thread0); 267 268 freemempos = (lastaddr + PAGE_MASK) & ~PAGE_MASK; 269 /* Define a macro to simplify memory allocation */ 270#define valloc_pages(var, np) \ 271 alloc_pages((var).pv_va, (np)); \ 272 (var).pv_pa = (var).pv_va + (KERNPHYSADDR - KERNVIRTADDR); 273 274#define alloc_pages(var, np) \ 275 (var) = freemempos; \ 276 freemempos += (np * PAGE_SIZE); \ 277 memset((char *)(var), 0, ((np) * PAGE_SIZE)); 278 279 while (((freemempos - L1_TABLE_SIZE) & (L1_TABLE_SIZE - 1)) != 0) 280 freemempos += PAGE_SIZE; 281 valloc_pages(kernel_l1pt, L1_TABLE_SIZE / PAGE_SIZE); 282 for (loop = 0; loop < NUM_KERNEL_PTS; ++loop) { 283 if (!(loop % (PAGE_SIZE / L2_TABLE_SIZE_REAL))) { 284 valloc_pages(kernel_pt_table[loop], 285 L2_TABLE_SIZE / PAGE_SIZE); 286 } else { 287 kernel_pt_table[loop].pv_va = freemempos - 288 (loop % (PAGE_SIZE / L2_TABLE_SIZE_REAL)) * 289 L2_TABLE_SIZE_REAL; 290 kernel_pt_table[loop].pv_pa = 291 kernel_pt_table[loop].pv_va - KERNVIRTADDR + 292 KERNPHYSADDR; 293 } 294 i++; 295 } 296 /* 297 * Allocate a page for the system page mapped to V0x00000000 298 * This page will just contain the system vectors and can be 299 * shared by all processes. 300 */ 301 valloc_pages(systempage, 1); 302 303 /* Allocate stacks for all modes */ 304 valloc_pages(irqstack, IRQ_STACK_SIZE); 305 valloc_pages(abtstack, ABT_STACK_SIZE); 306 valloc_pages(undstack, UND_STACK_SIZE); 307 valloc_pages(kernelstack, KSTACK_PAGES); 308 valloc_pages(msgbufpv, round_page(MSGBUF_SIZE) / PAGE_SIZE); 309 310 /* 311 * Now we start construction of the L1 page table 312 * We start by mapping the L2 page tables into the L1. 313 * This means that we can replace L1 mappings later on if necessary 314 */ 315 l1pagetable = kernel_l1pt.pv_va; 316 317 /* Map the L2 pages tables in the L1 page table */ 318 pmap_link_l2pt(l1pagetable, ARM_VECTORS_HIGH, 319 &kernel_pt_table[KERNEL_PT_SYS]); 320 for (i = 0; i < KERNEL_PT_KERN_NUM; i++) 321 pmap_link_l2pt(l1pagetable, KERNBASE + i * L1_S_SIZE, 322 &kernel_pt_table[KERNEL_PT_KERN + i]); 323 pmap_map_chunk(l1pagetable, KERNBASE, PHYSADDR, 324 (((uint32_t)lastaddr - KERNBASE) + PAGE_SIZE) & ~(PAGE_SIZE - 1), 325 VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE); 326 afterkern = round_page((lastaddr + L1_S_SIZE) & ~(L1_S_SIZE - 1)); 327 for (i = 0; i < KERNEL_PT_AFKERNEL_NUM; i++) { 328 pmap_link_l2pt(l1pagetable, afterkern + i * L1_S_SIZE, 329 &kernel_pt_table[KERNEL_PT_AFKERNEL + i]); 330 } 331 332 /* Map the vector page. */ 333 pmap_map_entry(l1pagetable, ARM_VECTORS_HIGH, systempage.pv_pa, 334 VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE); 335 /* Map the stack pages */ 336 pmap_map_chunk(l1pagetable, irqstack.pv_va, irqstack.pv_pa, 337 IRQ_STACK_SIZE * PAGE_SIZE, VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE); 338 pmap_map_chunk(l1pagetable, abtstack.pv_va, abtstack.pv_pa, 339 ABT_STACK_SIZE * PAGE_SIZE, VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE); 340 pmap_map_chunk(l1pagetable, undstack.pv_va, undstack.pv_pa, 341 UND_STACK_SIZE * PAGE_SIZE, VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE); 342 pmap_map_chunk(l1pagetable, kernelstack.pv_va, kernelstack.pv_pa, 343 KSTACK_PAGES * PAGE_SIZE, VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE); 344 345 pmap_map_chunk(l1pagetable, kernel_l1pt.pv_va, kernel_l1pt.pv_pa, 346 L1_TABLE_SIZE, VM_PROT_READ|VM_PROT_WRITE, PTE_PAGETABLE); 347 pmap_map_chunk(l1pagetable, msgbufpv.pv_va, msgbufpv.pv_pa, 348 MSGBUF_SIZE, VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE); 349 350 for (loop = 0; loop < NUM_KERNEL_PTS; ++loop) { 351 pmap_map_chunk(l1pagetable, kernel_pt_table[loop].pv_va, 352 kernel_pt_table[loop].pv_pa, L2_TABLE_SIZE, 353 VM_PROT_READ|VM_PROT_WRITE, PTE_PAGETABLE); 354 } 355 356 pmap_devmap_bootstrap(l1pagetable, kb920x_devmap); 357 cpu_domains((DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2)) | DOMAIN_CLIENT); 358 setttb(kernel_l1pt.pv_pa); 359 cpu_tlb_flushID(); 360 cpu_domains(DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2)); 361 cninit(); 362 memsize = board_init(); 363 physmem = memsize / PAGE_SIZE; 364 365 /* 366 * Pages were allocated during the secondary bootstrap for the 367 * stacks for different CPU modes. 368 * We must now set the r13 registers in the different CPU modes to 369 * point to these stacks. 370 * Since the ARM stacks use STMFD etc. we must set r13 to the top end 371 * of the stack memory. 372 */ 373 cpu_control(CPU_CONTROL_MMU_ENABLE, CPU_CONTROL_MMU_ENABLE); 374 set_stackptr(PSR_IRQ32_MODE, 375 irqstack.pv_va + IRQ_STACK_SIZE * PAGE_SIZE); 376 set_stackptr(PSR_ABT32_MODE, 377 abtstack.pv_va + ABT_STACK_SIZE * PAGE_SIZE); 378 set_stackptr(PSR_UND32_MODE, 379 undstack.pv_va + UND_STACK_SIZE * PAGE_SIZE); 380 381 /* 382 * We must now clean the cache again.... 383 * Cleaning may be done by reading new data to displace any 384 * dirty data in the cache. This will have happened in setttb() 385 * but since we are boot strapping the addresses used for the read 386 * may have just been remapped and thus the cache could be out 387 * of sync. A re-clean after the switch will cure this. 388 * After booting there are no gross reloations of the kernel thus 389 * this problem will not occur after initarm(). 390 */ 391 cpu_idcache_wbinv_all(); 392 393 /* Set stack for exception handlers */ 394 395 data_abort_handler_address = (u_int)data_abort_handler; 396 prefetch_abort_handler_address = (u_int)prefetch_abort_handler; 397 undefined_handler_address = (u_int)undefinedinstruction_bounce; 398 undefined_init(); 399 400 proc_linkup0(&proc0, &thread0); 401 thread0.td_kstack = kernelstack.pv_va; 402 thread0.td_pcb = (struct pcb *) 403 (thread0.td_kstack + KSTACK_PAGES * PAGE_SIZE) - 1; 404 thread0.td_pcb->pcb_flags = 0; 405 thread0.td_frame = &proc0_tf; 406 pcpup->pc_curpcb = thread0.td_pcb; 407 408 arm_vector_init(ARM_VECTORS_HIGH, ARM_VEC_ALL); 409 410 pmap_curmaxkvaddr = afterkern + L1_S_SIZE * (KERNEL_PT_KERN_NUM - 1); 411 412 /* 413 * ARM_USE_SMALL_ALLOC uses dump_avail, so it must be filled before 414 * calling pmap_bootstrap. 415 */ 416 dump_avail[0] = PHYSADDR; 417 dump_avail[1] = PHYSADDR + memsize; 418 dump_avail[2] = 0; 419 dump_avail[3] = 0; 420 421 pmap_bootstrap(freemempos, 422 KERNVIRTADDR + 3 * memsize, 423 &kernel_l1pt); 424 msgbufp = (void*)msgbufpv.pv_va; 425 msgbufinit(msgbufp, MSGBUF_SIZE); 426 mutex_init(); 427 428 i = 0; 429#if PHYSADDR != KERNPHYSADDR 430 phys_avail[i++] = PHYSADDR; 431 phys_avail[i++] = KERNPHYSADDR; 432#endif 433 phys_avail[i++] = virtual_avail - KERNVIRTADDR + KERNPHYSADDR; 434 phys_avail[i++] = PHYSADDR + memsize; 435 phys_avail[i++] = 0; 436 phys_avail[i++] = 0; 437 /* Do basic tuning, hz etc */ 438 init_param1(); 439 init_param2(physmem); 440 kdb_init(); 441 return ((void *)(kernelstack.pv_va + USPACE_SVC_STACK_TOP - 442 sizeof(struct pcb))); 443} 444