vmcb.h revision 272929
1283625Sdim/*-
2283625Sdim * Copyright (c) 2013 Anish Gupta (akgupt3@gmail.com)
3283625Sdim * All rights reserved.
4283625Sdim *
5283625Sdim * Redistribution and use in source and binary forms, with or without
6283625Sdim * modification, are permitted provided that the following conditions
7283625Sdim * are met:
8283625Sdim * 1. Redistributions of source code must retain the above copyright
9283625Sdim *    notice unmodified, this list of conditions, and the following
10283625Sdim *    disclaimer.
11283625Sdim * 2. Redistributions in binary form must reproduce the above copyright
12283625Sdim *    notice, this list of conditions and the following disclaimer in the
13283625Sdim *    documentation and/or other materials provided with the distribution.
14283625Sdim *
15283625Sdim * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16283625Sdim * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17283625Sdim * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18283625Sdim * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19283625Sdim * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20283625Sdim * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21283625Sdim * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22283625Sdim * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23283625Sdim * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24283625Sdim * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25283625Sdim *
26283625Sdim * $FreeBSD: projects/bhyve_svm/sys/amd64/vmm/amd/vmcb.h 272929 2014-10-11 04:41:21Z neel $
27283625Sdim */
28283625Sdim
29283625Sdim#ifndef _VMCB_H_
30283625Sdim#define	_VMCB_H_
31283625Sdim
32283625Sdimstruct svm_softc;
33283625Sdim
34283625Sdim#define BIT(n)			(1ULL << n)
35283625Sdim
36283625Sdim/*
37283625Sdim * Secure Virtual Machine: AMD64 Programmer's Manual Vol2, Chapter 15
38283625Sdim * Layout of VMCB: AMD64 Programmer's Manual Vol2, Appendix B
39283625Sdim */
40283625Sdim
41283625Sdim/* vmcb_ctrl->intercept[] array indices */
42283625Sdim#define	VMCB_CR_INTCPT		0
43283625Sdim#define	VMCB_DR_INTCPT		1
44283625Sdim#define	VMCB_EXC_INTCPT		2
45283625Sdim#define	VMCB_CTRL1_INTCPT	3
46283625Sdim#define	VMCB_CTRL2_INTCPT	4
47283625Sdim
48283625Sdim/* intercept[VMCB_CTRL1_INTCPT] fields */
49283625Sdim#define	VMCB_INTCPT_INTR		BIT(0)
50283625Sdim#define	VMCB_INTCPT_NMI			BIT(1)
51283625Sdim#define	VMCB_INTCPT_SMI			BIT(2)
52283625Sdim#define	VMCB_INTCPT_INIT		BIT(3)
53283625Sdim#define	VMCB_INTCPT_VINTR		BIT(4)
54283625Sdim#define	VMCB_INTCPT_CR0_WRITE		BIT(5)
55283625Sdim#define	VMCB_INTCPT_IDTR_READ		BIT(6)
56283625Sdim#define	VMCB_INTCPT_GDTR_READ		BIT(7)
57283625Sdim#define	VMCB_INTCPT_LDTR_READ		BIT(8)
58283625Sdim#define	VMCB_INTCPT_TR_READ		BIT(9)
59283625Sdim#define	VMCB_INTCPT_IDTR_WRITE		BIT(10)
60283625Sdim#define	VMCB_INTCPT_GDTR_WRITE		BIT(11)
61283625Sdim#define	VMCB_INTCPT_LDTR_WRITE		BIT(12)
62283625Sdim#define	VMCB_INTCPT_TR_WRITE		BIT(13)
63283625Sdim#define	VMCB_INTCPT_RDTSC		BIT(14)
64283625Sdim#define	VMCB_INTCPT_RDPMC		BIT(15)
65283625Sdim#define	VMCB_INTCPT_PUSHF		BIT(16)
66283625Sdim#define	VMCB_INTCPT_POPF		BIT(17)
67283625Sdim#define	VMCB_INTCPT_CPUID		BIT(18)
68283625Sdim#define	VMCB_INTCPT_RSM			BIT(19)
69283625Sdim#define	VMCB_INTCPT_IRET		BIT(20)
70283625Sdim#define	VMCB_INTCPT_INTn		BIT(21)
71283625Sdim#define	VMCB_INTCPT_INVD		BIT(22)
72283625Sdim#define	VMCB_INTCPT_PAUSE		BIT(23)
73283625Sdim#define	VMCB_INTCPT_HLT			BIT(24)
74283625Sdim#define	VMCB_INTCPT_INVPG		BIT(25)
75283625Sdim#define	VMCB_INTCPT_INVPGA		BIT(26)
76283625Sdim#define	VMCB_INTCPT_IO			BIT(27)
77283625Sdim#define	VMCB_INTCPT_MSR			BIT(28)
78283625Sdim#define	VMCB_INTCPT_TASK_SWITCH		BIT(29)
79283625Sdim#define	VMCB_INTCPT_FERR_FREEZE		BIT(30)
80283625Sdim#define	VMCB_INTCPT_SHUTDOWN		BIT(31)
81283625Sdim
82283625Sdim/* intercept[VMCB_CTRL2_INTCPT] fields */
83283625Sdim#define	VMCB_INTCPT_VMRUN		BIT(0)
84283625Sdim#define	VMCB_INTCPT_VMMCALL		BIT(1)
85283625Sdim#define	VMCB_INTCPT_VMLOAD		BIT(2)
86283625Sdim#define	VMCB_INTCPT_VMSAVE		BIT(3)
87283625Sdim#define	VMCB_INTCPT_STGI		BIT(4)
88283625Sdim#define	VMCB_INTCPT_CLGI		BIT(5)
89283625Sdim#define	VMCB_INTCPT_SKINIT		BIT(6)
90283625Sdim#define	VMCB_INTCPT_RDTSCP		BIT(7)
91283625Sdim#define	VMCB_INTCPT_ICEBP		BIT(8)
92283625Sdim#define	VMCB_INTCPT_WBINVD		BIT(9)
93283625Sdim#define	VMCB_INTCPT_MONITOR		BIT(10)
94283625Sdim#define	VMCB_INTCPT_MWAIT		BIT(11)
95283625Sdim#define	VMCB_INTCPT_MWAIT_ARMED		BIT(12)
96283625Sdim#define	VMCB_INTCPT_XSETBV		BIT(13)
97283625Sdim
98283625Sdim/* VMCB TLB control */
99283625Sdim#define	VMCB_TLB_FLUSH_NOTHING		0	/* Flush nothing */
100283625Sdim#define	VMCB_TLB_FLUSH_ALL		1	/* Flush entire TLB */
101283625Sdim#define	VMCB_TLB_FLUSH_GUEST		3	/* Flush all guest entries */
102283625Sdim#define	VMCB_TLB_FLUSH_GUEST_NONGLOBAL	7	/* Flush guest non-PG entries */
103283625Sdim
104283625Sdim/* VMCB state caching */
105283625Sdim#define	VMCB_CACHE_NONE		0	/* No caching */
106283625Sdim#define	VMCB_CACHE_I		BIT(0)	/* Intercept, TSC off, Pause filter */
107283625Sdim#define	VMCB_CACHE_IOPM		BIT(1)	/* I/O and MSR permission */
108283625Sdim#define	VMCB_CACHE_ASID		BIT(2)	/* ASID */
109283625Sdim#define	VMCB_CACHE_TPR		BIT(3)	/* V_TPR to V_INTR_VECTOR */
110283625Sdim#define	VMCB_CACHE_NP		BIT(4)	/* Nested Paging */
111283625Sdim#define	VMCB_CACHE_CR		BIT(5)	/* CR0, CR3, CR4 & EFER */
112283625Sdim#define	VMCB_CACHE_DR		BIT(6)	/* Debug registers */
113283625Sdim#define	VMCB_CACHE_DT		BIT(7)	/* GDT/IDT */
114283625Sdim#define	VMCB_CACHE_SEG		BIT(8)	/* User segments, CPL */
115283625Sdim#define	VMCB_CACHE_CR2		BIT(9)	/* page fault address */
116283625Sdim#define	VMCB_CACHE_LBR		BIT(10)	/* Last branch */
117283625Sdim
118283625Sdim/* VMCB control event injection */
119283625Sdim#define	VMCB_EVENTINJ_EC_VALID		BIT(11)	/* Error Code valid */
120283625Sdim#define	VMCB_EVENTINJ_VALID		BIT(31)	/* Event valid */
121283625Sdim
122283625Sdim/* Event types that can be injected */
123283625Sdim#define	VMCB_EVENTINJ_TYPE_INTR		0
124283625Sdim#define	VMCB_EVENTINJ_TYPE_NMI		2
125283625Sdim#define	VMCB_EVENTINJ_TYPE_EXCEPTION	3
126283625Sdim#define	VMCB_EVENTINJ_TYPE_INTn		4
127283625Sdim
128283625Sdim/* VMCB exit code, APM vol2 Appendix C */
129283625Sdim#define	VMCB_EXIT_MC			0x52
130283625Sdim#define	VMCB_EXIT_INTR			0x60
131283625Sdim#define	VMCB_EXIT_NMI			0x61
132283625Sdim#define	VMCB_EXIT_VINTR			0x64
133283625Sdim#define	VMCB_EXIT_PUSHF			0x70
134283625Sdim#define	VMCB_EXIT_POPF			0x71
135283625Sdim#define	VMCB_EXIT_CPUID			0x72
136283625Sdim#define	VMCB_EXIT_IRET			0x74
137283625Sdim#define	VMCB_EXIT_PAUSE			0x77
138283625Sdim#define	VMCB_EXIT_HLT			0x78
139283625Sdim#define	VMCB_EXIT_IO			0x7B
140283625Sdim#define	VMCB_EXIT_MSR			0x7C
141283625Sdim#define	VMCB_EXIT_SHUTDOWN		0x7F
142296417Sdim#define	VMCB_EXIT_VMSAVE		0x83
143283625Sdim#define	VMCB_EXIT_NPF			0x400
144283625Sdim#define	VMCB_EXIT_INVALID		-1
145283625Sdim
146283625Sdim/*
147283625Sdim * Nested page fault.
148283625Sdim * Bit definitions to decode EXITINFO1.
149283625Sdim */
150283625Sdim#define	VMCB_NPF_INFO1_P		BIT(0) /* Nested page present. */
151283625Sdim#define	VMCB_NPF_INFO1_W		BIT(1) /* Access was write. */
152283625Sdim#define	VMCB_NPF_INFO1_U		BIT(2) /* Access was user access. */
153283625Sdim#define	VMCB_NPF_INFO1_RSV		BIT(3) /* Reserved bits present. */
154283625Sdim#define	VMCB_NPF_INFO1_ID		BIT(4) /* Code read. */
155283625Sdim
156283625Sdim#define	VMCB_NPF_INFO1_GPA		BIT(32) /* Guest physical address. */
157283625Sdim#define	VMCB_NPF_INFO1_GPT		BIT(33) /* Guest page table. */
158283625Sdim
159283625Sdim/*
160283625Sdim * EXITINTINFO, Interrupt exit info for all intrecepts.
161283625Sdim * Section 15.7.2, Intercepts during IDT Interrupt Delivery.
162283625Sdim */
163283625Sdim#define VMCB_EXITINTINFO_VECTOR(x)	((x) & 0xFF)
164283625Sdim#define VMCB_EXITINTINFO_TYPE(x)	(((x) >> 8) & 0x7)
165283625Sdim#define VMCB_EXITINTINFO_EC_VALID(x)	(((x) & BIT(11)) ? 1 : 0)
166283625Sdim#define VMCB_EXITINTINFO_VALID(x)	(((x) & BIT(31)) ? 1 : 0)
167283625Sdim#define VMCB_EXITINTINFO_EC(x)		(((x) >> 32) & 0xFFFFFFFF)
168283625Sdim
169283625Sdim/* Offset of various VMCB fields. */
170283625Sdim#define	VMCB_OFF_CTRL(x)		(x)
171283625Sdim#define	VMCB_OFF_STATE(x)		((x) + 0x400)
172283625Sdim
173283625Sdim#define	VMCB_OFF_CR_INTERCEPT		VMCB_OFF_CTRL(0x0)
174283625Sdim#define	VMCB_OFF_DR_INTERCEPT		VMCB_OFF_CTRL(0x4)
175283625Sdim#define	VMCB_OFF_EXC_INTERCEPT		VMCB_OFF_CTRL(0x8)
176283625Sdim#define	VMCB_OFF_INST1_INTERCEPT	VMCB_OFF_CTRL(0xC)
177283625Sdim#define	VMCB_OFF_INST2_INTERCEPT	VMCB_OFF_CTRL(0x10)
178283625Sdim#define	VMCB_OFF_IO_PERM		VMCB_OFF_CTRL(0x40)
179283625Sdim#define	VMCB_OFF_MSR_PERM		VMCB_OFF_CTRL(0x48)
180283625Sdim#define	VMCB_OFF_TSC_OFFSET		VMCB_OFF_CTRL(0x50)
181283625Sdim#define	VMCB_OFF_ASID			VMCB_OFF_CTRL(0x58)
182283625Sdim#define	VMCB_OFF_TLB_CTRL		VMCB_OFF_CTRL(0x5C)
183283625Sdim#define	VMCB_OFF_VIRQ			VMCB_OFF_CTRL(0x60)
184285181Sdim#define	VMCB_OFF_EXIT_REASON		VMCB_OFF_CTRL(0x70)
185283625Sdim#define	VMCB_OFF_EXITINFO1		VMCB_OFF_CTRL(0x78)
186283625Sdim#define	VMCB_OFF_EXITINFO2		VMCB_OFF_CTRL(0x80)
187283625Sdim#define	VMCB_OFF_EXITINTINFO		VMCB_OFF_CTRL(0x88)
188283625Sdim#define	VMCB_OFF_AVIC_BAR		VMCB_OFF_CTRL(0x98)
189283625Sdim#define	VMCB_OFF_NPT_BASE		VMCB_OFF_CTRL(0xB0)
190283625Sdim#define	VMCB_OFF_AVIC_PAGE		VMCB_OFF_CTRL(0xE0)
191283625Sdim#define	VMCB_OFF_AVIC_LT		VMCB_OFF_CTRL(0xF0)
192283625Sdim#define	VMCB_OFF_AVIC_PT		VMCB_OFF_CTRL(0xF8)
193#define	VMCB_OFF_SYSENTER_CS		VMCB_OFF_STATE(0x228)
194#define	VMCB_OFF_SYSENTER_ESP		VMCB_OFF_STATE(0x230)
195#define	VMCB_OFF_SYSENTER_EIP		VMCB_OFF_STATE(0x238)
196#define	VMCB_OFF_GUEST_PAT		VMCB_OFF_STATE(0x268)
197
198/*
199 * Encode the VMCB offset and bytes that we want to read from VMCB.
200 */
201#define	VMCB_ACCESS(o, w)		(0x80000000 | (((w) & 0xF) << 16) | \
202					((o) & 0xFFF))
203#define	VMCB_ACCESS_OK(v)               ((v) & 0x80000000 )
204#define	VMCB_ACCESS_BYTES(v)            (((v) >> 16) & 0xF)
205#define	VMCB_ACCESS_OFFSET(v)           ((v) & 0xFFF)
206
207#ifdef _KERNEL
208/* VMCB save state area segment format */
209struct vmcb_segment {
210	uint16_t	selector;
211	uint16_t	attrib;
212	uint32_t	limit;
213	uint64_t	base;
214} __attribute__ ((__packed__));
215CTASSERT(sizeof(struct vmcb_segment) == 16);
216
217/* Code segment descriptor attribute in 12 bit format as saved by VMCB. */
218#define	VMCB_CS_ATTRIB_L		BIT(9)	/* Long mode. */
219#define	VMCB_CS_ATTRIB_D		BIT(10)	/* OPerand size bit. */
220
221/*
222 * The VMCB is divided into two areas - the first one contains various
223 * control bits including the intercept vector and the second one contains
224 * the guest state.
225 */
226
227/* VMCB control area - padded up to 1024 bytes */
228struct vmcb_ctrl {
229	uint32_t intercept[5];	/* all intercepts */
230	uint8_t	 pad1[0x28];	/* Offsets 0x14-0x3B are reserved. */
231	uint16_t pause_filthresh; /* Offset 0x3C, PAUSE filter threshold */
232	uint16_t pause_filcnt;  /* Offset 0x3E, PAUSE filter count */
233	uint64_t iopm_base_pa;	/* 0x40: IOPM_BASE_PA */
234	uint64_t msrpm_base_pa; /* 0x48: MSRPM_BASE_PA */
235	uint64_t tsc_offset;	/* 0x50: TSC_OFFSET */
236	uint32_t asid;		/* 0x58: Guest ASID */
237	uint8_t	 tlb_ctrl;	/* 0x5C: TLB_CONTROL */
238	uint8_t  pad2[3];	/* 0x5D-0x5F: Reserved. */
239	uint8_t	 v_tpr;		/* 0x60: V_TPR, guest CR8 */
240	uint8_t	 v_irq:1;	/* Is virtual interrupt pending? */
241	uint8_t	:7; 		/* Padding */
242	uint8_t v_intr_prio:4;	/* 0x62: Priority for virtual interrupt. */
243	uint8_t v_ign_tpr:1;
244	uint8_t :3;
245	uint8_t	v_intr_masking:1; /* Guest and host sharing of RFLAGS. */
246	uint8_t	:7;
247	uint8_t	v_intr_vector;	/* 0x65: Vector for virtual interrupt. */
248	uint8_t pad3[3];	/* Bit64-40 Reserved. */
249	uint64_t intr_shadow:1; /* 0x68: Interrupt shadow, section15.2.1 APM2 */
250	uint64_t :63;
251	uint64_t exitcode;	/* 0x70, Exitcode */
252	uint64_t exitinfo1;	/* 0x78, EXITINFO1 */
253	uint64_t exitinfo2;	/* 0x80, EXITINFO2 */
254	uint64_t exitintinfo;	/* 0x88, Interrupt exit value. */
255	uint64_t np_enable:1;   /* 0x90, Nested paging enable. */
256	uint64_t :63;
257	uint8_t  pad4[0x10];	/* 0x98-0xA7 reserved. */
258	uint64_t eventinj;	/* 0xA8, Event injection. */
259	uint64_t n_cr3;		/* B0, Nested page table. */
260	uint64_t lbr_virt_en:1;	/* Enable LBR virtualization. */
261	uint64_t :63;
262	uint32_t vmcb_clean;	/* 0xC0: VMCB clean bits for caching */
263	uint32_t :32;		/* 0xC4: Reserved */
264	uint64_t nrip;		/* 0xC8: Guest next nRIP. */
265	uint8_t	inst_len;	/* 0xD0: #NPF decode assist */
266	uint8_t	inst_bytes[15];
267	uint8_t	padd6[0x320];
268} __attribute__ ((__packed__));
269CTASSERT(sizeof(struct vmcb_ctrl) == 1024);
270
271struct vmcb_state {
272	struct   vmcb_segment es;
273	struct   vmcb_segment cs;
274	struct   vmcb_segment ss;
275	struct   vmcb_segment ds;
276	struct   vmcb_segment fs;
277	struct   vmcb_segment gs;
278	struct   vmcb_segment gdt;
279	struct   vmcb_segment ldt;
280	struct   vmcb_segment idt;
281	struct   vmcb_segment tr;
282	uint8_t	 pad1[0x2b];		/* Reserved: 0xA0-0xCA */
283	uint8_t	 cpl;
284	uint8_t  pad2[4];
285	uint64_t efer;
286	uint8_t	 pad3[0x70];		/* Reserved: 0xd8-0x147 */
287	uint64_t cr4;
288	uint64_t cr3;			/* Guest CR3 */
289	uint64_t cr0;
290	uint64_t dr7;
291	uint64_t dr6;
292	uint64_t rflags;
293	uint64_t rip;
294	uint8_t	 pad4[0x58]; 		/* Reserved: 0x180-0x1D7 */
295	uint64_t rsp;
296	uint8_t	 pad5[0x18]; 		/* Reserved 0x1E0-0x1F7 */
297	uint64_t rax;
298	uint64_t star;
299	uint64_t lstar;
300	uint64_t cstar;
301	uint64_t sfmask;
302	uint64_t kernelgsbase;
303	uint64_t sysenter_cs;
304	uint64_t sysenter_esp;
305	uint64_t sysenter_eip;
306	uint64_t cr2;
307	uint8_t	 pad6[0x20];
308	uint64_t g_pat;
309	uint64_t dbgctl;
310	uint64_t br_from;
311	uint64_t br_to;
312	uint64_t int_from;
313	uint64_t int_to;
314	uint8_t	 pad7[0x968];		/* Reserved upto end of VMCB */
315} __attribute__ ((__packed__));
316CTASSERT(sizeof(struct vmcb_state) == 0xC00);
317
318struct vmcb {
319	struct vmcb_ctrl ctrl;
320	struct vmcb_state state;
321} __attribute__ ((__packed__));
322CTASSERT(sizeof(struct vmcb) == PAGE_SIZE);
323CTASSERT(offsetof(struct vmcb, state) == 0x400);
324
325int	vmcb_read(struct svm_softc *sc, int vcpu, int ident, uint64_t *retval);
326int	vmcb_write(struct svm_softc *sc, int vcpu, int ident, uint64_t val);
327int	vmcb_setdesc(void *arg, int vcpu, int ident, struct seg_desc *desc);
328int	vmcb_getdesc(void *arg, int vcpu, int ident, struct seg_desc *desc);
329int	vmcb_seg(struct vmcb *vmcb, int ident, struct vmcb_segment *seg);
330
331#endif /* _KERNEL */
332#endif /* _VMCB_H_ */
333