vmcb.h revision 271554
1/*-
2 * Copyright (c) 2013 Anish Gupta (akgupt3@gmail.com)
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 * 1. Redistributions of source code must retain the above copyright
9 *    notice unmodified, this list of conditions, and the following
10 *    disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 *    notice, this list of conditions and the following disclaimer in the
13 *    documentation and/or other materials provided with the distribution.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 *
26 * $FreeBSD: projects/bhyve_svm/sys/amd64/vmm/amd/vmcb.h 271554 2014-09-13 22:16:40Z neel $
27 */
28
29#ifndef _VMCB_H_
30#define	_VMCB_H_
31
32/*
33 * Secure Virtual Machine: AMD64 Programmer's Manual Vol2, Chapter 15
34 * Layout of VMCB: AMD64 Programmer's Manual Vol2, Appendix B
35 */
36
37/* vmcb_ctrl->intercept[] array indices */
38#define	VMCB_CR_INTCPT		0
39#define	VMCB_DR_INTCPT		1
40#define	VMCB_EXC_INTCPT		2
41#define	VMCB_CTRL1_INTCPT	3
42#define	VMCB_CTRL2_INTCPT	4
43
44/* intercept[VMCB_CTRL1_INTCPT] fields */
45#define	VMCB_INTCPT_INTR		BIT(0)
46#define	VMCB_INTCPT_NMI			BIT(1)
47#define	VMCB_INTCPT_SMI			BIT(2)
48#define	VMCB_INTCPT_INIT		BIT(3)
49#define	VMCB_INTCPT_VINTR		BIT(4)
50#define	VMCB_INTCPT_CR0_WRITE		BIT(5)
51#define	VMCB_INTCPT_IDTR_READ		BIT(6)
52#define	VMCB_INTCPT_GDTR_READ		BIT(7)
53#define	VMCB_INTCPT_LDTR_READ		BIT(8)
54#define	VMCB_INTCPT_TR_READ		BIT(9)
55#define	VMCB_INTCPT_IDTR_WRITE		BIT(10)
56#define	VMCB_INTCPT_GDTR_WRITE		BIT(11)
57#define	VMCB_INTCPT_LDTR_WRITE		BIT(12)
58#define	VMCB_INTCPT_TR_WRITE		BIT(13)
59#define	VMCB_INTCPT_RDTSC		BIT(14)
60#define	VMCB_INTCPT_RDPMC		BIT(15)
61#define	VMCB_INTCPT_PUSHF		BIT(16)
62#define	VMCB_INTCPT_POPF		BIT(17)
63#define	VMCB_INTCPT_CPUID		BIT(18)
64#define	VMCB_INTCPT_RSM			BIT(19)
65#define	VMCB_INTCPT_IRET		BIT(20)
66#define	VMCB_INTCPT_INTn		BIT(21)
67#define	VMCB_INTCPT_INVD		BIT(22)
68#define	VMCB_INTCPT_PAUSE		BIT(23)
69#define	VMCB_INTCPT_HLT			BIT(24)
70#define	VMCB_INTCPT_INVPG		BIT(25)
71#define	VMCB_INTCPT_INVPGA		BIT(26)
72#define	VMCB_INTCPT_IO			BIT(27)
73#define	VMCB_INTCPT_MSR			BIT(28)
74#define	VMCB_INTCPT_TASK_SWITCH		BIT(29)
75#define	VMCB_INTCPT_FERR_FREEZE		BIT(30)
76#define	VMCB_INTCPT_SHUTDOWN		BIT(31)
77
78/* intercept[VMCB_CTRL2_INTCPT] fields */
79#define	VMCB_INTCPT_VMRUN		BIT(0)
80#define	VMCB_INTCPT_VMMCALL		BIT(1)
81#define	VMCB_INTCPT_VMLOAD		BIT(2)
82#define	VMCB_INTCPT_VMSAVE		BIT(3)
83#define	VMCB_INTCPT_STGI		BIT(4)
84#define	VMCB_INTCPT_CLGI		BIT(5)
85#define	VMCB_INTCPT_SKINIT		BIT(6)
86#define	VMCB_INTCPT_RDTSCP		BIT(7)
87#define	VMCB_INTCPT_ICEBP		BIT(8)
88#define	VMCB_INTCPT_WBINVD		BIT(9)
89#define	VMCB_INTCPT_MONITOR		BIT(10)
90#define	VMCB_INTCPT_MWAIT		BIT(11)
91#define	VMCB_INTCPT_MWAIT_ARMED		BIT(12)
92#define	VMCB_INTCPT_XSETBV		BIT(13)
93
94/* VMCB TLB control */
95#define	VMCB_TLB_FLUSH_NOTHING		0	/* Flush nothing */
96#define	VMCB_TLB_FLUSH_ALL		1	/* Flush entire TLB */
97#define	VMCB_TLB_FLUSH_GUEST		3	/* Flush all guest entries */
98#define	VMCB_TLB_FLUSH_GUEST_NONGLOBAL	7	/* Flush guest non-PG entries */
99
100/* VMCB state caching */
101#define	VMCB_CACHE_NONE		0	/* No caching */
102#define	VMCB_CACHE_I		BIT(0)	/* Intercept, TSC off, Pause filter */
103#define	VMCB_CACHE_IOPM		BIT(1)	/* I/O and MSR permission */
104#define	VMCB_CACHE_ASID		BIT(2)	/* ASID */
105#define	VMCB_CACHE_TPR		BIT(3)	/* V_TPR to V_INTR_VECTOR */
106#define	VMCB_CACHE_NP		BIT(4)	/* Nested Paging */
107#define	VMCB_CACHE_CR		BIT(5)	/* CR0, CR3, CR4 & EFER */
108#define	VMCB_CACHE_DR		BIT(6)	/* Debug registers */
109#define	VMCB_CACHE_DT		BIT(7)	/* GDT/IDT */
110#define	VMCB_CACHE_SEG		BIT(8)	/* User segments, CPL */
111#define	VMCB_CACHE_CR2		BIT(9)	/* page fault address */
112#define	VMCB_CACHE_LBR		BIT(10)	/* Last branch */
113
114/* VMCB control event injection */
115#define	VMCB_EVENTINJ_EC_VALID		BIT(11)	/* Error Code valid */
116#define	VMCB_EVENTINJ_VALID		BIT(31)	/* Event valid */
117
118/* Event types that can be injected */
119#define	VMCB_EVENTINJ_TYPE_INTR		0
120#define	VMCB_EVENTINJ_TYPE_NMI		2
121#define	VMCB_EVENTINJ_TYPE_EXCEPTION	3
122#define	VMCB_EVENTINJ_TYPE_INTn		4
123
124/* VMCB exit code, APM vol2 Appendix C */
125#define	VMCB_EXIT_MC			0x52
126#define	VMCB_EXIT_INTR			0x60
127#define	VMCB_EXIT_VINTR			0x64
128#define	VMCB_EXIT_PUSHF			0x70
129#define	VMCB_EXIT_POPF			0x71
130#define	VMCB_EXIT_CPUID			0x72
131#define	VMCB_EXIT_IRET			0x74
132#define	VMCB_EXIT_PAUSE			0x77
133#define	VMCB_EXIT_HLT			0x78
134#define	VMCB_EXIT_IO			0x7B
135#define	VMCB_EXIT_MSR			0x7C
136#define	VMCB_EXIT_SHUTDOWN		0x7F
137#define	VMCB_EXIT_VMSAVE		0x83
138#define	VMCB_EXIT_NPF			0x400
139#define	VMCB_EXIT_INVALID		-1
140
141/*
142 * Nested page fault.
143 * Bit definitions to decode EXITINFO1.
144 */
145#define	VMCB_NPF_INFO1_P		BIT(0) /* Nested page present. */
146#define	VMCB_NPF_INFO1_W		BIT(1) /* Access was write. */
147#define	VMCB_NPF_INFO1_U		BIT(2) /* Access was user access. */
148#define	VMCB_NPF_INFO1_RSV		BIT(3) /* Reserved bits present. */
149#define	VMCB_NPF_INFO1_ID		BIT(4) /* Code read. */
150
151#define	VMCB_NPF_INFO1_GPA		BIT(32) /* Guest physical address. */
152#define	VMCB_NPF_INFO1_GPT		BIT(33) /* Guest page table. */
153
154/*
155 * EXITINTINFO, Interrupt exit info for all intrecepts.
156 * Section 15.7.2, Intercepts during IDT Interrupt Delivery.
157 */
158#define VMCB_EXITINTINFO_VECTOR(x)	((x) & 0xFF)
159#define VMCB_EXITINTINFO_TYPE(x)	(((x) >> 8) & 0x7)
160#define VMCB_EXITINTINFO_EC_VALID(x)	(((x) & BIT(11)) ? 1 : 0)
161#define VMCB_EXITINTINFO_VALID(x)	(((x) & BIT(31)) ? 1 : 0)
162#define VMCB_EXITINTINFO_EC(x)		(((x) >> 32) & 0xFFFFFFFF)
163
164/* VMCB save state area segment format */
165struct vmcb_segment {
166	uint16_t	selector;
167	uint16_t	attrib;
168	uint32_t	limit;
169	uint64_t	base;
170} __attribute__ ((__packed__));
171CTASSERT(sizeof(struct vmcb_segment) == 16);
172
173/* Code segment descriptor attribute in 12 bit format as saved by VMCB. */
174#define	VMCB_CS_ATTRIB_L		BIT(9)	/* Long mode. */
175#define	VMCB_CS_ATTRIB_D		BIT(10)	/* OPerand size bit. */
176
177/*
178 * The VMCB is divided into two areas - the first one contains various
179 * control bits including the intercept vector and the second one contains
180 * the guest state.
181 */
182
183/* VMCB control area - padded up to 1024 bytes */
184struct vmcb_ctrl {
185	uint32_t intercept[5];	/* all intercepts */
186	uint8_t	 pad1[0x28];	/* Offsets 0x14-0x3B are reserved. */
187	uint16_t pause_filthresh; /* Offset 0x3C, PAUSE filter threshold */
188	uint16_t pause_filcnt;  /* Offset 0x3E, PAUSE filter count */
189	uint64_t iopm_base_pa;	/* 0x40: IOPM_BASE_PA */
190	uint64_t msrpm_base_pa; /* 0x48: MSRPM_BASE_PA */
191	uint64_t tsc_offset;	/* 0x50: TSC_OFFSET */
192	uint32_t asid;		/* 0x58: Guest ASID */
193	uint8_t	 tlb_ctrl;	/* 0x5C: TLB_CONTROL */
194	uint8_t  pad2[3];	/* 0x5D-0x5F: Reserved. */
195	uint8_t	 v_tpr;		/* 0x60: V_TPR, guest CR8 */
196	uint8_t	 v_irq:1;	/* Is virtual interrupt pending? */
197	uint8_t	:7; 		/* Padding */
198	uint8_t v_intr_prio:4;	/* 0x62: Priority for virtual interrupt. */
199	uint8_t v_ign_tpr:1;
200	uint8_t :3;
201	uint8_t	v_intr_masking:1; /* Guest and host sharing of RFLAGS. */
202	uint8_t	:7;
203	uint8_t	v_intr_vector;	/* 0x65: Vector for virtual interrupt. */
204	uint8_t pad3[3];	/* Bit64-40 Reserved. */
205	uint64_t intr_shadow:1; /* 0x68: Interrupt shadow, section15.2.1 APM2 */
206	uint64_t :63;
207	uint64_t exitcode;	/* 0x70, Exitcode */
208	uint64_t exitinfo1;	/* 0x78, EXITINFO1 */
209	uint64_t exitinfo2;	/* 0x80, EXITINFO2 */
210	uint64_t exitintinfo;	/* 0x88, Interrupt exit value. */
211	uint64_t np_enable:1;   /* 0x90, Nested paging enable. */
212	uint64_t :63;
213	uint8_t  pad4[0x10];	/* 0x98-0xA7 reserved. */
214	uint64_t eventinj;	/* 0xA8, Event injection. */
215	uint64_t n_cr3;		/* B0, Nested page table. */
216	uint64_t lbr_virt_en:1;	/* Enable LBR virtualization. */
217	uint64_t :63;
218	uint32_t vmcb_clean;	/* 0xC0: VMCB clean bits for caching */
219	uint32_t :32;		/* 0xC4: Reserved */
220	uint64_t nrip;		/* 0xC8: Guest next nRIP. */
221	uint8_t	inst_len;	/* 0xD0: #NPF decode assist */
222	uint8_t	inst_bytes[15];
223	uint8_t	padd6[0x320];
224} __attribute__ ((__packed__));
225CTASSERT(sizeof(struct vmcb_ctrl) == 1024);
226
227struct vmcb_state {
228	struct   vmcb_segment es;
229	struct   vmcb_segment cs;
230	struct   vmcb_segment ss;
231	struct   vmcb_segment ds;
232	struct   vmcb_segment fs;
233	struct   vmcb_segment gs;
234	struct   vmcb_segment gdt;
235	struct   vmcb_segment ldt;
236	struct   vmcb_segment idt;
237	struct   vmcb_segment tr;
238	uint8_t	 pad1[0x2b];		/* Reserved: 0xA0-0xCA */
239	uint8_t	 cpl;
240	uint8_t  pad2[4];
241	uint64_t efer;
242	uint8_t	 pad3[0x70];		/* Reserved: 0xd8-0x147 */
243	uint64_t cr4;
244	uint64_t cr3;			/* Guest CR3 */
245	uint64_t cr0;
246	uint64_t dr7;
247	uint64_t dr6;
248	uint64_t rflags;
249	uint64_t rip;
250	uint8_t	 pad4[0x58]; 		/* Reserved: 0x180-0x1D7 */
251	uint64_t rsp;
252	uint8_t	 pad5[0x18]; 		/* Reserved 0x1E0-0x1F7 */
253	uint64_t rax;
254	uint64_t star;
255	uint64_t lstar;
256	uint64_t cstar;
257	uint64_t sfmask;
258	uint64_t kernelgsbase;
259	uint64_t sysenter_cs;
260	uint64_t sysenter_esp;
261	uint64_t sysenter_eip;
262	uint64_t cr2;
263	uint8_t	 pad6[0x20];
264	uint64_t g_pat;
265	uint64_t dbgctl;
266	uint64_t br_from;
267	uint64_t br_to;
268	uint64_t int_from;
269	uint64_t int_to;
270	uint8_t	 pad7[0x968];		/* Reserved upto end of VMCB */
271} __attribute__ ((__packed__));
272CTASSERT(sizeof(struct vmcb_state) == 0xC00);
273
274struct vmcb {
275	struct vmcb_ctrl ctrl;
276	struct vmcb_state state;
277} __attribute__ ((__packed__));
278CTASSERT(sizeof(struct vmcb) == PAGE_SIZE);
279CTASSERT(offsetof(struct vmcb, state) == 0x400);
280
281int	vmcb_read(struct vmcb *vmcb, int ident, uint64_t *retval);
282int	vmcb_write(struct vmcb *vmcb, int ident, uint64_t val);
283struct vmcb_segment *vmcb_seg(struct vmcb *vmcb, int type);
284
285#endif /* _VMCB_H_ */
286