agp_amd64.c revision 150645
154359Sroberto/*- 2182007Sroberto * Copyright (c) 2004, 2005 Jung-uk Kim <jkim@FreeBSD.org> 354359Sroberto * All rights reserved. 4182007Sroberto * 5182007Sroberto * Redistribution and use in source and binary forms, with or without 654359Sroberto * modification, are permitted provided that the following conditions 754359Sroberto * are met: 8182007Sroberto * 1. Redistributions of source code must retain the above copyright 9182007Sroberto * notice, this list of conditions and the following disclaimer. 10182007Sroberto * 2. Redistributions in binary form must reproduce the above copyright 11182007Sroberto * notice, this list of conditions and the following disclaimer in the 12182007Sroberto * documentation and/or other materials provided with the distribution. 13182007Sroberto * 14182007Sroberto * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 15182007Sroberto * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16182007Sroberto * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 17182007Sroberto * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 18182007Sroberto * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 19182007Sroberto * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 20182007Sroberto * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 21182007Sroberto * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 22182007Sroberto * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 23182007Sroberto * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 24182007Sroberto * SUCH DAMAGE. 25182007Sroberto */ 26182007Sroberto 27182007Sroberto#include <sys/cdefs.h> 28182007Sroberto__FBSDID("$FreeBSD: head/sys/dev/agp/agp_amd64.c 150645 2005-09-27 20:57:50Z jkim $"); 29182007Sroberto 30182007Sroberto#include "opt_bus.h" 31182007Sroberto 32182007Sroberto#include <sys/param.h> 33182007Sroberto#include <sys/systm.h> 3454359Sroberto#include <sys/malloc.h> 3554359Sroberto#include <sys/kernel.h> 3654359Sroberto#include <sys/module.h> 3754359Sroberto#include <sys/bus.h> 3854359Sroberto#include <sys/lock.h> 3954359Sroberto#include <sys/mutex.h> 4054359Sroberto#include <sys/proc.h> 4154359Sroberto 4254359Sroberto#include <dev/pci/pcivar.h> 4354359Sroberto#include <dev/pci/pcireg.h> 4454359Sroberto#include <pci/agppriv.h> 4554359Sroberto#include <pci/agpreg.h> 4654359Sroberto 4754359Sroberto#include <vm/vm.h> 4854359Sroberto#include <vm/vm_object.h> 4954359Sroberto#include <vm/pmap.h> 5054359Sroberto#include <machine/bus.h> 5154359Sroberto#include <machine/resource.h> 52182007Sroberto#include <sys/rman.h> 53182007Sroberto 5454359Sroberto/* XXX */ 55182007Srobertoextern void pci_cfgregwrite(int, int, int, int, uint32_t, int); 56182007Srobertoextern uint32_t pci_cfgregread(int, int, int, int, int); 57182007Sroberto 58182007Srobertostatic void agp_amd64_apbase_fixup(device_t); 59182007Sroberto 60182007Srobertostatic void agp_amd64_uli_init(device_t); 6154359Srobertostatic int agp_amd64_uli_set_aperture(device_t, uint32_t); 6254359Sroberto 6354359Srobertostatic int agp_amd64_nvidia_match(uint16_t); 6454359Srobertostatic void agp_amd64_nvidia_init(device_t); 6554359Srobertostatic int agp_amd64_nvidia_set_aperture(device_t, uint32_t); 6654359Sroberto 6754359SrobertoMALLOC_DECLARE(M_AGP); 6854359Sroberto 6954359Sroberto#define AMD64_MAX_MCTRL 8 7054359Sroberto 7154359Srobertostruct agp_amd64_softc { 7254359Sroberto struct agp_softc agp; 7354359Sroberto uint32_t initial_aperture; 7454359Sroberto struct agp_gatt *gatt; 7554359Sroberto uint32_t apbase; 7654359Sroberto int mctrl[AMD64_MAX_MCTRL]; 77 int n_mctrl; 78}; 79 80static const char* 81agp_amd64_match(device_t dev) 82{ 83 if (pci_get_class(dev) != PCIC_BRIDGE 84 || pci_get_subclass(dev) != PCIS_BRIDGE_HOST) 85 return NULL; 86 87 if (agp_find_caps(dev) == 0) 88 return NULL; 89 90 switch (pci_get_devid(dev)) { 91 case 0x74541022: 92 return ("AMD 8151 AGP graphics tunnel"); 93 case 0x07551039: 94 return ("SiS 755 host to AGP bridge"); 95 case 0x168910b9: 96 return ("ULi M1689 AGP Controller"); 97 case 0x00d110de: 98 if (agp_amd64_nvidia_match(0x00d2)) 99 return NULL; 100 return ("NVIDIA nForce3 AGP Controller"); 101 case 0x00e110de: 102 if (agp_amd64_nvidia_match(0x00e2)) 103 return NULL; 104 return ("NVIDIA nForce3-250 AGP Controller"); 105 case 0x02041106: 106 return ("VIA 8380 host to PCI bridge"); 107 case 0x02381106: 108 return ("VIA 3238 host to PCI bridge"); 109 case 0x02821106: 110 return ("VIA K8T800Pro host to PCI bridge"); 111 case 0x31881106: 112 return ("VIA 8385 host to PCI bridge"); 113 case 0xb1881106: 114 return ("VIA 838X host to PCI bridge"); 115 }; 116 117 return NULL; 118} 119 120static int 121agp_amd64_nvidia_match(uint16_t devid) 122{ 123 /* XXX nForce3 requires secondary AGP bridge at 0:11:0. */ 124 if (pci_cfgregread(0, 11, 0, PCIR_CLASS, 1) != PCIC_BRIDGE || 125 pci_cfgregread(0, 11, 0, PCIR_SUBCLASS, 1) != PCIS_BRIDGE_PCI || 126 pci_cfgregread(0, 11, 0, PCIR_VENDOR, 2) != 0x10de || 127 pci_cfgregread(0, 11, 0, PCIR_DEVICE, 2) != devid) 128 return ENXIO; 129 130 return 0; 131} 132 133static int 134agp_amd64_probe(device_t dev) 135{ 136 const char *desc; 137 138 if (resource_disabled("agp", device_get_unit(dev))) 139 return ENXIO; 140 if ((desc = agp_amd64_match(dev))) { 141 device_verbose(dev); 142 device_set_desc(dev, desc); 143 return BUS_PROBE_DEFAULT; 144 } 145 146 return ENXIO; 147} 148 149static int 150agp_amd64_attach(device_t dev) 151{ 152 struct agp_amd64_softc *sc = device_get_softc(dev); 153 struct agp_gatt *gatt; 154 int i, n, error; 155 156 for (i = 0, n = 0; i < PCI_SLOTMAX && n < AMD64_MAX_MCTRL; i++) 157 if (pci_cfgregread(0, i, 3, 0, 4) == 0x11031022) { 158 sc->mctrl[n] = i; 159 n++; 160 } 161 162 if (n == 0) 163 return ENXIO; 164 165 sc->n_mctrl = n; 166 167 if (bootverbose) { 168 device_printf(dev, "%d Miscellaneous Control unit(s) found.\n", 169 sc->n_mctrl); 170 for (i = 0; i < sc->n_mctrl; i++) 171 device_printf(dev, "Aperture Base[%d]: 0x%08x\n", i, 172 pci_cfgregread(0, sc->mctrl[i], 3, 173 AGP_AMD64_APBASE, 4) & AGP_AMD64_APBASE_MASK); 174 } 175 176 if ((error = agp_generic_attach(dev))) 177 return error; 178 179 sc->initial_aperture = AGP_GET_APERTURE(dev); 180 181 switch (pci_get_vendor(dev)) { 182 case 0x10b9: /* ULi */ 183 agp_amd64_uli_init(dev); 184 if (agp_amd64_uli_set_aperture(dev, sc->initial_aperture)) 185 return ENXIO; 186 break; 187 188 case 0x10de: /* nVidia */ 189 agp_amd64_nvidia_init(dev); 190 if (agp_amd64_nvidia_set_aperture(dev, sc->initial_aperture)) 191 return ENXIO; 192 break; 193 } 194 195 for (;;) { 196 gatt = agp_alloc_gatt(dev); 197 if (gatt) 198 break; 199 200 /* 201 * Probably contigmalloc failure. Try reducing the 202 * aperture so that the gatt size reduces. 203 */ 204 if (AGP_SET_APERTURE(dev, AGP_GET_APERTURE(dev) / 2)) { 205 agp_generic_detach(dev); 206 return ENOMEM; 207 } 208 } 209 sc->gatt = gatt; 210 211 /* Install the gatt and enable aperture. */ 212 for (i = 0; i < sc->n_mctrl; i++) { 213 pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_ATTBASE, 214 (uint32_t)(gatt->ag_physical >> 8) & AGP_AMD64_ATTBASE_MASK, 215 4); 216 pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_APCTRL, 217 (pci_cfgregread(0, sc->mctrl[i], 3, AGP_AMD64_APCTRL, 4) | 218 AGP_AMD64_APCTRL_GARTEN) & 219 ~(AGP_AMD64_APCTRL_DISGARTCPU | AGP_AMD64_APCTRL_DISGARTIO), 220 4); 221 } 222 223 agp_flush_cache(); 224 225 return 0; 226} 227 228static int 229agp_amd64_detach(device_t dev) 230{ 231 struct agp_amd64_softc *sc = device_get_softc(dev); 232 int i, error; 233 234 if ((error = agp_generic_detach(dev))) 235 return error; 236 237 for (i = 0; i < sc->n_mctrl; i++) 238 pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_APCTRL, 239 pci_cfgregread(0, sc->mctrl[i], 3, AGP_AMD64_APCTRL, 4) & 240 ~AGP_AMD64_APCTRL_GARTEN, 4); 241 242 AGP_SET_APERTURE(dev, sc->initial_aperture); 243 agp_free_gatt(sc->gatt); 244 245 return 0; 246} 247 248static uint32_t agp_amd64_table[] = { 249 0x02000000, /* 32 MB */ 250 0x04000000, /* 64 MB */ 251 0x08000000, /* 128 MB */ 252 0x10000000, /* 256 MB */ 253 0x20000000, /* 512 MB */ 254 0x40000000, /* 1024 MB */ 255 0x80000000, /* 2048 MB */ 256}; 257 258#define AGP_AMD64_TABLE_SIZE \ 259 (sizeof(agp_amd64_table) / sizeof(agp_amd64_table[0])) 260 261static uint32_t 262agp_amd64_get_aperture(device_t dev) 263{ 264 struct agp_amd64_softc *sc = device_get_softc(dev); 265 uint32_t i; 266 267 i = (pci_cfgregread(0, sc->mctrl[0], 3, AGP_AMD64_APCTRL, 4) & 268 AGP_AMD64_APCTRL_SIZE_MASK) >> 1; 269 270 if (i >= AGP_AMD64_TABLE_SIZE) 271 return 0; 272 273 return (agp_amd64_table[i]); 274} 275 276static int 277agp_amd64_set_aperture(device_t dev, uint32_t aperture) 278{ 279 struct agp_amd64_softc *sc = device_get_softc(dev); 280 uint32_t i; 281 int j; 282 283 for (i = 0; i < AGP_AMD64_TABLE_SIZE; i++) 284 if (agp_amd64_table[i] == aperture) 285 break; 286 if (i >= AGP_AMD64_TABLE_SIZE) 287 return EINVAL; 288 289 for (j = 0; j < sc->n_mctrl; j++) 290 pci_cfgregwrite(0, sc->mctrl[j], 3, AGP_AMD64_APCTRL, 291 (pci_cfgregread(0, sc->mctrl[j], 3, AGP_AMD64_APCTRL, 4) & 292 ~(AGP_AMD64_APCTRL_SIZE_MASK)) | (i << 1), 4); 293 294 switch (pci_get_vendor(dev)) { 295 case 0x10b9: /* ULi */ 296 return (agp_amd64_uli_set_aperture(dev, aperture)); 297 break; 298 299 case 0x10de: /* nVidia */ 300 return (agp_amd64_nvidia_set_aperture(dev, aperture)); 301 break; 302 } 303 304 return 0; 305} 306 307static int 308agp_amd64_bind_page(device_t dev, int offset, vm_offset_t physical) 309{ 310 struct agp_amd64_softc *sc = device_get_softc(dev); 311 312 if (offset < 0 || offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT)) 313 return EINVAL; 314 315 sc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] = physical; 316 return 0; 317} 318 319static int 320agp_amd64_unbind_page(device_t dev, int offset) 321{ 322 struct agp_amd64_softc *sc = device_get_softc(dev); 323 324 if (offset < 0 || offset >= (sc->gatt->ag_entries << AGP_PAGE_SHIFT)) 325 return EINVAL; 326 327 sc->gatt->ag_virtual[offset >> AGP_PAGE_SHIFT] = 0; 328 return 0; 329} 330 331static void 332agp_amd64_flush_tlb(device_t dev) 333{ 334 struct agp_amd64_softc *sc = device_get_softc(dev); 335 int i; 336 337 for (i = 0; i < sc->n_mctrl; i++) 338 pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_CACHECTRL, 339 pci_cfgregread(0, sc->mctrl[i], 3, AGP_AMD64_CACHECTRL, 4) | 340 AGP_AMD64_CACHECTRL_INVGART, 4); 341} 342 343static void 344agp_amd64_apbase_fixup(device_t dev) 345{ 346 struct agp_amd64_softc *sc = device_get_softc(dev); 347 uint32_t apbase; 348 int i; 349 350 apbase = pci_cfgregread(0, sc->mctrl[0], 3, AGP_AMD64_APBASE, 4); 351 for (i = 0; i < sc->n_mctrl; i++) 352 pci_cfgregwrite(0, sc->mctrl[i], 3, AGP_AMD64_APBASE, 353 apbase & ~(AGP_AMD64_APBASE_MASK & ~(uint32_t)0x7f), 4); 354 sc->apbase = apbase << 25; 355} 356 357static void 358agp_amd64_uli_init(device_t dev) 359{ 360 struct agp_amd64_softc *sc = device_get_softc(dev); 361 362 agp_amd64_apbase_fixup(dev); 363 pci_write_config(dev, AGP_AMD64_ULI_APBASE, 364 (pci_read_config(dev, AGP_AMD64_ULI_APBASE, 4) & 0x0000000f) | 365 sc->apbase, 4); 366 pci_write_config(dev, AGP_AMD64_ULI_HTT_FEATURE, sc->apbase, 4); 367} 368 369static int 370agp_amd64_uli_set_aperture(device_t dev, uint32_t aperture) 371{ 372 struct agp_amd64_softc *sc = device_get_softc(dev); 373 374 switch (aperture) { 375 case 0x02000000: /* 32 MB */ 376 case 0x04000000: /* 64 MB */ 377 case 0x08000000: /* 128 MB */ 378 case 0x10000000: /* 256 MB */ 379 break; 380 default: 381 return EINVAL; 382 } 383 384 pci_write_config(dev, AGP_AMD64_ULI_ENU_SCR, 385 sc->apbase + aperture - 1, 4); 386 387 return 0; 388} 389 390static void 391agp_amd64_nvidia_init(device_t dev) 392{ 393 struct agp_amd64_softc *sc = device_get_softc(dev); 394 395 agp_amd64_apbase_fixup(dev); 396 pci_write_config(dev, AGP_AMD64_NVIDIA_0_APBASE, 397 (pci_read_config(dev, AGP_AMD64_NVIDIA_0_APBASE, 4) & 0x0000000f) | 398 sc->apbase, 4); 399 pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APBASE1, sc->apbase, 4); 400 pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APBASE2, sc->apbase, 4); 401} 402 403static int 404agp_amd64_nvidia_set_aperture(device_t dev, uint32_t aperture) 405{ 406 struct agp_amd64_softc *sc = device_get_softc(dev); 407 uint32_t apsize; 408 409 switch (aperture) { 410 case 0x02000000: apsize = 0x0f; break; /* 32 MB */ 411 case 0x04000000: apsize = 0x0e; break; /* 64 MB */ 412 case 0x08000000: apsize = 0x0c; break; /* 128 MB */ 413 case 0x10000000: apsize = 0x08; break; /* 256 MB */ 414 case 0x20000000: apsize = 0x00; break; /* 512 MB */ 415 default: 416 return EINVAL; 417 } 418 419 pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APSIZE, 420 (pci_cfgregread(0, 11, 0, AGP_AMD64_NVIDIA_1_APSIZE, 4) & 421 0xfffffff0) | apsize, 4); 422 pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APLIMIT1, 423 sc->apbase + aperture - 1, 4); 424 pci_cfgregwrite(0, 11, 0, AGP_AMD64_NVIDIA_1_APLIMIT2, 425 sc->apbase + aperture - 1, 4); 426 427 return 0; 428} 429 430static device_method_t agp_amd64_methods[] = { 431 /* Device interface */ 432 DEVMETHOD(device_probe, agp_amd64_probe), 433 DEVMETHOD(device_attach, agp_amd64_attach), 434 DEVMETHOD(device_detach, agp_amd64_detach), 435 DEVMETHOD(device_shutdown, bus_generic_shutdown), 436 DEVMETHOD(device_suspend, bus_generic_suspend), 437 DEVMETHOD(device_resume, bus_generic_resume), 438 439 /* AGP interface */ 440 DEVMETHOD(agp_get_aperture, agp_amd64_get_aperture), 441 DEVMETHOD(agp_set_aperture, agp_amd64_set_aperture), 442 DEVMETHOD(agp_bind_page, agp_amd64_bind_page), 443 DEVMETHOD(agp_unbind_page, agp_amd64_unbind_page), 444 DEVMETHOD(agp_flush_tlb, agp_amd64_flush_tlb), 445 DEVMETHOD(agp_enable, agp_generic_enable), 446 DEVMETHOD(agp_alloc_memory, agp_generic_alloc_memory), 447 DEVMETHOD(agp_free_memory, agp_generic_free_memory), 448 DEVMETHOD(agp_bind_memory, agp_generic_bind_memory), 449 DEVMETHOD(agp_unbind_memory, agp_generic_unbind_memory), 450 451 { 0, 0 } 452}; 453 454static driver_t agp_amd64_driver = { 455 "agp", 456 agp_amd64_methods, 457 sizeof(struct agp_amd64_softc), 458}; 459 460static devclass_t agp_devclass; 461 462DRIVER_MODULE(agp_amd64, pci, agp_amd64_driver, agp_devclass, 0, 0); 463MODULE_DEPEND(agp_amd64, agp, 1, 1, 1); 464MODULE_DEPEND(agp_amd64, pci, 1, 1, 1); 465