1221167Sgnn/*-
2221167Sgnn * Copyright(c) 2002-2011 Exar Corp.
3221167Sgnn * All rights reserved.
4221167Sgnn *
5221167Sgnn * Redistribution and use in source and binary forms, with or without
6221167Sgnn * modification are permitted provided the following conditions are met:
7221167Sgnn *
8221167Sgnn *    1. Redistributions of source code must retain the above copyright notice,
9221167Sgnn *       this list of conditions and the following disclaimer.
10221167Sgnn *
11221167Sgnn *    2. Redistributions in binary form must reproduce the above copyright
12221167Sgnn *       notice, this list of conditions and the following disclaimer in the
13221167Sgnn *       documentation and/or other materials provided with the distribution.
14221167Sgnn *
15221167Sgnn *    3. Neither the name of the Exar Corporation nor the names of its
16221167Sgnn *       contributors may be used to endorse or promote products derived from
17221167Sgnn *       this software without specific prior written permission.
18221167Sgnn *
19221167Sgnn * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20221167Sgnn * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21221167Sgnn * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22221167Sgnn * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23221167Sgnn * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24221167Sgnn * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25221167Sgnn * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26221167Sgnn * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27221167Sgnn * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28221167Sgnn * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29221167Sgnn * POSSIBILITY OF SUCH DAMAGE.
30221167Sgnn */
31221167Sgnn/*$FreeBSD$*/
32221167Sgnn
33221167Sgnn#ifndef	VXGE_HAL_MRPCIM_REGS_H
34221167Sgnn#define	VXGE_HAL_MRPCIM_REGS_H
35221167Sgnn
36221167Sgnn__EXTERN_BEGIN_DECLS
37221167Sgnn
38221167Sgnntypedef struct vxge_hal_mrpcim_reg_t {
39221167Sgnn
40221167Sgnn/* 0x00000 */	u64	g3fbct_int_status;
41221167Sgnn#define	VXGE_HAL_G3FBCT_INT_STATUS_ERR_G3IF_INT		    mBIT(0)
42221167Sgnn/* 0x00008 */	u64	g3fbct_int_mask;
43221167Sgnn/* 0x00010 */	u64	g3fbct_err_reg;
44221167Sgnn#define	VXGE_HAL_G3FBCT_ERR_REG_G3IF_SM_ERR		    mBIT(4)
45221167Sgnn#define	VXGE_HAL_G3FBCT_ERR_REG_G3IF_GDDR3_DECC		    mBIT(5)
46221167Sgnn#define	VXGE_HAL_G3FBCT_ERR_REG_G3IF_GDDR3_U_DECC	    mBIT(6)
47221167Sgnn#define	VXGE_HAL_G3FBCT_ERR_REG_G3IF_CTRL_FIFO_DECC	    mBIT(7)
48221167Sgnn#define	VXGE_HAL_G3FBCT_ERR_REG_G3IF_GDDR3_SECC		    mBIT(29)
49221167Sgnn#define	VXGE_HAL_G3FBCT_ERR_REG_G3IF_GDDR3_U_SECC	    mBIT(30)
50221167Sgnn#define	VXGE_HAL_G3FBCT_ERR_REG_G3IF_CTRL_FIFO_SECC	    mBIT(31)
51221167Sgnn/* 0x00018 */	u64	g3fbct_err_mask;
52221167Sgnn/* 0x00020 */	u64	g3fbct_err_alarm;
53221167Sgnn/* 0x00028 */	u64	g3fbct_config0;
54221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG0_RD_CMD_LATENCY_RPATH(val)   vBIT(val, 5, 3)
55221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG0_RD_CMD_LATENCY(val)	    vBIT(val, 13, 3)
56221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG0_REFRESH_PER(val)	    vBIT(val, 16, 16)
57221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG0_TRC(val)		    vBIT(val, 35, 5)
58221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG0_TRRD(val)		    vBIT(val, 44, 4)
59221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG0_TFAW(val)		    vBIT(val, 50, 6)
60221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG0_RD_FIFO_THR(val)	    vBIT(val, 58, 6)
61221167Sgnn/* 0x00030 */	u64	g3fbct_config1;
62221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG1_BIC_THR(val)		    vBIT(val, 3, 5)
63221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG1_BIC_OFF			    mBIT(15)
64221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG1_IGNORE_BEM		    mBIT(23)
65221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG1_RD_SAMPLING(val)	    vBIT(val, 29, 3)
66221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG1_CMD_START_PHASE		    mBIT(39)
67221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG1_BIC_HI_THR(val)		    vBIT(val, 43, 5)
68221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG1_BIC_MODE(val)		    vBIT(val, 54, 2)
69221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG1_ECC_ENABLE(val)		    vBIT(val, 57, 7)
70221167Sgnn/* 0x00038 */	u64	g3fbct_config2;
71221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG2_DEV_USE_ENABLE(val)	    vBIT(val, 6, 2)
72221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG2_DEV_USE_VALUE(val)	    vBIT(val, 9, 7)
73221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG2_ARBITER_CTRL(val)	    vBIT(val, 22, 2)
74221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG2_DEFINE_CAD		    mBIT(31)
75221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG2_DEFINE_NOP_AD		    mBIT(39)
76221167Sgnn#define	VXGE_HAL_G3FBCT_CONFIG2_LAST_CADD(val)		    vBIT(val, 43, 13)
77221167Sgnn/* 0x00040 */	u64	g3fbct_init0;
78221167Sgnn#define	VXGE_HAL_G3FBCT_INIT0_MRS_BAD(val)		    vBIT(val, 5, 3)
79221167Sgnn#define	VXGE_HAL_G3FBCT_INIT0_MRS_WL(val)		    vBIT(val, 13, 3)
80221167Sgnn#define	VXGE_HAL_G3FBCT_INIT0_MRS_DLL			    mBIT(23)
81221167Sgnn#define	VXGE_HAL_G3FBCT_INIT0_MRS_TM			    mBIT(39)
82221167Sgnn#define	VXGE_HAL_G3FBCT_INIT0_MRS_CL(val)		    vBIT(val, 44, 4)
83221167Sgnn#define	VXGE_HAL_G3FBCT_INIT0_MRS_BT			    mBIT(55)
84221167Sgnn#define	VXGE_HAL_G3FBCT_INIT0_MRS_BL(val)		    vBIT(val, 62, 2)
85221167Sgnn/* 0x00048 */	u64	g3fbct_init1;
86221167Sgnn#define	VXGE_HAL_G3FBCT_INIT1_EMRS_BAD(val)		    vBIT(val, 5, 3)
87221167Sgnn#define	VXGE_HAL_G3FBCT_INIT1_EMRS_AD_TER		    mBIT(15)
88221167Sgnn#define	VXGE_HAL_G3FBCT_INIT1_EMRS_ID			    mBIT(23)
89221167Sgnn#define	VXGE_HAL_G3FBCT_INIT1_EMRS_RON			    mBIT(39)
90221167Sgnn#define	VXGE_HAL_G3FBCT_INIT1_EMRS_AL			    mBIT(47)
91221167Sgnn#define	VXGE_HAL_G3FBCT_INIT1_EMRS_TWR(val)		    vBIT(val, 53, 3)
92221167Sgnn#define	VXGE_HAL_G3FBCT_INIT1_EMRS_DQ_TER(val)		    vBIT(val, 62, 2)
93221167Sgnn/* 0x00050 */	u64	g3fbct_init2;
94221167Sgnn#define	VXGE_HAL_G3FBCT_INIT2_EMRS_DR_STR(val)		    vBIT(val, 6, 2)
95221167Sgnn#define	VXGE_HAL_G3FBCT_INIT2_START_INI			    mBIT(15)
96221167Sgnn#define	VXGE_HAL_G3FBCT_INIT2_POWER_UP_DELAY(val)	    vBIT(val, 16, 24)
97221167Sgnn#define	VXGE_HAL_G3FBCT_INIT2_ACTIVE_CMD_DELAY(val)	    vBIT(val, 40, 24)
98221167Sgnn/* 0x00058 */	u64	g3fbct_init3;
99221167Sgnn#define	VXGE_HAL_G3FBCT_INIT3_TRP_DELAY(val)		    vBIT(val, 0, 8)
100221167Sgnn#define	VXGE_HAL_G3FBCT_INIT3_TMRD_DELAY(val)		    vBIT(val, 8, 8)
101221167Sgnn#define	VXGE_HAL_G3FBCT_INIT3_TWR2PRE_DELAY(val)	    vBIT(val, 16, 8)
102221167Sgnn#define	VXGE_HAL_G3FBCT_INIT3_TRD2PRE_DELAY(val)	    vBIT(val, 24, 8)
103221167Sgnn#define	VXGE_HAL_G3FBCT_INIT3_TRCDR_DELAY(val)		    vBIT(val, 32, 8)
104221167Sgnn#define	VXGE_HAL_G3FBCT_INIT3_TRCDW_DELAY(val)		    vBIT(val, 40, 8)
105221167Sgnn#define	VXGE_HAL_G3FBCT_INIT3_TWR2RD_DELAY(val)		    vBIT(val, 48, 8)
106221167Sgnn#define	VXGE_HAL_G3FBCT_INIT3_TRD2WR_DELAY(val)		    vBIT(val, 56, 8)
107221167Sgnn/* 0x00060 */ u64 g3fbct_init4;
108221167Sgnn#define	VXGE_HAL_G3FBCT_INIT4_TRFC_DELAY(val)		    vBIT(val, 0, 8)
109221167Sgnn#define	VXGE_HAL_G3FBCT_INIT4_REFRESH_BURSTS(val)	    vBIT(val, 12, 4)
110221167Sgnn#define	VXGE_HAL_G3FBCT_INIT4_CKE_INIT_VAL		    mBIT(31)
111221167Sgnn#define	VXGE_HAL_G3FBCT_INIT4_VENDOR_ID(val)		    vBIT(val, 32, 8)
112221167Sgnn#define	VXGE_HAL_G3FBCT_INIT4_OOO_DEPTH(val)		    vBIT(val, 42, 6)
113221167Sgnn#define	VXGE_HAL_G3FBCT_INIT4_ICTRL_INIT_DONE		    mBIT(55)
114221167Sgnn#define	VXGE_HAL_G3FBCT_INIT4_IOCAL_WAIT_DISABLE	    mBIT(63)
115221167Sgnn/* 0x00068 */ u64 g3fbct_init5;
116221167Sgnn#define	VXGE_HAL_G3FBCT_INIT5_TRAS_DELAY(val)		    vBIT(val, 3, 5)
117221167Sgnn#define	VXGE_HAL_G3FBCT_INIT5_TVID_DELAY(val)		    vBIT(val, 8, 8)
118221167Sgnn#define	VXGE_HAL_G3FBCT_INIT5_TWR_APRE2CMD(val)		    vBIT(val, 16, 8)
119221167Sgnn#define	VXGE_HAL_G3FBCT_INIT5_TRD_APRE2CMD(val)		    vBIT(val, 24, 8)
120221167Sgnn#define	VXGE_HAL_G3FBCT_INIT5_TWR_APRE2CMD_CON(val)	    vBIT(val, 32, 8)
121221167Sgnn#define	VXGE_HAL_G3FBCT_INIT5_GDDR3_DLL_DELAY(val)	    vBIT(val, 40, 24)
122221167Sgnn/* 0x00070 */	u64	g3fbct_dll_training1;
123221167Sgnn#define	VXGE_HAL_G3FBCT_DLL_TRAINING1_DLL_TRA_DATA00(val)   vBIT(val, 0, 64)
124221167Sgnn/* 0x00078 */	u64	g3fbct_dll_training2;
125221167Sgnn#define	VXGE_HAL_G3FBCT_DLL_TRAINING2_DLL_TRA_DATA01(val)   vBIT(val, 0, 64)
126221167Sgnn/* 0x00080 */	u64	g3fbct_dll_training3;
127221167Sgnn#define	VXGE_HAL_G3FBCT_DLL_TRAINING3_DLL_TRA_DATA10(val)   vBIT(val, 0, 64)
128221167Sgnn/* 0x00088 */	u64	g3fbct_dll_training4;
129221167Sgnn#define	VXGE_HAL_G3FBCT_DLL_TRAINING4_DLL_TRA_DATA11(val)   vBIT(val, 0, 64)
130221167Sgnn/* 0x00090 */	u64	g3fbct_dll_training6;
131221167Sgnn#define	VXGE_HAL_G3FBCT_DLL_TRAINING6_DLL_TRA_DATA20(val)   vBIT(val, 0, 64)
132221167Sgnn/* 0x00098 */	u64	g3fbct_dll_training7;
133221167Sgnn#define	VXGE_HAL_G3FBCT_DLL_TRAINING7_DLL_TRA_DATA21(val)   vBIT(val, 0, 64)
134221167Sgnn/* 0x000a0 */	u64	g3fbct_dll_training8;
135221167Sgnn#define	VXGE_HAL_G3FBCT_DLL_TRAINING8_DLL_TRA_DATA30(val)   vBIT(val, 0, 64)
136221167Sgnn/* 0x000a8 */	u64	g3fbct_dll_training9;
137221167Sgnn#define	VXGE_HAL_G3FBCT_DLL_TRAINING9_DLL_TRA_DATA31(val)   vBIT(val, 0, 64)
138221167Sgnn/* 0x000b0 */	u64	g3fbct_dll_training5;
139221167Sgnn#define	VXGE_HAL_G3FBCT_DLL_TRAINING5_DLL_TRA_RADD(val)	    vBIT(val, 2, 14)
140221167Sgnn#define	VXGE_HAL_G3FBCT_DLL_TRAINING5_DLL_TRA_CADD0(val)    vBIT(val, 21, 11)
141221167Sgnn#define	VXGE_HAL_G3FBCT_DLL_TRAINING5_DLL_TRA_CADD1(val)    vBIT(val, 37, 11)
142221167Sgnn/* 0x000b8 */	u64	g3fbct_dll_training10;
143221167Sgnn#define	VXGE_HAL_G3FBCT_DLL_TRAINING10_DLL_TP_READS(val)    vBIT(val, 4, 4)
144221167Sgnn#define	VXGE_HAL_G3FBCT_DLL_TRAINING10_DLL_SAMPLES(val)	    vBIT(val, 8, 8)
145221167Sgnn#define	VXGE_HAL_G3FBCT_DLL_TRAINING10_TRA_LOOPS(val)	    vBIT(val, 18, 14)
146221167Sgnn#define	VXGE_HAL_G3FBCT_DLL_TRAINING10_TRA_PASS_CNT(val)    vBIT(val, 33, 7)
147221167Sgnn#define	VXGE_HAL_G3FBCT_DLL_TRAINING10_TRA_STEP(val)	    vBIT(val, 41, 7)
148221167Sgnn/* 0x000c0 */	u64	g3fbct_dll_training11;
149221167Sgnn#define	VXGE_HAL_G3FBCT_DLL_TRAINING11_ICTRL_DLL_TRA_CNT(val) vBIT(val, 0, 48)
150221167Sgnn#define	VXGE_HAL_G3FBCT_DLL_TRAINING11_ICTRL_DLL_TRA_DIS(val) vBIT(val, 54, 2)
151221167Sgnn/* 0x000c8 */	u64	g3fbct_init6;
152221167Sgnn#define	VXGE_HAL_G3FBCT_INIT6_TWR_APRE2RD_DELAY(val)	    vBIT(val, 4, 4)
153221167Sgnn#define	VXGE_HAL_G3FBCT_INIT6_TWR_APRE2WR_DELAY(val)	    vBIT(val, 12, 4)
154221167Sgnn#define	VXGE_HAL_G3FBCT_INIT6_TWR_APRE2PRE_DELAY(val)	    vBIT(val, 20, 4)
155221167Sgnn#define	VXGE_HAL_G3FBCT_INIT6_TWR_APRE2ACT_DELAY(val)	    vBIT(val, 28, 4)
156221167Sgnn#define	VXGE_HAL_G3FBCT_INIT6_TRD_APRE2RD_DELAY(val)	    vBIT(val, 36, 4)
157221167Sgnn#define	VXGE_HAL_G3FBCT_INIT6_TRD_APRE2WR_DELAY(val)	    vBIT(val, 44, 4)
158221167Sgnn#define	VXGE_HAL_G3FBCT_INIT6_TRD_APRE2PRE_DELAY(val)	    vBIT(val, 52, 4)
159221167Sgnn#define	VXGE_HAL_G3FBCT_INIT6_TRD_APRE2ACT_DELAY(val)	    vBIT(val, 60, 4)
160221167Sgnn/* 0x000d0 */	u64	g3fbct_test0;
161221167Sgnn#define	VXGE_HAL_G3FBCT_TEST0_TEST_START_RADD(val)	    vBIT(val, 2, 14)
162221167Sgnn#define	VXGE_HAL_G3FBCT_TEST0_TEST_END_RADD(val)	    vBIT(val, 18, 14)
163221167Sgnn#define	VXGE_HAL_G3FBCT_TEST0_TEST_START_CADD(val)	    vBIT(val, 37, 11)
164221167Sgnn#define	VXGE_HAL_G3FBCT_TEST0_TEST_END_CADD(val)	    vBIT(val, 53, 11)
165221167Sgnn/* 0x000d8 */	u64	g3fbct_test01;
166221167Sgnn#define	VXGE_HAL_G3FBCT_TEST01_TEST_BANK(val)		    vBIT(val, 0, 8)
167221167Sgnn#define	VXGE_HAL_G3FBCT_TEST01_TEST_CTRL(val)		    vBIT(val, 12, 4)
168221167Sgnn#define	VXGE_HAL_G3FBCT_TEST01_TEST_MODE		    mBIT(23)
169221167Sgnn#define	VXGE_HAL_G3FBCT_TEST01_TEST_GO			    mBIT(31)
170221167Sgnn#define	VXGE_HAL_G3FBCT_TEST01_TEST_DONE		    mBIT(39)
171221167Sgnn#define	VXGE_HAL_G3FBCT_TEST01_ECC_DEC_TEST_FAIL_CNTR(val)  vBIT(val, 40, 16)
172221167Sgnn#define	VXGE_HAL_G3FBCT_TEST01_TEST_DATA_ADDR		    mBIT(63)
173221167Sgnn/* 0x000e0 */	u64	g3fbct_test1;
174221167Sgnn#define	VXGE_HAL_G3FBCT_TEST1_TX_TEST_DATA(val)		    vBIT(val, 0, 64)
175221167Sgnn/* 0x000e8 */	u64	g3fbct_test2;
176221167Sgnn#define	VXGE_HAL_G3FBCT_TEST2_TX_TEST_DATA(val)		    vBIT(val, 0, 64)
177221167Sgnn/* 0x000f0 */	u64	g3fbct_test11;
178221167Sgnn#define	VXGE_HAL_G3FBCT_TEST11_TX_TEST_DATA1(val)	    vBIT(val, 0, 64)
179221167Sgnn/* 0x000f8 */	u64	g3fbct_test21;
180221167Sgnn#define	VXGE_HAL_G3FBCT_TEST21_TX_TEST_DATA1(val)	    vBIT(val, 0, 64)
181221167Sgnn/* 0x00100 */	u64	g3fbct_test3;
182221167Sgnn#define	VXGE_HAL_G3FBCT_TEST3_ECC_DEC_RX_TEST_DATA(val)	    vBIT(val, 0, 64)
183221167Sgnn/* 0x00108 */	u64	g3fbct_test4;
184221167Sgnn#define	VXGE_HAL_G3FBCT_TEST4_ECC_DEC_RX_TEST_DATA(val)	    vBIT(val, 0, 64)
185221167Sgnn/* 0x00110 */	u64	g3fbct_test31;
186221167Sgnn#define	VXGE_HAL_G3FBCT_TEST31_ECC_DEC_RX_TEST_DATA1(val)   vBIT(val, 0, 64)
187221167Sgnn/* 0x00118 */	u64	g3fbct_test41;
188221167Sgnn#define	VXGE_HAL_G3FBCT_TEST41_ECC_DEC_RX_TEST_DATA1(val)   vBIT(val, 0, 64)
189221167Sgnn/* 0x00120 */	u64	g3fbct_test5;
190221167Sgnn#define	VXGE_HAL_G3FBCT_TEST5_ECC_DEC_RX_FAILED_TEST_DATA(val) vBIT(val, 0, 64)
191221167Sgnn/* 0x00128 */	u64	g3fbct_test6;
192221167Sgnn#define	VXGE_HAL_G3FBCT_TEST6_ECC_DEC_RX_FAILED_TEST_DATA(val) vBIT(val, 0, 64)
193221167Sgnn/* 0x00130 */	u64	g3fbct_test51;
194221167Sgnn#define	VXGE_HAL_G3FBCT_TEST51_ECC_DEC_RX_FAILED_TEST_DATA1(val)\
195221167Sgnn							    vBIT(val, 0, 64)
196221167Sgnn/* 0x00138 */	u64	g3fbct_test61;
197221167Sgnn#define	VXGE_HAL_G3FBCT_TEST61_ECC_DEC_RX_FAILED_TEST_DATA1(val)\
198221167Sgnn							    vBIT(val, 0, 64)
199221167Sgnn/* 0x00140 */	u64	g3fbct_test7;
200221167Sgnn#define	VXGE_HAL_G3FBCT_TEST7_ECC_DEC_TEST_FAILED_RADD(val) vBIT(val, 0, 14)
201221167Sgnn#define	VXGE_HAL_G3FBCT_TEST7_ECC_DEC_TEST_FAILED_CADD(val) vBIT(val, 19, 11)
202221167Sgnn#define	VXGE_HAL_G3FBCT_TEST7_ECC_DEC_TEST_FAILED_BANK(val) vBIT(val, 32, 8)
203221167Sgnn/* 0x00148 */	u64	g3fbct_test71;
204221167Sgnn#define	VXGE_HAL_G3FBCT_TEST71_ECC_DEC_TEST_FAILED_RADD1(val) vBIT(val, 0, 14)
205221167Sgnn#define	VXGE_HAL_G3FBCT_TEST71_ECC_DEC_TEST_FAILED_CADD1(val) vBIT(val, 19, 11)
206221167Sgnn#define	VXGE_HAL_G3FBCT_TEST71_ECC_DEC_TEST_FAILED_BANK1(val) vBIT(val, 32, 8)
207221167Sgnn	u8	unused001b0[0x001b0 - 0x00150];
208221167Sgnn
209221167Sgnn/* 0x001b0 */	u64	g3fbct_loop_back;
210221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK_TDATA(val)		    vBIT(val, 0, 32)
211221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK_MODE			    mBIT(39)
212221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK_GO			    mBIT(47)
213221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK_DONE			    mBIT(55)
214221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK_RDLL_IDLE_VAL(val)	    vBIT(val, 56, 8)
215221167Sgnn/* 0x001b8 */	u64	g3fbct_loop_back1;
216221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK1_RDLL_START_VAL(val)	    vBIT(val, 1, 7)
217221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK1_RDLL_END_VAL(val)	    vBIT(val, 9, 7)
218221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK1_WDLL_IDLE_VAL(val)	    vBIT(val, 16, 8)
219221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK1_WDLL_START_VAL(val)	    vBIT(val, 25, 7)
220221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK1_WDLL_END_VAL(val)	    vBIT(val, 33, 7)
221221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK1_STEPS(val)		    vBIT(val, 45, 3)
222221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK1_RDLL_MIN_FILTER(val)	    vBIT(val, 49, 7)
223221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK1_RDLL_MAX_FILTER(val)	    vBIT(val, 57, 7)
224221167Sgnn/* 0x001c0 */	u64	g3fbct_loop_back2;
225221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK2_WDLL_MIN_FILTER(val)	    vBIT(val, 1, 7)
226221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK2_WDLL_MAX_FILTER(val)	    vBIT(val, 9, 7)
227221167Sgnn/* 0x001c8 */	u64	g3fbct_loop_back3;
228221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK3_LBCTRL_CM_RDLL_RESULT(val) vBIT(val, 0, 8)
229221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK3_LBCTRL_CM_WDLL_RESULT(val) vBIT(val, 8, 8)
230221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK3_LBCTRL_CM_RDLL_MON_RESULT(val)\
231221167Sgnn							    vBIT(val, 16, 8)
232221167Sgnn/* 0x001d0 */	u64	g3fbct_loop_back4;
233221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK4_LBCTRL_IO_PASS_FAILN(val) vBIT(val, 0, 32)
234221167Sgnn/* 0x001d8 */	u64	g3fbct_loop_back5;
235221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK5_RDLL_START_IO_VAL(val)   vBIT(val, 1, 7)
236221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK5_RDLL_END_IO_VAL(val)	    vBIT(val, 9, 7)
237221167Sgnn	u8	unused00200[0x00200 - 0x001e0];
238221167Sgnn
239221167Sgnn/* 0x00200 */	u64	g3fbct_loop_back_rdll[4];
240221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK_RDLL_LBCTRL_MIN_VAL(val)  vBIT(val, 1, 7)
241221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK_RDLL_LBCTRL_MAX_VAL(val)  vBIT(val, 9, 7)
242221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK_RDLL_LBCTRL_MON_MIN_VAL(val) vBIT(val, 17, 7)
243221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK_RDLL_LBCTRL_MON_MAX_VAL(val) vBIT(val, 25, 7)
244221167Sgnn/* 0x00220 */	u64	g3fbct_loop_back_wdll[4];
245221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK_WDLL_LBCTRL_MIN_VAL(val)  vBIT(val, 1, 7)
246221167Sgnn#define	VXGE_HAL_G3FBCT_LOOP_BACK_WDLL_LBCTRL_MAX_VAL(val)  vBIT(val, 9, 7)
247221167Sgnn/* 0x00240 */	u64	g3fbct_tran_wrd_cnt;
248221167Sgnn#define	VXGE_HAL_G3FBCT_TRAN_WRD_CNT_CTRL_PIPE_WR(val)	    vBIT(val, 0, 32)
249221167Sgnn#define	VXGE_HAL_G3FBCT_TRAN_WRD_CNT_CTRL_PIPE_RD(val)	    vBIT(val, 32, 32)
250221167Sgnn/* 0x00248 */	u64	g3fbct_tran_ap_cnt;
251221167Sgnn#define	VXGE_HAL_G3FBCT_TRAN_AP_CNT_CTRL_PIPE_ACT(val)	    vBIT(val, 0, 16)
252221167Sgnn#define	VXGE_HAL_G3FBCT_TRAN_AP_CNT_CTRL_PIPE_PRE(val)	    vBIT(val, 16, 16)
253221167Sgnn#define	VXGE_HAL_G3FBCT_TRAN_AP_CNT_UPDATE		    mBIT(39)
254221167Sgnn/* 0x00250 */	u64	g3fbct_g3bist;
255221167Sgnn#define	VXGE_HAL_G3FBCT_G3BIST_DISABLE_MAIN		    mBIT(7)
256221167Sgnn#define	VXGE_HAL_G3FBCT_G3BIST_DISABLE_ICTRL		    mBIT(15)
257221167Sgnn#define	VXGE_HAL_G3FBCT_G3BIST_BTCTRL_STATUS_MAIN(val)	    vBIT(val, 21, 3)
258221167Sgnn#define	VXGE_HAL_G3FBCT_G3BIST_BTCTRL_STATUS_ICTRL(val)	    vBIT(val, 29, 3)
259221167Sgnn	u8	unused00a00[0x00a00 - 0x00258];
260221167Sgnn
261221167Sgnn/* 0x00a00 */	u64	wrdma_int_status;
262221167Sgnn#define	VXGE_HAL_WRDMA_INT_STATUS_RC_ALARM_RC_INT	    mBIT(0)
263221167Sgnn#define	VXGE_HAL_WRDMA_INT_STATUS_RXDRM_SM_ERR_RXDRM_INT    mBIT(1)
264221167Sgnn#define	VXGE_HAL_WRDMA_INT_STATUS_RXDCM_SM_ERR_RXDCM_SM_INT mBIT(2)
265221167Sgnn#define	VXGE_HAL_WRDMA_INT_STATUS_RXDWM_SM_ERR_RXDWM_INT    mBIT(3)
266221167Sgnn#define	VXGE_HAL_WRDMA_INT_STATUS_RDA_ERR_RDA_INT	    mBIT(6)
267221167Sgnn#define	VXGE_HAL_WRDMA_INT_STATUS_RDA_ECC_DB_RDA_ECC_DB_INT mBIT(8)
268221167Sgnn#define	VXGE_HAL_WRDMA_INT_STATUS_RDA_ECC_SG_RDA_ECC_SG_INT mBIT(9)
269221167Sgnn#define	VXGE_HAL_WRDMA_INT_STATUS_FRF_ALARM_FRF_INT	    mBIT(12)
270221167Sgnn#define	VXGE_HAL_WRDMA_INT_STATUS_ROCRC_ALARM_ROCRC_INT	    mBIT(13)
271221167Sgnn#define	VXGE_HAL_WRDMA_INT_STATUS_WDE0_ALARM_WDE0_INT	    mBIT(14)
272221167Sgnn#define	VXGE_HAL_WRDMA_INT_STATUS_WDE1_ALARM_WDE1_INT	    mBIT(15)
273221167Sgnn#define	VXGE_HAL_WRDMA_INT_STATUS_WDE2_ALARM_WDE2_INT	    mBIT(16)
274221167Sgnn#define	VXGE_HAL_WRDMA_INT_STATUS_WDE3_ALARM_WDE3_INT	    mBIT(17)
275221167Sgnn/* 0x00a08 */	u64	wrdma_int_mask;
276221167Sgnn/* 0x00a10 */	u64	rc_alarm_reg;
277221167Sgnn#define	VXGE_HAL_RC_ALARM_REG_FTC_SM_ERR		    mBIT(0)
278221167Sgnn#define	VXGE_HAL_RC_ALARM_REG_FTC_SM_PHASE_ERR		    mBIT(1)
279221167Sgnn#define	VXGE_HAL_RC_ALARM_REG_BTDWM_SM_ERR		    mBIT(2)
280221167Sgnn#define	VXGE_HAL_RC_ALARM_REG_BTC_SM_ERR		    mBIT(3)
281221167Sgnn#define	VXGE_HAL_RC_ALARM_REG_BTDCM_SM_ERR		    mBIT(4)
282221167Sgnn#define	VXGE_HAL_RC_ALARM_REG_BTDRM_SM_ERR		    mBIT(5)
283221167Sgnn#define	VXGE_HAL_RC_ALARM_REG_RMM_RXD_RC_ECC_DB_ERR	    mBIT(6)
284221167Sgnn#define	VXGE_HAL_RC_ALARM_REG_RMM_RXD_RC_ECC_SG_ERR	    mBIT(7)
285221167Sgnn#define	VXGE_HAL_RC_ALARM_REG_RHS_RXD_RHS_ECC_DB_ERR	    mBIT(8)
286221167Sgnn#define	VXGE_HAL_RC_ALARM_REG_RHS_RXD_RHS_ECC_SG_ERR	    mBIT(9)
287221167Sgnn#define	VXGE_HAL_RC_ALARM_REG_RMM_SM_ERR		    mBIT(10)
288221167Sgnn#define	VXGE_HAL_RC_ALARM_REG_BTC_VPATH_MISMATCH_ERR	    mBIT(12)
289221167Sgnn/* 0x00a18 */	u64	rc_alarm_mask;
290221167Sgnn/* 0x00a20 */	u64	rc_alarm_alarm;
291221167Sgnn/* 0x00a28 */	u64	rxdrm_sm_err_reg;
292221167Sgnn#define	VXGE_HAL_RXDRM_SM_ERR_REG_PRC_VP(n)		    mBIT(n)
293221167Sgnn/* 0x00a30 */	u64	rxdrm_sm_err_mask;
294221167Sgnn/* 0x00a38 */	u64	rxdrm_sm_err_alarm;
295221167Sgnn/* 0x00a40 */	u64	rxdcm_sm_err_reg;
296221167Sgnn#define	VXGE_HAL_RXDCM_SM_ERR_REG_PRC_VP(n)		    mBIT(n)
297221167Sgnn/* 0x00a48 */	u64	rxdcm_sm_err_mask;
298221167Sgnn/* 0x00a50 */	u64	rxdcm_sm_err_alarm;
299221167Sgnn/* 0x00a58 */	u64	rxdwm_sm_err_reg;
300221167Sgnn#define	VXGE_HAL_RXDWM_SM_ERR_REG_PRC_VP(n)		    mBIT(n)
301221167Sgnn/* 0x00a60 */	u64	rxdwm_sm_err_mask;
302221167Sgnn/* 0x00a68 */	u64	rxdwm_sm_err_alarm;
303221167Sgnn/* 0x00a70 */	u64	rda_err_reg;
304221167Sgnn#define	VXGE_HAL_RDA_ERR_REG_RDA_SM0_ERR_ALARM		    mBIT(0)
305221167Sgnn#define	VXGE_HAL_RDA_ERR_REG_RDA_MISC_ERR		    mBIT(1)
306221167Sgnn#define	VXGE_HAL_RDA_ERR_REG_RDA_PCIX_ERR		    mBIT(2)
307221167Sgnn#define	VXGE_HAL_RDA_ERR_REG_RDA_RXD_ECC_DB_ERR		    mBIT(3)
308221167Sgnn#define	VXGE_HAL_RDA_ERR_REG_RDA_FRM_ECC_DB_ERR		    mBIT(4)
309221167Sgnn#define	VXGE_HAL_RDA_ERR_REG_RDA_UQM_ECC_DB_ERR		    mBIT(5)
310221167Sgnn#define	VXGE_HAL_RDA_ERR_REG_RDA_IMM_ECC_DB_ERR		    mBIT(6)
311221167Sgnn#define	VXGE_HAL_RDA_ERR_REG_RDA_TIM_ECC_DB_ERR		    mBIT(7)
312221167Sgnn/* 0x00a78 */	u64	rda_err_mask;
313221167Sgnn/* 0x00a80 */	u64	rda_err_alarm;
314221167Sgnn/* 0x00a88 */	u64	rda_ecc_db_reg;
315221167Sgnn#define	VXGE_HAL_RDA_ECC_DB_REG_RDA_RXD_ERR(n)		    mBIT(n)
316221167Sgnn/* 0x00a90 */	u64	rda_ecc_db_mask;
317221167Sgnn/* 0x00a98 */	u64	rda_ecc_db_alarm;
318221167Sgnn/* 0x00aa0 */	u64	rda_ecc_sg_reg;
319221167Sgnn#define	VXGE_HAL_RDA_ECC_SG_REG_RDA_RXD_ERR(n)		    mBIT(n)
320221167Sgnn/* 0x00aa8 */	u64	rda_ecc_sg_mask;
321221167Sgnn/* 0x00ab0 */	u64	rda_ecc_sg_alarm;
322221167Sgnn/* 0x00ab8 */	u64	rqa_err_reg;
323221167Sgnn#define	VXGE_HAL_RQA_ERR_REG_RQA_SM_ERR_ALARM		    mBIT(0)
324221167Sgnn/* 0x00ac0 */	u64	rqa_err_mask;
325221167Sgnn/* 0x00ac8 */	u64	rqa_err_alarm;
326221167Sgnn/* 0x00ad0 */	u64	frf_alarm_reg;
327221167Sgnn#define	VXGE_HAL_FRF_ALARM_REG_PRC_VP_FRF_SM_ERR(n)	    mBIT(n)
328221167Sgnn/* 0x00ad8 */	u64	frf_alarm_mask;
329221167Sgnn/* 0x00ae0 */	u64	frf_alarm_alarm;
330221167Sgnn/* 0x00ae8 */	u64	rocrc_alarm_reg;
331221167Sgnn#define	VXGE_HAL_ROCRC_ALARM_REG_QCQ_QCC_BYP_ECC_DB	    mBIT(0)
332221167Sgnn#define	VXGE_HAL_ROCRC_ALARM_REG_QCQ_QCC_BYP_ECC_SG	    mBIT(1)
333221167Sgnn#define	VXGE_HAL_ROCRC_ALARM_REG_NOA_NMA_SM_ERR		    mBIT(2)
334221167Sgnn#define	VXGE_HAL_ROCRC_ALARM_REG_NOA_IMMM_ECC_DB	    mBIT(3)
335221167Sgnn#define	VXGE_HAL_ROCRC_ALARM_REG_NOA_IMMM_ECC_SG	    mBIT(4)
336221167Sgnn#define	VXGE_HAL_ROCRC_ALARM_REG_UDQ_UMQM_ECC_DB	    mBIT(5)
337221167Sgnn#define	VXGE_HAL_ROCRC_ALARM_REG_UDQ_UMQM_ECC_SG	    mBIT(6)
338221167Sgnn#define	VXGE_HAL_ROCRC_ALARM_REG_NOA_RCBM_ECC_DB	    mBIT(11)
339221167Sgnn#define	VXGE_HAL_ROCRC_ALARM_REG_NOA_RCBM_ECC_SG	    mBIT(12)
340221167Sgnn#define	VXGE_HAL_ROCRC_ALARM_REG_QCQ_MULTI_EGB_RSVD_ERR	    mBIT(13)
341221167Sgnn#define	VXGE_HAL_ROCRC_ALARM_REG_QCQ_MULTI_EGB_OWN_ERR	    mBIT(14)
342221167Sgnn#define	VXGE_HAL_ROCRC_ALARM_REG_QCQ_MULTI_BYP_OWN_ERR	    mBIT(15)
343221167Sgnn#define	VXGE_HAL_ROCRC_ALARM_REG_QCQ_OWN_NOT_ASSIGNED_ERR   mBIT(16)
344221167Sgnn#define	VXGE_HAL_ROCRC_ALARM_REG_QCQ_OWN_RSVD_SYNC_ERR	    mBIT(17)
345221167Sgnn#define	VXGE_HAL_ROCRC_ALARM_REG_QCQ_LOST_EGB_ERR	    mBIT(18)
346221167Sgnn#define	VXGE_HAL_ROCRC_ALARM_REG_RCQ_BYPQ0_OVERFLOW	    mBIT(19)
347221167Sgnn#define	VXGE_HAL_ROCRC_ALARM_REG_RCQ_BYPQ1_OVERFLOW	    mBIT(20)
348221167Sgnn#define	VXGE_HAL_ROCRC_ALARM_REG_RCQ_BYPQ2_OVERFLOW	    mBIT(21)
349221167Sgnn#define	VXGE_HAL_ROCRC_ALARM_REG_NOA_WCT_CMD_FIFO_ERR	    mBIT(22)
350221167Sgnn/* 0x00af0 */	u64	rocrc_alarm_mask;
351221167Sgnn/* 0x00af8 */	u64	rocrc_alarm_alarm;
352221167Sgnn/* 0x00b00 */	u64	wde0_alarm_reg;
353221167Sgnn#define	VXGE_HAL_WDE0_ALARM_REG_WDE0_DCC_SM_ERR		    mBIT(0)
354221167Sgnn#define	VXGE_HAL_WDE0_ALARM_REG_WDE0_PRM_SM_ERR		    mBIT(1)
355221167Sgnn#define	VXGE_HAL_WDE0_ALARM_REG_WDE0_CP_SM_ERR		    mBIT(2)
356221167Sgnn#define	VXGE_HAL_WDE0_ALARM_REG_WDE0_CP_CMD_ERR		    mBIT(3)
357221167Sgnn#define	VXGE_HAL_WDE0_ALARM_REG_WDE0_PCR_SM_ERR		    mBIT(4)
358221167Sgnn/* 0x00b08 */	u64	wde0_alarm_mask;
359221167Sgnn/* 0x00b10 */	u64	wde0_alarm_alarm;
360221167Sgnn/* 0x00b18 */	u64	wde1_alarm_reg;
361221167Sgnn#define	VXGE_HAL_WDE1_ALARM_REG_WDE1_DCC_SM_ERR		    mBIT(0)
362221167Sgnn#define	VXGE_HAL_WDE1_ALARM_REG_WDE1_PRM_SM_ERR		    mBIT(1)
363221167Sgnn#define	VXGE_HAL_WDE1_ALARM_REG_WDE1_CP_SM_ERR		    mBIT(2)
364221167Sgnn#define	VXGE_HAL_WDE1_ALARM_REG_WDE1_CP_CMD_ERR		    mBIT(3)
365221167Sgnn#define	VXGE_HAL_WDE1_ALARM_REG_WDE1_PCR_SM_ERR		    mBIT(4)
366221167Sgnn/* 0x00b20 */	u64	wde1_alarm_mask;
367221167Sgnn/* 0x00b28 */	u64	wde1_alarm_alarm;
368221167Sgnn/* 0x00b30 */	u64	wde2_alarm_reg;
369221167Sgnn#define	VXGE_HAL_WDE2_ALARM_REG_WDE2_DCC_SM_ERR		    mBIT(0)
370221167Sgnn#define	VXGE_HAL_WDE2_ALARM_REG_WDE2_PRM_SM_ERR		    mBIT(1)
371221167Sgnn#define	VXGE_HAL_WDE2_ALARM_REG_WDE2_CP_SM_ERR		    mBIT(2)
372221167Sgnn#define	VXGE_HAL_WDE2_ALARM_REG_WDE2_CP_CMD_ERR		    mBIT(3)
373221167Sgnn#define	VXGE_HAL_WDE2_ALARM_REG_WDE2_PCR_SM_ERR		    mBIT(4)
374221167Sgnn/* 0x00b38 */	u64	wde2_alarm_mask;
375221167Sgnn/* 0x00b40 */	u64	wde2_alarm_alarm;
376221167Sgnn/* 0x00b48 */	u64	wde3_alarm_reg;
377221167Sgnn#define	VXGE_HAL_WDE3_ALARM_REG_WDE3_DCC_SM_ERR		    mBIT(0)
378221167Sgnn#define	VXGE_HAL_WDE3_ALARM_REG_WDE3_PRM_SM_ERR		    mBIT(1)
379221167Sgnn#define	VXGE_HAL_WDE3_ALARM_REG_WDE3_CP_SM_ERR		    mBIT(2)
380221167Sgnn#define	VXGE_HAL_WDE3_ALARM_REG_WDE3_CP_CMD_ERR		    mBIT(3)
381221167Sgnn#define	VXGE_HAL_WDE3_ALARM_REG_WDE3_PCR_SM_ERR		    mBIT(4)
382221167Sgnn/* 0x00b50 */	u64	wde3_alarm_mask;
383221167Sgnn/* 0x00b58 */	u64	wde3_alarm_alarm;
384221167Sgnn/* 0x00b60 */	u64	rc_cfg;
385221167Sgnn#define	VXGE_HAL_RC_CFG_RXD_ERR_MASK(val)		    vBIT(val, 0, 4)
386221167Sgnn#define	VXGE_HAL_RC_CFG_RXD_RD_RO			    mBIT(12)
387221167Sgnn#define	VXGE_HAL_RC_CFG_FIXED_BUFFER_SIZE		    mBIT(13)
388221167Sgnn#define	VXGE_HAL_RC_CFG_ENABLE_VP_CFG_CHANGE_WHILE_BUSY	    mBIT(14)
389221167Sgnn#define	VXGE_HAL_RC_CFG_PRESERVE_BUFFER_SIZE		    mBIT(15)
390221167Sgnn/* 0x00b68 */	u64	ecc_cfg;
391221167Sgnn#define	VXGE_HAL_ECC_CFG_RXD_RC_ECC_ENABLE_N		    mBIT(0)
392221167Sgnn#define	VXGE_HAL_ECC_CFG_RXD_RHS_ECC_ENABLE_N		    mBIT(1)
393221167Sgnn#define	VXGE_HAL_ECC_CFG_NOA_IMMM_ECC_ENABLE_N		    mBIT(4)
394221167Sgnn#define	VXGE_HAL_ECC_CFG_UDQ_UMQM_ECC_ENABLE_N		    mBIT(5)
395221167Sgnn#define	VXGE_HAL_ECC_CFG_RCBM_CQB_ECC_ENABLE_N		    mBIT(7)
396221167Sgnn/* 0x00b70 */	u64	rxd_cfg_1bm;
397221167Sgnn#define	VXGE_HAL_RXD_CFG_1BM_QW_SIZE(val)		    vBIT(val, 5, 3)
398221167Sgnn#define	VXGE_HAL_RXD_CFG_1BM_QW2WRITE(val)		    vBIT(val, 8, 8)
399221167Sgnn#define	VXGE_HAL_RXD_CFG_1BM_HCW_QWOFF(val)		    vBIT(val, 21, 3)
400221167Sgnn#define	VXGE_HAL_RXD_CFG_1BM_RTH_VAL_QWOFF(val)		    vBIT(val, 29, 3)
401221167Sgnn#define	VXGE_HAL_RXD_CFG_1BM_RTH_VAL_W0OFF(val)		    vBIT(val, 38, 2)
402221167Sgnn#define	VXGE_HAL_RXD_CFG_1BM_RTH_VAL_W1OFF(val)		    vBIT(val, 46, 2)
403221167Sgnn#define	VXGE_HAL_RXD_CFG_1BM_HEAD_OWN_QWOFF(val)	    vBIT(val, 53, 3)
404221167Sgnn#define	VXGE_HAL_RXD_CFG_1BM_HEAD_OWN_BOFF(val)		    vBIT(val, 61, 3)
405221167Sgnn/* 0x00b78 */	u64	rxd_cfg1_1bm;
406221167Sgnn#define	VXGE_HAL_RXD_CFG1_1BM_BUFF1_SIZE_QWOFF(val)	    vBIT(val, 5, 3)
407221167Sgnn#define	VXGE_HAL_RXD_CFG1_1BM_TRSF_CODE_QWOFF(val)	    vBIT(val, 45, 3)
408221167Sgnn#define	VXGE_HAL_RXD_CFG1_1BM_TRSF_CODE_BOFF(val)	    vBIT(val, 53, 3)
409221167Sgnn#define	VXGE_HAL_RXD_CFG1_1BM_RTH_BUCKET_DATA_QWOF(val)	    vBIT(val, 61, 3)
410221167Sgnn/* 0x00b80 */	u64	rxd_cfg2_1bm;
411221167Sgnn#define	VXGE_HAL_RXD_CFG2_1BM_RTH_BUCKET_DATA_BOFF(val)	    vBIT(val, 5, 3)
412221167Sgnn#define	VXGE_HAL_RXD_CFG2_1BM_BUFF1_SIZE_WOFF(val)	    vBIT(val, 14, 2)
413221167Sgnn#define	VXGE_HAL_RXD_CFG2_1BM_FRM_INFO_QWOFF(val)	    vBIT(val, 53, 3)
414221167Sgnn#define	VXGE_HAL_RXD_CFG2_1BM_FRM_INFO_BOFF(val)	    vBIT(val, 61, 3)
415221167Sgnn/* 0x00b88 */	u64	rxd_cfg3_1bm;
416221167Sgnn#define	VXGE_HAL_RXD_CFG3_1BM_BUFF1_PTR_QWOFF(val)	    vBIT(val, 5, 3)
417221167Sgnn#define	VXGE_HAL_RXD_CFG3_1BM_TAIL_OWN_QWOFF(val)	    vBIT(val, 45, 3)
418221167Sgnn#define	VXGE_HAL_RXD_CFG3_1BM_TAIL_OWN_BOFF(val)	    vBIT(val, 53, 3)
419221167Sgnn#define	VXGE_HAL_RXD_CFG3_1BM_HEAD_OWN_BIT_IDX(val)	    vBIT(val, 57, 3)
420221167Sgnn#define	VXGE_HAL_RXD_CFG3_1BM_TAIL_OWN_BIT_IDX(val)	    vBIT(val, 61, 3)
421221167Sgnn/* 0x00b90 */	u64	rxd_cfg4_1bm;
422221167Sgnn#define	VXGE_HAL_RXD_CFG4_1BM_L3C_QWOFF(val)		    vBIT(val, 5, 3)
423221167Sgnn#define	VXGE_HAL_RXD_CFG4_1BM_L3C_WOFF(val)		    vBIT(val, 14, 2)
424221167Sgnn#define	VXGE_HAL_RXD_CFG4_1BM_L4C_QWOFF(val)		    vBIT(val, 21, 3)
425221167Sgnn#define	VXGE_HAL_RXD_CFG4_1BM_L4C_WOFF(val)		    vBIT(val, 30, 2)
426221167Sgnn#define	VXGE_HAL_RXD_CFG4_1BM_VTAG_QWOFF(val)		    vBIT(val, 37, 3)
427221167Sgnn#define	VXGE_HAL_RXD_CFG4_1BM_VTAG_WOFF(val)		    vBIT(val, 46, 2)
428221167Sgnn#define	VXGE_HAL_RXD_CFG4_1BM_RTH_INFO_QWOFF(val)	    vBIT(val, 53, 3)
429221167Sgnn#define	VXGE_HAL_RXD_CFG4_1BM_RTH_INFO_BOFF(val)	    vBIT(val, 61, 3)
430221167Sgnn/* 0x00b98 */	u64	rxd_cfg_3bm;
431221167Sgnn#define	VXGE_HAL_RXD_CFG_3BM_QW_SIZE(val)		    vBIT(val, 5, 3)
432221167Sgnn#define	VXGE_HAL_RXD_CFG_3BM_QW2WRITE(val)		    vBIT(val, 8, 8)
433221167Sgnn#define	VXGE_HAL_RXD_CFG_3BM_HCW_QWOFF(val)		    vBIT(val, 21, 3)
434221167Sgnn#define	VXGE_HAL_RXD_CFG_3BM_RTH_VAL_QWOFF(val)		    vBIT(val, 29, 3)
435221167Sgnn#define	VXGE_HAL_RXD_CFG_3BM_RTH_VAL_W0OFF(val)		    vBIT(val, 38, 2)
436221167Sgnn#define	VXGE_HAL_RXD_CFG_3BM_RTH_VAL_W1OFF(val)		    vBIT(val, 46, 2)
437221167Sgnn#define	VXGE_HAL_RXD_CFG_3BM_HEAD_OWN_QWOFF(val)	    vBIT(val, 53, 3)
438221167Sgnn#define	VXGE_HAL_RXD_CFG_3BM_HEAD_OWN_BOFF(val)		    vBIT(val, 61, 3)
439221167Sgnn/* 0x00ba0 */	u64	rxd_cfg1_3bm;
440221167Sgnn#define	VXGE_HAL_RXD_CFG1_3BM_BUFF1_SIZE_QWOFF(val)	    vBIT(val, 5, 3)
441221167Sgnn#define	VXGE_HAL_RXD_CFG1_3BM_BUFF2_SIZE_QWOFF(val)	    vBIT(val, 13, 3)
442221167Sgnn#define	VXGE_HAL_RXD_CFG1_3BM_BUFF3_SIZE_QWOFF(val)	    vBIT(val, 21, 3)
443221167Sgnn#define	VXGE_HAL_RXD_CFG1_3BM_TRSF_CODE_QWOFF(val)	    vBIT(val, 45, 3)
444221167Sgnn#define	VXGE_HAL_RXD_CFG1_3BM_TRSF_CODE_BOFF(val)	    vBIT(val, 53, 3)
445221167Sgnn#define	VXGE_HAL_RXD_CFG1_3BM_RTH_BUCKET_DATA_QWOF(val)	    vBIT(val, 61, 3)
446221167Sgnn/* 0x00ba8 */	u64	rxd_cfg2_3bm;
447221167Sgnn#define	VXGE_HAL_RXD_CFG2_3BM_RTH_BUCKET_DATA_BOFF(val)	    vBIT(val, 5, 3)
448221167Sgnn#define	VXGE_HAL_RXD_CFG2_3BM_BUFF1_SIZE_WOFF(val)	    vBIT(val, 14, 2)
449221167Sgnn#define	VXGE_HAL_RXD_CFG2_3BM_BUFF2_SIZE_WOFF(val)	    vBIT(val, 22, 2)
450221167Sgnn#define	VXGE_HAL_RXD_CFG2_3BM_BUFF3_SIZE_WOFF(val)	    vBIT(val, 30, 2)
451221167Sgnn#define	VXGE_HAL_RXD_CFG2_3BM_FRM_INFO_QWOFF(val)	    vBIT(val, 53, 3)
452221167Sgnn#define	VXGE_HAL_RXD_CFG2_3BM_FRM_INFO_BOFF(val)	    vBIT(val, 61, 3)
453221167Sgnn/* 0x00bb0 */	u64	rxd_cfg3_3bm;
454221167Sgnn#define	VXGE_HAL_RXD_CFG3_3BM_BUFF1_PTR_QWOFF(val)	    vBIT(val, 5, 3)
455221167Sgnn#define	VXGE_HAL_RXD_CFG3_3BM_BUFF2_PTR_QWOFF(val)	    vBIT(val, 13, 3)
456221167Sgnn#define	VXGE_HAL_RXD_CFG3_3BM_BUFF3_PTR_QWOFF(val)	    vBIT(val, 21, 3)
457221167Sgnn#define	VXGE_HAL_RXD_CFG3_3BM_TAIL_OWN_QWOFF(val)	    vBIT(val, 45, 3)
458221167Sgnn#define	VXGE_HAL_RXD_CFG3_3BM_TAIL_OWN_BOFF(val)	    vBIT(val, 53, 3)
459221167Sgnn#define	VXGE_HAL_RXD_CFG3_3BM_HEAD_OWN_BIT_IDX(val)	    vBIT(val, 57, 3)
460221167Sgnn#define	VXGE_HAL_RXD_CFG3_3BM_TAIL_OWN_BIT_IDX(val)	    vBIT(val, 61, 3)
461221167Sgnn/* 0x00bb8 */	u64	rxd_cfg4_3bm;
462221167Sgnn#define	VXGE_HAL_RXD_CFG4_3BM_L3C_QWOFF(val)		    vBIT(val, 5, 3)
463221167Sgnn#define	VXGE_HAL_RXD_CFG4_3BM_L3C_WOFF(val)		    vBIT(val, 14, 2)
464221167Sgnn#define	VXGE_HAL_RXD_CFG4_3BM_L4C_QWOFF(val)		    vBIT(val, 21, 3)
465221167Sgnn#define	VXGE_HAL_RXD_CFG4_3BM_L4C_WOFF(val)		    vBIT(val, 30, 2)
466221167Sgnn#define	VXGE_HAL_RXD_CFG4_3BM_VTAG_QWOFF(val)		    vBIT(val, 37, 3)
467221167Sgnn#define	VXGE_HAL_RXD_CFG4_3BM_VTAG_WOFF(val)		    vBIT(val, 46, 2)
468221167Sgnn#define	VXGE_HAL_RXD_CFG4_3BM_RTH_INFO_QWOFF(val)	    vBIT(val, 53, 3)
469221167Sgnn#define	VXGE_HAL_RXD_CFG4_3BM_RTH_INFO_BOFF(val)	    vBIT(val, 61, 3)
470221167Sgnn/* 0x00bc0 */	u64	rxd_cfg_5bm;
471221167Sgnn#define	VXGE_HAL_RXD_CFG_5BM_QW_SIZE(val)		    vBIT(val, 5, 3)
472221167Sgnn#define	VXGE_HAL_RXD_CFG_5BM_QW2WRITE(val)		    vBIT(val, 8, 8)
473221167Sgnn#define	VXGE_HAL_RXD_CFG_5BM_HCW_QWOFF(val)		    vBIT(val, 21, 3)
474221167Sgnn#define	VXGE_HAL_RXD_CFG_5BM_RTH_VAL_QWOFF(val)		    vBIT(val, 29, 3)
475221167Sgnn#define	VXGE_HAL_RXD_CFG_5BM_RTH_VAL_W0OFF(val)		    vBIT(val, 38, 2)
476221167Sgnn#define	VXGE_HAL_RXD_CFG_5BM_RTH_VAL_W1OFF(val)		    vBIT(val, 46, 2)
477221167Sgnn#define	VXGE_HAL_RXD_CFG_5BM_HEAD_OWN_QWOFF(val)	    vBIT(val, 53, 3)
478221167Sgnn#define	VXGE_HAL_RXD_CFG_5BM_HEAD_OWN_BOFF(val)		    vBIT(val, 61, 3)
479221167Sgnn/* 0x00bc8 */	u64	rxd_cfg1_5bm;
480221167Sgnn#define	VXGE_HAL_RXD_CFG1_5BM_BUFF1_SIZE_QWOFF(val)	    vBIT(val, 5, 3)
481221167Sgnn#define	VXGE_HAL_RXD_CFG1_5BM_BUFF2_SIZE_QWOFF(val)	    vBIT(val, 13, 3)
482221167Sgnn#define	VXGE_HAL_RXD_CFG1_5BM_BUFF3_SIZE_QWOFF(val)	    vBIT(val, 21, 3)
483221167Sgnn#define	VXGE_HAL_RXD_CFG1_5BM_BUFF4_SIZE_QWOFF(val)	    vBIT(val, 29, 3)
484221167Sgnn#define	VXGE_HAL_RXD_CFG1_5BM_BUFF5_SIZE_QWOFF(val)	    vBIT(val, 37, 3)
485221167Sgnn#define	VXGE_HAL_RXD_CFG1_5BM_TRSF_CODE_QWOFF(val)	    vBIT(val, 45, 3)
486221167Sgnn#define	VXGE_HAL_RXD_CFG1_5BM_TRSF_CODE_BOFF(val)	    vBIT(val, 53, 3)
487221167Sgnn#define	VXGE_HAL_RXD_CFG1_5BM_RTH_BUCKET_DATA_QWOF(val)	    vBIT(val, 61, 3)
488221167Sgnn/* 0x00bd0 */	u64	rxd_cfg2_5bm;
489221167Sgnn#define	VXGE_HAL_RXD_CFG2_5BM_RTH_BUCKET_DATA_BOFF(val)	    vBIT(val, 5, 3)
490221167Sgnn#define	VXGE_HAL_RXD_CFG2_5BM_BUFF1_SIZE_WOFF(val)	    vBIT(val, 14, 2)
491221167Sgnn#define	VXGE_HAL_RXD_CFG2_5BM_BUFF2_SIZE_WOFF(val)	    vBIT(val, 22, 2)
492221167Sgnn#define	VXGE_HAL_RXD_CFG2_5BM_BUFF3_SIZE_WOFF(val)	    vBIT(val, 30, 2)
493221167Sgnn#define	VXGE_HAL_RXD_CFG2_5BM_BUFF4_SIZE_WOFF(val)	    vBIT(val, 38, 2)
494221167Sgnn#define	VXGE_HAL_RXD_CFG2_5BM_BUFF5_SIZE_WOFF(val)	    vBIT(val, 46, 2)
495221167Sgnn#define	VXGE_HAL_RXD_CFG2_5BM_FRM_INFO_QWOFF(val)	    vBIT(val, 53, 3)
496221167Sgnn#define	VXGE_HAL_RXD_CFG2_5BM_FRM_INFO_BOFF(val)	    vBIT(val, 61, 3)
497221167Sgnn/* 0x00bd8 */	u64	rxd_cfg3_5bm;
498221167Sgnn#define	VXGE_HAL_RXD_CFG3_5BM_BUFF1_PTR_QWOFF(val)	    vBIT(val, 5, 3)
499221167Sgnn#define	VXGE_HAL_RXD_CFG3_5BM_BUFF2_PTR_QWOFF(val)	    vBIT(val, 13, 3)
500221167Sgnn#define	VXGE_HAL_RXD_CFG3_5BM_BUFF3_PTR_QWOFF(val)	    vBIT(val, 21, 3)
501221167Sgnn#define	VXGE_HAL_RXD_CFG3_5BM_BUFF4_PTR_QWOFF(val)	    vBIT(val, 29, 3)
502221167Sgnn#define	VXGE_HAL_RXD_CFG3_5BM_BUFF5_PTR_QWOFF(val)	    vBIT(val, 37, 3)
503221167Sgnn#define	VXGE_HAL_RXD_CFG3_5BM_TAIL_OWN_QWOFF(val)	    vBIT(val, 45, 3)
504221167Sgnn#define	VXGE_HAL_RXD_CFG3_5BM_TAIL_OWN_BOFF(val)	    vBIT(val, 53, 3)
505221167Sgnn#define	VXGE_HAL_RXD_CFG3_5BM_HEAD_OWN_BIT_IDX(val)	    vBIT(val, 57, 3)
506221167Sgnn#define	VXGE_HAL_RXD_CFG3_5BM_TAIL_OWN_BIT_IDX(val)	    vBIT(val, 61, 3)
507221167Sgnn/* 0x00be0 */	u64	rxd_cfg4_5bm;
508221167Sgnn#define	VXGE_HAL_RXD_CFG4_5BM_L3C_QWOFF(val)		    vBIT(val, 5, 3)
509221167Sgnn#define	VXGE_HAL_RXD_CFG4_5BM_L3C_WOFF(val)		    vBIT(val, 14, 2)
510221167Sgnn#define	VXGE_HAL_RXD_CFG4_5BM_L4C_QWOFF(val)		    vBIT(val, 21, 3)
511221167Sgnn#define	VXGE_HAL_RXD_CFG4_5BM_L4C_WOFF(val)		    vBIT(val, 30, 2)
512221167Sgnn#define	VXGE_HAL_RXD_CFG4_5BM_VTAG_QWOFF(val)		    vBIT(val, 37, 3)
513221167Sgnn#define	VXGE_HAL_RXD_CFG4_5BM_VTAG_WOFF(val)		    vBIT(val, 46, 2)
514221167Sgnn#define	VXGE_HAL_RXD_CFG4_5BM_RTH_INFO_QWOFF(val)	    vBIT(val, 53, 3)
515221167Sgnn#define	VXGE_HAL_RXD_CFG4_5BM_RTH_INFO_BOFF(val)	    vBIT(val, 61, 3)
516221167Sgnn/* 0x00be8 */	u64	rx_w_round_robin_0;
517221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_0(val) vBIT(val, 3, 5)
518221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_1(val) vBIT(val, 11, 5)
519221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_2(val) vBIT(val, 19, 5)
520221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_3(val) vBIT(val, 27, 5)
521221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_4(val) vBIT(val, 35, 5)
522221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_5(val) vBIT(val, 43, 5)
523221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_6(val) vBIT(val, 51, 5)
524221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_7(val) vBIT(val, 59, 5)
525221167Sgnn/* 0x00bf0 */	u64	rx_w_round_robin_1;
526221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_1_RX_W_PRIORITY_SS_8(val) vBIT(val, 3, 5)
527221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_1_RX_W_PRIORITY_SS_9(val) vBIT(val, 11, 5)
528221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_1_RX_W_PRIORITY_SS_10(val) vBIT(val, 19, 5)
529221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_1_RX_W_PRIORITY_SS_11(val) vBIT(val, 27, 5)
530221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_1_RX_W_PRIORITY_SS_12(val) vBIT(val, 35, 5)
531221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_1_RX_W_PRIORITY_SS_13(val) vBIT(val, 43, 5)
532221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_1_RX_W_PRIORITY_SS_14(val) vBIT(val, 51, 5)
533221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_1_RX_W_PRIORITY_SS_15(val) vBIT(val, 59, 5)
534221167Sgnn/* 0x00bf8 */	u64	rx_w_round_robin_2;
535221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_2_RX_W_PRIORITY_SS_16(val) vBIT(val, 3, 5)
536221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_2_RX_W_PRIORITY_SS_17(val) vBIT(val, 11, 5)
537221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_2_RX_W_PRIORITY_SS_18(val) vBIT(val, 19, 5)
538221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_2_RX_W_PRIORITY_SS_19(val) vBIT(val, 27, 5)
539221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_2_RX_W_PRIORITY_SS_20(val) vBIT(val, 35, 5)
540221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_2_RX_W_PRIORITY_SS_21(val) vBIT(val, 43, 5)
541221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_2_RX_W_PRIORITY_SS_22(val) vBIT(val, 51, 5)
542221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_2_RX_W_PRIORITY_SS_23(val) vBIT(val, 59, 5)
543221167Sgnn/* 0x00c00 */	u64	rx_w_round_robin_3;
544221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_3_RX_W_PRIORITY_SS_24(val) vBIT(val, 3, 5)
545221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_3_RX_W_PRIORITY_SS_25(val) vBIT(val, 11, 5)
546221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_3_RX_W_PRIORITY_SS_26(val) vBIT(val, 19, 5)
547221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_3_RX_W_PRIORITY_SS_27(val) vBIT(val, 27, 5)
548221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_3_RX_W_PRIORITY_SS_28(val) vBIT(val, 35, 5)
549221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_3_RX_W_PRIORITY_SS_29(val) vBIT(val, 43, 5)
550221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_3_RX_W_PRIORITY_SS_30(val) vBIT(val, 51, 5)
551221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_3_RX_W_PRIORITY_SS_31(val) vBIT(val, 59, 5)
552221167Sgnn/* 0x00c08 */	u64	rx_w_round_robin_4;
553221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_4_RX_W_PRIORITY_SS_32(val) vBIT(val, 3, 5)
554221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_4_RX_W_PRIORITY_SS_33(val) vBIT(val, 11, 5)
555221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_4_RX_W_PRIORITY_SS_34(val) vBIT(val, 19, 5)
556221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_4_RX_W_PRIORITY_SS_35(val) vBIT(val, 27, 5)
557221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_4_RX_W_PRIORITY_SS_36(val) vBIT(val, 35, 5)
558221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_4_RX_W_PRIORITY_SS_37(val) vBIT(val, 43, 5)
559221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_4_RX_W_PRIORITY_SS_38(val) vBIT(val, 51, 5)
560221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_4_RX_W_PRIORITY_SS_39(val) vBIT(val, 59, 5)
561221167Sgnn/* 0x00c10 */	u64	rx_w_round_robin_5;
562221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_5_RX_W_PRIORITY_SS_40(val) vBIT(val, 3, 5)
563221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_5_RX_W_PRIORITY_SS_41(val) vBIT(val, 11, 5)
564221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_5_RX_W_PRIORITY_SS_42(val) vBIT(val, 19, 5)
565221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_5_RX_W_PRIORITY_SS_43(val) vBIT(val, 27, 5)
566221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_5_RX_W_PRIORITY_SS_44(val) vBIT(val, 35, 5)
567221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_5_RX_W_PRIORITY_SS_45(val) vBIT(val, 43, 5)
568221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_5_RX_W_PRIORITY_SS_46(val) vBIT(val, 51, 5)
569221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_5_RX_W_PRIORITY_SS_47(val) vBIT(val, 59, 5)
570221167Sgnn/* 0x00c18 */	u64	rx_w_round_robin_6;
571221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_6_RX_W_PRIORITY_SS_48(val) vBIT(val, 3, 5)
572221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_6_RX_W_PRIORITY_SS_49(val) vBIT(val, 11, 5)
573221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_6_RX_W_PRIORITY_SS_50(val) vBIT(val, 19, 5)
574221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_6_RX_W_PRIORITY_SS_51(val) vBIT(val, 27, 5)
575221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_6_RX_W_PRIORITY_SS_52(val) vBIT(val, 35, 5)
576221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_6_RX_W_PRIORITY_SS_53(val) vBIT(val, 43, 5)
577221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_6_RX_W_PRIORITY_SS_54(val) vBIT(val, 51, 5)
578221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_6_RX_W_PRIORITY_SS_55(val) vBIT(val, 59, 5)
579221167Sgnn/* 0x00c20 */	u64	rx_w_round_robin_7;
580221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_7_RX_W_PRIORITY_SS_56(val) vBIT(val, 3, 5)
581221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_7_RX_W_PRIORITY_SS_57(val) vBIT(val, 11, 5)
582221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_7_RX_W_PRIORITY_SS_58(val) vBIT(val, 19, 5)
583221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_7_RX_W_PRIORITY_SS_59(val) vBIT(val, 27, 5)
584221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_7_RX_W_PRIORITY_SS_60(val) vBIT(val, 35, 5)
585221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_7_RX_W_PRIORITY_SS_61(val) vBIT(val, 43, 5)
586221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_7_RX_W_PRIORITY_SS_62(val) vBIT(val, 51, 5)
587221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_7_RX_W_PRIORITY_SS_63(val) vBIT(val, 59, 5)
588221167Sgnn/* 0x00c28 */	u64	rx_w_round_robin_8;
589221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_8_RX_W_PRIORITY_SS_64(val) vBIT(val, 3, 5)
590221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_8_RX_W_PRIORITY_SS_65(val) vBIT(val, 11, 5)
591221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_8_RX_W_PRIORITY_SS_66(val) vBIT(val, 19, 5)
592221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_8_RX_W_PRIORITY_SS_67(val) vBIT(val, 27, 5)
593221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_8_RX_W_PRIORITY_SS_68(val) vBIT(val, 35, 5)
594221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_8_RX_W_PRIORITY_SS_69(val) vBIT(val, 43, 5)
595221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_8_RX_W_PRIORITY_SS_70(val) vBIT(val, 51, 5)
596221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_8_RX_W_PRIORITY_SS_71(val) vBIT(val, 59, 5)
597221167Sgnn/* 0x00c30 */	u64	rx_w_round_robin_9;
598221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_9_RX_W_PRIORITY_SS_72(val) vBIT(val, 3, 5)
599221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_9_RX_W_PRIORITY_SS_73(val) vBIT(val, 11, 5)
600221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_9_RX_W_PRIORITY_SS_74(val) vBIT(val, 19, 5)
601221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_9_RX_W_PRIORITY_SS_75(val) vBIT(val, 27, 5)
602221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_9_RX_W_PRIORITY_SS_76(val) vBIT(val, 35, 5)
603221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_9_RX_W_PRIORITY_SS_77(val) vBIT(val, 43, 5)
604221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_9_RX_W_PRIORITY_SS_78(val) vBIT(val, 51, 5)
605221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_9_RX_W_PRIORITY_SS_79(val) vBIT(val, 59, 5)
606221167Sgnn/* 0x00c38 */	u64	rx_w_round_robin_10;
607221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_10_RX_W_PRIORITY_SS_80(val) vBIT(val, 3, 5)
608221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_10_RX_W_PRIORITY_SS_81(val) vBIT(val, 11, 5)
609221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_10_RX_W_PRIORITY_SS_82(val) vBIT(val, 19, 5)
610221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_10_RX_W_PRIORITY_SS_83(val) vBIT(val, 27, 5)
611221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_10_RX_W_PRIORITY_SS_84(val) vBIT(val, 35, 5)
612221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_10_RX_W_PRIORITY_SS_85(val) vBIT(val, 43, 5)
613221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_10_RX_W_PRIORITY_SS_86(val) vBIT(val, 51, 5)
614221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_10_RX_W_PRIORITY_SS_87(val) vBIT(val, 59, 5)
615221167Sgnn/* 0x00c40 */	u64	rx_w_round_robin_11;
616221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_11_RX_W_PRIORITY_SS_88(val) vBIT(val, 3, 5)
617221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_11_RX_W_PRIORITY_SS_89(val) vBIT(val, 11, 5)
618221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_11_RX_W_PRIORITY_SS_90(val) vBIT(val, 19, 5)
619221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_11_RX_W_PRIORITY_SS_91(val) vBIT(val, 27, 5)
620221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_11_RX_W_PRIORITY_SS_92(val) vBIT(val, 35, 5)
621221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_11_RX_W_PRIORITY_SS_93(val) vBIT(val, 43, 5)
622221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_11_RX_W_PRIORITY_SS_94(val) vBIT(val, 51, 5)
623221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_11_RX_W_PRIORITY_SS_95(val) vBIT(val, 59, 5)
624221167Sgnn/* 0x00c48 */	u64	rx_w_round_robin_12;
625221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_12_RX_W_PRIORITY_SS_96(val) vBIT(val, 3, 5)
626221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_12_RX_W_PRIORITY_SS_97(val) vBIT(val, 11, 5)
627221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_12_RX_W_PRIORITY_SS_98(val) vBIT(val, 19, 5)
628221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_12_RX_W_PRIORITY_SS_99(val) vBIT(val, 27, 5)
629221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_12_RX_W_PRIORITY_SS_100(val) vBIT(val, 35, 5)
630221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_12_RX_W_PRIORITY_SS_101(val) vBIT(val, 43, 5)
631221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_12_RX_W_PRIORITY_SS_102(val) vBIT(val, 51, 5)
632221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_12_RX_W_PRIORITY_SS_103(val) vBIT(val, 59, 5)
633221167Sgnn/* 0x00c50 */	u64	rx_w_round_robin_13;
634221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_13_RX_W_PRIORITY_SS_104(val) vBIT(val, 3, 5)
635221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_13_RX_W_PRIORITY_SS_105(val) vBIT(val, 11, 5)
636221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_13_RX_W_PRIORITY_SS_106(val) vBIT(val, 19, 5)
637221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_13_RX_W_PRIORITY_SS_107(val) vBIT(val, 27, 5)
638221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_13_RX_W_PRIORITY_SS_108(val) vBIT(val, 35, 5)
639221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_13_RX_W_PRIORITY_SS_109(val) vBIT(val, 43, 5)
640221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_13_RX_W_PRIORITY_SS_110(val) vBIT(val, 51, 5)
641221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_13_RX_W_PRIORITY_SS_111(val) vBIT(val, 59, 5)
642221167Sgnn/* 0x00c58 */	u64	rx_w_round_robin_14;
643221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_14_RX_W_PRIORITY_SS_112(val) vBIT(val, 3, 5)
644221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_14_RX_W_PRIORITY_SS_113(val) vBIT(val, 11, 5)
645221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_14_RX_W_PRIORITY_SS_114(val) vBIT(val, 19, 5)
646221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_14_RX_W_PRIORITY_SS_115(val) vBIT(val, 27, 5)
647221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_14_RX_W_PRIORITY_SS_116(val) vBIT(val, 35, 5)
648221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_14_RX_W_PRIORITY_SS_117(val) vBIT(val, 43, 5)
649221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_14_RX_W_PRIORITY_SS_118(val) vBIT(val, 51, 5)
650221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_14_RX_W_PRIORITY_SS_119(val) vBIT(val, 59, 5)
651221167Sgnn/* 0x00c60 */	u64	rx_w_round_robin_15;
652221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_15_RX_W_PRIORITY_SS_120(val) vBIT(val, 3, 5)
653221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_15_RX_W_PRIORITY_SS_121(val) vBIT(val, 11, 5)
654221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_15_RX_W_PRIORITY_SS_122(val) vBIT(val, 19, 5)
655221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_15_RX_W_PRIORITY_SS_123(val) vBIT(val, 27, 5)
656221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_15_RX_W_PRIORITY_SS_124(val) vBIT(val, 35, 5)
657221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_15_RX_W_PRIORITY_SS_125(val) vBIT(val, 43, 5)
658221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_15_RX_W_PRIORITY_SS_126(val) vBIT(val, 51, 5)
659221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_15_RX_W_PRIORITY_SS_127(val) vBIT(val, 59, 5)
660221167Sgnn/* 0x00c68 */	u64	rx_w_round_robin_16;
661221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_16_RX_W_PRIORITY_SS_128(val) vBIT(val, 3, 5)
662221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_16_RX_W_PRIORITY_SS_129(val) vBIT(val, 11, 5)
663221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_16_RX_W_PRIORITY_SS_130(val) vBIT(val, 19, 5)
664221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_16_RX_W_PRIORITY_SS_131(val) vBIT(val, 27, 5)
665221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_16_RX_W_PRIORITY_SS_132(val) vBIT(val, 35, 5)
666221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_16_RX_W_PRIORITY_SS_133(val) vBIT(val, 43, 5)
667221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_16_RX_W_PRIORITY_SS_134(val) vBIT(val, 51, 5)
668221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_16_RX_W_PRIORITY_SS_135(val) vBIT(val, 59, 5)
669221167Sgnn/* 0x00c70 */	u64	rx_w_round_robin_17;
670221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_17_RX_W_PRIORITY_SS_136(val) vBIT(val, 3, 5)
671221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_17_RX_W_PRIORITY_SS_137(val) vBIT(val, 11, 5)
672221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_17_RX_W_PRIORITY_SS_138(val) vBIT(val, 19, 5)
673221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_17_RX_W_PRIORITY_SS_139(val) vBIT(val, 27, 5)
674221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_17_RX_W_PRIORITY_SS_140(val) vBIT(val, 35, 5)
675221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_17_RX_W_PRIORITY_SS_141(val) vBIT(val, 43, 5)
676221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_17_RX_W_PRIORITY_SS_142(val) vBIT(val, 51, 5)
677221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_17_RX_W_PRIORITY_SS_143(val) vBIT(val, 59, 5)
678221167Sgnn/* 0x00c78 */	u64	rx_w_round_robin_18;
679221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_18_RX_W_PRIORITY_SS_144(val) vBIT(val, 3, 5)
680221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_18_RX_W_PRIORITY_SS_145(val) vBIT(val, 11, 5)
681221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_18_RX_W_PRIORITY_SS_146(val) vBIT(val, 19, 5)
682221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_18_RX_W_PRIORITY_SS_147(val) vBIT(val, 27, 5)
683221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_18_RX_W_PRIORITY_SS_148(val) vBIT(val, 35, 5)
684221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_18_RX_W_PRIORITY_SS_149(val) vBIT(val, 43, 5)
685221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_18_RX_W_PRIORITY_SS_150(val) vBIT(val, 51, 5)
686221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_18_RX_W_PRIORITY_SS_151(val) vBIT(val, 59, 5)
687221167Sgnn/* 0x00c80 */	u64	rx_w_round_robin_19;
688221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_19_RX_W_PRIORITY_SS_152(val) vBIT(val, 3, 5)
689221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_19_RX_W_PRIORITY_SS_153(val) vBIT(val, 11, 5)
690221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_19_RX_W_PRIORITY_SS_154(val) vBIT(val, 19, 5)
691221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_19_RX_W_PRIORITY_SS_155(val) vBIT(val, 27, 5)
692221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_19_RX_W_PRIORITY_SS_156(val) vBIT(val, 35, 5)
693221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_19_RX_W_PRIORITY_SS_157(val) vBIT(val, 43, 5)
694221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_19_RX_W_PRIORITY_SS_158(val) vBIT(val, 51, 5)
695221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_19_RX_W_PRIORITY_SS_159(val) vBIT(val, 59, 5)
696221167Sgnn/* 0x00c88 */	u64	rx_w_round_robin_20;
697221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_20_RX_W_PRIORITY_SS_160(val) vBIT(val, 3, 5)
698221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_20_RX_W_PRIORITY_SS_161(val) vBIT(val, 11, 5)
699221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_20_RX_W_PRIORITY_SS_162(val) vBIT(val, 19, 5)
700221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_20_RX_W_PRIORITY_SS_163(val) vBIT(val, 27, 5)
701221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_20_RX_W_PRIORITY_SS_164(val) vBIT(val, 35, 5)
702221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_20_RX_W_PRIORITY_SS_165(val) vBIT(val, 43, 5)
703221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_20_RX_W_PRIORITY_SS_166(val) vBIT(val, 51, 5)
704221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_20_RX_W_PRIORITY_SS_167(val) vBIT(val, 59, 5)
705221167Sgnn/* 0x00c90 */	u64	rx_w_round_robin_21;
706221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_21_RX_W_PRIORITY_SS_168(val) vBIT(val, 3, 5)
707221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_21_RX_W_PRIORITY_SS_169(val) vBIT(val, 11, 5)
708221167Sgnn#define	VXGE_HAL_RX_W_ROUND_ROBIN_21_RX_W_PRIORITY_SS_170(val) vBIT(val, 19, 5)
709221167Sgnn/* 0x00c98 */	u64	rx_queue_priority_0;
710221167Sgnn#define	VXGE_HAL_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_0(val)	    vBIT(val, 3, 5)
711221167Sgnn#define	VXGE_HAL_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_1(val)	    vBIT(val, 11, 5)
712221167Sgnn#define	VXGE_HAL_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_2(val)	    vBIT(val, 19, 5)
713221167Sgnn#define	VXGE_HAL_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_3(val)	    vBIT(val, 27, 5)
714221167Sgnn#define	VXGE_HAL_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_4(val)	    vBIT(val, 35, 5)
715221167Sgnn#define	VXGE_HAL_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_5(val)	    vBIT(val, 43, 5)
716221167Sgnn#define	VXGE_HAL_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_6(val)	    vBIT(val, 51, 5)
717221167Sgnn#define	VXGE_HAL_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_7(val)	    vBIT(val, 59, 5)
718221167Sgnn/* 0x00ca0 */	u64	rx_queue_priority_1;
719221167Sgnn#define	VXGE_HAL_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_8(val)	    vBIT(val, 3, 5)
720221167Sgnn#define	VXGE_HAL_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_9(val)	    vBIT(val, 11, 5)
721221167Sgnn#define	VXGE_HAL_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_10(val)    vBIT(val, 19, 5)
722221167Sgnn#define	VXGE_HAL_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_11(val)    vBIT(val, 27, 5)
723221167Sgnn#define	VXGE_HAL_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_12(val)    vBIT(val, 35, 5)
724221167Sgnn#define	VXGE_HAL_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_13(val)    vBIT(val, 43, 5)
725221167Sgnn#define	VXGE_HAL_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_14(val)    vBIT(val, 51, 5)
726221167Sgnn#define	VXGE_HAL_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_15(val)    vBIT(val, 59, 5)
727221167Sgnn/* 0x00ca8 */	u64	rx_queue_priority_2;
728221167Sgnn#define	VXGE_HAL_RX_QUEUE_PRIORITY_2_RX_Q_NUMBER_16(val)    vBIT(val, 3, 5)
729221167Sgnn	u8	unused00cc8[0x00cc8 - 0x00cb0];
730221167Sgnn
731221167Sgnn/* 0x00cc8 */	u64	replication_queue_priority;
732221167Sgnn#define	VXGE_HAL_REPLICATION_QUEUE_PRIORITY_REPLICATION_QUEUE_PRIORITY(val)\
733221167Sgnn							    vBIT(val, 59, 5)
734221167Sgnn/* 0x00cd0 */	u64	rx_queue_select;
735221167Sgnn#define	VXGE_HAL_RX_QUEUE_SELECT_NUMBER(n)		    mBIT(n)
736221167Sgnn#define	VXGE_HAL_RX_QUEUE_SELECT_ENABLE_CODE		    mBIT(15)
737221167Sgnn#define	VXGE_HAL_RX_QUEUE_SELECT_ENABLE_HIERARCHICAL_PRTY   mBIT(23)
738221167Sgnn/* 0x00cd8 */	u64	rqa_vpbp_ctrl;
739221167Sgnn#define	VXGE_HAL_RQA_VPBP_CTRL_WR_XON_DIS		    mBIT(15)
740221167Sgnn#define	VXGE_HAL_RQA_VPBP_CTRL_ROCRC_DIS		    mBIT(23)
741221167Sgnn#define	VXGE_HAL_RQA_VPBP_CTRL_TXPE_DIS	mBIT(31)
742221167Sgnn/* 0x00ce0 */	u64	rx_multi_cast_ctrl;
743221167Sgnn#define	VXGE_HAL_RX_MULTI_CAST_CTRL_TIME_OUT_DIS	    mBIT(0)
744221167Sgnn#define	VXGE_HAL_RX_MULTI_CAST_CTRL_FRM_DROP_DIS	    mBIT(1)
745221167Sgnn#define	VXGE_HAL_RX_MULTI_CAST_CTRL_NO_RXD_TIME_OUT_CNT(val) vBIT(val, 2, 30)
746221167Sgnn#define	VXGE_HAL_RX_MULTI_CAST_CTRL_TIME_OUT_CNT(val)	    vBIT(val, 32, 32)
747221167Sgnn/* 0x00ce8 */	u64	wde_prm_ctrl;
748221167Sgnn#define	VXGE_HAL_WDE_PRM_CTRL_SPAV_THRESHOLD(val)	    vBIT(val, 2, 10)
749221167Sgnn#define	VXGE_HAL_WDE_PRM_CTRL_SPLIT_THRESHOLD(val)	    vBIT(val, 18, 14)
750221167Sgnn#define	VXGE_HAL_WDE_PRM_CTRL_SPLIT_ON_1ST_ROW		    mBIT(32)
751221167Sgnn#define	VXGE_HAL_WDE_PRM_CTRL_SPLIT_ON_ROW_BNDRY	    mBIT(33)
752221167Sgnn#define	VXGE_HAL_WDE_PRM_CTRL_FB_ROW_SIZE(val)		    vBIT(val, 46, 2)
753221167Sgnn/* 0x00cf0 */	u64	noa_ctrl;
754221167Sgnn#define	VXGE_HAL_NOA_CTRL_FRM_PRTY_QUOTA(val)		    vBIT(val, 3, 5)
755221167Sgnn#define	VXGE_HAL_NOA_CTRL_NON_FRM_PRTY_QUOTA(val)	    vBIT(val, 11, 5)
756221167Sgnn#define	VXGE_HAL_NOA_CTRL_IGNORE_KDFC_IF_STATUS		    mBIT(16)
757221167Sgnn#define	VXGE_HAL_NOA_CTRL_MAX_JOB_CNT_FOR_WDE0(val)	    vBIT(val, 37, 4)
758221167Sgnn#define	VXGE_HAL_NOA_CTRL_MAX_JOB_CNT_FOR_WDE1(val)	    vBIT(val, 45, 4)
759221167Sgnn#define	VXGE_HAL_NOA_CTRL_MAX_JOB_CNT_FOR_WDE2(val)	    vBIT(val, 53, 4)
760221167Sgnn#define	VXGE_HAL_NOA_CTRL_MAX_JOB_CNT_FOR_WDE3(val)	    vBIT(val, 60, 4)
761221167Sgnn/* 0x00cf8 */	u64	phase_cfg;
762221167Sgnn#define	VXGE_HAL_PHASE_CFG_QCC_WR_PHASE_EN		    mBIT(0)
763221167Sgnn#define	VXGE_HAL_PHASE_CFG_QCC_RD_PHASE_EN		    mBIT(3)
764221167Sgnn#define	VXGE_HAL_PHASE_CFG_IMMM_WR_PHASE_EN		    mBIT(7)
765221167Sgnn#define	VXGE_HAL_PHASE_CFG_IMMM_RD_PHASE_EN		    mBIT(11)
766221167Sgnn#define	VXGE_HAL_PHASE_CFG_UMQM_WR_PHASE_EN		    mBIT(15)
767221167Sgnn#define	VXGE_HAL_PHASE_CFG_UMQM_RD_PHASE_EN		    mBIT(19)
768221167Sgnn#define	VXGE_HAL_PHASE_CFG_RCBM_WR_PHASE_EN		    mBIT(23)
769221167Sgnn#define	VXGE_HAL_PHASE_CFG_RCBM_RD_PHASE_EN		    mBIT(27)
770221167Sgnn#define	VXGE_HAL_PHASE_CFG_RXD_RC_WR_PHASE_EN		    mBIT(31)
771221167Sgnn#define	VXGE_HAL_PHASE_CFG_RXD_RC_RD_PHASE_EN		    mBIT(35)
772221167Sgnn#define	VXGE_HAL_PHASE_CFG_RXD_RHS_WR_PHASE_EN		    mBIT(39)
773221167Sgnn#define	VXGE_HAL_PHASE_CFG_RXD_RHS_RD_PHASE_EN		    mBIT(43)
774221167Sgnn/* 0x00d00 */	u64	rcq_bypq_cfg;
775221167Sgnn#define	VXGE_HAL_RCQ_BYPQ_CFG_OVERFLOW_THRESHOLD(val)	    vBIT(val, 10, 22)
776221167Sgnn#define	VXGE_HAL_RCQ_BYPQ_CFG_BYP_ON_THRESHOLD(val)	    vBIT(val, 39, 9)
777221167Sgnn#define	VXGE_HAL_RCQ_BYPQ_CFG_BYP_OFF_THRESHOLD(val)	    vBIT(val, 55, 9)
778221167Sgnn	u8	unused00e00[0x00e00 - 0x00d08];
779221167Sgnn
780221167Sgnn/* 0x00e00 */	u64	doorbell_int_status;
781221167Sgnn#define	VXGE_HAL_DOORBELL_INT_STATUS_KDFC_ERR_REG_TXDMA_KDFC_INT mBIT(7)
782221167Sgnn#define	VXGE_HAL_DOORBELL_INT_STATUS_USDC_ERR_REG_TXDMA_USDC_INT mBIT(15)
783221167Sgnn/* 0x00e08 */	u64	doorbell_int_mask;
784221167Sgnn/* 0x00e10 */	u64	kdfc_err_reg;
785221167Sgnn#define	VXGE_HAL_KDFC_ERR_REG_KDFC_KDFC_ECC_SG_ERR	    mBIT(7)
786221167Sgnn#define	VXGE_HAL_KDFC_ERR_REG_KDFC_KDFC_ECC_DB_ERR	    mBIT(15)
787221167Sgnn#define	VXGE_HAL_KDFC_ERR_REG_KDFC_KDFC_SM_ERR_ALARM	    mBIT(23)
788221167Sgnn#define	VXGE_HAL_KDFC_ERR_REG_KDFC_KDFC_MISC_ERR_1	    mBIT(32)
789221167Sgnn#define	VXGE_HAL_KDFC_ERR_REG_KDFC_KDFC_PCIX_ERR	    mBIT(39)
790221167Sgnn/* 0x00e18 */	u64	kdfc_err_mask;
791221167Sgnn/* 0x00e20 */	u64	kdfc_err_reg_alarm;
792221167Sgnn#define	VXGE_HAL_KDFC_ERR_REG_ALARM_KDFC_KDFC_ECC_SG_ERR    mBIT(7)
793221167Sgnn#define	VXGE_HAL_KDFC_ERR_REG_ALARM_KDFC_KDFC_ECC_DB_ERR    mBIT(15)
794221167Sgnn#define	VXGE_HAL_KDFC_ERR_REG_ALARM_KDFC_KDFC_SM_ERR_ALARM  mBIT(23)
795221167Sgnn#define	VXGE_HAL_KDFC_ERR_REG_ALARM_KDFC_KDFC_MISC_ERR_1    mBIT(32)
796221167Sgnn#define	VXGE_HAL_KDFC_ERR_REG_ALARM_KDFC_KDFC_PCIX_ERR	    mBIT(39)
797221167Sgnn/* 0x00e28 */	u64	usdc_err_reg;
798221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_USDC_FIFO_ECC_SG_ERR	    mBIT(4)
799221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_USDC_WA_ECC_SG_ERR	    mBIT(5)
800221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_USDC_CA_ECC_SG_ERR	    mBIT(6)
801221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_USDC_SA_ECC_SG_ERR	    mBIT(7)
802221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_USDC_FIFO_ECC_DB_ERR	    mBIT(12)
803221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_USDC_WA_ECC_DB_ERR	    mBIT(13)
804221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_USDC_CA_ECC_DB_ERR	    mBIT(14)
805221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_USDC_SA_ECC_DB_ERR	    mBIT(15)
806221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_USDC_USDC_SM_ERR_ALARM	    mBIT(23)
807221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_USDC_USDC_MISC_ERR_0	    mBIT(30)
808221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_USDC_USDC_MISC_ERR_1	    mBIT(31)
809221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_USDC_USDC_PCI_ERR		    mBIT(39)
810221167Sgnn/* 0x00e30 */	u64	usdc_err_mask;
811221167Sgnn/* 0x00e38 */	u64	usdc_err_reg_alarm;
812221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_ALARM_USDC_FIFO_ECC_SG_ERR    mBIT(4)
813221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_ALARM_USDC_WA_ECC_SG_ERR	    mBIT(5)
814221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_ALARM_USDC_CA_ECC_SG_ERR	    mBIT(6)
815221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_ALARM_USDC_SA_ECC_SG_ERR	    mBIT(7)
816221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_ALARM_USDC_FIFO_ECC_DB_ERR    mBIT(12)
817221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_ALARM_USDC_WA_ECC_DB_ERR	    mBIT(13)
818221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_ALARM_USDC_CA_ECC_DB_ERR	    mBIT(14)
819221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_ALARM_USDC_SA_ECC_DB_ERR	    mBIT(15)
820221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_ALARM_USDC_USDC_SM_ERR_ALARM  mBIT(23)
821221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_ALARM_USDC_USDC_MISC_ERR_0    mBIT(30)
822221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_ALARM_USDC_USDC_MISC_ERR_1    mBIT(31)
823221167Sgnn#define	VXGE_HAL_USDC_ERR_REG_ALARM_USDC_USDC_PCI_ERR	    mBIT(39)
824221167Sgnn/* 0x00e40 */	u64	kdfc_vp_partition_0;
825221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_0_ENABLE		    mBIT(0)
826221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_0_NUMBER_0(val)	    vBIT(val, 5, 3)
827221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_0_LENGTH_0(val)	    vBIT(val, 17, 15)
828221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_0_NUMBER_1(val)	    vBIT(val, 37, 3)
829221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_0_LENGTH_1(val)	    vBIT(val, 49, 15)
830221167Sgnn/* 0x00e48 */	u64	kdfc_vp_partition_1;
831221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_1_NUMBER_2(val)	    vBIT(val, 5, 3)
832221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_1_LENGTH_2(val)	    vBIT(val, 17, 15)
833221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_1_NUMBER_3(val)	    vBIT(val, 37, 3)
834221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_1_LENGTH_3(val)	    vBIT(val, 49, 15)
835221167Sgnn/* 0x00e50 */	u64	kdfc_vp_partition_2;
836221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_2_NUMBER_4(val)	    vBIT(val, 5, 3)
837221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_2_LENGTH_4(val)	    vBIT(val, 17, 15)
838221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_2_NUMBER_5(val)	    vBIT(val, 37, 3)
839221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_2_LENGTH_5(val)	    vBIT(val, 49, 15)
840221167Sgnn/* 0x00e58 */	u64	kdfc_vp_partition_3;
841221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_3_NUMBER_6(val)	    vBIT(val, 5, 3)
842221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_3_LENGTH_6(val)	    vBIT(val, 17, 15)
843221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_3_NUMBER_7(val)	    vBIT(val, 37, 3)
844221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_3_LENGTH_7(val)	    vBIT(val, 49, 15)
845221167Sgnn/* 0x00e60 */	u64	kdfc_vp_partition_4;
846221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_4_LENGTH_8(val)	    vBIT(val, 17, 15)
847221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_4_LENGTH_9(val)	    vBIT(val, 49, 15)
848221167Sgnn/* 0x00e68 */	u64	kdfc_vp_partition_5;
849221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_5_LENGTH_10(val)	    vBIT(val, 17, 15)
850221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_5_LENGTH_11(val)	    vBIT(val, 49, 15)
851221167Sgnn/* 0x00e70 */	u64	kdfc_vp_partition_6;
852221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_6_LENGTH_12(val)	    vBIT(val, 17, 15)
853221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_6_LENGTH_13(val)	    vBIT(val, 49, 15)
854221167Sgnn/* 0x00e78 */	u64	kdfc_vp_partition_7;
855221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_7_LENGTH_14(val)	    vBIT(val, 17, 15)
856221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_7_LENGTH_15(val)	    vBIT(val, 49, 15)
857221167Sgnn/* 0x00e80 */	u64	kdfc_vp_partition_8;
858221167Sgnn#define	VXGE_HAL_KDFC_VP_PARTITION_8_LENGTH_16(val)	    vBIT(val, 17, 15)
859221167Sgnn/* 0x00e88 */	u64	kdfc_w_round_robin_0;
860221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_0_NUMBER_0(val)	    vBIT(val, 3, 5)
861221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_0_NUMBER_1(val)	    vBIT(val, 11, 5)
862221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_0_NUMBER_2(val)	    vBIT(val, 19, 5)
863221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_0_NUMBER_3(val)	    vBIT(val, 27, 5)
864221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_0_NUMBER_4(val)	    vBIT(val, 35, 5)
865221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_0_NUMBER_5(val)	    vBIT(val, 43, 5)
866221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_0_NUMBER_6(val)	    vBIT(val, 51, 5)
867221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_0_NUMBER_7(val)	    vBIT(val, 59, 5)
868221167Sgnn/* 0x00e90 */	u64	kdfc_w_round_robin_1;
869221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_1_NUMBER_8(val)	    vBIT(val, 3, 5)
870221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_1_NUMBER_9(val)	    vBIT(val, 11, 5)
871221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_1_NUMBER_10(val)	    vBIT(val, 19, 5)
872221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_1_NUMBER_11(val)	    vBIT(val, 27, 5)
873221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_1_NUMBER_12(val)	    vBIT(val, 35, 5)
874221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_1_NUMBER_13(val)	    vBIT(val, 43, 5)
875221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_1_NUMBER_14(val)	    vBIT(val, 51, 5)
876221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_1_NUMBER_15(val)	    vBIT(val, 59, 5)
877221167Sgnn/* 0x00e98 */	u64	kdfc_w_round_robin_2;
878221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_2_NUMBER_16(val)	    vBIT(val, 3, 5)
879221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_2_NUMBER_17(val)	    vBIT(val, 11, 5)
880221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_2_NUMBER_18(val)	    vBIT(val, 19, 5)
881221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_2_NUMBER_19(val)	    vBIT(val, 27, 5)
882221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_2_NUMBER_20(val)	    vBIT(val, 35, 5)
883221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_2_NUMBER_21(val)	    vBIT(val, 43, 5)
884221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_2_NUMBER_22(val)	    vBIT(val, 51, 5)
885221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_2_NUMBER_23(val)	    vBIT(val, 59, 5)
886221167Sgnn/* 0x00ea0 */	u64	kdfc_w_round_robin_3;
887221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_3_NUMBER_24(val)	    vBIT(val, 3, 5)
888221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_3_NUMBER_25(val)	    vBIT(val, 11, 5)
889221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_3_NUMBER_26(val)	    vBIT(val, 19, 5)
890221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_3_NUMBER_27(val)	    vBIT(val, 27, 5)
891221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_3_NUMBER_28(val)	    vBIT(val, 35, 5)
892221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_3_NUMBER_29(val)	    vBIT(val, 43, 5)
893221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_3_NUMBER_30(val)	    vBIT(val, 51, 5)
894221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_3_NUMBER_31(val)	    vBIT(val, 59, 5)
895221167Sgnn/* 0x00ea8 */	u64	kdfc_w_round_robin_4;
896221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_4_NUMBER_32(val)	    vBIT(val, 3, 5)
897221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_4_NUMBER_33(val)	    vBIT(val, 11, 5)
898221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_4_NUMBER_34(val)	    vBIT(val, 19, 5)
899221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_4_NUMBER_35(val)	    vBIT(val, 27, 5)
900221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_4_NUMBER_36(val)	    vBIT(val, 35, 5)
901221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_4_NUMBER_37(val)	    vBIT(val, 43, 5)
902221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_4_NUMBER_38(val)	    vBIT(val, 51, 5)
903221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_4_NUMBER_39(val)	    vBIT(val, 59, 5)
904221167Sgnn/* 0x00eb0 */	u64	kdfc_w_round_robin_5;
905221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_5_NUMBER_40(val)	    vBIT(val, 3, 5)
906221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_5_NUMBER_41(val)	    vBIT(val, 11, 5)
907221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_5_NUMBER_42(val)	    vBIT(val, 19, 5)
908221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_5_NUMBER_43(val)	    vBIT(val, 27, 5)
909221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_5_NUMBER_44(val)	    vBIT(val, 35, 5)
910221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_5_NUMBER_45(val)	    vBIT(val, 43, 5)
911221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_5_NUMBER_46(val)	    vBIT(val, 51, 5)
912221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_5_NUMBER_47(val)	    vBIT(val, 59, 5)
913221167Sgnn/* 0x00eb8 */	u64	kdfc_w_round_robin_6;
914221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_6_NUMBER_48(val)	    vBIT(val, 3, 5)
915221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_6_NUMBER_49(val)	    vBIT(val, 11, 5)
916221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_6_NUMBER_50(val)	    vBIT(val, 19, 5)
917221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_6_NUMBER_51(val)	    vBIT(val, 27, 5)
918221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_6_NUMBER_52(val)	    vBIT(val, 35, 5)
919221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_6_NUMBER_53(val)	    vBIT(val, 43, 5)
920221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_6_NUMBER_54(val)	    vBIT(val, 51, 5)
921221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_6_NUMBER_55(val)	    vBIT(val, 59, 5)
922221167Sgnn/* 0x00ec0 */	u64	kdfc_w_round_robin_7;
923221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_7_NUMBER_56(val)	    vBIT(val, 3, 5)
924221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_7_NUMBER_57(val)	    vBIT(val, 11, 5)
925221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_7_NUMBER_58(val)	    vBIT(val, 19, 5)
926221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_7_NUMBER_59(val)	    vBIT(val, 27, 5)
927221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_7_NUMBER_60(val)	    vBIT(val, 35, 5)
928221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_7_NUMBER_61(val)	    vBIT(val, 43, 5)
929221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_7_NUMBER_62(val)	    vBIT(val, 51, 5)
930221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_7_NUMBER_63(val)	    vBIT(val, 59, 5)
931221167Sgnn/* 0x00ec8 */	u64	kdfc_w_round_robin_8;
932221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_8_NUMBER_64(val)	    vBIT(val, 3, 5)
933221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_8_NUMBER_65(val)	    vBIT(val, 11, 5)
934221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_8_NUMBER_66(val)	    vBIT(val, 19, 5)
935221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_8_NUMBER_67(val)	    vBIT(val, 27, 5)
936221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_8_NUMBER_68(val)	    vBIT(val, 35, 5)
937221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_8_NUMBER_69(val)	    vBIT(val, 43, 5)
938221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_8_NUMBER_70(val)	    vBIT(val, 51, 5)
939221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_8_NUMBER_71(val)	    vBIT(val, 59, 5)
940221167Sgnn/* 0x00ed0 */	u64	kdfc_w_round_robin_9;
941221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_9_NUMBER_72(val)	    vBIT(val, 3, 5)
942221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_9_NUMBER_73(val)	    vBIT(val, 11, 5)
943221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_9_NUMBER_74(val)	    vBIT(val, 19, 5)
944221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_9_NUMBER_75(val)	    vBIT(val, 27, 5)
945221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_9_NUMBER_76(val)	    vBIT(val, 35, 5)
946221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_9_NUMBER_77(val)	    vBIT(val, 43, 5)
947221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_9_NUMBER_78(val)	    vBIT(val, 51, 5)
948221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_9_NUMBER_79(val)	    vBIT(val, 59, 5)
949221167Sgnn/* 0x00ed8 */	u64	kdfc_w_round_robin_10;
950221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_10_NUMBER_80(val)	    vBIT(val, 3, 5)
951221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_10_NUMBER_81(val)	    vBIT(val, 11, 5)
952221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_10_NUMBER_82(val)	    vBIT(val, 19, 5)
953221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_10_NUMBER_83(val)	    vBIT(val, 27, 5)
954221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_10_NUMBER_84(val)	    vBIT(val, 35, 5)
955221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_10_NUMBER_85(val)	    vBIT(val, 43, 5)
956221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_10_NUMBER_86(val)	    vBIT(val, 51, 5)
957221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_10_NUMBER_87(val)	    vBIT(val, 59, 5)
958221167Sgnn/* 0x00ee0 */	u64	kdfc_w_round_robin_11;
959221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_11_NUMBER_88(val)	    vBIT(val, 3, 5)
960221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_11_NUMBER_89(val)	    vBIT(val, 11, 5)
961221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_11_NUMBER_90(val)	    vBIT(val, 19, 5)
962221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_11_NUMBER_91(val)	    vBIT(val, 27, 5)
963221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_11_NUMBER_92(val)	    vBIT(val, 35, 5)
964221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_11_NUMBER_93(val)	    vBIT(val, 43, 5)
965221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_11_NUMBER_94(val)	    vBIT(val, 51, 5)
966221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_11_NUMBER_95(val)	    vBIT(val, 59, 5)
967221167Sgnn/* 0x00ee8 */	u64	kdfc_w_round_robin_12;
968221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_12_NUMBER_96(val)	    vBIT(val, 3, 5)
969221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_12_NUMBER_97(val)	    vBIT(val, 11, 5)
970221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_12_NUMBER_98(val)	    vBIT(val, 19, 5)
971221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_12_NUMBER_99(val)	    vBIT(val, 27, 5)
972221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_12_NUMBER_100(val)	    vBIT(val, 35, 5)
973221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_12_NUMBER_101(val)	    vBIT(val, 43, 5)
974221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_12_NUMBER_102(val)	    vBIT(val, 51, 5)
975221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_12_NUMBER_103(val)	    vBIT(val, 59, 5)
976221167Sgnn/* 0x00ef0 */	u64	kdfc_w_round_robin_13;
977221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_13_NUMBER_104(val)	    vBIT(val, 3, 5)
978221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_13_NUMBER_105(val)	    vBIT(val, 11, 5)
979221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_13_NUMBER_106(val)	    vBIT(val, 19, 5)
980221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_13_NUMBER_107(val)	    vBIT(val, 27, 5)
981221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_13_NUMBER_108(val)	    vBIT(val, 35, 5)
982221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_13_NUMBER_109(val)	    vBIT(val, 43, 5)
983221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_13_NUMBER_110(val)	    vBIT(val, 51, 5)
984221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_13_NUMBER_111(val)	    vBIT(val, 59, 5)
985221167Sgnn/* 0x00ef8 */	u64	kdfc_w_round_robin_14;
986221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_14_NUMBER_112(val)	    vBIT(val, 3, 5)
987221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_14_NUMBER_113(val)	    vBIT(val, 11, 5)
988221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_14_NUMBER_114(val)	    vBIT(val, 19, 5)
989221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_14_NUMBER_115(val)	    vBIT(val, 27, 5)
990221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_14_NUMBER_116(val)	    vBIT(val, 35, 5)
991221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_14_NUMBER_117(val)	    vBIT(val, 43, 5)
992221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_14_NUMBER_118(val)	    vBIT(val, 51, 5)
993221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_14_NUMBER_119(val)	    vBIT(val, 59, 5)
994221167Sgnn/* 0x00f00 */	u64	kdfc_w_round_robin_15;
995221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_15_NUMBER_120(val)	    vBIT(val, 3, 5)
996221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_15_NUMBER_121(val)	    vBIT(val, 11, 5)
997221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_15_NUMBER_122(val)	    vBIT(val, 19, 5)
998221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_15_NUMBER_123(val)	    vBIT(val, 27, 5)
999221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_15_NUMBER_124(val)	    vBIT(val, 35, 5)
1000221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_15_NUMBER_125(val)	    vBIT(val, 43, 5)
1001221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_15_NUMBER_126(val)	    vBIT(val, 51, 5)
1002221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_15_NUMBER_127(val)	    vBIT(val, 59, 5)
1003221167Sgnn/* 0x00f08 */	u64	kdfc_w_round_robin_16;
1004221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_16_NUMBER_128(val)	    vBIT(val, 3, 5)
1005221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_16_NUMBER_129(val)	    vBIT(val, 11, 5)
1006221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_16_NUMBER_130(val)	    vBIT(val, 19, 5)
1007221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_16_NUMBER_131(val)	    vBIT(val, 27, 5)
1008221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_16_NUMBER_132(val)	    vBIT(val, 35, 5)
1009221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_16_NUMBER_133(val)	    vBIT(val, 43, 5)
1010221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_16_NUMBER_134(val)	    vBIT(val, 51, 5)
1011221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_16_NUMBER_135(val)	    vBIT(val, 59, 5)
1012221167Sgnn/* 0x00f10 */	u64	kdfc_w_round_robin_17;
1013221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_17_NUMBER_136(val)	    vBIT(val, 3, 5)
1014221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_17_NUMBER_137(val)	    vBIT(val, 11, 5)
1015221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_17_NUMBER_138(val)	    vBIT(val, 19, 5)
1016221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_17_NUMBER_139(val)	    vBIT(val, 27, 5)
1017221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_17_NUMBER_140(val)	    vBIT(val, 35, 5)
1018221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_17_NUMBER_141(val)	    vBIT(val, 43, 5)
1019221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_17_NUMBER_142(val)	    vBIT(val, 51, 5)
1020221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_17_NUMBER_143(val)	    vBIT(val, 59, 5)
1021221167Sgnn/* 0x00f18 */	u64	kdfc_w_round_robin_18;
1022221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_18_NUMBER_144(val)	    vBIT(val, 3, 5)
1023221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_18_NUMBER_145(val)	    vBIT(val, 11, 5)
1024221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_18_NUMBER_146(val)	    vBIT(val, 19, 5)
1025221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_18_NUMBER_147(val)	    vBIT(val, 27, 5)
1026221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_18_NUMBER_148(val)	    vBIT(val, 35, 5)
1027221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_18_NUMBER_149(val)	    vBIT(val, 43, 5)
1028221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_18_NUMBER_150(val)	    vBIT(val, 51, 5)
1029221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_18_NUMBER_151(val)	    vBIT(val, 59, 5)
1030221167Sgnn/* 0x00f20 */	u64	kdfc_w_round_robin_19;
1031221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_19_NUMBER_152(val)	    vBIT(val, 3, 5)
1032221167Sgnn/* 0x00f28 */	u64	kdfc_w_round_robin_20;
1033221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_20_NUMBER_0(val)	    vBIT(val, 3, 5)
1034221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_20_NUMBER_1(val)	    vBIT(val, 11, 5)
1035221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_20_NUMBER_2(val)	    vBIT(val, 19, 5)
1036221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_20_NUMBER_3(val)	    vBIT(val, 27, 5)
1037221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_20_NUMBER_4(val)	    vBIT(val, 35, 5)
1038221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_20_NUMBER_5(val)	    vBIT(val, 43, 5)
1039221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_20_NUMBER_6(val)	    vBIT(val, 51, 5)
1040221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_20_NUMBER_7(val)	    vBIT(val, 59, 5)
1041221167Sgnn/* 0x00f30 */	u64	kdfc_w_round_robin_21;
1042221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_21_NUMBER_8(val)	    vBIT(val, 3, 5)
1043221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_21_NUMBER_9(val)	    vBIT(val, 11, 5)
1044221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_21_NUMBER_10(val)	    vBIT(val, 19, 5)
1045221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_21_NUMBER_11(val)	    vBIT(val, 27, 5)
1046221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_21_NUMBER_12(val)	    vBIT(val, 35, 5)
1047221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_21_NUMBER_13(val)	    vBIT(val, 43, 5)
1048221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_21_NUMBER_14(val)	    vBIT(val, 51, 5)
1049221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_21_NUMBER_15(val)	    vBIT(val, 59, 5)
1050221167Sgnn/* 0x00f38 */	u64	kdfc_w_round_robin_22;
1051221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_22_NUMBER_16(val)	    vBIT(val, 3, 5)
1052221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_22_NUMBER_17(val)	    vBIT(val, 11, 5)
1053221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_22_NUMBER_18(val)	    vBIT(val, 19, 5)
1054221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_22_NUMBER_19(val)	    vBIT(val, 27, 5)
1055221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_22_NUMBER_20(val)	    vBIT(val, 35, 5)
1056221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_22_NUMBER_21(val)	    vBIT(val, 43, 5)
1057221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_22_NUMBER_22(val)	    vBIT(val, 51, 5)
1058221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_22_NUMBER_23(val)	    vBIT(val, 59, 5)
1059221167Sgnn/* 0x00f40 */	u64	kdfc_w_round_robin_23;
1060221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_23_NUMBER_24(val)	    vBIT(val, 3, 5)
1061221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_23_NUMBER_25(val)	    vBIT(val, 11, 5)
1062221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_23_NUMBER_26(val)	    vBIT(val, 19, 5)
1063221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_23_NUMBER_27(val)	    vBIT(val, 27, 5)
1064221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_23_NUMBER_28(val)	    vBIT(val, 35, 5)
1065221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_23_NUMBER_29(val)	    vBIT(val, 43, 5)
1066221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_23_NUMBER_30(val)	    vBIT(val, 51, 5)
1067221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_23_NUMBER_31(val)	    vBIT(val, 59, 5)
1068221167Sgnn/* 0x00f48 */	u64	kdfc_w_round_robin_24;
1069221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_24_NUMBER_32(val)	    vBIT(val, 3, 5)
1070221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_24_NUMBER_33(val)	    vBIT(val, 11, 5)
1071221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_24_NUMBER_34(val)	    vBIT(val, 19, 5)
1072221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_24_NUMBER_35(val)	    vBIT(val, 27, 5)
1073221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_24_NUMBER_36(val)	    vBIT(val, 35, 5)
1074221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_24_NUMBER_37(val)	    vBIT(val, 43, 5)
1075221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_24_NUMBER_38(val)	    vBIT(val, 51, 5)
1076221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_24_NUMBER_39(val)	    vBIT(val, 59, 5)
1077221167Sgnn/* 0x00f50 */	u64	kdfc_w_round_robin_25;
1078221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_25_NUMBER_40(val)	    vBIT(val, 3, 5)
1079221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_25_NUMBER_41(val)	    vBIT(val, 11, 5)
1080221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_25_NUMBER_42(val)	    vBIT(val, 19, 5)
1081221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_25_NUMBER_43(val)	    vBIT(val, 27, 5)
1082221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_25_NUMBER_44(val)	    vBIT(val, 35, 5)
1083221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_25_NUMBER_45(val)	    vBIT(val, 43, 5)
1084221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_25_NUMBER_46(val)	    vBIT(val, 51, 5)
1085221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_25_NUMBER_47(val)	    vBIT(val, 59, 5)
1086221167Sgnn/* 0x00f58 */	u64	kdfc_w_round_robin_26;
1087221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_26_NUMBER_48(val)	    vBIT(val, 3, 5)
1088221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_26_NUMBER_49(val)	    vBIT(val, 11, 5)
1089221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_26_NUMBER_50(val)	    vBIT(val, 19, 5)
1090221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_26_NUMBER_51(val)	    vBIT(val, 27, 5)
1091221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_26_NUMBER_52(val)	    vBIT(val, 35, 5)
1092221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_26_NUMBER_53(val)	    vBIT(val, 43, 5)
1093221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_26_NUMBER_54(val)	    vBIT(val, 51, 5)
1094221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_26_NUMBER_55(val)	    vBIT(val, 59, 5)
1095221167Sgnn/* 0x00f60 */	u64	kdfc_w_round_robin_27;
1096221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_27_NUMBER_56(val)	    vBIT(val, 3, 5)
1097221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_27_NUMBER_57(val)	    vBIT(val, 11, 5)
1098221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_27_NUMBER_58(val)	    vBIT(val, 19, 5)
1099221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_27_NUMBER_59(val)	    vBIT(val, 27, 5)
1100221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_27_NUMBER_60(val)	    vBIT(val, 35, 5)
1101221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_27_NUMBER_61(val)	    vBIT(val, 43, 5)
1102221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_27_NUMBER_62(val)	    vBIT(val, 51, 5)
1103221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_27_NUMBER_63(val)	    vBIT(val, 59, 5)
1104221167Sgnn/* 0x00f68 */	u64	kdfc_w_round_robin_28;
1105221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_28_NUMBER_64(val)	    vBIT(val, 3, 5)
1106221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_28_NUMBER_65(val)	    vBIT(val, 11, 5)
1107221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_28_NUMBER_66(val)	    vBIT(val, 19, 5)
1108221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_28_NUMBER_67(val)	    vBIT(val, 27, 5)
1109221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_28_NUMBER_68(val)	    vBIT(val, 35, 5)
1110221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_28_NUMBER_69(val)	    vBIT(val, 43, 5)
1111221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_28_NUMBER_70(val)	    vBIT(val, 51, 5)
1112221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_28_NUMBER_71(val)	    vBIT(val, 59, 5)
1113221167Sgnn/* 0x00f70 */	u64	kdfc_w_round_robin_29;
1114221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_29_NUMBER_72(val)	    vBIT(val, 3, 5)
1115221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_29_NUMBER_73(val)	    vBIT(val, 11, 5)
1116221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_29_NUMBER_74(val)	    vBIT(val, 19, 5)
1117221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_29_NUMBER_75(val)	    vBIT(val, 27, 5)
1118221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_29_NUMBER_76(val)	    vBIT(val, 35, 5)
1119221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_29_NUMBER_77(val)	    vBIT(val, 43, 5)
1120221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_29_NUMBER_78(val)	    vBIT(val, 51, 5)
1121221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_29_NUMBER_79(val)	    vBIT(val, 59, 5)
1122221167Sgnn/* 0x00f78 */	u64	kdfc_w_round_robin_30;
1123221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_30_NUMBER_80(val)	    vBIT(val, 3, 5)
1124221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_30_NUMBER_81(val)	    vBIT(val, 11, 5)
1125221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_30_NUMBER_82(val)	    vBIT(val, 19, 5)
1126221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_30_NUMBER_83(val)	    vBIT(val, 27, 5)
1127221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_30_NUMBER_84(val)	    vBIT(val, 35, 5)
1128221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_30_NUMBER_85(val)	    vBIT(val, 43, 5)
1129221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_30_NUMBER_86(val)	    vBIT(val, 51, 5)
1130221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_30_NUMBER_87(val)	    vBIT(val, 59, 5)
1131221167Sgnn/* 0x00f80 */	u64	kdfc_w_round_robin_31;
1132221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_31_NUMBER_88(val)	    vBIT(val, 3, 5)
1133221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_31_NUMBER_89(val)	    vBIT(val, 11, 5)
1134221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_31_NUMBER_90(val)	    vBIT(val, 19, 5)
1135221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_31_NUMBER_91(val)	    vBIT(val, 27, 5)
1136221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_31_NUMBER_92(val)	    vBIT(val, 35, 5)
1137221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_31_NUMBER_93(val)	    vBIT(val, 43, 5)
1138221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_31_NUMBER_94(val)	    vBIT(val, 51, 5)
1139221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_31_NUMBER_95(val)	    vBIT(val, 59, 5)
1140221167Sgnn/* 0x00f88 */	u64	kdfc_w_round_robin_32;
1141221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_32_NUMBER_96(val)	    vBIT(val, 3, 5)
1142221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_32_NUMBER_97(val)	    vBIT(val, 11, 5)
1143221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_32_NUMBER_98(val)	    vBIT(val, 19, 5)
1144221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_32_NUMBER_99(val)	    vBIT(val, 27, 5)
1145221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_32_NUMBER_100(val)	    vBIT(val, 35, 5)
1146221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_32_NUMBER_101(val)	    vBIT(val, 43, 5)
1147221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_32_NUMBER_102(val)	    vBIT(val, 51, 5)
1148221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_32_NUMBER_103(val)	    vBIT(val, 59, 5)
1149221167Sgnn/* 0x00f90 */	u64	kdfc_w_round_robin_33;
1150221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_33_NUMBER_104(val)	    vBIT(val, 3, 5)
1151221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_33_NUMBER_105(val)	    vBIT(val, 11, 5)
1152221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_33_NUMBER_106(val)	    vBIT(val, 19, 5)
1153221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_33_NUMBER_107(val)	    vBIT(val, 27, 5)
1154221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_33_NUMBER_108(val)	    vBIT(val, 35, 5)
1155221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_33_NUMBER_109(val)	    vBIT(val, 43, 5)
1156221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_33_NUMBER_110(val)	    vBIT(val, 51, 5)
1157221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_33_NUMBER_111(val)	    vBIT(val, 59, 5)
1158221167Sgnn/* 0x00f98 */	u64	kdfc_w_round_robin_34;
1159221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_34_NUMBER_112(val)	    vBIT(val, 3, 5)
1160221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_34_NUMBER_113(val)	    vBIT(val, 11, 5)
1161221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_34_NUMBER_114(val)	    vBIT(val, 19, 5)
1162221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_34_NUMBER_115(val)	    vBIT(val, 27, 5)
1163221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_34_NUMBER_116(val)	    vBIT(val, 35, 5)
1164221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_34_NUMBER_117(val)	    vBIT(val, 43, 5)
1165221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_34_NUMBER_118(val)	    vBIT(val, 51, 5)
1166221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_34_NUMBER_119(val)	    vBIT(val, 59, 5)
1167221167Sgnn/* 0x00fa0 */	u64	kdfc_w_round_robin_35;
1168221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_35_NUMBER_120(val)	    vBIT(val, 3, 5)
1169221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_35_NUMBER_121(val)	    vBIT(val, 11, 5)
1170221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_35_NUMBER_122(val)	    vBIT(val, 19, 5)
1171221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_35_NUMBER_123(val)	    vBIT(val, 27, 5)
1172221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_35_NUMBER_124(val)	    vBIT(val, 35, 5)
1173221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_35_NUMBER_125(val)	    vBIT(val, 43, 5)
1174221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_35_NUMBER_126(val)	    vBIT(val, 51, 5)
1175221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_35_NUMBER_127(val)	    vBIT(val, 59, 5)
1176221167Sgnn/* 0x00fa8 */	u64	kdfc_w_round_robin_36;
1177221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_36_NUMBER_128(val)	    vBIT(val, 3, 5)
1178221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_36_NUMBER_129(val)	    vBIT(val, 11, 5)
1179221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_36_NUMBER_130(val)	    vBIT(val, 19, 5)
1180221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_36_NUMBER_131(val)	    vBIT(val, 27, 5)
1181221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_36_NUMBER_132(val)	    vBIT(val, 35, 5)
1182221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_36_NUMBER_133(val)	    vBIT(val, 43, 5)
1183221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_36_NUMBER_134(val)	    vBIT(val, 51, 5)
1184221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_36_NUMBER_135(val)	    vBIT(val, 59, 5)
1185221167Sgnn/* 0x00fb0 */	u64	kdfc_w_round_robin_37;
1186221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_37_NUMBER_136(val)	    vBIT(val, 3, 5)
1187221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_37_NUMBER_137(val)	    vBIT(val, 11, 5)
1188221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_37_NUMBER_138(val)	    vBIT(val, 19, 5)
1189221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_37_NUMBER_139(val)	    vBIT(val, 27, 5)
1190221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_37_NUMBER_140(val)	    vBIT(val, 35, 5)
1191221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_37_NUMBER_141(val)	    vBIT(val, 43, 5)
1192221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_37_NUMBER_142(val)	    vBIT(val, 51, 5)
1193221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_37_NUMBER_143(val)	    vBIT(val, 59, 5)
1194221167Sgnn/* 0x00fb8 */	u64	kdfc_w_round_robin_38;
1195221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_38_NUMBER_144(val)	    vBIT(val, 3, 5)
1196221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_38_NUMBER_145(val)	    vBIT(val, 11, 5)
1197221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_38_NUMBER_146(val)	    vBIT(val, 19, 5)
1198221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_38_NUMBER_147(val)	    vBIT(val, 27, 5)
1199221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_38_NUMBER_148(val)	    vBIT(val, 35, 5)
1200221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_38_NUMBER_149(val)	    vBIT(val, 43, 5)
1201221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_38_NUMBER_150(val)	    vBIT(val, 51, 5)
1202221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_38_NUMBER_151(val)	    vBIT(val, 59, 5)
1203221167Sgnn/* 0x00fc0 */	u64	kdfc_w_round_robin_39;
1204221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_39_NUMBER_152(val)	    vBIT(val, 3, 5)
1205221167Sgnn/* 0x00fc8 */	u64	kdfc_w_round_robin_40;
1206221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_40_NUMBER_0(val)	    vBIT(val, 3, 5)
1207221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_40_NUMBER_1(val)	    vBIT(val, 11, 5)
1208221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_40_NUMBER_2(val)	    vBIT(val, 19, 5)
1209221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_40_NUMBER_3(val)	    vBIT(val, 27, 5)
1210221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_40_NUMBER_4(val)	    vBIT(val, 35, 5)
1211221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_40_NUMBER_5(val)	    vBIT(val, 43, 5)
1212221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_40_NUMBER_6(val)	    vBIT(val, 51, 5)
1213221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_40_NUMBER_7(val)	    vBIT(val, 59, 5)
1214221167Sgnn/* 0x00fd0 */	u64	kdfc_w_round_robin_41;
1215221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_41_NUMBER_8(val)	    vBIT(val, 3, 5)
1216221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_41_NUMBER_9(val)	    vBIT(val, 11, 5)
1217221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_41_NUMBER_10(val)	    vBIT(val, 19, 5)
1218221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_41_NUMBER_11(val)	    vBIT(val, 27, 5)
1219221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_41_NUMBER_12(val)	    vBIT(val, 35, 5)
1220221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_41_NUMBER_13(val)	    vBIT(val, 43, 5)
1221221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_41_NUMBER_14(val)	    vBIT(val, 51, 5)
1222221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_41_NUMBER_15(val)	    vBIT(val, 59, 5)
1223221167Sgnn/* 0x00fd8 */	u64	kdfc_w_round_robin_42;
1224221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_42_NUMBER_16(val)	    vBIT(val, 3, 5)
1225221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_42_NUMBER_17(val)	    vBIT(val, 11, 5)
1226221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_42_NUMBER_18(val)	    vBIT(val, 19, 5)
1227221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_42_NUMBER_19(val)	    vBIT(val, 27, 5)
1228221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_42_NUMBER_20(val)	    vBIT(val, 35, 5)
1229221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_42_NUMBER_21(val)	    vBIT(val, 43, 5)
1230221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_42_NUMBER_22(val)	    vBIT(val, 51, 5)
1231221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_42_NUMBER_23(val)	    vBIT(val, 59, 5)
1232221167Sgnn/* 0x00fe0 */	u64	kdfc_w_round_robin_43;
1233221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_43_NUMBER_24(val)	    vBIT(val, 3, 5)
1234221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_43_NUMBER_25(val)	    vBIT(val, 11, 5)
1235221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_43_NUMBER_26(val)	    vBIT(val, 19, 5)
1236221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_43_NUMBER_27(val)	    vBIT(val, 27, 5)
1237221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_43_NUMBER_28(val)	    vBIT(val, 35, 5)
1238221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_43_NUMBER_29(val)	    vBIT(val, 43, 5)
1239221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_43_NUMBER_30(val)	    vBIT(val, 51, 5)
1240221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_43_NUMBER_31(val)	    vBIT(val, 59, 5)
1241221167Sgnn/* 0x00fe8 */	u64	kdfc_w_round_robin_44;
1242221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_44_NUMBER_32(val)	    vBIT(val, 3, 5)
1243221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_44_NUMBER_33(val)	    vBIT(val, 11, 5)
1244221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_44_NUMBER_34(val)	    vBIT(val, 19, 5)
1245221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_44_NUMBER_35(val)	    vBIT(val, 27, 5)
1246221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_44_NUMBER_36(val)	    vBIT(val, 35, 5)
1247221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_44_NUMBER_37(val)	    vBIT(val, 43, 5)
1248221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_44_NUMBER_38(val)	    vBIT(val, 51, 5)
1249221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_44_NUMBER_39(val)	    vBIT(val, 59, 5)
1250221167Sgnn/* 0x00ff0 */	u64	kdfc_w_round_robin_45;
1251221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_45_NUMBER_40(val)	    vBIT(val, 3, 5)
1252221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_45_NUMBER_41(val)	    vBIT(val, 11, 5)
1253221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_45_NUMBER_42(val)	    vBIT(val, 19, 5)
1254221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_45_NUMBER_43(val)	    vBIT(val, 27, 5)
1255221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_45_NUMBER_44(val)	    vBIT(val, 35, 5)
1256221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_45_NUMBER_45(val)	    vBIT(val, 43, 5)
1257221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_45_NUMBER_46(val)	    vBIT(val, 51, 5)
1258221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_45_NUMBER_47(val)	    vBIT(val, 59, 5)
1259221167Sgnn/* 0x00ff8 */	u64	kdfc_w_round_robin_46;
1260221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_46_NUMBER_48(val)	    vBIT(val, 3, 5)
1261221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_46_NUMBER_49(val)	    vBIT(val, 11, 5)
1262221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_46_NUMBER_50(val)	    vBIT(val, 19, 5)
1263221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_46_NUMBER_51(val)	    vBIT(val, 27, 5)
1264221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_46_NUMBER_52(val)	    vBIT(val, 35, 5)
1265221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_46_NUMBER_53(val)	    vBIT(val, 43, 5)
1266221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_46_NUMBER_54(val)	    vBIT(val, 51, 5)
1267221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_46_NUMBER_55(val)	    vBIT(val, 59, 5)
1268221167Sgnn/* 0x01000 */	u64	kdfc_w_round_robin_47;
1269221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_47_NUMBER_56(val)	    vBIT(val, 3, 5)
1270221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_47_NUMBER_57(val)	    vBIT(val, 11, 5)
1271221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_47_NUMBER_58(val)	    vBIT(val, 19, 5)
1272221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_47_NUMBER_59(val)	    vBIT(val, 27, 5)
1273221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_47_NUMBER_60(val)	    vBIT(val, 35, 5)
1274221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_47_NUMBER_61(val)	    vBIT(val, 43, 5)
1275221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_47_NUMBER_62(val)	    vBIT(val, 51, 5)
1276221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_47_NUMBER_63(val)	    vBIT(val, 59, 5)
1277221167Sgnn/* 0x01008 */	u64	kdfc_w_round_robin_48;
1278221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_48_NUMBER_64(val)	    vBIT(val, 3, 5)
1279221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_48_NUMBER_65(val)	    vBIT(val, 11, 5)
1280221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_48_NUMBER_66(val)	    vBIT(val, 19, 5)
1281221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_48_NUMBER_67(val)	    vBIT(val, 27, 5)
1282221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_48_NUMBER_68(val)	    vBIT(val, 35, 5)
1283221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_48_NUMBER_69(val)	    vBIT(val, 43, 5)
1284221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_48_NUMBER_70(val)	    vBIT(val, 51, 5)
1285221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_48_NUMBER_71(val)	    vBIT(val, 59, 5)
1286221167Sgnn/* 0x01010 */	u64	kdfc_w_round_robin_49;
1287221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_49_NUMBER_72(val)	    vBIT(val, 3, 5)
1288221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_49_NUMBER_73(val)	    vBIT(val, 11, 5)
1289221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_49_NUMBER_74(val)	    vBIT(val, 19, 5)
1290221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_49_NUMBER_75(val)	    vBIT(val, 27, 5)
1291221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_49_NUMBER_76(val)	    vBIT(val, 35, 5)
1292221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_49_NUMBER_77(val)	    vBIT(val, 43, 5)
1293221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_49_NUMBER_78(val)	    vBIT(val, 51, 5)
1294221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_49_NUMBER_79(val)	    vBIT(val, 59, 5)
1295221167Sgnn/* 0x01018 */	u64	kdfc_w_round_robin_50;
1296221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_50_NUMBER_80(val)	    vBIT(val, 3, 5)
1297221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_50_NUMBER_81(val)	    vBIT(val, 11, 5)
1298221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_50_NUMBER_82(val)	    vBIT(val, 19, 5)
1299221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_50_NUMBER_83(val)	    vBIT(val, 27, 5)
1300221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_50_NUMBER_84(val)	    vBIT(val, 35, 5)
1301221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_50_NUMBER_85(val)	    vBIT(val, 43, 5)
1302221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_50_NUMBER_86(val)	    vBIT(val, 51, 5)
1303221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_50_NUMBER_87(val)	    vBIT(val, 59, 5)
1304221167Sgnn/* 0x01020 */	u64	kdfc_w_round_robin_51;
1305221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_51_NUMBER_88(val)	    vBIT(val, 3, 5)
1306221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_51_NUMBER_89(val)	    vBIT(val, 11, 5)
1307221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_51_NUMBER_90(val)	    vBIT(val, 19, 5)
1308221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_51_NUMBER_91(val)	    vBIT(val, 27, 5)
1309221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_51_NUMBER_92(val)	    vBIT(val, 35, 5)
1310221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_51_NUMBER_93(val)	    vBIT(val, 43, 5)
1311221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_51_NUMBER_94(val)	    vBIT(val, 51, 5)
1312221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_51_NUMBER_95(val)	    vBIT(val, 59, 5)
1313221167Sgnn/* 0x01028 */	u64	kdfc_w_round_robin_52;
1314221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_52_NUMBER_96(val)	    vBIT(val, 3, 5)
1315221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_52_NUMBER_97(val)	    vBIT(val, 11, 5)
1316221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_52_NUMBER_98(val)	    vBIT(val, 19, 5)
1317221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_52_NUMBER_99(val)	    vBIT(val, 27, 5)
1318221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_52_NUMBER_100(val)	    vBIT(val, 35, 5)
1319221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_52_NUMBER_101(val)	    vBIT(val, 43, 5)
1320221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_52_NUMBER_102(val)	    vBIT(val, 51, 5)
1321221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_52_NUMBER_103(val)	    vBIT(val, 59, 5)
1322221167Sgnn/* 0x01030 */	u64	kdfc_w_round_robin_53;
1323221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_53_NUMBER_104(val)	    vBIT(val, 3, 5)
1324221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_53_NUMBER_105(val)	    vBIT(val, 11, 5)
1325221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_53_NUMBER_106(val)	    vBIT(val, 19, 5)
1326221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_53_NUMBER_107(val)	    vBIT(val, 27, 5)
1327221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_53_NUMBER_108(val)	    vBIT(val, 35, 5)
1328221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_53_NUMBER_109(val)	    vBIT(val, 43, 5)
1329221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_53_NUMBER_110(val)	    vBIT(val, 51, 5)
1330221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_53_NUMBER_111(val)	    vBIT(val, 59, 5)
1331221167Sgnn/* 0x01038 */	u64	kdfc_w_round_robin_54;
1332221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_54_NUMBER_112(val)	    vBIT(val, 3, 5)
1333221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_54_NUMBER_113(val)	    vBIT(val, 11, 5)
1334221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_54_NUMBER_114(val)	    vBIT(val, 19, 5)
1335221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_54_NUMBER_115(val)	    vBIT(val, 27, 5)
1336221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_54_NUMBER_116(val)	    vBIT(val, 35, 5)
1337221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_54_NUMBER_117(val)	    vBIT(val, 43, 5)
1338221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_54_NUMBER_118(val)	    vBIT(val, 51, 5)
1339221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_54_NUMBER_119(val)	    vBIT(val, 59, 5)
1340221167Sgnn/* 0x01040 */	u64	kdfc_w_round_robin_55;
1341221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_55_NUMBER_120(val)	    vBIT(val, 3, 5)
1342221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_55_NUMBER_121(val)	    vBIT(val, 11, 5)
1343221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_55_NUMBER_122(val)	    vBIT(val, 19, 5)
1344221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_55_NUMBER_123(val)	    vBIT(val, 27, 5)
1345221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_55_NUMBER_124(val)	    vBIT(val, 35, 5)
1346221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_55_NUMBER_125(val)	    vBIT(val, 43, 5)
1347221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_55_NUMBER_126(val)	    vBIT(val, 51, 5)
1348221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_55_NUMBER_127(val)	    vBIT(val, 59, 5)
1349221167Sgnn/* 0x01048 */	u64	kdfc_w_round_robin_56;
1350221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_56_NUMBER_128(val)	    vBIT(val, 3, 5)
1351221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_56_NUMBER_129(val)	    vBIT(val, 11, 5)
1352221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_56_NUMBER_130(val)	    vBIT(val, 19, 5)
1353221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_56_NUMBER_131(val)	    vBIT(val, 27, 5)
1354221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_56_NUMBER_132(val)	    vBIT(val, 35, 5)
1355221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_56_NUMBER_133(val)	    vBIT(val, 43, 5)
1356221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_56_NUMBER_134(val)	    vBIT(val, 51, 5)
1357221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_56_NUMBER_135(val)	    vBIT(val, 59, 5)
1358221167Sgnn/* 0x01050 */	u64	kdfc_w_round_robin_57;
1359221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_57_NUMBER_136(val)	    vBIT(val, 3, 5)
1360221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_57_NUMBER_137(val)	    vBIT(val, 11, 5)
1361221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_57_NUMBER_138(val)	    vBIT(val, 19, 5)
1362221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_57_NUMBER_139(val)	    vBIT(val, 27, 5)
1363221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_57_NUMBER_140(val)	    vBIT(val, 35, 5)
1364221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_57_NUMBER_141(val)	    vBIT(val, 43, 5)
1365221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_57_NUMBER_142(val)	    vBIT(val, 51, 5)
1366221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_57_NUMBER_143(val)	    vBIT(val, 59, 5)
1367221167Sgnn/* 0x01058 */	u64	kdfc_w_round_robin_58;
1368221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_58_NUMBER_144(val)	    vBIT(val, 3, 5)
1369221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_58_NUMBER_145(val)	    vBIT(val, 11, 5)
1370221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_58_NUMBER_146(val)	    vBIT(val, 19, 5)
1371221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_58_NUMBER_147(val)	    vBIT(val, 27, 5)
1372221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_58_NUMBER_148(val)	    vBIT(val, 35, 5)
1373221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_58_NUMBER_149(val)	    vBIT(val, 43, 5)
1374221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_58_NUMBER_150(val)	    vBIT(val, 51, 5)
1375221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_58_NUMBER_151(val)	    vBIT(val, 59, 5)
1376221167Sgnn/* 0x01060 */	u64	kdfc_w_round_robin_59;
1377221167Sgnn#define	VXGE_HAL_KDFC_W_ROUND_ROBIN_59_NUMBER_152(val)	    vBIT(val, 3, 5)
1378221167Sgnn/* 0x01068 */	u64	kdfc_entry_type_sel_0;
1379221167Sgnn#define	VXGE_HAL_KDFC_ENTRY_TYPE_SEL_0_NUMBER_0(val)	    vBIT(val, 6, 2)
1380221167Sgnn#define	VXGE_HAL_KDFC_ENTRY_TYPE_SEL_0_NUMBER_1(val)	    vBIT(val, 14, 2)
1381221167Sgnn#define	VXGE_HAL_KDFC_ENTRY_TYPE_SEL_0_NUMBER_2(val)	    vBIT(val, 22, 2)
1382221167Sgnn#define	VXGE_HAL_KDFC_ENTRY_TYPE_SEL_0_NUMBER_3(val)	    vBIT(val, 30, 2)
1383221167Sgnn#define	VXGE_HAL_KDFC_ENTRY_TYPE_SEL_0_NUMBER_4(val)	    vBIT(val, 38, 2)
1384221167Sgnn#define	VXGE_HAL_KDFC_ENTRY_TYPE_SEL_0_NUMBER_5(val)	    vBIT(val, 46, 2)
1385221167Sgnn#define	VXGE_HAL_KDFC_ENTRY_TYPE_SEL_0_NUMBER_6(val)	    vBIT(val, 54, 2)
1386221167Sgnn#define	VXGE_HAL_KDFC_ENTRY_TYPE_SEL_0_NUMBER_7(val)	    vBIT(val, 62, 2)
1387221167Sgnn/* 0x01070 */	u64	kdfc_entry_type_sel_1;
1388221167Sgnn#define	VXGE_HAL_KDFC_ENTRY_TYPE_SEL_1_NUMBER_8(val)	    vBIT(val, 6, 2)
1389221167Sgnn/* 0x01078 */	u64	kdfc_fifo_0_ctrl;
1390221167Sgnn#define	VXGE_HAL_KDFC_FIFO_0_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1391221167Sgnn/* 0x01080 */	u64	kdfc_fifo_1_ctrl;
1392221167Sgnn#define	VXGE_HAL_KDFC_FIFO_1_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1393221167Sgnn/* 0x01088 */	u64	kdfc_fifo_2_ctrl;
1394221167Sgnn#define	VXGE_HAL_KDFC_FIFO_2_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1395221167Sgnn/* 0x01090 */	u64	kdfc_fifo_3_ctrl;
1396221167Sgnn#define	VXGE_HAL_KDFC_FIFO_3_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1397221167Sgnn/* 0x01098 */	u64	kdfc_fifo_4_ctrl;
1398221167Sgnn#define	VXGE_HAL_KDFC_FIFO_4_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1399221167Sgnn/* 0x010a0 */	u64	kdfc_fifo_5_ctrl;
1400221167Sgnn#define	VXGE_HAL_KDFC_FIFO_5_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1401221167Sgnn/* 0x010a8 */	u64	kdfc_fifo_6_ctrl;
1402221167Sgnn#define	VXGE_HAL_KDFC_FIFO_6_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1403221167Sgnn/* 0x010b0 */	u64	kdfc_fifo_7_ctrl;
1404221167Sgnn#define	VXGE_HAL_KDFC_FIFO_7_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1405221167Sgnn/* 0x010b8 */	u64	kdfc_fifo_8_ctrl;
1406221167Sgnn#define	VXGE_HAL_KDFC_FIFO_8_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1407221167Sgnn/* 0x010c0 */	u64	kdfc_fifo_9_ctrl;
1408221167Sgnn#define	VXGE_HAL_KDFC_FIFO_9_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1409221167Sgnn/* 0x010c8 */	u64	kdfc_fifo_10_ctrl;
1410221167Sgnn#define	VXGE_HAL_KDFC_FIFO_10_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1411221167Sgnn/* 0x010d0 */	u64	kdfc_fifo_11_ctrl;
1412221167Sgnn#define	VXGE_HAL_KDFC_FIFO_11_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1413221167Sgnn/* 0x010d8 */	u64	kdfc_fifo_12_ctrl;
1414221167Sgnn#define	VXGE_HAL_KDFC_FIFO_12_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1415221167Sgnn/* 0x010e0 */	u64	kdfc_fifo_13_ctrl;
1416221167Sgnn#define	VXGE_HAL_KDFC_FIFO_13_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1417221167Sgnn/* 0x010e8 */	u64	kdfc_fifo_14_ctrl;
1418221167Sgnn#define	VXGE_HAL_KDFC_FIFO_14_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1419221167Sgnn/* 0x010f0 */	u64	kdfc_fifo_15_ctrl;
1420221167Sgnn#define	VXGE_HAL_KDFC_FIFO_15_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1421221167Sgnn/* 0x010f8 */	u64	kdfc_fifo_16_ctrl;
1422221167Sgnn#define	VXGE_HAL_KDFC_FIFO_16_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1423221167Sgnn/* 0x01100 */	u64	kdfc_fifo_17_ctrl;
1424221167Sgnn#define	VXGE_HAL_KDFC_FIFO_17_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1425221167Sgnn/* 0x01108 */	u64	kdfc_fifo_18_ctrl;
1426221167Sgnn#define	VXGE_HAL_KDFC_FIFO_18_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1427221167Sgnn/* 0x01110 */	u64	kdfc_fifo_19_ctrl;
1428221167Sgnn#define	VXGE_HAL_KDFC_FIFO_19_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1429221167Sgnn/* 0x01118 */	u64	kdfc_fifo_20_ctrl;
1430221167Sgnn#define	VXGE_HAL_KDFC_FIFO_20_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1431221167Sgnn/* 0x01120 */	u64	kdfc_fifo_21_ctrl;
1432221167Sgnn#define	VXGE_HAL_KDFC_FIFO_21_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1433221167Sgnn/* 0x01128 */	u64	kdfc_fifo_22_ctrl;
1434221167Sgnn#define	VXGE_HAL_KDFC_FIFO_22_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1435221167Sgnn/* 0x01130 */	u64	kdfc_fifo_23_ctrl;
1436221167Sgnn#define	VXGE_HAL_KDFC_FIFO_23_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1437221167Sgnn/* 0x01138 */	u64	kdfc_fifo_24_ctrl;
1438221167Sgnn#define	VXGE_HAL_KDFC_FIFO_24_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1439221167Sgnn/* 0x01140 */	u64	kdfc_fifo_25_ctrl;
1440221167Sgnn#define	VXGE_HAL_KDFC_FIFO_25_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1441221167Sgnn/* 0x01148 */	u64	kdfc_fifo_26_ctrl;
1442221167Sgnn#define	VXGE_HAL_KDFC_FIFO_26_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1443221167Sgnn/* 0x01150 */	u64	kdfc_fifo_27_ctrl;
1444221167Sgnn#define	VXGE_HAL_KDFC_FIFO_27_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1445221167Sgnn/* 0x01158 */	u64	kdfc_fifo_28_ctrl;
1446221167Sgnn#define	VXGE_HAL_KDFC_FIFO_28_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1447221167Sgnn/* 0x01160 */	u64	kdfc_fifo_29_ctrl;
1448221167Sgnn#define	VXGE_HAL_KDFC_FIFO_29_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1449221167Sgnn/* 0x01168 */	u64	kdfc_fifo_30_ctrl;
1450221167Sgnn#define	VXGE_HAL_KDFC_FIFO_30_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1451221167Sgnn/* 0x01170 */	u64	kdfc_fifo_31_ctrl;
1452221167Sgnn#define	VXGE_HAL_KDFC_FIFO_31_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1453221167Sgnn/* 0x01178 */	u64	kdfc_fifo_32_ctrl;
1454221167Sgnn#define	VXGE_HAL_KDFC_FIFO_32_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1455221167Sgnn/* 0x01180 */	u64	kdfc_fifo_33_ctrl;
1456221167Sgnn#define	VXGE_HAL_KDFC_FIFO_33_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1457221167Sgnn/* 0x01188 */	u64	kdfc_fifo_34_ctrl;
1458221167Sgnn#define	VXGE_HAL_KDFC_FIFO_34_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1459221167Sgnn/* 0x01190 */	u64	kdfc_fifo_35_ctrl;
1460221167Sgnn#define	VXGE_HAL_KDFC_FIFO_35_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1461221167Sgnn/* 0x01198 */	u64	kdfc_fifo_36_ctrl;
1462221167Sgnn#define	VXGE_HAL_KDFC_FIFO_36_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1463221167Sgnn/* 0x011a0 */	u64	kdfc_fifo_37_ctrl;
1464221167Sgnn#define	VXGE_HAL_KDFC_FIFO_37_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1465221167Sgnn/* 0x011a8 */	u64	kdfc_fifo_38_ctrl;
1466221167Sgnn#define	VXGE_HAL_KDFC_FIFO_38_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1467221167Sgnn/* 0x011b0 */	u64	kdfc_fifo_39_ctrl;
1468221167Sgnn#define	VXGE_HAL_KDFC_FIFO_39_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1469221167Sgnn/* 0x011b8 */	u64	kdfc_fifo_40_ctrl;
1470221167Sgnn#define	VXGE_HAL_KDFC_FIFO_40_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1471221167Sgnn/* 0x011c0 */	u64	kdfc_fifo_41_ctrl;
1472221167Sgnn#define	VXGE_HAL_KDFC_FIFO_41_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1473221167Sgnn/* 0x011c8 */	u64	kdfc_fifo_42_ctrl;
1474221167Sgnn#define	VXGE_HAL_KDFC_FIFO_42_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1475221167Sgnn/* 0x011d0 */	u64	kdfc_fifo_43_ctrl;
1476221167Sgnn#define	VXGE_HAL_KDFC_FIFO_43_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1477221167Sgnn/* 0x011d8 */	u64	kdfc_fifo_44_ctrl;
1478221167Sgnn#define	VXGE_HAL_KDFC_FIFO_44_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1479221167Sgnn/* 0x011e0 */	u64	kdfc_fifo_45_ctrl;
1480221167Sgnn#define	VXGE_HAL_KDFC_FIFO_45_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1481221167Sgnn/* 0x011e8 */	u64	kdfc_fifo_46_ctrl;
1482221167Sgnn#define	VXGE_HAL_KDFC_FIFO_46_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1483221167Sgnn/* 0x011f0 */	u64	kdfc_fifo_47_ctrl;
1484221167Sgnn#define	VXGE_HAL_KDFC_FIFO_47_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1485221167Sgnn/* 0x011f8 */	u64	kdfc_fifo_48_ctrl;
1486221167Sgnn#define	VXGE_HAL_KDFC_FIFO_48_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1487221167Sgnn/* 0x01200 */	u64	kdfc_fifo_49_ctrl;
1488221167Sgnn#define	VXGE_HAL_KDFC_FIFO_49_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1489221167Sgnn/* 0x01208 */	u64	kdfc_fifo_50_ctrl;
1490221167Sgnn#define	VXGE_HAL_KDFC_FIFO_50_CTRL_WRR_NUMBER(val)	    vBIT(val, 3, 5)
1491221167Sgnn/* 0x01210 */	u64	kdfc_krnl_usr_ctrl;
1492221167Sgnn#define	VXGE_HAL_KDFC_KRNL_USR_CTRL_CODE(val)		    vBIT(val, 4, 4)
1493221167Sgnn/* 0x01218 */	u64	kdfc_pda_monitor;
1494221167Sgnn#define	VXGE_HAL_KDFC_PDA_MONITOR_KDFC_ACCEPT		    mBIT(7)
1495221167Sgnn#define	VXGE_HAL_KDFC_PDA_MONITOR_FIFO_NO(val)		    vBIT(val, 10, 6)
1496221167Sgnn#define	VXGE_HAL_KDFC_PDA_MONITOR_FIFO_ADD(val)		    vBIT(val, 17, 15)
1497221167Sgnn#define	VXGE_HAL_KDFC_PDA_MONITOR_TYPE(val)		    vBIT(val, 32, 8)
1498221167Sgnn#define	VXGE_HAL_KDFC_PDA_MONITOR_VP(val)		    vBIT(val, 43, 5)
1499221167Sgnn/* 0x01220 */	u64	kdfc_mp_monitor;
1500221167Sgnn#define	VXGE_HAL_KDFC_MP_MONITOR_KDFC_ACCEPT		    mBIT(7)
1501221167Sgnn#define	VXGE_HAL_KDFC_MP_MONITOR_FIFO_NO(val)		    vBIT(val, 10, 6)
1502221167Sgnn#define	VXGE_HAL_KDFC_MP_MONITOR_FIFO_ADD(val)		    vBIT(val, 17, 15)
1503221167Sgnn#define	VXGE_HAL_KDFC_MP_MONITOR_TYPE(val)		    vBIT(val, 32, 8)
1504221167Sgnn#define	VXGE_HAL_KDFC_MP_MONITOR_VP(val)		    vBIT(val, 43, 5)
1505221167Sgnn/* 0x01228 */	u64	kdfc_pe_monitor;
1506221167Sgnn#define	VXGE_HAL_KDFC_PE_MONITOR_KDFC_CREDIT		    mBIT(7)
1507221167Sgnn#define	VXGE_HAL_KDFC_PE_MONITOR_FIFO_NO(val)		    vBIT(val, 10, 6)
1508221167Sgnn#define	VXGE_HAL_KDFC_PE_MONITOR_FIFO_ADD(val)		    vBIT(val, 17, 15)
1509221167Sgnn#define	VXGE_HAL_KDFC_PE_MONITOR_TYPE(val)		    vBIT(val, 32, 8)
1510221167Sgnn#define	VXGE_HAL_KDFC_PE_MONITOR_VP(val)		    vBIT(val, 43, 5)
1511221167Sgnn#define	VXGE_HAL_KDFC_PE_MONITOR_IMM_DATA_CNT(val)	    vBIT(val, 48, 8)
1512221167Sgnn/* 0x01230 */	u64	kdfc_read_cntrl;
1513221167Sgnn#define	VXGE_HAL_KDFC_READ_CNTRL_KDFC_FREEZE		    mBIT(7)
1514221167Sgnn#define	VXGE_HAL_KDFC_READ_CNTRL_KDFC_RDCTRL(val)	    vBIT(val, 14, 2)
1515221167Sgnn#define	VXGE_HAL_KDFC_READ_CNTRL_KDFC_WORD_SEL		    mBIT(23)
1516221167Sgnn#define	VXGE_HAL_KDFC_READ_CNTRL_KDFC_ADDR(val)		    vBIT(val, 49, 15)
1517221167Sgnn/* 0x01238 */	u64	kdfc_read_data;
1518221167Sgnn#define	VXGE_HAL_KDFC_READ_DATA_READ_DATA(val)		    vBIT(val, 0, 64)
1519221167Sgnn/* 0x01240 */	u64	kdfc_force_valid_ctrl;
1520221167Sgnn#define	VXGE_HAL_KDFC_FORCE_VALID_CTRL_FORCE_VALID	    mBIT(7)
1521221167Sgnn/* 0x01248 */	u64	kdfc_multi_cycle_ctrl;
1522221167Sgnn#define	VXGE_HAL_KDFC_MULTI_CYCLE_CTRL_MULTI_CYCLE_SEL(val) vBIT(val, 6, 2)
1523221167Sgnn/* 0x01250 */	u64	kdfc_ecc_ctrl;
1524221167Sgnn#define	VXGE_HAL_KDFC_ECC_CTRL_ECC_DISABLE		    mBIT(7)
1525221167Sgnn/* 0x01258 */	u64	kdfc_vpbp_ctrl;
1526221167Sgnn#define	VXGE_HAL_KDFC_VPBP_CTRL_RD_XON_DIS		    mBIT(7)
1527221167Sgnn#define	VXGE_HAL_KDFC_VPBP_CTRL_ROCRC_DIS		    mBIT(23)
1528221167Sgnn#define	VXGE_HAL_KDFC_VPBP_CTRL_H2L_DIS			    mBIT(31)
1529221167Sgnn#define	VXGE_HAL_KDFC_VPBP_CTRL_MSG_ONE_DIS		    mBIT(39)
1530221167Sgnn#define	VXGE_HAL_KDFC_VPBP_CTRL_MSG_DMQ_DIS		    mBIT(47)
1531221167Sgnn#define	VXGE_HAL_KDFC_VPBP_CTRL_PDA_DIS			    mBIT(55)
1532221167Sgnn	u8	unused01600[0x01600 - 0x01260];
1533221167Sgnn
1534221167Sgnn/* 0x01600 */	u64	rxmac_int_status;
1535221167Sgnn#define	VXGE_HAL_RXMAC_INT_STATUS_RXMAC_GEN_ERR_RXMAC_GEN_INT mBIT(3)
1536221167Sgnn#define	VXGE_HAL_RXMAC_INT_STATUS_RXMAC_ECC_ERR_RXMAC_ECC_INT mBIT(7)
1537221167Sgnn#define	VXGE_HAL_RXMAC_INT_STATUS_RXMAC_VARIOUS_ERR_RXMAC_VARIOUS_INT mBIT(11)
1538221167Sgnn/* 0x01608 */	u64	rxmac_int_mask;
1539221167Sgnn	u8	unused01618[0x01618 - 0x01610];
1540221167Sgnn
1541221167Sgnn/* 0x01618 */	u64	rxmac_gen_err_reg;
1542221167Sgnn/* 0x01620 */	u64	rxmac_gen_err_mask;
1543221167Sgnn/* 0x01628 */	u64	rxmac_gen_err_alarm;
1544221167Sgnn/* 0x01630 */	u64	rxmac_ecc_err_reg;
1545221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RMAC_PORT0_RMAC_RTS_PART_SG_ERR(val)\
1546221167Sgnn							    vBIT(val, 0, 4)
1547221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RMAC_PORT0_RMAC_RTS_PART_DB_ERR(val)\
1548221167Sgnn							    vBIT(val, 4, 4)
1549221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RMAC_PORT1_RMAC_RTS_PART_SG_ERR(val)\
1550221167Sgnn							    vBIT(val, 8, 4)
1551221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RMAC_PORT1_RMAC_RTS_PART_DB_ERR(val)\
1552221167Sgnn							    vBIT(val, 12, 4)
1553221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RMAC_PORT2_RMAC_RTS_PART_SG_ERR(val)\
1554221167Sgnn							    vBIT(val, 16, 4)
1555221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RMAC_PORT2_RMAC_RTS_PART_DB_ERR(val)\
1556221167Sgnn							    vBIT(val, 20, 4)
1557221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RTSJ_RMAC_DA_LKP_PRT0_SG_ERR(val)\
1558221167Sgnn							    vBIT(val, 24, 2)
1559221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RTSJ_RMAC_DA_LKP_PRT0_DB_ERR(val)\
1560221167Sgnn							    vBIT(val, 26, 2)
1561221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RTSJ_RMAC_DA_LKP_PRT1_SG_ERR(val)\
1562221167Sgnn							    vBIT(val, 28, 2)
1563221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RTSJ_RMAC_DA_LKP_PRT1_DB_ERR(val)\
1564221167Sgnn							    vBIT(val, 30, 2)
1565221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RTSJ_RMAC_VID_LKP_SG_ERR	mBIT(32)
1566221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RTSJ_RMAC_VID_LKP_DB_ERR	mBIT(33)
1567221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RTSJ_RMAC_PN_LKP_PRT0_SG_ERR	mBIT(34)
1568221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RTSJ_RMAC_PN_LKP_PRT0_DB_ERR	mBIT(35)
1569221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RTSJ_RMAC_PN_LKP_PRT1_SG_ERR	mBIT(36)
1570221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RTSJ_RMAC_PN_LKP_PRT1_DB_ERR	mBIT(37)
1571221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RTSJ_RMAC_PN_LKP_PRT2_SG_ERR	mBIT(38)
1572221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RTSJ_RMAC_PN_LKP_PRT2_DB_ERR	mBIT(39)
1573221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RTSJ_RMAC_RTH_MASK_SG_ERR(val)\
1574221167Sgnn							    vBIT(val, 40, 7)
1575221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RTSJ_RMAC_RTH_MASK_DB_ERR(val)\
1576221167Sgnn							    vBIT(val, 47, 7)
1577221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RTSJ_RMAC_RTH_LKP_SG_ERR(val)\
1578221167Sgnn							    vBIT(val, 54, 3)
1579221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RTSJ_RMAC_RTH_LKP_DB_ERR(val)\
1580221167Sgnn							    vBIT(val, 57, 3)
1581221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RTSJ_RMAC_DS_LKP_SG_ERR  mBIT(60)
1582221167Sgnn#define	VXGE_HAL_RXMAC_ECC_ERR_REG_RTSJ_RMAC_DS_LKP_DB_ERR  mBIT(61)
1583221167Sgnn/* 0x01638 */	u64	rxmac_ecc_err_mask;
1584221167Sgnn/* 0x01640 */	u64	rxmac_ecc_err_alarm;
1585221167Sgnn/* 0x01648 */	u64	rxmac_various_err_reg;
1586221167Sgnn#define	VXGE_HAL_RXMAC_VARIOUS_ERR_REG_RMAC_RMAC_PORT0_FSM_ERR mBIT(0)
1587221167Sgnn#define	VXGE_HAL_RXMAC_VARIOUS_ERR_REG_RMAC_RMAC_PORT1_FSM_ERR mBIT(1)
1588221167Sgnn#define	VXGE_HAL_RXMAC_VARIOUS_ERR_REG_RMAC_RMAC_PORT2_FSM_ERR mBIT(2)
1589221167Sgnn#define	VXGE_HAL_RXMAC_VARIOUS_ERR_REG_RMACJ_RMACJ_FSM_ERR  mBIT(3)
1590221167Sgnn/* 0x01650 */	u64	rxmac_various_err_mask;
1591221167Sgnn/* 0x01658 */	u64	rxmac_various_err_alarm;
1592221167Sgnn/* 0x01660 */	u64	rxmac_gen_cfg;
1593221167Sgnn#define	VXGE_HAL_RXMAC_GEN_CFG_SCALE_RMAC_UTIL		    mBIT(11)
1594221167Sgnn/* 0x01668 */	u64	rxmac_authorize_all_addr;
1595221167Sgnn#define	VXGE_HAL_RXMAC_AUTHORIZE_ALL_ADDR_VP(n)		    mBIT(n)
1596221167Sgnn/* 0x01670 */	u64	rxmac_authorize_all_vid;
1597221167Sgnn#define	VXGE_HAL_RXMAC_AUTHORIZE_ALL_VID_VP(n)		    mBIT(n)
1598221167Sgnn	u8	unused016b8[0x016b8 - 0x01678];
1599221167Sgnn
1600221167Sgnn/* 0x016b8 */	u64	rxmac_thresh_cross_repl;
1601221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_REPL_RMACJ_PAUSE_LOW_UP_CROSSED	mBIT(3)
1602221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_REPL_RMACJ_PAUSE_LOW_DOWN_CROSSED	mBIT(7)
1603221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_REPL_RMACJ_PAUSE_HIGH_UP_CROSSED	mBIT(11)
1604221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_REPL_RMACJ_PAUSE_HIGH_DOWN_CROSSED	mBIT(15)
1605221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_REPL_RMACJ_RED0_UP_CROSSED		mBIT(35)
1606221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_REPL_RMACJ_RED0_DOWN_CROSSED	mBIT(39)
1607221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_REPL_RMACJ_RED1_UP_CROSSED		mBIT(43)
1608221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_REPL_RMACJ_RED1_DOWN_CROSSED	mBIT(47)
1609221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_REPL_RMACJ_RED2_UP_CROSSED		mBIT(51)
1610221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_REPL_RMACJ_RED2_DOWN_CROSSED	mBIT(55)
1611221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_REPL_RMACJ_RED3_UP_CROSSED		mBIT(59)
1612221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_REPL_RMACJ_RED3_DOWN_CROSSED	mBIT(63)
1613221167Sgnn/* 0x016c0 */	u64	rxmac_red_rate_repl_queue;
1614221167Sgnn#define	VXGE_HAL_RXMAC_RED_RATE_REPL_QUEUE_CRATE_THR0(val)  vBIT(val, 0, 4)
1615221167Sgnn#define	VXGE_HAL_RXMAC_RED_RATE_REPL_QUEUE_CRATE_THR1(val)  vBIT(val, 4, 4)
1616221167Sgnn#define	VXGE_HAL_RXMAC_RED_RATE_REPL_QUEUE_CRATE_THR2(val)  vBIT(val, 8, 4)
1617221167Sgnn#define	VXGE_HAL_RXMAC_RED_RATE_REPL_QUEUE_CRATE_THR3(val)  vBIT(val, 12, 4)
1618221167Sgnn#define	VXGE_HAL_RXMAC_RED_RATE_REPL_QUEUE_FRATE_THR0(val)  vBIT(val, 16, 4)
1619221167Sgnn#define	VXGE_HAL_RXMAC_RED_RATE_REPL_QUEUE_FRATE_THR1(val)  vBIT(val, 20, 4)
1620221167Sgnn#define	VXGE_HAL_RXMAC_RED_RATE_REPL_QUEUE_FRATE_THR2(val)  vBIT(val, 24, 4)
1621221167Sgnn#define	VXGE_HAL_RXMAC_RED_RATE_REPL_QUEUE_FRATE_THR3(val)  vBIT(val, 28, 4)
1622221167Sgnn#define	VXGE_HAL_RXMAC_RED_RATE_REPL_QUEUE_TRICKLE_EN	    mBIT(35)
1623221167Sgnn	u8	unused016e0[0x016e0 - 0x016c8];
1624221167Sgnn
1625221167Sgnn/* 0x016e0 */	u64	rxmac_cfg0_port[3];
1626221167Sgnn#define	VXGE_HAL_RXMAC_CFG0_PORT_RMAC_EN		    mBIT(3)
1627221167Sgnn#define	VXGE_HAL_RXMAC_CFG0_PORT_STRIP_FCS		    mBIT(7)
1628221167Sgnn#define	VXGE_HAL_RXMAC_CFG0_PORT_DISCARD_PFRM		    mBIT(11)
1629221167Sgnn#define	VXGE_HAL_RXMAC_CFG0_PORT_IGNORE_FCS_ERR		    mBIT(15)
1630221167Sgnn#define	VXGE_HAL_RXMAC_CFG0_PORT_IGNORE_LONG_ERR	    mBIT(19)
1631221167Sgnn#define	VXGE_HAL_RXMAC_CFG0_PORT_IGNORE_USIZED_ERR	    mBIT(23)
1632221167Sgnn#define	VXGE_HAL_RXMAC_CFG0_PORT_IGNORE_LEN_MISMATCH	    mBIT(27)
1633221167Sgnn#define	VXGE_HAL_RXMAC_CFG0_PORT_MAX_PYLD_LEN(val)	    vBIT(val, 50, 14)
1634221167Sgnn	u8	unused01710[0x01710 - 0x016f8];
1635221167Sgnn
1636221167Sgnn/* 0x01710 */	u64	rxmac_cfg2_port[3];
1637221167Sgnn#define	VXGE_HAL_RXMAC_CFG2_PORT_PROM_EN		    mBIT(3)
1638221167Sgnn/* 0x01728 */	u64	rxmac_pause_cfg_port[3];
1639221167Sgnn#define	VXGE_HAL_RXMAC_PAUSE_CFG_PORT_GEN_EN		    mBIT(3)
1640221167Sgnn#define	VXGE_HAL_RXMAC_PAUSE_CFG_PORT_RCV_EN		    mBIT(7)
1641221167Sgnn#define	VXGE_HAL_RXMAC_PAUSE_CFG_PORT_ACCEL_SEND(val)	    vBIT(val, 9, 3)
1642221167Sgnn#define	VXGE_HAL_RXMAC_PAUSE_CFG_PORT_DUAL_THR		    mBIT(15)
1643221167Sgnn#define	VXGE_HAL_RXMAC_PAUSE_CFG_PORT_HIGH_PTIME(val)	    vBIT(val, 20, 16)
1644221167Sgnn#define	VXGE_HAL_RXMAC_PAUSE_CFG_PORT_IGNORE_PF_FCS_ERR	    mBIT(39)
1645221167Sgnn#define	VXGE_HAL_RXMAC_PAUSE_CFG_PORT_IGNORE_PF_LEN_ERR	    mBIT(43)
1646221167Sgnn#define	VXGE_HAL_RXMAC_PAUSE_CFG_PORT_LIMITER_EN	    mBIT(47)
1647221167Sgnn#define	VXGE_HAL_RXMAC_PAUSE_CFG_PORT_MAX_LIMIT(val)	    vBIT(val, 48, 8)
1648221167Sgnn#define	VXGE_HAL_RXMAC_PAUSE_CFG_PORT_PERMIT_RATEMGMT_CTRL  mBIT(59)
1649221167Sgnn	u8	unused01758[0x01758 - 0x01740];
1650221167Sgnn
1651221167Sgnn/* 0x01758 */	u64	rxmac_red_cfg0_port[3];
1652221167Sgnn#define	VXGE_HAL_RXMAC_RED_CFG0_PORT_RED_EN_VP(n)	    mBIT(n)
1653221167Sgnn/* 0x01770 */	u64	rxmac_red_cfg1_port[3];
1654221167Sgnn#define	VXGE_HAL_RXMAC_RED_CFG1_PORT_FINE_EN		    mBIT(3)
1655221167Sgnn#define	VXGE_HAL_RXMAC_RED_CFG1_PORT_RED_EN_REPL_QUEUE	    mBIT(11)
1656221167Sgnn/* 0x01788 */	u64	rxmac_red_cfg2_port[3];
1657221167Sgnn#define	VXGE_HAL_RXMAC_RED_CFG2_PORT_TRICKLE_EN_VP(n)	    mBIT(n)
1658221167Sgnn/* 0x017a0 */	u64	rxmac_link_util_port[3];
1659221167Sgnn#define	VXGE_HAL_RXMAC_LINK_UTIL_PORT_RMAC_RMAC_UTILIZATION(val) vBIT(val, 1, 7)
1660221167Sgnn#define	VXGE_HAL_RXMAC_LINK_UTIL_PORT_RMAC_UTIL_CFG(val)    vBIT(val, 8, 4)
1661221167Sgnn#define	VXGE_HAL_RXMAC_LINK_UTIL_PORT_RMAC_RMAC_FRAC_UTIL(val) vBIT(val, 12, 4)
1662221167Sgnn#define	VXGE_HAL_RXMAC_LINK_UTIL_PORT_RMAC_PKT_WEIGHT(val)  vBIT(val, 16, 4)
1663221167Sgnn#define	VXGE_HAL_RXMAC_LINK_UTIL_PORT_RMAC_RMAC_SCALE_FACTOR mBIT(23)
1664221167Sgnn	u8	unused017d0[0x017d0 - 0x017b8];
1665221167Sgnn
1666221167Sgnn/* 0x017d0 */	u64	rxmac_status_port[3];
1667221167Sgnn#define	VXGE_HAL_RXMAC_STATUS_PORT_RMAC_RX_FRM_RCVD	    mBIT(3)
1668221167Sgnn	u8	unused01800[0x01800 - 0x017e8];
1669221167Sgnn
1670221167Sgnn/* 0x01800 */	u64	rxmac_rx_pa_cfg0;
1671221167Sgnn#define	VXGE_HAL_RXMAC_RX_PA_CFG0_IGNORE_FRAME_ERR	    mBIT(3)
1672221167Sgnn#define	VXGE_HAL_RXMAC_RX_PA_CFG0_SUPPORT_SNAP_AB_N	    mBIT(7)
1673221167Sgnn#define	VXGE_HAL_RXMAC_RX_PA_CFG0_SEARCH_FOR_HAO	    mBIT(18)
1674221167Sgnn#define	VXGE_HAL_RXMAC_RX_PA_CFG0_SUPPORT_MOBILE_IPV6_HDRS  mBIT(19)
1675221167Sgnn#define	VXGE_HAL_RXMAC_RX_PA_CFG0_IPV6_STOP_SEARCHING	    mBIT(23)
1676221167Sgnn#define	VXGE_HAL_RXMAC_RX_PA_CFG0_NO_PS_IF_UNKNOWN	    mBIT(27)
1677221167Sgnn#define	VXGE_HAL_RXMAC_RX_PA_CFG0_SEARCH_FOR_ETYPE	    mBIT(35)
1678221167Sgnn#define	VXGE_HAL_RXMAC_RX_PA_CFG0_TOSS_ANY_FRM_IF_L3_CSUM_ERR mBIT(39)
1679221167Sgnn#define	VXGE_HAL_RXMAC_RX_PA_CFG0_TOSS_OFFLD_FRM_IF_L3_CSUM_ERR mBIT(43)
1680221167Sgnn#define	VXGE_HAL_RXMAC_RX_PA_CFG0_TOSS_ANY_FRM_IF_L4_CSUM_ERR	mBIT(47)
1681221167Sgnn#define	VXGE_HAL_RXMAC_RX_PA_CFG0_TOSS_OFFLD_FRM_IF_L4_CSUM_ERR	mBIT(51)
1682221167Sgnn#define	VXGE_HAL_RXMAC_RX_PA_CFG0_TOSS_ANY_FRM_IF_RPA_ERR	mBIT(55)
1683221167Sgnn#define	VXGE_HAL_RXMAC_RX_PA_CFG0_TOSS_OFFLD_FRM_IF_RPA_ERR	mBIT(59)
1684221167Sgnn#define	VXGE_HAL_RXMAC_RX_PA_CFG0_JUMBO_SNAP_EN		    mBIT(63)
1685221167Sgnn/* 0x01808 */	u64	rxmac_rx_pa_cfg1;
1686221167Sgnn#define	VXGE_HAL_RXMAC_RX_PA_CFG1_REPL_IPV4_TCP_INCL_PH	    mBIT(3)
1687221167Sgnn#define	VXGE_HAL_RXMAC_RX_PA_CFG1_REPL_IPV6_TCP_INCL_PH	    mBIT(7)
1688221167Sgnn#define	VXGE_HAL_RXMAC_RX_PA_CFG1_REPL_IPV4_UDP_INCL_PH	    mBIT(11)
1689221167Sgnn#define	VXGE_HAL_RXMAC_RX_PA_CFG1_REPL_IPV6_UDP_INCL_PH	    mBIT(15)
1690221167Sgnn#define	VXGE_HAL_RXMAC_RX_PA_CFG1_REPL_L4_INCL_CF	    mBIT(19)
1691221167Sgnn#define	VXGE_HAL_RXMAC_RX_PA_CFG1_REPL_STRIP_VLAN_TAG	    mBIT(23)
1692221167Sgnn	u8	unused01828[0x01828 - 0x01810];
1693221167Sgnn
1694221167Sgnn/* 0x01828 */	u64	rts_mgr_cfg0;
1695221167Sgnn#define	VXGE_HAL_RTS_MGR_CFG0_RTS_DP_SP_PRIORITY	    mBIT(3)
1696221167Sgnn#define	VXGE_HAL_RTS_MGR_CFG0_FLEX_L4PRTCL_VALUE(val)	    vBIT(val, 24, 8)
1697221167Sgnn#define	VXGE_HAL_RTS_MGR_CFG0_ICMP_TRASH		    mBIT(35)
1698221167Sgnn#define	VXGE_HAL_RTS_MGR_CFG0_TCPSYN_TRASH		    mBIT(39)
1699221167Sgnn#define	VXGE_HAL_RTS_MGR_CFG0_ZL4PYLD_TRASH		    mBIT(43)
1700221167Sgnn#define	VXGE_HAL_RTS_MGR_CFG0_L4PRTCL_TCP_TRASH		    mBIT(47)
1701221167Sgnn#define	VXGE_HAL_RTS_MGR_CFG0_L4PRTCL_UDP_TRASH		    mBIT(51)
1702221167Sgnn#define	VXGE_HAL_RTS_MGR_CFG0_L4PRTCL_FLEX_TRASH	    mBIT(55)
1703221167Sgnn#define	VXGE_HAL_RTS_MGR_CFG0_IPFRAG_TRASH		    mBIT(59)
1704221167Sgnn/* 0x01830 */	u64	rts_mgr_cfg1;
1705221167Sgnn#define	VXGE_HAL_RTS_MGR_CFG1_DA_ACTIVE_TABLE		    mBIT(3)
1706221167Sgnn#define	VXGE_HAL_RTS_MGR_CFG1_PN_ACTIVE_TABLE		    mBIT(7)
1707221167Sgnn/* 0x01838 */	u64	rts_mgr_criteria_priority;
1708221167Sgnn#define	VXGE_HAL_RTS_MGR_CRITERIA_PRIORITY_ETYPE(val)	    vBIT(val, 5, 3)
1709221167Sgnn#define	VXGE_HAL_RTS_MGR_CRITERIA_PRIORITY_ICMP_TCPSYN(val) vBIT(val, 9, 3)
1710221167Sgnn#define	VXGE_HAL_RTS_MGR_CRITERIA_PRIORITY_L4PN(val)	    vBIT(val, 13, 3)
1711221167Sgnn#define	VXGE_HAL_RTS_MGR_CRITERIA_PRIORITY_RANGE_L4PN(val)  vBIT(val, 17, 3)
1712221167Sgnn#define	VXGE_HAL_RTS_MGR_CRITERIA_PRIORITY_RTH_IT(val)	    vBIT(val, 21, 3)
1713221167Sgnn#define	VXGE_HAL_RTS_MGR_CRITERIA_PRIORITY_DS(val)	    vBIT(val, 25, 3)
1714221167Sgnn#define	VXGE_HAL_RTS_MGR_CRITERIA_PRIORITY_QOS(val)	    vBIT(val, 29, 3)
1715221167Sgnn#define	VXGE_HAL_RTS_MGR_CRITERIA_PRIORITY_ZL4PYLD(val)	    vBIT(val, 33, 3)
1716221167Sgnn#define	VXGE_HAL_RTS_MGR_CRITERIA_PRIORITY_L4PRTCL(val)	    vBIT(val, 37, 3)
1717221167Sgnn/* 0x01840 */	u64	rts_mgr_da_pause_cfg;
1718221167Sgnn#define	VXGE_HAL_RTS_MGR_DA_PAUSE_CFG_VPATH_VECTOR(val)	    vBIT(val, 0, 17)
1719221167Sgnn/* 0x01848 */	u64	rts_mgr_da_slow_proto_cfg;
1720221167Sgnn#define	VXGE_HAL_RTS_MGR_DA_SLOW_PROTO_CFG_VPATH_VECTOR(val) vBIT(val, 0, 17)
1721221167Sgnn	u8	unused018a8[0x018a8 - 0x01850];
1722221167Sgnn
1723221167Sgnn/* 0x018a8 */	u64	rts_mgr_steer_ctrl;
1724221167Sgnn#define	VXGE_HAL_RTS_MGR_STEER_CTRL_WE			    mBIT(7)
1725221167Sgnn#define	VXGE_HAL_RTS_MGR_STEER_CTRL_DATA_STRUCT_SEL(val)    vBIT(val, 8, 4)
1726221167Sgnn#define	VXGE_HAL_RTS_MGR_STEER_CTRL_STROBE		    mBIT(15)
1727221167Sgnn#define	VXGE_HAL_RTS_MGR_STEER_CTRL_BEHAV_TBL_SEL	    mBIT(23)
1728221167Sgnn#define	VXGE_HAL_RTS_MGR_STEER_CTRL_TABLE_SEL		    mBIT(27)
1729221167Sgnn#define	VXGE_HAL_RTS_MGR_STEER_CTRL_OFFSET(val)		    vBIT(val, 35, 13)
1730221167Sgnn#define	VXGE_HAL_RTS_MGR_STEER_CTRL_RMACJ_STATUS	    mBIT(0)
1731221167Sgnn/* 0x018b0 */	u64	rts_mgr_steer_data0;
1732221167Sgnn#define	VXGE_HAL_RTS_MGR_STEER_DATA0_DATA(val)		    vBIT(val, 0, 64)
1733221167Sgnn/* 0x018b8 */	u64	rts_mgr_steer_data1;
1734221167Sgnn#define	VXGE_HAL_RTS_MGR_STEER_DATA1_DATA(val)		    vBIT(val, 0, 64)
1735221167Sgnn/* 0x018c0 */	u64	rts_mgr_steer_vpath_vector;
1736221167Sgnn#define	VXGE_HAL_RTS_MGR_STEER_VPATH_VECTOR_VPATH_VECTOR(val) vBIT(val, 0, 17)
1737221167Sgnn	u8	unused01930[0x01930 - 0x018c8];
1738221167Sgnn
1739221167Sgnn/* 0x01930 */	u64	xmac_stats_rx_xgmii_char;
1740221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_CHAR_LANE_CHAR1(val)   vBIT(val, 1, 3)
1741221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_CHAR_RXC_CHAR1	    mBIT(7)
1742221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_CHAR_RXD_CHAR1(val)    vBIT(val, 8, 8)
1743221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_CHAR_LANE_CHAR2(val)   vBIT(val, 17, 3)
1744221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_CHAR_RXC_CHAR2	    mBIT(23)
1745221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_CHAR_RXD_CHAR2(val)    vBIT(val, 24, 8)
1746221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_CHAR_BEHAV_CHAR2_NEAR_CHAR1 mBIT(39)
1747221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_CHAR_BEHAV_CHAR2_NUM_CHAR(val)\
1748221167Sgnn							    vBIT(val, 40, 16)
1749221167Sgnn/* 0x01938 */	u64	xmac_stats_rx_xgmii_column1;
1750221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_COLUMN1_RXC_LANE0	    mBIT(7)
1751221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_COLUMN1_RXD_LANE0(val) vBIT(val, 8, 8)
1752221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_COLUMN1_RXC_LANE1	    mBIT(23)
1753221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_COLUMN1_RXD_LANE1(val) vBIT(val, 24, 8)
1754221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_COLUMN1_RXC_LANE2	    mBIT(39)
1755221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_COLUMN1_RXD_LANE2(val) vBIT(val, 40, 8)
1756221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_COLUMN1_RXC_LANE3	    mBIT(55)
1757221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_COLUMN1_RXD_LANE3(val) vBIT(val, 56, 8)
1758221167Sgnn/* 0x01940 */	u64	xmac_stats_rx_xgmii_column2;
1759221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_COLUMN2_RXC_LANE0	    mBIT(7)
1760221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_COLUMN2_RXD_LANE0(val) vBIT(val, 8, 8)
1761221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_COLUMN2_RXC_LANE1	    mBIT(23)
1762221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_COLUMN2_RXD_LANE1(val) vBIT(val, 24, 8)
1763221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_COLUMN2_RXC_LANE2	    mBIT(39)
1764221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_COLUMN2_RXD_LANE2(val) vBIT(val, 40, 8)
1765221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_COLUMN2_RXC_LANE3	    mBIT(55)
1766221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_COLUMN2_RXD_LANE3(val) vBIT(val, 56, 8)
1767221167Sgnn/* 0x01948 */	u64	xmac_stats_rx_xgmii_behav_column2;
1768221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_BEHAV_COLUMN2_NEAR_COL1 mBIT(7)
1769221167Sgnn#define	VXGE_HAL_XMAC_STATS_RX_XGMII_BEHAV_COLUMN2_NUM_COL(val) vBIT(val, 8, 16)
1770221167Sgnn/* 0x01950 */	u64	xmac_rx_xgmii_capture_ctrl_port[3];
1771221167Sgnn#define	VXGE_HAL_XMAC_RX_XGMII_CAPTURE_CTRL_PORT_EN	    mBIT(3)
1772221167Sgnn#define	VXGE_HAL_XMAC_RX_XGMII_CAPTURE_CTRL_PORT_READBACK   mBIT(7)
1773221167Sgnn/* 0x01968 */	u64	dbg_stat_rx_any_frms;
1774221167Sgnn#define	VXGE_HAL_DBG_STAT_RX_ANY_FRMS_PORT0_RX_ANY_FRMS(val) vBIT(val, 0, 8)
1775221167Sgnn#define	VXGE_HAL_DBG_STAT_RX_ANY_FRMS_PORT1_RX_ANY_FRMS(val) vBIT(val, 8, 8)
1776221167Sgnn#define	VXGE_HAL_DBG_STAT_RX_ANY_FRMS_PORT2_RX_ANY_FRMS(val) vBIT(val, 16, 8)
1777221167Sgnn	u8	unused01a00[0x01a00 - 0x01970];
1778221167Sgnn
1779221167Sgnn/* 0x01a00 */	u64	rxmac_red_rate_vp[17];
1780221167Sgnn#define	VXGE_HAL_RXMAC_RED_RATE_VP_CRATE_THR0(val)	    vBIT(val, 0, 4)
1781221167Sgnn#define	VXGE_HAL_RXMAC_RED_RATE_VP_CRATE_THR1(val)	    vBIT(val, 4, 4)
1782221167Sgnn#define	VXGE_HAL_RXMAC_RED_RATE_VP_CRATE_THR2(val)	    vBIT(val, 8, 4)
1783221167Sgnn#define	VXGE_HAL_RXMAC_RED_RATE_VP_CRATE_THR3(val)	    vBIT(val, 12, 4)
1784221167Sgnn#define	VXGE_HAL_RXMAC_RED_RATE_VP_FRATE_THR0(val)	    vBIT(val, 16, 4)
1785221167Sgnn#define	VXGE_HAL_RXMAC_RED_RATE_VP_FRATE_THR1(val)	    vBIT(val, 20, 4)
1786221167Sgnn#define	VXGE_HAL_RXMAC_RED_RATE_VP_FRATE_THR2(val)	    vBIT(val, 24, 4)
1787221167Sgnn#define	VXGE_HAL_RXMAC_RED_RATE_VP_FRATE_THR3(val)	    vBIT(val, 28, 4)
1788221167Sgnn	u8	unused01c00[0x01c00 - 0x01a88];
1789221167Sgnn
1790221167Sgnn/* 0x01c00 */	u64	rxmac_thresh_cross_vp[17];
1791221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_VP_RMACJ_PAUSE_LOW_UP_CROSSED   mBIT(3)
1792221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_VP_RMACJ_PAUSE_LOW_DOWN_CROSSED mBIT(7)
1793221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_VP_RMACJ_PAUSE_HIGH_UP_CROSSED  mBIT(11)
1794221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_VP_RMACJ_PAUSE_HIGH_DOWN_CROSSED mBIT(15)
1795221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_VP_RMACJ_RED_THR0_UP_CROSSED    mBIT(35)
1796221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_VP_RMACJ_RED_THR0_DOWN_CROSSED  mBIT(39)
1797221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_VP_RMACJ_RED_THR1_UP_CROSSED    mBIT(43)
1798221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_VP_RMACJ_RED_THR1_DOWN_CROSSED  mBIT(47)
1799221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_VP_RMACJ_RED_THR2_UP_CROSSED    mBIT(51)
1800221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_VP_RMACJ_RED_THR2_DOWN_CROSSED  mBIT(55)
1801221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_VP_RMACJ_RED_THR3_UP_CROSSED    mBIT(59)
1802221167Sgnn#define	VXGE_HAL_RXMAC_THRESH_CROSS_VP_RMACJ_RED_THR3_DOWN_CROSSED  mBIT(63)
1803221167Sgnn	u8	unused01e00[0x01e00 - 0x01c88];
1804221167Sgnn
1805221167Sgnn/* 0x01e00 */	u64	xgmac_int_status;
1806221167Sgnn#define	VXGE_HAL_XGMAC_INT_STATUS_XMAC_GEN_ERR_XMAC_GEN_INT mBIT(3)
1807221167Sgnn#define	VXGE_HAL_XGMAC_INT_STATUS_XMAC_LINK_ERR_PORT0_XMAC_LINK_INT_PORT0\
1808221167Sgnn							    mBIT(7)
1809221167Sgnn#define	VXGE_HAL_XGMAC_INT_STATUS_XMAC_LINK_ERR_PORT1_XMAC_LINK_INT_PORT1\
1810221167Sgnn							    mBIT(11)
1811221167Sgnn#define	VXGE_HAL_XGMAC_INT_STATUS_XGXS_GEN_ERR_XGXS_GEN_INT mBIT(15)
1812221167Sgnn#define	VXGE_HAL_XGMAC_INT_STATUS_ASIC_NTWK_ERR_ASIC_NTWK_INT mBIT(19)
1813221167Sgnn#define	VXGE_HAL_XGMAC_INT_STATUS_ASIC_GPIO_ERR_ASIC_GPIO_INT mBIT(23)
1814221167Sgnn/* 0x01e08 */	u64	xgmac_int_mask;
1815221167Sgnn/* 0x01e10 */	u64	xmac_gen_err_reg;
1816221167Sgnn#define	VXGE_HAL_XMAC_GEN_ERR_REG_LAGC_LAG_PORT0_ACTOR_CHURN_DETECTED mBIT(7)
1817221167Sgnn#define	VXGE_HAL_XMAC_GEN_ERR_REG_LAGC_LAG_PORT0_PARTNER_CHURN_DETECTED	mBIT(11)
1818221167Sgnn#define	VXGE_HAL_XMAC_GEN_ERR_REG_LAGC_LAG_PORT0_RECEIVED_LACPDU    mBIT(15)
1819221167Sgnn#define	VXGE_HAL_XMAC_GEN_ERR_REG_LAGC_LAG_PORT1_ACTOR_CHURN_DETECTED	mBIT(19)
1820221167Sgnn#define	VXGE_HAL_XMAC_GEN_ERR_REG_LAGC_LAG_PORT1_PARTNER_CHURN_DETECTED	mBIT(23)
1821221167Sgnn#define	VXGE_HAL_XMAC_GEN_ERR_REG_LAGC_LAG_PORT1_RECEIVED_LACPDU    mBIT(27)
1822221167Sgnn#define	VXGE_HAL_XMAC_GEN_ERR_REG_XLCM_LAG_FAILOVER_DETECTED	mBIT(31)
1823221167Sgnn#define	VXGE_HAL_XMAC_GEN_ERR_REG_XSTATS_RMAC_STATS_TILE0_SG_ERR(val)\
1824221167Sgnn							    vBIT(val, 40, 2)
1825221167Sgnn#define	VXGE_HAL_XMAC_GEN_ERR_REG_XSTATS_RMAC_STATS_TILE0_DB_ERR(val)\
1826221167Sgnn							    vBIT(val, 42, 2)
1827221167Sgnn#define	VXGE_HAL_XMAC_GEN_ERR_REG_XSTATS_RMAC_STATS_TILE1_SG_ERR(val)\
1828221167Sgnn							    vBIT(val, 44, 2)
1829221167Sgnn#define	VXGE_HAL_XMAC_GEN_ERR_REG_XSTATS_RMAC_STATS_TILE1_DB_ERR(val)\
1830221167Sgnn							    vBIT(val, 46, 2)
1831221167Sgnn#define	VXGE_HAL_XMAC_GEN_ERR_REG_XSTATS_RMAC_STATS_TILE2_SG_ERR(val)\
1832221167Sgnn							    vBIT(val, 48, 2)
1833221167Sgnn#define	VXGE_HAL_XMAC_GEN_ERR_REG_XSTATS_RMAC_STATS_TILE2_DB_ERR(val)\
1834221167Sgnn							    vBIT(val, 50, 2)
1835221167Sgnn#define	VXGE_HAL_XMAC_GEN_ERR_REG_XSTATS_RMAC_STATS_TILE3_SG_ERR(val)\
1836221167Sgnn							    vBIT(val, 52, 2)
1837221167Sgnn#define	VXGE_HAL_XMAC_GEN_ERR_REG_XSTATS_RMAC_STATS_TILE3_DB_ERR(val)\
1838221167Sgnn							    vBIT(val, 54, 2)
1839221167Sgnn#define	VXGE_HAL_XMAC_GEN_ERR_REG_XSTATS_RMAC_STATS_TILE4_SG_ERR(val)\
1840221167Sgnn							    vBIT(val, 56, 2)
1841221167Sgnn#define	VXGE_HAL_XMAC_GEN_ERR_REG_XSTATS_RMAC_STATS_TILE4_DB_ERR(val)\
1842221167Sgnn							    vBIT(val, 58, 2)
1843221167Sgnn#define	VXGE_HAL_XMAC_GEN_ERR_REG_XMACJ_XMAC_FSM_ERR	    mBIT(63)
1844221167Sgnn/* 0x01e18 */	u64	xmac_gen_err_mask;
1845221167Sgnn/* 0x01e20 */	u64	xmac_gen_err_alarm;
1846221167Sgnn/* 0x01e28 */	u64	xmac_link_err_port0_reg;
1847221167Sgnn#define	VXGE_HAL_XMAC_LINK_ERR_PORT_REG_XMACJ_PORT_DOWN	    mBIT(3)
1848221167Sgnn#define	VXGE_HAL_XMAC_LINK_ERR_PORT_REG_XMACJ_PORT_UP	    mBIT(7)
1849221167Sgnn#define	VXGE_HAL_XMAC_LINK_ERR_PORT_REG_XMACJ_PORT_WENT_DOWN mBIT(11)
1850221167Sgnn#define	VXGE_HAL_XMAC_LINK_ERR_PORT_REG_XMACJ_PORT_WENT_UP  mBIT(15)
1851221167Sgnn#define	VXGE_HAL_XMAC_LINK_ERR_PORT_REG_XMACJ_PORT_REAFFIRMED_FAULT mBIT(19)
1852221167Sgnn#define	VXGE_HAL_XMAC_LINK_ERR_PORT_REG_XMACJ_PORT_REAFFIRMED_OK    mBIT(23)
1853221167Sgnn#define	VXGE_HAL_XMAC_LINK_ERR_PORT_REG_XMACJ_LINK_DOWN	    mBIT(27)
1854221167Sgnn#define	VXGE_HAL_XMAC_LINK_ERR_PORT_REG_XMACJ_LINK_UP	    mBIT(31)
1855221167Sgnn#define	VXGE_HAL_XMAC_LINK_ERR_PORT_REG_RATEMGMT_RATE_CHANGE mBIT(35)
1856221167Sgnn#define	VXGE_HAL_XMAC_LINK_ERR_PORT_REG_RATEMGMT_LASI_INV   mBIT(39)
1857221167Sgnn#define	VXGE_HAL_XMAC_LINK_ERR_PORT_REG_XMDIO_MDIO_MGR_ACCESS_COMPLETE mBIT(47)
1858221167Sgnn/* 0x01e30 */	u64	xmac_link_err_port0_mask;
1859221167Sgnn/* 0x01e38 */	u64	xmac_link_err_port0_alarm;
1860221167Sgnn/* 0x01e40 */	u64	xmac_link_err_port1_reg;
1861221167Sgnn/* 0x01e48 */	u64	xmac_link_err_port1_mask;
1862221167Sgnn/* 0x01e50 */	u64	xmac_link_err_port1_alarm;
1863221167Sgnn/* 0x01e58 */	u64	xgxs_gen_err_reg;
1864221167Sgnn#define	VXGE_HAL_XGXS_GEN_ERR_REG_XGXS_XGXS_FSM_ERR	    mBIT(63)
1865221167Sgnn/* 0x01e60 */	u64	xgxs_gen_err_mask;
1866221167Sgnn/* 0x01e68 */	u64	xgxs_gen_err_alarm;
1867221167Sgnn/* 0x01e70 */	u64	asic_ntwk_err_reg;
1868221167Sgnn#define	VXGE_HAL_ASIC_NTWK_ERR_REG_XMACJ_NTWK_DOWN	    mBIT(3)
1869221167Sgnn#define	VXGE_HAL_ASIC_NTWK_ERR_REG_XMACJ_NTWK_UP	    mBIT(7)
1870221167Sgnn#define	VXGE_HAL_ASIC_NTWK_ERR_REG_XMACJ_NTWK_WENT_DOWN	    mBIT(11)
1871221167Sgnn#define	VXGE_HAL_ASIC_NTWK_ERR_REG_XMACJ_NTWK_WENT_UP	    mBIT(15)
1872221167Sgnn#define	VXGE_HAL_ASIC_NTWK_ERR_REG_XMACJ_NTWK_REAFFIRMED_FAULT	mBIT(19)
1873221167Sgnn#define	VXGE_HAL_ASIC_NTWK_ERR_REG_XMACJ_NTWK_REAFFIRMED_OK	mBIT(23)
1874221167Sgnn/* 0x01e78 */	u64	asic_ntwk_err_mask;
1875221167Sgnn/* 0x01e80 */	u64	asic_ntwk_err_alarm;
1876221167Sgnn/* 0x01e88 */	u64	asic_gpio_err_reg;
1877221167Sgnn#define	VXGE_HAL_ASIC_GPIO_ERR_REG_XMACJ_GPIO_INT(n)	    mBIT(n)
1878221167Sgnn/* 0x01e90 */	u64	asic_gpio_err_mask;
1879221167Sgnn/* 0x01e98 */	u64	asic_gpio_err_alarm;
1880221167Sgnn/* 0x01ea0 */	u64	xgmac_gen_status;
1881221167Sgnn#define	VXGE_HAL_XGMAC_GEN_STATUS_XMACJ_NTWK_OK		    mBIT(3)
1882221167Sgnn#define	VXGE_HAL_XGMAC_GEN_STATUS_XMACJ_NTWK_DATA_RATE	    mBIT(11)
1883221167Sgnn/* 0x01ea8 */	u64	xgmac_gen_fw_memo_status;
1884221167Sgnn#define	VXGE_HAL_XGMAC_GEN_FW_MEMO_STATUS_XMACJ_EVENTS_PENDING(val)\
1885221167Sgnn							    vBIT(val, 0, 17)
1886221167Sgnn/* 0x01eb0 */	u64	xgmac_gen_fw_memo_mask;
1887221167Sgnn#define	VXGE_HAL_XGMAC_GEN_FW_MEMO_MASK_MASK(val)	    vBIT(val, 0, 64)
1888221167Sgnn/* 0x01eb8 */	u64	xgmac_gen_fw_vpath_to_vsport_status;
1889221167Sgnn#define	VXGE_HAL_XGMAC_GEN_FW_VPATH_TO_VSPORT_STATUS_XMACJ_EVENTS_PENDING(val)\
1890221167Sgnn							    vBIT(val, 0, 17)
1891221167Sgnn/* 0x01ec0 */	u64	xgmac_main_cfg_port[2];
1892221167Sgnn#define	VXGE_HAL_XGMAC_MAIN_CFG_PORT_PORT_EN		    mBIT(3)
1893221167Sgnn/* 0x01ed0 */	u64	xgmac_debounce_port[2];
1894221167Sgnn#define	VXGE_HAL_XGMAC_DEBOUNCE_PORT_PERIOD_LINK_UP(val)    vBIT(val, 0, 4)
1895221167Sgnn#define	VXGE_HAL_XGMAC_DEBOUNCE_PORT_PERIOD_LINK_DOWN(val)  vBIT(val, 4, 4)
1896221167Sgnn#define	VXGE_HAL_XGMAC_DEBOUNCE_PORT_PERIOD_PORT_UP(val)    vBIT(val, 8, 4)
1897221167Sgnn#define	VXGE_HAL_XGMAC_DEBOUNCE_PORT_PERIOD_PORT_DOWN(val)  vBIT(val, 12, 4)
1898221167Sgnn/* 0x01ee0 */	u64	xgmac_status_port[2];
1899221167Sgnn#define	VXGE_HAL_XGMAC_STATUS_PORT_RMAC_REMOTE_FAULT	    mBIT(3)
1900221167Sgnn#define	VXGE_HAL_XGMAC_STATUS_PORT_RMAC_LOCAL_FAULT	    mBIT(7)
1901221167Sgnn#define	VXGE_HAL_XGMAC_STATUS_PORT_XMACJ_MAC_PHY_LAYER_AVAIL mBIT(11)
1902221167Sgnn#define	VXGE_HAL_XGMAC_STATUS_PORT_XMACJ_PORT_OK	    mBIT(15)
1903221167Sgnn	u8	unused01f40[0x01f40 - 0x01ef0];
1904221167Sgnn
1905221167Sgnn/* 0x01f40 */	u64	xmac_gen_cfg;
1906221167Sgnn#define	VXGE_HAL_XMAC_GEN_CFG_RATEMGMT_MAC_RATE_SEL(val)    vBIT(val, 2, 2)
1907221167Sgnn#define	VXGE_HAL_XMAC_GEN_CFG_TX_HEAD_DROP_WHEN_FAULT	    mBIT(7)
1908221167Sgnn#define	VXGE_HAL_XMAC_GEN_CFG_FAULT_BEHAVIOUR		    mBIT(27)
1909221167Sgnn#define	VXGE_HAL_XMAC_GEN_CFG_PERIOD_NTWK_UP(val)	    vBIT(val, 28, 4)
1910221167Sgnn#define	VXGE_HAL_XMAC_GEN_CFG_PERIOD_NTWK_DOWN(val)	    vBIT(val, 32, 4)
1911221167Sgnn/* 0x01f48 */	u64	xmac_timestamp;
1912221167Sgnn#define	VXGE_HAL_XMAC_TIMESTAMP_EN			    mBIT(3)
1913221167Sgnn#define	VXGE_HAL_XMAC_TIMESTAMP_USE_LINK_ID(val)	    vBIT(val, 6, 2)
1914221167Sgnn#define	VXGE_HAL_XMAC_TIMESTAMP_INTERVAL(val)		    vBIT(val, 12, 4)
1915221167Sgnn#define	VXGE_HAL_XMAC_TIMESTAMP_TIMER_RESTART		    mBIT(19)
1916221167Sgnn#define	VXGE_HAL_XMAC_TIMESTAMP_XMACJ_ROLLOVER_CNT(val)	    vBIT(val, 32, 16)
1917221167Sgnn/* 0x01f50 */	u64	xmac_stats_gen_cfg;
1918221167Sgnn#define	VXGE_HAL_XMAC_STATS_GEN_CFG_PRTAGGR_CUM_TIMER(val)  vBIT(val, 4, 4)
1919221167Sgnn#define	VXGE_HAL_XMAC_STATS_GEN_CFG_VPATH_CUM_TIMER(val)    vBIT(val, 8, 4)
1920221167Sgnn#define	VXGE_HAL_XMAC_STATS_GEN_CFG_VLAN_HANDLING	    mBIT(15)
1921221167Sgnn/* 0x01f58 */	u64	xmac_stats_sys_cmd;
1922221167Sgnn#define	VXGE_HAL_XMAC_STATS_SYS_CMD_OP(val)		    vBIT(val, 5, 3)
1923221167Sgnn#define	VXGE_HAL_XMAC_STATS_SYS_CMD_STROBE		    mBIT(15)
1924221167Sgnn#define	VXGE_HAL_XMAC_STATS_SYS_CMD_LOC_SEL(val)	    vBIT(val, 27, 5)
1925221167Sgnn#define	VXGE_HAL_XMAC_STATS_SYS_CMD_OFFSET_SEL(val)	    vBIT(val, 32, 8)
1926221167Sgnn/* 0x01f60 */	u64	xmac_stats_sys_data;
1927221167Sgnn#define	VXGE_HAL_XMAC_STATS_SYS_DATA_XSMGR_DATA(val)	    vBIT(val, 0, 64)
1928221167Sgnn	u8	unused01f80[0x01f80 - 0x01f68];
1929221167Sgnn
1930221167Sgnn/* 0x01f80 */	u64	asic_ntwk_ctrl;
1931221167Sgnn#define	VXGE_HAL_ASIC_NTWK_CTRL_REQ_TEST_NTWK		    mBIT(3)
1932221167Sgnn#define	VXGE_HAL_ASIC_NTWK_CTRL_PORT0_REQ_TEST_PORT	    mBIT(11)
1933221167Sgnn#define	VXGE_HAL_ASIC_NTWK_CTRL_PORT1_REQ_TEST_PORT	    mBIT(15)
1934221167Sgnn/* 0x01f88 */	u64	asic_ntwk_cfg_show_port_info;
1935221167Sgnn#define	VXGE_HAL_ASIC_NTWK_CFG_SHOW_PORT_INFO_VP(n)	    mBIT(n)
1936221167Sgnn/* 0x01f90 */	u64	asic_ntwk_cfg_port_num;
1937221167Sgnn#define	VXGE_HAL_ASIC_NTWK_CFG_PORT_NUM_VP(n)		    mBIT(n)
1938221167Sgnn/* 0x01f98 */	u64	xmac_cfg_port[3];
1939221167Sgnn#define	VXGE_HAL_XMAC_CFG_PORT_XGMII_LOOPBACK		    mBIT(3)
1940221167Sgnn#define	VXGE_HAL_XMAC_CFG_PORT_XGMII_REVERSE_LOOPBACK	    mBIT(7)
1941221167Sgnn#define	VXGE_HAL_XMAC_CFG_PORT_XGMII_TX_BEHAV		    mBIT(11)
1942221167Sgnn#define	VXGE_HAL_XMAC_CFG_PORT_XGMII_RX_BEHAV		    mBIT(15)
1943221167Sgnn/* 0x01fb0 */	u64	xmac_station_addr_port[2];
1944221167Sgnn#define	VXGE_HAL_XMAC_STATION_ADDR_PORT_MAC_ADDR(val)	    vBIT(val, 0, 48)
1945221167Sgnn/* 0x01fc0 */	u64	asic_led_activity_ctrl_port[3];
1946221167Sgnn#define	VXGE_HAL_ASIC_LED_ACTIVITY_CTRL_PORT_TX_ACT_PULSE_EXTEND mBIT(11)
1947221167Sgnn#define	VXGE_HAL_ASIC_LED_ACTIVITY_CTRL_PORT_RX_ACT_PULSE_EXTEND mBIT(15)
1948221167Sgnn#define	VXGE_HAL_ASIC_LED_ACTIVITY_CTRL_PORT_COMBINE_TXRX   mBIT(35)
1949221167Sgnn	u8	unused02020[0x02020 - 0x01fd8];
1950221167Sgnn
1951221167Sgnn/* 0x02020 */	u64	lag_cfg;
1952221167Sgnn#define	VXGE_HAL_LAG_CFG_EN				    mBIT(3)
1953221167Sgnn#define	VXGE_HAL_LAG_CFG_MODE(val)			    vBIT(val, 6, 2)
1954221167Sgnn#define	VXGE_HAL_LAG_CFG_TX_DISCARD_BEHAV		    mBIT(11)
1955221167Sgnn#define	VXGE_HAL_LAG_CFG_RX_DISCARD_BEHAV		    mBIT(15)
1956221167Sgnn#define	VXGE_HAL_LAG_CFG_PREF_INDIV_PORT_NUM		    mBIT(19)
1957221167Sgnn/* 0x02028 */	u64	lag_status;
1958221167Sgnn#define	VXGE_HAL_LAG_STATUS_XLCM_WAITING_TO_FAILBACK	    mBIT(3)
1959221167Sgnn#define	VXGE_HAL_LAG_STATUS_XLCM_TIMER_VAL_COLD_FAILOVER(val) vBIT(val, 8, 8)
1960221167Sgnn/* 0x02030 */	u64	lag_active_passive_cfg;
1961221167Sgnn#define	VXGE_HAL_LAG_ACTIVE_PASSIVE_CFG_HOT_STANDBY	    mBIT(3)
1962221167Sgnn#define	VXGE_HAL_LAG_ACTIVE_PASSIVE_CFG_LACP_DECIDES	    mBIT(7)
1963221167Sgnn#define	VXGE_HAL_LAG_ACTIVE_PASSIVE_CFG_PREF_ACTIVE_PORT_NUM mBIT(11)
1964221167Sgnn#define	VXGE_HAL_LAG_ACTIVE_PASSIVE_CFG_AUTO_FAILBACK	    mBIT(15)
1965221167Sgnn#define	VXGE_HAL_LAG_ACTIVE_PASSIVE_CFG_FAILBACK_EN	    mBIT(19)
1966221167Sgnn#define	VXGE_HAL_LAG_ACTIVE_PASSIVE_CFG_COLD_FAILOVER_TIMEOUT(val)\
1967221167Sgnn							    vBIT(val, 32, 16)
1968221167Sgnn	u8	unused02040[0x02040 - 0x02038];
1969221167Sgnn
1970221167Sgnn/* 0x02040 */	u64	lag_lacp_cfg;
1971221167Sgnn#define	VXGE_HAL_LAG_LACP_CFG_EN			    mBIT(3)
1972221167Sgnn#define	VXGE_HAL_LAG_LACP_CFG_LACP_BEGIN		    mBIT(7)
1973221167Sgnn#define	VXGE_HAL_LAG_LACP_CFG_DISCARD_LACP		    mBIT(11)
1974221167Sgnn#define	VXGE_HAL_LAG_LACP_CFG_LIBERAL_LEN_CHK		    mBIT(15)
1975221167Sgnn/* 0x02048 */	u64	lag_timer_cfg_1;
1976221167Sgnn#define	VXGE_HAL_LAG_TIMER_CFG_1_FAST_PER(val)		    vBIT(val, 0, 16)
1977221167Sgnn#define	VXGE_HAL_LAG_TIMER_CFG_1_SLOW_PER(val)		    vBIT(val, 16, 16)
1978221167Sgnn#define	VXGE_HAL_LAG_TIMER_CFG_1_SHORT_TIMEOUT(val)	    vBIT(val, 32, 16)
1979221167Sgnn#define	VXGE_HAL_LAG_TIMER_CFG_1_LONG_TIMEOUT(val)	    vBIT(val, 48, 16)
1980221167Sgnn/* 0x02050 */	u64	lag_timer_cfg_2;
1981221167Sgnn#define	VXGE_HAL_LAG_TIMER_CFG_2_CHURN_DET(val)		    vBIT(val, 0, 16)
1982221167Sgnn#define	VXGE_HAL_LAG_TIMER_CFG_2_AGGR_WAIT(val)		    vBIT(val, 16, 16)
1983221167Sgnn#define	VXGE_HAL_LAG_TIMER_CFG_2_SHORT_TIMER_SCALE(val)	    vBIT(val, 32, 16)
1984221167Sgnn#define	VXGE_HAL_LAG_TIMER_CFG_2_LONG_TIMER_SCALE(val)	    vBIT(val, 48, 16)
1985221167Sgnn/* 0x02058 */	u64	lag_sys_id;
1986221167Sgnn#define	VXGE_HAL_LAG_SYS_ID_ADDR(val)			    vBIT(val, 0, 48)
1987221167Sgnn#define	VXGE_HAL_LAG_SYS_ID_USE_PORT_ADDR		    mBIT(51)
1988221167Sgnn#define	VXGE_HAL_LAG_SYS_ID_ADDR_SEL			    mBIT(55)
1989221167Sgnn/* 0x02060 */	u64	lag_sys_cfg;
1990221167Sgnn#define	VXGE_HAL_LAG_SYS_CFG_SYS_PRI(val)		    vBIT(val, 0, 16)
1991221167Sgnn	u8	unused02070[0x02070 - 0x02068];
1992221167Sgnn
1993221167Sgnn/* 0x02070 */	u64	lag_aggr_addr_cfg[2];
1994221167Sgnn#define	VXGE_HAL_LAG_AGGR_ADDR_CFG_ADDR(val)		    vBIT(val, 0, 48)
1995221167Sgnn#define	VXGE_HAL_LAG_AGGR_ADDR_CFG_USE_PORT_ADDR	    mBIT(51)
1996221167Sgnn#define	VXGE_HAL_LAG_AGGR_ADDR_CFG_ADDR_SEL		    mBIT(55)
1997221167Sgnn/* 0x02080 */	u64	lag_aggr_id_cfg[2];
1998221167Sgnn#define	VXGE_HAL_LAG_AGGR_ID_CFG_ID(val)		    vBIT(val, 0, 16)
1999221167Sgnn/* 0x02090 */	u64	lag_aggr_admin_key[2];
2000221167Sgnn#define	VXGE_HAL_LAG_AGGR_ADMIN_KEY_KEY(val)		    vBIT(val, 0, 16)
2001221167Sgnn/* 0x020a0 */	u64	lag_aggr_alt_admin_key;
2002221167Sgnn#define	VXGE_HAL_LAG_AGGR_ALT_ADMIN_KEY_KEY(val)	    vBIT(val, 0, 16)
2003221167Sgnn#define	VXGE_HAL_LAG_AGGR_ALT_ADMIN_KEY_ALT_AGGR	    mBIT(19)
2004221167Sgnn/* 0x020a8 */	u64	lag_aggr_oper_key[2];
2005221167Sgnn#define	VXGE_HAL_LAG_AGGR_OPER_KEY_LAGC_KEY(val)	    vBIT(val, 0, 16)
2006221167Sgnn/* 0x020b8 */	u64	lag_aggr_partner_sys_id[2];
2007221167Sgnn#define	VXGE_HAL_LAG_AGGR_PARTNER_SYS_ID_LAGC_ADDR(val)	    vBIT(val, 0, 48)
2008221167Sgnn/* 0x020c8 */	u64	lag_aggr_partner_info[2];
2009221167Sgnn#define	VXGE_HAL_LAG_AGGR_PARTNER_INFO_LAGC_SYS_PRI(val)    vBIT(val, 0, 16)
2010221167Sgnn#define	VXGE_HAL_LAG_AGGR_PARTNER_INFO_LAGC_OPER_KEY(val)   vBIT(val, 16, 16)
2011221167Sgnn/* 0x020d8 */	u64	lag_aggr_state[2];
2012221167Sgnn#define	VXGE_HAL_LAG_AGGR_STATE_LAGC_TX			    mBIT(3)
2013221167Sgnn#define	VXGE_HAL_LAG_AGGR_STATE_LAGC_RX			    mBIT(7)
2014221167Sgnn#define	VXGE_HAL_LAG_AGGR_STATE_LAGC_READY		    mBIT(11)
2015221167Sgnn#define	VXGE_HAL_LAG_AGGR_STATE_LAGC_INDIVIDUAL		    mBIT(15)
2016221167Sgnn	u8	unused020f0[0x020f0 - 0x020e8];
2017221167Sgnn
2018221167Sgnn/* 0x020f0 */	u64	lag_port_cfg[2];
2019221167Sgnn#define	VXGE_HAL_LAG_PORT_CFG_EN			    mBIT(3)
2020221167Sgnn#define	VXGE_HAL_LAG_PORT_CFG_DISCARD_SLOW_PROTO	    mBIT(7)
2021221167Sgnn#define	VXGE_HAL_LAG_PORT_CFG_HOST_CHOSEN_AGGR		    mBIT(11)
2022221167Sgnn#define	VXGE_HAL_LAG_PORT_CFG_DISCARD_UNKNOWN_SLOW_PROTO    mBIT(15)
2023221167Sgnn/* 0x02100 */	u64	lag_port_actor_admin_cfg[2];
2024221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_ADMIN_CFG_PORT_NUM(val)	    vBIT(val, 0, 16)
2025221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_ADMIN_CFG_PORT_PRI(val)	    vBIT(val, 16, 16)
2026221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_ADMIN_CFG_KEY_10G(val)	    vBIT(val, 32, 16)
2027221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_ADMIN_CFG_KEY_1G(val)	    vBIT(val, 48, 16)
2028221167Sgnn/* 0x02110 */	u64	lag_port_actor_admin_state[2];
2029221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_ADMIN_STATE_LACP_ACTIVITY   mBIT(3)
2030221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_ADMIN_STATE_LACP_TIMEOUT    mBIT(7)
2031221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_ADMIN_STATE_AGGREGATION	    mBIT(11)
2032221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_ADMIN_STATE_SYNCHRONIZATION mBIT(15)
2033221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_ADMIN_STATE_COLLECTING	    mBIT(19)
2034221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_ADMIN_STATE_DISTRIBUTING    mBIT(23)
2035221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_ADMIN_STATE_DEFAULTED	    mBIT(27)
2036221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_ADMIN_STATE_EXPIRED	    mBIT(31)
2037221167Sgnn/* 0x02120 */	u64	lag_port_partner_admin_sys_id[2];
2038221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_ADMIN_SYS_ID_ADDR(val)    vBIT(val, 0, 48)
2039221167Sgnn/* 0x02130 */	u64	lag_port_partner_admin_cfg[2];
2040221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_ADMIN_CFG_SYS_PRI(val)    vBIT(val, 0, 16)
2041221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_ADMIN_CFG_KEY(val)	    vBIT(val, 16, 16)
2042221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_ADMIN_CFG_PORT_NUM(val)   vBIT(val, 32, 16)
2043221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_ADMIN_CFG_PORT_PRI(val)   vBIT(val, 48, 16)
2044221167Sgnn/* 0x02140 */	u64	lag_port_partner_admin_state[2];
2045221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_ADMIN_STATE_LACP_ACTIVITY mBIT(3)
2046221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_ADMIN_STATE_LACP_TIMEOUT  mBIT(7)
2047221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_ADMIN_STATE_AGGREGATION   mBIT(11)
2048221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_ADMIN_STATE_SYNCHRONIZATION mBIT(15)
2049221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_ADMIN_STATE_COLLECTING    mBIT(19)
2050221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_ADMIN_STATE_DISTRIBUTING  mBIT(23)
2051221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_ADMIN_STATE_DEFAULTED	    mBIT(27)
2052221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_ADMIN_STATE_EXPIRED	    mBIT(31)
2053221167Sgnn/* 0x02150 */	u64	lag_port_to_aggr[2];
2054221167Sgnn#define	VXGE_HAL_LAG_PORT_TO_AGGR_LAGC_AGGR_ID(val)	    vBIT(val, 0, 16)
2055221167Sgnn#define	VXGE_HAL_LAG_PORT_TO_AGGR_LAGC_AGGR_VLD_ID	    mBIT(19)
2056221167Sgnn/* 0x02160 */	u64	lag_port_actor_oper_key[2];
2057221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_OPER_KEY_LAGC_KEY(val)	    vBIT(val, 0, 16)
2058221167Sgnn/* 0x02170 */	u64	lag_port_actor_oper_state[2];
2059221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_OPER_STATE_LAGC_LACP_ACTIVITY	mBIT(3)
2060221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_OPER_STATE_LAGC_LACP_TIMEOUT	mBIT(7)
2061221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_OPER_STATE_LAGC_AGGREGATION	mBIT(11)
2062221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_OPER_STATE_LAGC_SYNCHRONIZATION	mBIT(15)
2063221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_OPER_STATE_LAGC_COLLECTING	mBIT(19)
2064221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_OPER_STATE_LAGC_DISTRIBUTING	mBIT(23)
2065221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_OPER_STATE_LAGC_DEFAULTED	mBIT(27)
2066221167Sgnn#define	VXGE_HAL_LAG_PORT_ACTOR_OPER_STATE_LAGC_EXPIRED		mBIT(31)
2067221167Sgnn/* 0x02180 */	u64	lag_port_partner_oper_sys_id[2];
2068221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_OPER_SYS_ID_LAGC_ADDR(val) vBIT(val, 0, 48)
2069221167Sgnn/* 0x02190 */	u64	lag_port_partner_oper_info[2];
2070221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_OPER_INFO_LAGC_SYS_PRI(val) vBIT(val, 0, 16)
2071221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_OPER_INFO_LAGC_KEY(val)   vBIT(val, 16, 16)
2072221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_OPER_INFO_LAGC_PORT_NUM(val) vBIT(val, 32, 16)
2073221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_OPER_INFO_LAGC_PORT_PRI(val) vBIT(val, 48, 16)
2074221167Sgnn/* 0x021a0 */	u64	lag_port_partner_oper_state[2];
2075221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_OPER_STATE_LAGC_LACP_ACTIVITY	mBIT(3)
2076221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_OPER_STATE_LAGC_LACP_TIMEOUT	mBIT(7)
2077221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_OPER_STATE_LAGC_AGGREGATION	mBIT(11)
2078221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_OPER_STATE_LAGC_SYNCHRONIZATION mBIT(15)
2079221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_OPER_STATE_LAGC_COLLECTING	mBIT(19)
2080221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_OPER_STATE_LAGC_DISTRIBUTING	mBIT(23)
2081221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_OPER_STATE_LAGC_DEFAULTED	mBIT(27)
2082221167Sgnn#define	VXGE_HAL_LAG_PORT_PARTNER_OPER_STATE_LAGC_EXPIRED	mBIT(31)
2083221167Sgnn/* 0x021b0 */	u64	lag_port_state_vars[2];
2084221167Sgnn#define	VXGE_HAL_LAG_PORT_STATE_VARS_LAGC_READY		    mBIT(3)
2085221167Sgnn#define	VXGE_HAL_LAG_PORT_STATE_VARS_LAGC_SELECTED(val)	    vBIT(val, 6, 2)
2086221167Sgnn#define	VXGE_HAL_LAG_PORT_STATE_VARS_LAGC_AGGR_NUM	    mBIT(11)
2087221167Sgnn#define	VXGE_HAL_LAG_PORT_STATE_VARS_LAGC_PORT_MOVED	    mBIT(15)
2088221167Sgnn#define	VXGE_HAL_LAG_PORT_STATE_VARS_LAGC_PORT_ENABLED	    mBIT(18)
2089221167Sgnn#define	VXGE_HAL_LAG_PORT_STATE_VARS_LAGC_PORT_DISABLED	    mBIT(19)
2090221167Sgnn#define	VXGE_HAL_LAG_PORT_STATE_VARS_LAGC_NTT		    mBIT(23)
2091221167Sgnn#define	VXGE_HAL_LAG_PORT_STATE_VARS_LAGC_ACTOR_CHURN	    mBIT(27)
2092221167Sgnn#define	VXGE_HAL_LAG_PORT_STATE_VARS_LAGC_PARTNER_CHURN	    mBIT(31)
2093221167Sgnn#define	VXGE_HAL_LAG_PORT_STATE_VARS_LAGC_ACTOR_INFO_LEN_MISMATCH mBIT(32)
2094221167Sgnn#define	VXGE_HAL_LAG_PORT_STATE_VARS_LAGC_PARTNER_INFO_LEN_MISMATCH mBIT(33)
2095221167Sgnn#define	VXGE_HAL_LAG_PORT_STATE_VARS_LAGC_COLL_INFO_LEN_MISMATCH mBIT(34)
2096221167Sgnn#define	VXGE_HAL_LAG_PORT_STATE_VARS_LAGC_TERM_INFO_LEN_MISMATCH mBIT(35)
2097221167Sgnn#define	VXGE_HAL_LAG_PORT_STATE_VARS_LAGC_RX_FSM_STATE(val) vBIT(val, 37, 3)
2098221167Sgnn#define	VXGE_HAL_LAG_PORT_STATE_VARS_LAGC_MUX_FSM_STATE(val) vBIT(val, 41, 3)
2099221167Sgnn#define	VXGE_HAL_LAG_PORT_STATE_VARS_LAGC_MUX_REASON(val)   vBIT(val, 44, 4)
2100221167Sgnn#define	VXGE_HAL_LAG_PORT_STATE_VARS_LAGC_ACTOR_CHURN_STATE mBIT(54)
2101221167Sgnn#define	VXGE_HAL_LAG_PORT_STATE_VARS_LAGC_PARTNER_CHURN_STATE mBIT(55)
2102221167Sgnn#define	VXGE_HAL_LAG_PORT_STATE_VARS_LAGC_ACTOR_CHURN_COUNT(val)\
2103221167Sgnn							    vBIT(val, 56, 4)
2104221167Sgnn#define	VXGE_HAL_LAG_PORT_STATE_VARS_LAGC_PARTNER_CHURN_COUNT(val)\
2105221167Sgnn							    vBIT(val, 60, 4)
2106221167Sgnn/* 0x021c0 */	u64	lag_port_timer_cntr[2];
2107221167Sgnn#define	VXGE_HAL_LAG_PORT_TIMER_CNTR_LAGC_CURRENT_while (val) vBIT(val, 0, 8)
2108221167Sgnn#define	VXGE_HAL_LAG_PORT_TIMER_CNTR_LAGC_PERIODIC_while (val) vBIT(val, 8, 8)
2109221167Sgnn#define	VXGE_HAL_LAG_PORT_TIMER_CNTR_LAGC_WAIT_while (val)  vBIT(val, 16, 8)
2110221167Sgnn#define	VXGE_HAL_LAG_PORT_TIMER_CNTR_LAGC_TX_LACP(val)	    vBIT(val, 24, 8)
2111221167Sgnn#define	VXGE_HAL_LAG_PORT_TIMER_CNTR_LAGC_ACTOR_SYNC_TRANSITION_COUNT(val)\
2112221167Sgnn							    vBIT(val, 32, 8)
2113221167Sgnn#define	VXGE_HAL_LAG_PORT_TIMER_CNTR_LAGC_PARTNER_SYNC_TRANSITION_COUNT(val)\
2114221167Sgnn							    vBIT(val, 40, 8)
2115221167Sgnn#define	VXGE_HAL_LAG_PORT_TIMER_CNTR_LAGC_ACTOR_CHANGE_COUNT(val)\
2116221167Sgnn							    vBIT(val, 48, 8)
2117221167Sgnn#define	VXGE_HAL_LAG_PORT_TIMER_CNTR_LAGC_PARTNER_CHANGE_COUNT(val)\
2118221167Sgnn							    vBIT(val, 56, 8)
2119221167Sgnn	u8	unused021e0[0x021e0 - 0x021d0];
2120221167Sgnn
2121221167Sgnn/* 0x021e0 */	u64	transceiver_reset_port[2];
2122221167Sgnn#define	VXGE_HAL_TRANSCEIVER_RESET_PORT_TCVR_RESET(val)	    vBIT(val, 0, 8)
2123221167Sgnn/* 0x021f0 */	u64	transceiver_ctrl_port[2];
2124221167Sgnn#define	VXGE_HAL_TRANSCEIVER_CTRL_PORT_TCVR_TX_ON	    mBIT(3)
2125221167Sgnn/* 0x02200 */	u64	asic_gpio_ctrl;
2126221167Sgnn#define	VXGE_HAL_ASIC_GPIO_CTRL_XMACJ_GPIO_DATA_IN(n)	    mBIT(n)
2127221167Sgnn#define	VXGE_HAL_ASIC_GPIO_CTRL_GPIO_DATA_OUT(n)	    mBIT(n)
2128221167Sgnn#define	VXGE_HAL_ASIC_GPIO_CTRL_GPIO_OUT_EN(n)		    mBIT(n)
2129221167Sgnn/* 0x02208 */	u64	asic_led_beacon_ctrl;
2130221167Sgnn#define	VXGE_HAL_ASIC_LED_BEACON_CTRL_PORT0_LINK_INVERT	    mBIT(3)
2131221167Sgnn#define	VXGE_HAL_ASIC_LED_BEACON_CTRL_PORT0_10G_INVERT	    mBIT(7)
2132221167Sgnn#define	VXGE_HAL_ASIC_LED_BEACON_CTRL_PORT0_TX_ACT_INVERT   mBIT(11)
2133221167Sgnn#define	VXGE_HAL_ASIC_LED_BEACON_CTRL_PORT0_RX_ACT_INVERT   mBIT(15)
2134221167Sgnn#define	VXGE_HAL_ASIC_LED_BEACON_CTRL_PORT1_LINK_INVERT	    mBIT(19)
2135221167Sgnn#define	VXGE_HAL_ASIC_LED_BEACON_CTRL_PORT1_10G_INVERT	    mBIT(23)
2136221167Sgnn#define	VXGE_HAL_ASIC_LED_BEACON_CTRL_PORT1_TX_ACT_INVERT   mBIT(27)
2137221167Sgnn#define	VXGE_HAL_ASIC_LED_BEACON_CTRL_PORT1_RX_ACT_INVERT   mBIT(31)
2138221167Sgnn#define	VXGE_HAL_ASIC_LED_BEACON_CTRL_AUX_LED1_INVERT	    mBIT(35)
2139221167Sgnn#define	VXGE_HAL_ASIC_LED_BEACON_CTRL_AUX_LED2_INVERT	    mBIT(39)
2140221167Sgnn/* 0x02210 */	u64	asic_led_ctrl0;
2141221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL0_PORT0_LINK_ON		    mBIT(3)
2142221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL0_PORT0_10G_ON		    mBIT(7)
2143221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL0_PORT1_LINK_ON		    mBIT(19)
2144221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL0_PORT1_10G_ON		    mBIT(23)
2145221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL0_AUX_LED1_ON		    mBIT(35)
2146221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL0_AUX_LED2_ON		    mBIT(39)
2147221167Sgnn/* 0x02218 */	u64	asic_led_ctrl1;
2148221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL1_PORT0_LINK_SOURCE(val)	    vBIT(val, 2, 2)
2149221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL1_PORT0_10G_SOURCE(val)	    vBIT(val, 6, 2)
2150221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL1_PORT1_LINK_SOURCE(val)	    vBIT(val, 10, 2)
2151221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL1_PORT1_10G_SOURCE(val)	    vBIT(val, 14, 2)
2152221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL1_PORT0_LINK_PULSE_EXTEND	    mBIT(19)
2153221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL1_PORT0_10G_PULSE_EXTEND	    mBIT(23)
2154221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL1_PORT1_LINK_PULSE_EXTEND	    mBIT(27)
2155221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL1_PORT1_10G_PULSE_EXTEND	    mBIT(31)
2156221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL1_PORT0_LINK_EXT_SEL(val)	    vBIT(val, 32, 4)
2157221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL1_PORT0_10G_EXT_SEL(val)	    vBIT(val, 36, 4)
2158221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL1_PORT1_LINK_EXT_SEL(val)	    vBIT(val, 40, 4)
2159221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL1_PORT1_10G_EXT_SEL(val)	    vBIT(val, 44, 4)
2160221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL1_PORT0_LINK_INT_SEL(val)	    vBIT(val, 48, 4)
2161221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL1_PORT0_10G_INT_SEL(val)	    vBIT(val, 52, 4)
2162221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL1_PORT1_LINK_INT_SEL(val)	    vBIT(val, 56, 4)
2163221167Sgnn#define	VXGE_HAL_ASIC_LED_CTRL1_PORT1_10G_INT_SEL(val)	    vBIT(val, 60, 4)
2164221167Sgnn/* 0x02220 */	u64	asic_led_debug_sel;
2165221167Sgnn#define	VXGE_HAL_ASIC_LED_DEBUG_SEL_XGMAC_SEL0(val)	    vBIT(val, 2, 6)
2166221167Sgnn#define	VXGE_HAL_ASIC_LED_DEBUG_SEL_XGMAC_SEL1(val)	    vBIT(val, 10, 6)
2167221167Sgnn#define	VXGE_HAL_ASIC_LED_DEBUG_SEL_XGMAC_SEL2(val)	    vBIT(val, 18, 6)
2168221167Sgnn#define	VXGE_HAL_ASIC_LED_DEBUG_SEL_XGMAC_SEL3(val)	    vBIT(val, 26, 6)
2169221167Sgnn	u8	unused02300[0x02300 - 0x02228];
2170221167Sgnn
2171221167Sgnn/* 0x02300 */	u64	usdc_sgrp_partition;
2172221167Sgnn#define	VXGE_HAL_USDC_SGRP_PARTITION_ENABLE		    mBIT(7)
2173221167Sgnn/* 0x02308 */	u64	usdc_ugrp_priority_0;
2174221167Sgnn#define	VXGE_HAL_USDC_UGRP_PRIORITY_0_NUMBER_0(val)	    vBIT(val, 3, 5)
2175221167Sgnn/* 0x02310 */	u64	usdc_ugrp_priority_1;
2176221167Sgnn#define	VXGE_HAL_USDC_UGRP_PRIORITY_1_NUMBER_1(val)	    vBIT(val, 3, 5)
2177221167Sgnn/* 0x02318 */	u64	usdc_ugrp_priority_2;
2178221167Sgnn#define	VXGE_HAL_USDC_UGRP_PRIORITY_2_NUMBER_2(val)	    vBIT(val, 3, 5)
2179221167Sgnn/* 0x02320 */	u64	usdc_ugrp_priority_3;
2180221167Sgnn#define	VXGE_HAL_USDC_UGRP_PRIORITY_3_NUMBER_3(val)	    vBIT(val, 3, 5)
2181221167Sgnn/* 0x02328 */	u64	usdc_ugrp_priority_4;
2182221167Sgnn#define	VXGE_HAL_USDC_UGRP_PRIORITY_4_NUMBER_4(val)	    vBIT(val, 3, 5)
2183221167Sgnn/* 0x02330 */	u64	usdc_ugrp_priority_5;
2184221167Sgnn#define	VXGE_HAL_USDC_UGRP_PRIORITY_5_NUMBER_5(val)	    vBIT(val, 3, 5)
2185221167Sgnn/* 0x02338 */	u64	usdc_ugrp_priority_6;
2186221167Sgnn#define	VXGE_HAL_USDC_UGRP_PRIORITY_6_NUMBER_6(val)	    vBIT(val, 3, 5)
2187221167Sgnn/* 0x02340 */	u64	usdc_ugrp_priority_7;
2188221167Sgnn#define	VXGE_HAL_USDC_UGRP_PRIORITY_7_NUMBER_7(val)	    vBIT(val, 3, 5)
2189221167Sgnn/* 0x02348 */	u64	usdc_ugrp_priority_8;
2190221167Sgnn#define	VXGE_HAL_USDC_UGRP_PRIORITY_8_NUMBER_8(val)	    vBIT(val, 3, 5)
2191221167Sgnn/* 0x02350 */	u64	usdc_ugrp_priority_9;
2192221167Sgnn#define	VXGE_HAL_USDC_UGRP_PRIORITY_9_NUMBER_9(val)	    vBIT(val, 3, 5)
2193221167Sgnn/* 0x02358 */	u64	usdc_ugrp_priority_10;
2194221167Sgnn#define	VXGE_HAL_USDC_UGRP_PRIORITY_10_NUMBER_10(val)	    vBIT(val, 3, 5)
2195221167Sgnn/* 0x02360 */	u64	usdc_ugrp_priority_11;
2196221167Sgnn#define	VXGE_HAL_USDC_UGRP_PRIORITY_11_NUMBER_11(val)	    vBIT(val, 3, 5)
2197221167Sgnn/* 0x02368 */	u64	usdc_ugrp_priority_12;
2198221167Sgnn#define	VXGE_HAL_USDC_UGRP_PRIORITY_12_NUMBER_12(val)	    vBIT(val, 3, 5)
2199221167Sgnn/* 0x02370 */	u64	usdc_ugrp_priority_13;
2200221167Sgnn#define	VXGE_HAL_USDC_UGRP_PRIORITY_13_NUMBER_13(val)	    vBIT(val, 3, 5)
2201221167Sgnn/* 0x02378 */	u64	usdc_ugrp_priority_14;
2202221167Sgnn#define	VXGE_HAL_USDC_UGRP_PRIORITY_14_NUMBER_14(val)	    vBIT(val, 3, 5)
2203221167Sgnn/* 0x02380 */	u64	usdc_ugrp_priority_15;
2204221167Sgnn#define	VXGE_HAL_USDC_UGRP_PRIORITY_15_NUMBER_15(val)	    vBIT(val, 3, 5)
2205221167Sgnn/* 0x02388 */	u64	usdc_ugrp_priority_16;
2206221167Sgnn#define	VXGE_HAL_USDC_UGRP_PRIORITY_16_NUMBER_16(val)	    vBIT(val, 3, 5)
2207221167Sgnn	u8	unused02398[0x02398 - 0x02390];
2208221167Sgnn
2209221167Sgnn/* 0x02398 */	u64	ugrp_htn_wrr_priority_0;
2210221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_0_NUMBER_0(val)	    vBIT(val, 3, 5)
2211221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_0_NUMBER_1(val)	    vBIT(val, 11, 5)
2212221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_0_NUMBER_2(val)	    vBIT(val, 19, 5)
2213221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_0_NUMBER_3(val)	    vBIT(val, 27, 5)
2214221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_0_NUMBER_4(val)	    vBIT(val, 35, 5)
2215221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_0_NUMBER_5(val)	    vBIT(val, 43, 5)
2216221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_0_NUMBER_6(val)	    vBIT(val, 51, 5)
2217221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_0_NUMBER_7(val)	    vBIT(val, 59, 5)
2218221167Sgnn/* 0x023a0 */	u64	ugrp_htn_wrr_priority_1;
2219221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_1_NUMBER_8(val)	    vBIT(val, 3, 5)
2220221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_1_NUMBER_9(val)	    vBIT(val, 11, 5)
2221221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_1_NUMBER_10(val)	    vBIT(val, 19, 5)
2222221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_1_NUMBER_11(val)	    vBIT(val, 27, 5)
2223221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_1_NUMBER_12(val)	    vBIT(val, 35, 5)
2224221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_1_NUMBER_13(val)	    vBIT(val, 43, 5)
2225221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_1_NUMBER_14(val)	    vBIT(val, 51, 5)
2226221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_1_NUMBER_15(val)	    vBIT(val, 59, 5)
2227221167Sgnn/* 0x023a8 */	u64	ugrp_htn_wrr_priority_2;
2228221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_2_NUMBER_16(val)	    vBIT(val, 3, 5)
2229221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_2_NUMBER_17(val)	    vBIT(val, 11, 5)
2230221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_2_NUMBER_18(val)	    vBIT(val, 19, 5)
2231221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_2_NUMBER_19(val)	    vBIT(val, 27, 5)
2232221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_2_NUMBER_20(val)	    vBIT(val, 35, 5)
2233221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_2_NUMBER_21(val)	    vBIT(val, 43, 5)
2234221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_2_NUMBER_22(val)	    vBIT(val, 51, 5)
2235221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_2_NUMBER_23(val)	    vBIT(val, 59, 5)
2236221167Sgnn/* 0x023b0 */	u64	ugrp_htn_wrr_priority_3;
2237221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_3_NUMBER_24(val)	    vBIT(val, 3, 5)
2238221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_3_NUMBER_25(val)	    vBIT(val, 11, 5)
2239221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_3_NUMBER_26(val)	    vBIT(val, 19, 5)
2240221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_3_NUMBER_27(val)	    vBIT(val, 27, 5)
2241221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_3_NUMBER_28(val)	    vBIT(val, 35, 5)
2242221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_3_NUMBER_29(val)	    vBIT(val, 43, 5)
2243221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_3_NUMBER_30(val)	    vBIT(val, 51, 5)
2244221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_3_NUMBER_31(val)	    vBIT(val, 59, 5)
2245221167Sgnn/* 0x023b8 */	u64	ugrp_htn_wrr_priority_4;
2246221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_4_NUMBER_32(val)	    vBIT(val, 3, 5)
2247221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_4_NUMBER_33(val)	    vBIT(val, 11, 5)
2248221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_4_NUMBER_34(val)	    vBIT(val, 19, 5)
2249221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_4_NUMBER_35(val)	    vBIT(val, 27, 5)
2250221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_4_NUMBER_36(val)	    vBIT(val, 35, 5)
2251221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_4_NUMBER_37(val)	    vBIT(val, 43, 5)
2252221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_4_NUMBER_38(val)	    vBIT(val, 51, 5)
2253221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_4_NUMBER_39(val)	    vBIT(val, 59, 5)
2254221167Sgnn/* 0x023c0 */	u64	ugrp_htn_wrr_priority_5;
2255221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_5_NUMBER_40(val)	    vBIT(val, 3, 5)
2256221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_5_NUMBER_41(val)	    vBIT(val, 11, 5)
2257221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_5_NUMBER_42(val)	    vBIT(val, 19, 5)
2258221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_5_NUMBER_43(val)	    vBIT(val, 27, 5)
2259221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_5_NUMBER_44(val)	    vBIT(val, 35, 5)
2260221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_5_NUMBER_45(val)	    vBIT(val, 43, 5)
2261221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_5_NUMBER_46(val)	    vBIT(val, 51, 5)
2262221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_5_NUMBER_47(val)	    vBIT(val, 59, 5)
2263221167Sgnn/* 0x023c8 */	u64	ugrp_htn_wrr_priority_6;
2264221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_6_NUMBER_48(val)	    vBIT(val, 3, 5)
2265221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_6_NUMBER_49(val)	    vBIT(val, 11, 5)
2266221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_6_NUMBER_50(val)	    vBIT(val, 19, 5)
2267221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_6_NUMBER_51(val)	    vBIT(val, 27, 5)
2268221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_6_NUMBER_52(val)	    vBIT(val, 35, 5)
2269221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_6_NUMBER_53(val)	    vBIT(val, 43, 5)
2270221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_6_NUMBER_54(val)	    vBIT(val, 51, 5)
2271221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_6_NUMBER_55(val)	    vBIT(val, 59, 5)
2272221167Sgnn/* 0x023d0 */	u64	ugrp_htn_wrr_priority_7;
2273221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_7_NUMBER_56(val)	    vBIT(val, 3, 5)
2274221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_7_NUMBER_57(val)	    vBIT(val, 11, 5)
2275221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_7_NUMBER_58(val)	    vBIT(val, 19, 5)
2276221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_7_NUMBER_59(val)	    vBIT(val, 27, 5)
2277221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_7_NUMBER_60(val)	    vBIT(val, 35, 5)
2278221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_7_NUMBER_61(val)	    vBIT(val, 43, 5)
2279221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_7_NUMBER_62(val)	    vBIT(val, 51, 5)
2280221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_7_NUMBER_63(val)	    vBIT(val, 59, 5)
2281221167Sgnn/* 0x023d8 */	u64	ugrp_htn_wrr_priority_8;
2282221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_8_NUMBER_64(val)	    vBIT(val, 3, 5)
2283221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_8_NUMBER_65(val)	    vBIT(val, 11, 5)
2284221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_8_NUMBER_66(val)	    vBIT(val, 19, 5)
2285221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_8_NUMBER_67(val)	    vBIT(val, 27, 5)
2286221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_8_NUMBER_68(val)	    vBIT(val, 35, 5)
2287221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_8_NUMBER_69(val)	    vBIT(val, 43, 5)
2288221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_8_NUMBER_70(val)	    vBIT(val, 51, 5)
2289221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_8_NUMBER_71(val)	    vBIT(val, 59, 5)
2290221167Sgnn/* 0x023e0 */	u64	ugrp_htn_wrr_priority_9;
2291221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_9_NUMBER_72(val)	    vBIT(val, 3, 5)
2292221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_9_NUMBER_73(val)	    vBIT(val, 11, 5)
2293221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_9_NUMBER_74(val)	    vBIT(val, 19, 5)
2294221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_9_NUMBER_75(val)	    vBIT(val, 27, 5)
2295221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_9_NUMBER_76(val)	    vBIT(val, 35, 5)
2296221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_9_NUMBER_77(val)	    vBIT(val, 43, 5)
2297221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_9_NUMBER_78(val)	    vBIT(val, 51, 5)
2298221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_9_NUMBER_79(val)	    vBIT(val, 59, 5)
2299221167Sgnn/* 0x023e8 */	u64	ugrp_htn_wrr_priority_10;
2300221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_10_NUMBER_80(val)    vBIT(val, 3, 5)
2301221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_10_NUMBER_81(val)    vBIT(val, 11, 5)
2302221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_10_NUMBER_82(val)    vBIT(val, 19, 5)
2303221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_10_NUMBER_83(val)    vBIT(val, 27, 5)
2304221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_10_NUMBER_84(val)    vBIT(val, 35, 5)
2305221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_10_NUMBER_85(val)    vBIT(val, 43, 5)
2306221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_10_NUMBER_86(val)    vBIT(val, 51, 5)
2307221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_10_NUMBER_87(val)    vBIT(val, 59, 5)
2308221167Sgnn/* 0x023f0 */	u64	ugrp_htn_wrr_priority_11;
2309221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_11_NUMBER_88(val)    vBIT(val, 3, 5)
2310221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_11_NUMBER_89(val)    vBIT(val, 11, 5)
2311221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_11_NUMBER_90(val)    vBIT(val, 19, 5)
2312221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_11_NUMBER_91(val)    vBIT(val, 27, 5)
2313221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_11_NUMBER_92(val)    vBIT(val, 35, 5)
2314221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_11_NUMBER_93(val)    vBIT(val, 43, 5)
2315221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_11_NUMBER_94(val)    vBIT(val, 51, 5)
2316221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_11_NUMBER_95(val)    vBIT(val, 59, 5)
2317221167Sgnn/* 0x023f8 */	u64	ugrp_htn_wrr_priority_12;
2318221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_12_NUMBER_96(val)    vBIT(val, 3, 5)
2319221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_12_NUMBER_97(val)    vBIT(val, 11, 5)
2320221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_12_NUMBER_98(val)    vBIT(val, 19, 5)
2321221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_12_NUMBER_99(val)    vBIT(val, 27, 5)
2322221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_12_NUMBER_100(val)   vBIT(val, 35, 5)
2323221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_12_NUMBER_101(val)   vBIT(val, 43, 5)
2324221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_12_NUMBER_102(val)   vBIT(val, 51, 5)
2325221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_12_NUMBER_103(val)   vBIT(val, 59, 5)
2326221167Sgnn/* 0x02400 */	u64	ugrp_htn_wrr_priority_13;
2327221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_13_NUMBER_104(val)   vBIT(val, 3, 5)
2328221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_13_NUMBER_105(val)   vBIT(val, 11, 5)
2329221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_13_NUMBER_106(val)   vBIT(val, 19, 5)
2330221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_13_NUMBER_107(val)   vBIT(val, 27, 5)
2331221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_13_NUMBER_108(val)   vBIT(val, 35, 5)
2332221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_13_NUMBER_109(val)   vBIT(val, 43, 5)
2333221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_13_NUMBER_110(val)   vBIT(val, 51, 5)
2334221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_13_NUMBER_111(val)   vBIT(val, 59, 5)
2335221167Sgnn/* 0x02408 */	u64	ugrp_htn_wrr_priority_14;
2336221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_14_NUMBER_112(val)   vBIT(val, 3, 5)
2337221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_14_NUMBER_113(val)   vBIT(val, 11, 5)
2338221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_14_NUMBER_114(val)   vBIT(val, 19, 5)
2339221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_14_NUMBER_115(val)   vBIT(val, 27, 5)
2340221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_14_NUMBER_116(val)   vBIT(val, 35, 5)
2341221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_14_NUMBER_117(val)   vBIT(val, 43, 5)
2342221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_14_NUMBER_118(val)   vBIT(val, 51, 5)
2343221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_14_NUMBER_119(val)   vBIT(val, 59, 5)
2344221167Sgnn/* 0x02410 */	u64	ugrp_htn_wrr_priority_15;
2345221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_15_NUMBER_120(val)   vBIT(val, 3, 5)
2346221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_15_NUMBER_121(val)   vBIT(val, 11, 5)
2347221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_15_NUMBER_122(val)   vBIT(val, 19, 5)
2348221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_15_NUMBER_123(val)   vBIT(val, 27, 5)
2349221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_15_NUMBER_124(val)   vBIT(val, 35, 5)
2350221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_15_NUMBER_125(val)   vBIT(val, 43, 5)
2351221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_15_NUMBER_126(val)   vBIT(val, 51, 5)
2352221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_15_NUMBER_127(val)   vBIT(val, 59, 5)
2353221167Sgnn/* 0x02418 */	u64	ugrp_htn_wrr_priority_16;
2354221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_16_NUMBER_128(val)   vBIT(val, 3, 5)
2355221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_16_NUMBER_129(val)   vBIT(val, 11, 5)
2356221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_16_NUMBER_130(val)   vBIT(val, 19, 5)
2357221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_16_NUMBER_131(val)   vBIT(val, 27, 5)
2358221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_16_NUMBER_132(val)   vBIT(val, 35, 5)
2359221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_16_NUMBER_133(val)   vBIT(val, 43, 5)
2360221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_16_NUMBER_134(val)   vBIT(val, 51, 5)
2361221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_16_NUMBER_135(val)   vBIT(val, 59, 5)
2362221167Sgnn/* 0x02420 */	u64	ugrp_htn_wrr_priority_17;
2363221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_17_NUMBER_136(val)   vBIT(val, 3, 5)
2364221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_17_NUMBER_137(val)   vBIT(val, 11, 5)
2365221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_17_NUMBER_138(val)   vBIT(val, 19, 5)
2366221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_17_NUMBER_139(val)   vBIT(val, 27, 5)
2367221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_17_NUMBER_140(val)   vBIT(val, 35, 5)
2368221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_17_NUMBER_141(val)   vBIT(val, 43, 5)
2369221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_17_NUMBER_142(val)   vBIT(val, 51, 5)
2370221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_17_NUMBER_143(val)   vBIT(val, 59, 5)
2371221167Sgnn/* 0x02428 */	u64	ugrp_htn_wrr_priority_18;
2372221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_18_NUMBER_144(val)   vBIT(val, 3, 5)
2373221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_18_NUMBER_145(val)   vBIT(val, 11, 5)
2374221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_18_NUMBER_146(val)   vBIT(val, 19, 5)
2375221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_18_NUMBER_147(val)   vBIT(val, 27, 5)
2376221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_18_NUMBER_148(val)   vBIT(val, 35, 5)
2377221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_18_NUMBER_149(val)   vBIT(val, 43, 5)
2378221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_18_NUMBER_150(val)   vBIT(val, 51, 5)
2379221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_18_NUMBER_151(val)   vBIT(val, 59, 5)
2380221167Sgnn/* 0x02430 */	u64	ugrp_htn_wrr_priority_19;
2381221167Sgnn#define	VXGE_HAL_UGRP_HTN_WRR_PRIORITY_19_NUMBER_152(val)   vBIT(val, 3, 5)
2382221167Sgnn/* 0x02438 */	u64	usdc_vplane[17];
2383221167Sgnn#define	VXGE_HAL_USDC_VPLANE_SGRP_OWN(val)		    vBIT(val, 0, 32)
2384221167Sgnn	u8	unused024c8[0x024c8 - 0x024c0];
2385221167Sgnn
2386221167Sgnn/* 0x024c8 */	u64	usdc_sgrp_assignment;
2387221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_0_ERR	    mBIT(0)
2388221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_1_ERR	    mBIT(1)
2389221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_2_ERR	    mBIT(2)
2390221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_3_ERR	    mBIT(3)
2391221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_4_ERR	    mBIT(4)
2392221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_5_ERR	    mBIT(5)
2393221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_6_ERR	    mBIT(6)
2394221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_7_ERR	    mBIT(7)
2395221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_8_ERR	    mBIT(8)
2396221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_9_ERR	    mBIT(9)
2397221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_10_ERR	    mBIT(10)
2398221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_11_ERR	    mBIT(11)
2399221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_12_ERR	    mBIT(12)
2400221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_13_ERR	    mBIT(13)
2401221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_14_ERR	    mBIT(14)
2402221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_15_ERR	    mBIT(15)
2403221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_16_ERR	    mBIT(16)
2404221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_17_ERR	    mBIT(17)
2405221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_18_ERR	    mBIT(18)
2406221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_19_ERR	    mBIT(19)
2407221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_20_ERR	    mBIT(20)
2408221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_21_ERR	    mBIT(21)
2409221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_22_ERR	    mBIT(22)
2410221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_23_ERR	    mBIT(23)
2411221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_24_ERR	    mBIT(24)
2412221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_25_ERR	    mBIT(25)
2413221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_26_ERR	    mBIT(26)
2414221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_27_ERR	    mBIT(27)
2415221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_28_ERR	    mBIT(28)
2416221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_29_ERR	    mBIT(29)
2417221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_30_ERR	    mBIT(30)
2418221167Sgnn#define	VXGE_HAL_USDC_SGRP_ASSIGNMENT_USDC_SGRP_31_ERR	    mBIT(31)
2419221167Sgnn/* 0x024d0 */	u64	usdc_cntrl;
2420221167Sgnn#define	VXGE_HAL_USDC_CNTRL_MIN_VALUE(val)		    vBIT(val, 1, 7)
2421221167Sgnn/* 0x024d8 */	u64	usdc_read_cntrl;
2422221167Sgnn#define	VXGE_HAL_USDC_READ_CNTRL_USDC_FREEZE		    mBIT(7)
2423221167Sgnn#define	VXGE_HAL_USDC_READ_CNTRL_USDC_RDCTRL(val)	    vBIT(val, 14, 2)
2424221167Sgnn#define	VXGE_HAL_USDC_READ_CNTRL_USDC_WORD_SEL		    mBIT(23)
2425221167Sgnn#define	VXGE_HAL_USDC_READ_CNTRL_USDC_ADDR(val)		    vBIT(val, 49, 15)
2426221167Sgnn/* 0x024e0 */	u64	usdc_read_data;
2427221167Sgnn#define	VXGE_HAL_USDC_READ_DATA_READ_DATA(val)		    vBIT(val, 0, 64)
2428221167Sgnn	u8	unused02500[0x02500 - 0x024e8];
2429221167Sgnn
2430221167Sgnn/* 0x02500 */	u64	ugrp_srq_wrr_priority_0;
2431221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_0_NUMBER_0(val)	    vBIT(val, 3, 5)
2432221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_0_NUMBER_1(val)	    vBIT(val, 11, 5)
2433221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_0_NUMBER_2(val)	    vBIT(val, 19, 5)
2434221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_0_NUMBER_3(val)	    vBIT(val, 27, 5)
2435221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_0_NUMBER_4(val)	    vBIT(val, 35, 5)
2436221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_0_NUMBER_5(val)	    vBIT(val, 43, 5)
2437221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_0_NUMBER_6(val)	    vBIT(val, 51, 5)
2438221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_0_NUMBER_7(val)	    vBIT(val, 59, 5)
2439221167Sgnn/* 0x02508 */	u64	ugrp_srq_wrr_priority_1;
2440221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_1_NUMBER_8(val)	    vBIT(val, 3, 5)
2441221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_1_NUMBER_9(val)	    vBIT(val, 11, 5)
2442221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_1_NUMBER_10(val)	    vBIT(val, 19, 5)
2443221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_1_NUMBER_11(val)	    vBIT(val, 27, 5)
2444221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_1_NUMBER_12(val)	    vBIT(val, 35, 5)
2445221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_1_NUMBER_13(val)	    vBIT(val, 43, 5)
2446221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_1_NUMBER_14(val)	    vBIT(val, 51, 5)
2447221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_1_NUMBER_15(val)	    vBIT(val, 59, 5)
2448221167Sgnn/* 0x02510 */	u64	ugrp_srq_wrr_priority_2;
2449221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_2_NUMBER_16(val)	    vBIT(val, 3, 5)
2450221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_2_NUMBER_17(val)	    vBIT(val, 11, 5)
2451221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_2_NUMBER_18(val)	    vBIT(val, 19, 5)
2452221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_2_NUMBER_19(val)	    vBIT(val, 27, 5)
2453221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_2_NUMBER_20(val)	    vBIT(val, 35, 5)
2454221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_2_NUMBER_21(val)	    vBIT(val, 43, 5)
2455221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_2_NUMBER_22(val)	    vBIT(val, 51, 5)
2456221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_2_NUMBER_23(val)	    vBIT(val, 59, 5)
2457221167Sgnn/* 0x02518 */	u64	ugrp_srq_wrr_priority_3;
2458221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_3_NUMBER_24(val)	    vBIT(val, 3, 5)
2459221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_3_NUMBER_25(val)	    vBIT(val, 11, 5)
2460221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_3_NUMBER_26(val)	    vBIT(val, 19, 5)
2461221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_3_NUMBER_27(val)	    vBIT(val, 27, 5)
2462221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_3_NUMBER_28(val)	    vBIT(val, 35, 5)
2463221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_3_NUMBER_29(val)	    vBIT(val, 43, 5)
2464221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_3_NUMBER_30(val)	    vBIT(val, 51, 5)
2465221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_3_NUMBER_31(val)	    vBIT(val, 59, 5)
2466221167Sgnn/* 0x02520 */	u64	ugrp_srq_wrr_priority_4;
2467221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_4_NUMBER_32(val)	    vBIT(val, 3, 5)
2468221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_4_NUMBER_33(val)	    vBIT(val, 11, 5)
2469221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_4_NUMBER_34(val)	    vBIT(val, 19, 5)
2470221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_4_NUMBER_35(val)	    vBIT(val, 27, 5)
2471221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_4_NUMBER_36(val)	    vBIT(val, 35, 5)
2472221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_4_NUMBER_37(val)	    vBIT(val, 43, 5)
2473221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_4_NUMBER_38(val)	    vBIT(val, 51, 5)
2474221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_4_NUMBER_39(val)	    vBIT(val, 59, 5)
2475221167Sgnn/* 0x02528 */	u64	ugrp_srq_wrr_priority_5;
2476221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_5_NUMBER_40(val)	    vBIT(val, 3, 5)
2477221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_5_NUMBER_41(val)	    vBIT(val, 11, 5)
2478221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_5_NUMBER_42(val)	    vBIT(val, 19, 5)
2479221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_5_NUMBER_43(val)	    vBIT(val, 27, 5)
2480221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_5_NUMBER_44(val)	    vBIT(val, 35, 5)
2481221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_5_NUMBER_45(val)	    vBIT(val, 43, 5)
2482221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_5_NUMBER_46(val)	    vBIT(val, 51, 5)
2483221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_5_NUMBER_47(val)	    vBIT(val, 59, 5)
2484221167Sgnn/* 0x02530 */	u64	ugrp_srq_wrr_priority_6;
2485221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_6_NUMBER_48(val)	    vBIT(val, 3, 5)
2486221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_6_NUMBER_49(val)	    vBIT(val, 11, 5)
2487221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_6_NUMBER_50(val)	    vBIT(val, 19, 5)
2488221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_6_NUMBER_51(val)	    vBIT(val, 27, 5)
2489221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_6_NUMBER_52(val)	    vBIT(val, 35, 5)
2490221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_6_NUMBER_53(val)	    vBIT(val, 43, 5)
2491221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_6_NUMBER_54(val)	    vBIT(val, 51, 5)
2492221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_6_NUMBER_55(val)	    vBIT(val, 59, 5)
2493221167Sgnn/* 0x02538 */	u64	ugrp_srq_wrr_priority_7;
2494221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_7_NUMBER_56(val)	    vBIT(val, 3, 5)
2495221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_7_NUMBER_57(val)	    vBIT(val, 11, 5)
2496221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_7_NUMBER_58(val)	    vBIT(val, 19, 5)
2497221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_7_NUMBER_59(val)	    vBIT(val, 27, 5)
2498221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_7_NUMBER_60(val)	    vBIT(val, 35, 5)
2499221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_7_NUMBER_61(val)	    vBIT(val, 43, 5)
2500221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_7_NUMBER_62(val)	    vBIT(val, 51, 5)
2501221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_7_NUMBER_63(val)	    vBIT(val, 59, 5)
2502221167Sgnn/* 0x02540 */	u64	ugrp_srq_wrr_priority_8;
2503221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_8_NUMBER_64(val)	    vBIT(val, 3, 5)
2504221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_8_NUMBER_65(val)	    vBIT(val, 11, 5)
2505221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_8_NUMBER_66(val)	    vBIT(val, 19, 5)
2506221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_8_NUMBER_67(val)	    vBIT(val, 27, 5)
2507221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_8_NUMBER_68(val)	    vBIT(val, 35, 5)
2508221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_8_NUMBER_69(val)	    vBIT(val, 43, 5)
2509221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_8_NUMBER_70(val)	    vBIT(val, 51, 5)
2510221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_8_NUMBER_71(val)	    vBIT(val, 59, 5)
2511221167Sgnn/* 0x02548 */	u64	ugrp_srq_wrr_priority_9;
2512221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_9_NUMBER_72(val)	    vBIT(val, 3, 5)
2513221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_9_NUMBER_73(val)	    vBIT(val, 11, 5)
2514221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_9_NUMBER_74(val)	    vBIT(val, 19, 5)
2515221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_9_NUMBER_75(val)	    vBIT(val, 27, 5)
2516221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_9_NUMBER_76(val)	    vBIT(val, 35, 5)
2517221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_9_NUMBER_77(val)	    vBIT(val, 43, 5)
2518221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_9_NUMBER_78(val)	    vBIT(val, 51, 5)
2519221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_9_NUMBER_79(val)	    vBIT(val, 59, 5)
2520221167Sgnn/* 0x02550 */	u64	ugrp_srq_wrr_priority_10;
2521221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_10_NUMBER_80(val)    vBIT(val, 3, 5)
2522221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_10_NUMBER_81(val)    vBIT(val, 11, 5)
2523221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_10_NUMBER_82(val)    vBIT(val, 19, 5)
2524221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_10_NUMBER_83(val)    vBIT(val, 27, 5)
2525221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_10_NUMBER_84(val)    vBIT(val, 35, 5)
2526221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_10_NUMBER_85(val)    vBIT(val, 43, 5)
2527221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_10_NUMBER_86(val)    vBIT(val, 51, 5)
2528221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_10_NUMBER_87(val)    vBIT(val, 59, 5)
2529221167Sgnn/* 0x02558 */	u64	ugrp_srq_wrr_priority_11;
2530221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_11_NUMBER_88(val)    vBIT(val, 3, 5)
2531221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_11_NUMBER_89(val)    vBIT(val, 11, 5)
2532221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_11_NUMBER_90(val)    vBIT(val, 19, 5)
2533221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_11_NUMBER_91(val)    vBIT(val, 27, 5)
2534221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_11_NUMBER_92(val)    vBIT(val, 35, 5)
2535221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_11_NUMBER_93(val)    vBIT(val, 43, 5)
2536221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_11_NUMBER_94(val)    vBIT(val, 51, 5)
2537221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_11_NUMBER_95(val)    vBIT(val, 59, 5)
2538221167Sgnn/* 0x02560 */	u64	ugrp_srq_wrr_priority_12;
2539221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_12_NUMBER_96(val)    vBIT(val, 3, 5)
2540221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_12_NUMBER_97(val)    vBIT(val, 11, 5)
2541221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_12_NUMBER_98(val)    vBIT(val, 19, 5)
2542221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_12_NUMBER_99(val)    vBIT(val, 27, 5)
2543221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_12_NUMBER_100(val)   vBIT(val, 35, 5)
2544221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_12_NUMBER_101(val)   vBIT(val, 43, 5)
2545221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_12_NUMBER_102(val)   vBIT(val, 51, 5)
2546221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_12_NUMBER_103(val)   vBIT(val, 59, 5)
2547221167Sgnn/* 0x02568 */	u64	ugrp_srq_wrr_priority_13;
2548221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_13_NUMBER_104(val)   vBIT(val, 3, 5)
2549221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_13_NUMBER_105(val)   vBIT(val, 11, 5)
2550221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_13_NUMBER_106(val)   vBIT(val, 19, 5)
2551221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_13_NUMBER_107(val)   vBIT(val, 27, 5)
2552221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_13_NUMBER_108(val)   vBIT(val, 35, 5)
2553221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_13_NUMBER_109(val)   vBIT(val, 43, 5)
2554221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_13_NUMBER_110(val)   vBIT(val, 51, 5)
2555221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_13_NUMBER_111(val)   vBIT(val, 59, 5)
2556221167Sgnn/* 0x02570 */	u64	ugrp_srq_wrr_priority_14;
2557221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_14_NUMBER_112(val)   vBIT(val, 3, 5)
2558221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_14_NUMBER_113(val)   vBIT(val, 11, 5)
2559221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_14_NUMBER_114(val)   vBIT(val, 19, 5)
2560221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_14_NUMBER_115(val)   vBIT(val, 27, 5)
2561221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_14_NUMBER_116(val)   vBIT(val, 35, 5)
2562221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_14_NUMBER_117(val)   vBIT(val, 43, 5)
2563221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_14_NUMBER_118(val)   vBIT(val, 51, 5)
2564221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_14_NUMBER_119(val)   vBIT(val, 59, 5)
2565221167Sgnn/* 0x02578 */	u64	ugrp_srq_wrr_priority_15;
2566221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_15_NUMBER_120(val)   vBIT(val, 3, 5)
2567221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_15_NUMBER_121(val)   vBIT(val, 11, 5)
2568221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_15_NUMBER_122(val)   vBIT(val, 19, 5)
2569221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_15_NUMBER_123(val)   vBIT(val, 27, 5)
2570221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_15_NUMBER_124(val)   vBIT(val, 35, 5)
2571221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_15_NUMBER_125(val)   vBIT(val, 43, 5)
2572221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_15_NUMBER_126(val)   vBIT(val, 51, 5)
2573221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_15_NUMBER_127(val)   vBIT(val, 59, 5)
2574221167Sgnn/* 0x02580 */	u64	ugrp_srq_wrr_priority_16;
2575221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_16_NUMBER_128(val)   vBIT(val, 3, 5)
2576221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_16_NUMBER_129(val)   vBIT(val, 11, 5)
2577221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_16_NUMBER_130(val)   vBIT(val, 19, 5)
2578221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_16_NUMBER_131(val)   vBIT(val, 27, 5)
2579221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_16_NUMBER_132(val)   vBIT(val, 35, 5)
2580221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_16_NUMBER_133(val)   vBIT(val, 43, 5)
2581221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_16_NUMBER_134(val)   vBIT(val, 51, 5)
2582221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_16_NUMBER_135(val)   vBIT(val, 59, 5)
2583221167Sgnn/* 0x02588 */	u64	ugrp_srq_wrr_priority_17;
2584221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_17_NUMBER_136(val)   vBIT(val, 3, 5)
2585221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_17_NUMBER_137(val)   vBIT(val, 11, 5)
2586221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_17_NUMBER_138(val)   vBIT(val, 19, 5)
2587221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_17_NUMBER_139(val)   vBIT(val, 27, 5)
2588221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_17_NUMBER_140(val)   vBIT(val, 35, 5)
2589221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_17_NUMBER_141(val)   vBIT(val, 43, 5)
2590221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_17_NUMBER_142(val)   vBIT(val, 51, 5)
2591221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_17_NUMBER_143(val)   vBIT(val, 59, 5)
2592221167Sgnn/* 0x02590 */	u64	ugrp_srq_wrr_priority_18;
2593221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_18_NUMBER_144(val)   vBIT(val, 3, 5)
2594221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_18_NUMBER_145(val)   vBIT(val, 11, 5)
2595221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_18_NUMBER_146(val)   vBIT(val, 19, 5)
2596221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_18_NUMBER_147(val)   vBIT(val, 27, 5)
2597221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_18_NUMBER_148(val)   vBIT(val, 35, 5)
2598221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_18_NUMBER_149(val)   vBIT(val, 43, 5)
2599221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_18_NUMBER_150(val)   vBIT(val, 51, 5)
2600221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_18_NUMBER_151(val)   vBIT(val, 59, 5)
2601221167Sgnn/* 0x02598 */	u64	ugrp_srq_wrr_priority_19;
2602221167Sgnn#define	VXGE_HAL_UGRP_SRQ_WRR_PRIORITY_19_NUMBER_152(val)   vBIT(val, 3, 5)
2603221167Sgnn/* 0x025a0 */	u64	ugrp_cqrq_wrr_priority_0;
2604221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_0_NUMBER_0(val)	    vBIT(val, 3, 5)
2605221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_0_NUMBER_1(val)	    vBIT(val, 11, 5)
2606221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_0_NUMBER_2(val)	    vBIT(val, 19, 5)
2607221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_0_NUMBER_3(val)	    vBIT(val, 27, 5)
2608221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_0_NUMBER_4(val)	    vBIT(val, 35, 5)
2609221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_0_NUMBER_5(val)	    vBIT(val, 43, 5)
2610221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_0_NUMBER_6(val)	    vBIT(val, 51, 5)
2611221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_0_NUMBER_7(val)	    vBIT(val, 59, 5)
2612221167Sgnn/* 0x025a8 */	u64	ugrp_cqrq_wrr_priority_1;
2613221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_1_NUMBER_8(val)	    vBIT(val, 3, 5)
2614221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_1_NUMBER_9(val)	    vBIT(val, 11, 5)
2615221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_1_NUMBER_10(val)    vBIT(val, 19, 5)
2616221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_1_NUMBER_11(val)    vBIT(val, 27, 5)
2617221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_1_NUMBER_12(val)    vBIT(val, 35, 5)
2618221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_1_NUMBER_13(val)    vBIT(val, 43, 5)
2619221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_1_NUMBER_14(val)    vBIT(val, 51, 5)
2620221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_1_NUMBER_15(val)    vBIT(val, 59, 5)
2621221167Sgnn/* 0x025b0 */	u64	ugrp_cqrq_wrr_priority_2;
2622221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_2_NUMBER_16(val)    vBIT(val, 3, 5)
2623221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_2_NUMBER_17(val)    vBIT(val, 11, 5)
2624221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_2_NUMBER_18(val)    vBIT(val, 19, 5)
2625221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_2_NUMBER_19(val)    vBIT(val, 27, 5)
2626221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_2_NUMBER_20(val)    vBIT(val, 35, 5)
2627221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_2_NUMBER_21(val)    vBIT(val, 43, 5)
2628221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_2_NUMBER_22(val)    vBIT(val, 51, 5)
2629221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_2_NUMBER_23(val)    vBIT(val, 59, 5)
2630221167Sgnn/* 0x025b8 */	u64	ugrp_cqrq_wrr_priority_3;
2631221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_3_NUMBER_24(val)    vBIT(val, 3, 5)
2632221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_3_NUMBER_25(val)    vBIT(val, 11, 5)
2633221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_3_NUMBER_26(val)    vBIT(val, 19, 5)
2634221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_3_NUMBER_27(val)    vBIT(val, 27, 5)
2635221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_3_NUMBER_28(val)    vBIT(val, 35, 5)
2636221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_3_NUMBER_29(val)    vBIT(val, 43, 5)
2637221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_3_NUMBER_30(val)    vBIT(val, 51, 5)
2638221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_3_NUMBER_31(val)    vBIT(val, 59, 5)
2639221167Sgnn/* 0x025c0 */	u64	ugrp_cqrq_wrr_priority_4;
2640221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_4_NUMBER_32(val)    vBIT(val, 3, 5)
2641221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_4_NUMBER_33(val)    vBIT(val, 11, 5)
2642221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_4_NUMBER_34(val)    vBIT(val, 19, 5)
2643221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_4_NUMBER_35(val)    vBIT(val, 27, 5)
2644221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_4_NUMBER_36(val)    vBIT(val, 35, 5)
2645221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_4_NUMBER_37(val)    vBIT(val, 43, 5)
2646221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_4_NUMBER_38(val)    vBIT(val, 51, 5)
2647221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_4_NUMBER_39(val)    vBIT(val, 59, 5)
2648221167Sgnn/* 0x025c8 */	u64	ugrp_cqrq_wrr_priority_5;
2649221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_5_NUMBER_40(val)    vBIT(val, 3, 5)
2650221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_5_NUMBER_41(val)    vBIT(val, 11, 5)
2651221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_5_NUMBER_42(val)    vBIT(val, 19, 5)
2652221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_5_NUMBER_43(val)    vBIT(val, 27, 5)
2653221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_5_NUMBER_44(val)    vBIT(val, 35, 5)
2654221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_5_NUMBER_45(val)    vBIT(val, 43, 5)
2655221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_5_NUMBER_46(val)    vBIT(val, 51, 5)
2656221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_5_NUMBER_47(val)    vBIT(val, 59, 5)
2657221167Sgnn/* 0x025d0 */	u64	ugrp_cqrq_wrr_priority_6;
2658221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_6_NUMBER_48(val)    vBIT(val, 3, 5)
2659221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_6_NUMBER_49(val)    vBIT(val, 11, 5)
2660221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_6_NUMBER_50(val)    vBIT(val, 19, 5)
2661221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_6_NUMBER_51(val)    vBIT(val, 27, 5)
2662221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_6_NUMBER_52(val)    vBIT(val, 35, 5)
2663221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_6_NUMBER_53(val)    vBIT(val, 43, 5)
2664221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_6_NUMBER_54(val)    vBIT(val, 51, 5)
2665221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_6_NUMBER_55(val)    vBIT(val, 59, 5)
2666221167Sgnn/* 0x025d8 */	u64	ugrp_cqrq_wrr_priority_7;
2667221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_7_NUMBER_56(val)    vBIT(val, 3, 5)
2668221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_7_NUMBER_57(val)    vBIT(val, 11, 5)
2669221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_7_NUMBER_58(val)    vBIT(val, 19, 5)
2670221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_7_NUMBER_59(val)    vBIT(val, 27, 5)
2671221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_7_NUMBER_60(val)    vBIT(val, 35, 5)
2672221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_7_NUMBER_61(val)    vBIT(val, 43, 5)
2673221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_7_NUMBER_62(val)    vBIT(val, 51, 5)
2674221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_7_NUMBER_63(val)    vBIT(val, 59, 5)
2675221167Sgnn/* 0x025e0 */	u64	ugrp_cqrq_wrr_priority_8;
2676221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_8_NUMBER_64(val)    vBIT(val, 3, 5)
2677221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_8_NUMBER_65(val)    vBIT(val, 11, 5)
2678221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_8_NUMBER_66(val)    vBIT(val, 19, 5)
2679221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_8_NUMBER_67(val)    vBIT(val, 27, 5)
2680221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_8_NUMBER_68(val)    vBIT(val, 35, 5)
2681221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_8_NUMBER_69(val)    vBIT(val, 43, 5)
2682221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_8_NUMBER_70(val)    vBIT(val, 51, 5)
2683221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_8_NUMBER_71(val)    vBIT(val, 59, 5)
2684221167Sgnn/* 0x025e8 */	u64	ugrp_cqrq_wrr_priority_9;
2685221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_9_NUMBER_72(val)    vBIT(val, 3, 5)
2686221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_9_NUMBER_73(val)    vBIT(val, 11, 5)
2687221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_9_NUMBER_74(val)    vBIT(val, 19, 5)
2688221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_9_NUMBER_75(val)    vBIT(val, 27, 5)
2689221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_9_NUMBER_76(val)    vBIT(val, 35, 5)
2690221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_9_NUMBER_77(val)    vBIT(val, 43, 5)
2691221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_9_NUMBER_78(val)    vBIT(val, 51, 5)
2692221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_9_NUMBER_79(val)    vBIT(val, 59, 5)
2693221167Sgnn/* 0x025f0 */	u64	ugrp_cqrq_wrr_priority_10;
2694221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_10_NUMBER_80(val)   vBIT(val, 3, 5)
2695221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_10_NUMBER_81(val)   vBIT(val, 11, 5)
2696221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_10_NUMBER_82(val)   vBIT(val, 19, 5)
2697221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_10_NUMBER_83(val)   vBIT(val, 27, 5)
2698221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_10_NUMBER_84(val)   vBIT(val, 35, 5)
2699221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_10_NUMBER_85(val)   vBIT(val, 43, 5)
2700221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_10_NUMBER_86(val)   vBIT(val, 51, 5)
2701221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_10_NUMBER_87(val)   vBIT(val, 59, 5)
2702221167Sgnn/* 0x025f8 */	u64	ugrp_cqrq_wrr_priority_11;
2703221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_11_NUMBER_88(val)   vBIT(val, 3, 5)
2704221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_11_NUMBER_89(val)   vBIT(val, 11, 5)
2705221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_11_NUMBER_90(val)   vBIT(val, 19, 5)
2706221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_11_NUMBER_91(val)   vBIT(val, 27, 5)
2707221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_11_NUMBER_92(val)   vBIT(val, 35, 5)
2708221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_11_NUMBER_93(val)   vBIT(val, 43, 5)
2709221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_11_NUMBER_94(val)   vBIT(val, 51, 5)
2710221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_11_NUMBER_95(val)   vBIT(val, 59, 5)
2711221167Sgnn/* 0x02600 */	u64	ugrp_cqrq_wrr_priority_12;
2712221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_12_NUMBER_96(val)   vBIT(val, 3, 5)
2713221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_12_NUMBER_97(val)   vBIT(val, 11, 5)
2714221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_12_NUMBER_98(val)   vBIT(val, 19, 5)
2715221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_12_NUMBER_99(val)   vBIT(val, 27, 5)
2716221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_12_NUMBER_100(val)  vBIT(val, 35, 5)
2717221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_12_NUMBER_101(val)  vBIT(val, 43, 5)
2718221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_12_NUMBER_102(val)  vBIT(val, 51, 5)
2719221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_12_NUMBER_103(val)  vBIT(val, 59, 5)
2720221167Sgnn/* 0x02608 */	u64	ugrp_cqrq_wrr_priority_13;
2721221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_13_NUMBER_104(val)  vBIT(val, 3, 5)
2722221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_13_NUMBER_105(val)  vBIT(val, 11, 5)
2723221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_13_NUMBER_106(val)  vBIT(val, 19, 5)
2724221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_13_NUMBER_107(val)  vBIT(val, 27, 5)
2725221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_13_NUMBER_108(val)  vBIT(val, 35, 5)
2726221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_13_NUMBER_109(val)  vBIT(val, 43, 5)
2727221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_13_NUMBER_110(val)  vBIT(val, 51, 5)
2728221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_13_NUMBER_111(val)  vBIT(val, 59, 5)
2729221167Sgnn/* 0x02610 */	u64	ugrp_cqrq_wrr_priority_14;
2730221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_14_NUMBER_112(val)  vBIT(val, 3, 5)
2731221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_14_NUMBER_113(val)  vBIT(val, 11, 5)
2732221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_14_NUMBER_114(val)  vBIT(val, 19, 5)
2733221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_14_NUMBER_115(val)  vBIT(val, 27, 5)
2734221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_14_NUMBER_116(val)  vBIT(val, 35, 5)
2735221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_14_NUMBER_117(val)  vBIT(val, 43, 5)
2736221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_14_NUMBER_118(val)  vBIT(val, 51, 5)
2737221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_14_NUMBER_119(val)  vBIT(val, 59, 5)
2738221167Sgnn/* 0x02618 */	u64	ugrp_cqrq_wrr_priority_15;
2739221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_15_NUMBER_120(val)  vBIT(val, 3, 5)
2740221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_15_NUMBER_121(val)  vBIT(val, 11, 5)
2741221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_15_NUMBER_122(val)  vBIT(val, 19, 5)
2742221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_15_NUMBER_123(val)  vBIT(val, 27, 5)
2743221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_15_NUMBER_124(val)  vBIT(val, 35, 5)
2744221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_15_NUMBER_125(val)  vBIT(val, 43, 5)
2745221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_15_NUMBER_126(val)  vBIT(val, 51, 5)
2746221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_15_NUMBER_127(val)  vBIT(val, 59, 5)
2747221167Sgnn/* 0x02620 */	u64	ugrp_cqrq_wrr_priority_16;
2748221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_16_NUMBER_128(val)  vBIT(val, 3, 5)
2749221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_16_NUMBER_129(val)  vBIT(val, 11, 5)
2750221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_16_NUMBER_130(val)  vBIT(val, 19, 5)
2751221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_16_NUMBER_131(val)  vBIT(val, 27, 5)
2752221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_16_NUMBER_132(val)  vBIT(val, 35, 5)
2753221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_16_NUMBER_133(val)  vBIT(val, 43, 5)
2754221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_16_NUMBER_134(val)  vBIT(val, 51, 5)
2755221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_16_NUMBER_135(val)  vBIT(val, 59, 5)
2756221167Sgnn/* 0x02628 */	u64	ugrp_cqrq_wrr_priority_17;
2757221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_17_NUMBER_136(val)  vBIT(val, 3, 5)
2758221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_17_NUMBER_137(val)  vBIT(val, 11, 5)
2759221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_17_NUMBER_138(val)  vBIT(val, 19, 5)
2760221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_17_NUMBER_139(val)  vBIT(val, 27, 5)
2761221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_17_NUMBER_140(val)  vBIT(val, 35, 5)
2762221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_17_NUMBER_141(val)  vBIT(val, 43, 5)
2763221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_17_NUMBER_142(val)  vBIT(val, 51, 5)
2764221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_17_NUMBER_143(val)  vBIT(val, 59, 5)
2765221167Sgnn/* 0x02630 */	u64	ugrp_cqrq_wrr_priority_18;
2766221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_18_NUMBER_144(val)  vBIT(val, 3, 5)
2767221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_18_NUMBER_145(val)  vBIT(val, 11, 5)
2768221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_18_NUMBER_146(val)  vBIT(val, 19, 5)
2769221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_18_NUMBER_147(val)  vBIT(val, 27, 5)
2770221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_18_NUMBER_148(val)  vBIT(val, 35, 5)
2771221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_18_NUMBER_149(val)  vBIT(val, 43, 5)
2772221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_18_NUMBER_150(val)  vBIT(val, 51, 5)
2773221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_18_NUMBER_151(val)  vBIT(val, 59, 5)
2774221167Sgnn/* 0x02638 */	u64	ugrp_cqrq_wrr_priority_19;
2775221167Sgnn#define	VXGE_HAL_UGRP_CQRQ_WRR_PRIORITY_19_NUMBER_152(val)  vBIT(val, 3, 5)
2776221167Sgnn/* 0x02640 */	u64	usdc_ecc_ctrl;
2777221167Sgnn#define	VXGE_HAL_USDC_ECC_CTRL_ECC_DISABLE		    mBIT(7)
2778221167Sgnn/* 0x02648 */	u64	usdc_vpbp_ctrl;
2779221167Sgnn#define	VXGE_HAL_USDC_VPBP_CTRL_MSG_DIS			    mBIT(0)
2780221167Sgnn#define	VXGE_HAL_USDC_VPBP_CTRL_H2L_DIS			    mBIT(1)
2781221167Sgnn	u8	unused02700[0x02700 - 0x02650];
2782221167Sgnn
2783221167Sgnn/* 0x02700 */	u64	rtdma_int_status;
2784221167Sgnn#define	VXGE_HAL_RTDMA_INT_STATUS_PDA_ALARM_PDA_INT	    mBIT(1)
2785221167Sgnn#define	VXGE_HAL_RTDMA_INT_STATUS_PCC_ERROR_PCC_INT	    mBIT(2)
2786221167Sgnn#define	VXGE_HAL_RTDMA_INT_STATUS_LSO_ERROR_LSO_INT	    mBIT(4)
2787221167Sgnn#define	VXGE_HAL_RTDMA_INT_STATUS_SM_ERROR_SM_INT	    mBIT(5)
2788221167Sgnn/* 0x02708 */	u64	rtdma_int_mask;
2789221167Sgnn/* 0x02710 */	u64	pda_alarm_reg;
2790221167Sgnn#define	VXGE_HAL_PDA_ALARM_REG_PDA_HSC_FIFO_ERR		    mBIT(0)
2791221167Sgnn#define	VXGE_HAL_PDA_ALARM_REG_PDA_SM_ERR		    mBIT(1)
2792221167Sgnn/* 0x02718 */	u64	pda_alarm_mask;
2793221167Sgnn/* 0x02720 */	u64	pda_alarm_alarm;
2794221167Sgnn/* 0x02728 */	u64	pcc_error_reg;
2795221167Sgnn#define	VXGE_HAL_PCC_ERROR_REG_PCC_PCC_FRM_BUF_SBE(n)	    mBIT(n)
2796221167Sgnn#define	VXGE_HAL_PCC_ERROR_REG_PCC_PCC_TXDO_SBE(n)	    mBIT(n)
2797221167Sgnn#define	VXGE_HAL_PCC_ERROR_REG_PCC_PCC_FRM_BUF_DBE(n)	    mBIT(n)
2798221167Sgnn#define	VXGE_HAL_PCC_ERROR_REG_PCC_PCC_TXDO_DBE(n)	    mBIT(n)
2799221167Sgnn#define	VXGE_HAL_PCC_ERROR_REG_PCC_PCC_FSM_ERR_ALARM(n)	    mBIT(n)
2800221167Sgnn#define	VXGE_HAL_PCC_ERROR_REG_PCC_PCC_SERR(n)		    mBIT(n)
2801221167Sgnn/* 0x02730 */	u64	pcc_error_mask;
2802221167Sgnn/* 0x02738 */	u64	pcc_error_alarm;
2803221167Sgnn/* 0x02740 */	u64	lso_error_reg;
2804221167Sgnn#define	VXGE_HAL_LSO_ERROR_REG_PCC_LSO_ABORT(n)		    mBIT(n)
2805221167Sgnn#define	VXGE_HAL_LSO_ERROR_REG_PCC_LSO_FSM_ERR_ALARM(n)	    mBIT(n)
2806221167Sgnn/* 0x02748 */	u64	lso_error_mask;
2807221167Sgnn/* 0x02750 */	u64	lso_error_alarm;
2808221167Sgnn/* 0x02758 */	u64	sm_error_reg;
2809221167Sgnn#define	VXGE_HAL_SM_ERROR_REG_SM_FSM_ERR_ALARM		    mBIT(15)
2810221167Sgnn/* 0x02760 */	u64	sm_error_mask;
2811221167Sgnn/* 0x02768 */	u64	sm_error_alarm;
2812221167Sgnn/* 0x02770 */	u64	pda_control;
2813221167Sgnn#define	VXGE_HAL_PDA_CONTROL_PCC_INTERLOCK_EN		    mBIT(7)
2814221167Sgnn#define	VXGE_HAL_PDA_CONTROL_SPLIT_IDLE			    mBIT(15)
2815221167Sgnn#define	VXGE_HAL_PDA_CONTROL_PCC_MAX_DISABLE		    mBIT(23)
2816221167Sgnn#define	VXGE_HAL_PDA_CONTROL_H2L_DO_GATE_EN		    mBIT(31)
2817221167Sgnn#define	VXGE_HAL_PDA_CONTROL_TXD_INT_NUM_CTLR		    mBIT(39)
2818221167Sgnn#define	VXGE_HAL_PDA_CONTROL_ISSUE_8B_READ		    mBIT(47)
2819221167Sgnn/* 0x02778 */	u64	pda_pda_control_0;
2820221167Sgnn#define	VXGE_HAL_PDA_PDA_CONTROL_0_PCC_MAX(val)		    vBIT(val, 4, 4)
2821221167Sgnn#define	VXGE_HAL_PDA_PDA_CONTROL_0_FE_MAX(val)		    vBIT(val, 13, 3)
2822221167Sgnn/* 0x02780 */	u64	pda_pda_service_state_0;
2823221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_0_NUMBER_0(val)	    vBIT(val, 5, 3)
2824221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_0_NUMBER_1(val)	    vBIT(val, 13, 3)
2825221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_0_NUMBER_2(val)	    vBIT(val, 21, 3)
2826221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_0_NUMBER_3(val)	    vBIT(val, 29, 3)
2827221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_0_NUMBER_4(val)	    vBIT(val, 37, 3)
2828221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_0_NUMBER_5(val)	    vBIT(val, 45, 3)
2829221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_0_NUMBER_6(val)	    vBIT(val, 53, 3)
2830221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_0_NUMBER_7(val)	    vBIT(val, 61, 3)
2831221167Sgnn/* 0x02788 */	u64	pda_pda_service_state_1;
2832221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_1_NUMBER_8(val)	    vBIT(val, 5, 3)
2833221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_1_NUMBER_9(val)	    vBIT(val, 13, 3)
2834221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_1_NUMBER_10(val)	    vBIT(val, 21, 3)
2835221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_1_NUMBER_11(val)	    vBIT(val, 29, 3)
2836221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_1_NUMBER_12(val)	    vBIT(val, 37, 3)
2837221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_1_NUMBER_13(val)	    vBIT(val, 45, 3)
2838221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_1_NUMBER_14(val)	    vBIT(val, 53, 3)
2839221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_1_NUMBER_15(val)	    vBIT(val, 61, 3)
2840221167Sgnn/* 0x02790 */	u64	pda_pda_service_state_2;
2841221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_2_NUMBER_16(val)	    vBIT(val, 5, 3)
2842221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_2_NUMBER_17(val)	    vBIT(val, 13, 3)
2843221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_2_NUMBER_18(val)	    vBIT(val, 21, 3)
2844221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_2_NUMBER_19(val)	    vBIT(val, 29, 3)
2845221167Sgnn#define	VXGE_HAL_PDA_PDA_SERVICE_STATE_2_NUMBER_20(val)	    vBIT(val, 37, 3)
2846221167Sgnn/* 0x02798 */	u64	pda_pda_task_priority_number;
2847221167Sgnn#define	VXGE_HAL_PDA_PDA_TASK_PRIORITY_NUMBER_CXP(val)	    vBIT(val, 5, 3)
2848221167Sgnn#define	VXGE_HAL_PDA_PDA_TASK_PRIORITY_NUMBER_H2L(val)	    vBIT(val, 13, 3)
2849221167Sgnn#define	VXGE_HAL_PDA_PDA_TASK_PRIORITY_NUMBER_KDFC(val)	    vBIT(val, 21, 3)
2850221167Sgnn#define	VXGE_HAL_PDA_PDA_TASK_PRIORITY_NUMBER_MP(val)	    vBIT(val, 29, 3)
2851221167Sgnn#define	VXGE_HAL_PDA_PDA_TASK_PRIORITY_NUMBER_PE(val)	    vBIT(val, 37, 3)
2852221167Sgnn#define	VXGE_HAL_PDA_PDA_TASK_PRIORITY_NUMBER_QCC(val)	    vBIT(val, 45, 3)
2853221167Sgnn/* 0x027a0 */	u64	pda_vp;
2854221167Sgnn#define	VXGE_HAL_PDA_VP_RD_XON_ENABLE			    mBIT(0)
2855221167Sgnn#define	VXGE_HAL_PDA_VP_WR_XON_ENABLE			    mBIT(1)
2856221167Sgnn#define	VXGE_HAL_PDA_VP_NO_ACTIVITY_DISABLE		    mBIT(2)
2857221167Sgnn/* 0x027a8 */	u64	txd_ownership_ctrl;
2858221167Sgnn#define	VXGE_HAL_TXD_OWNERSHIP_CTRL_KEEP_OWNERSHIP	    mBIT(7)
2859221167Sgnn/* 0x027b0 */	u64	pcc_cfg;
2860221167Sgnn#define	VXGE_HAL_PCC_CFG_PCC_ENABLE(n)			    mBIT(n)
2861221167Sgnn#define	VXGE_HAL_PCC_CFG_PCC_ECC_ENABLE_N(n)		    mBIT(n)
2862221167Sgnn/* 0x027b8 */	u64	pcc_control;
2863221167Sgnn#define	VXGE_HAL_PCC_CONTROL_FE_ENABLE(val)		    vBIT(val, 6, 2)
2864221167Sgnn#define	VXGE_HAL_PCC_CONTROL_EARLY_ASSIGN_EN		    mBIT(15)
2865221167Sgnn#define	VXGE_HAL_PCC_CONTROL_UNBLOCK_DB_ERR		    mBIT(31)
2866221167Sgnn/* 0x027c0 */	u64	pda_status1;
2867221167Sgnn#define	VXGE_HAL_PDA_STATUS1_PDA_WRAP_0_CTR(val)	    vBIT(val, 4, 4)
2868221167Sgnn#define	VXGE_HAL_PDA_STATUS1_PDA_WRAP_1_CTR(val)	    vBIT(val, 12, 4)
2869221167Sgnn#define	VXGE_HAL_PDA_STATUS1_PDA_WRAP_2_CTR(val)	    vBIT(val, 20, 4)
2870221167Sgnn#define	VXGE_HAL_PDA_STATUS1_PDA_WRAP_3_CTR(val)	    vBIT(val, 28, 4)
2871221167Sgnn#define	VXGE_HAL_PDA_STATUS1_PDA_WRAP_4_CTR(val)	    vBIT(val, 36, 4)
2872221167Sgnn#define	VXGE_HAL_PDA_STATUS1_PDA_WRAP_5_CTR(val)	    vBIT(val, 44, 4)
2873221167Sgnn#define	VXGE_HAL_PDA_STATUS1_PDA_WRAP_6_CTR(val)	    vBIT(val, 52, 4)
2874221167Sgnn#define	VXGE_HAL_PDA_STATUS1_PDA_WRAP_7_CTR(val)	    vBIT(val, 60, 4)
2875221167Sgnn/* 0x027c8 */	u64	rtdma_bw_timer;
2876221167Sgnn#define	VXGE_HAL_RTDMA_BW_TIMER_TIMER_CTRL(val)		    vBIT(val, 12, 4)
2877221167Sgnn	u8	unused02900[0x02900 - 0x027d0];
2878221167Sgnn
2879221167Sgnn/* 0x02900 */	u64	g3cmct_int_status;
2880221167Sgnn#define	VXGE_HAL_G3CMCT_INT_STATUS_ERR_G3IF_INT		    mBIT(0)
2881221167Sgnn/* 0x02908 */	u64	g3cmct_int_mask;
2882221167Sgnn/* 0x02910 */	u64	g3cmct_err_reg;
2883221167Sgnn#define	VXGE_HAL_G3CMCT_ERR_REG_G3IF_SM_ERR		    mBIT(4)
2884221167Sgnn#define	VXGE_HAL_G3CMCT_ERR_REG_G3IF_GDDR3_DECC		    mBIT(5)
2885221167Sgnn#define	VXGE_HAL_G3CMCT_ERR_REG_G3IF_GDDR3_U_DECC	    mBIT(6)
2886221167Sgnn#define	VXGE_HAL_G3CMCT_ERR_REG_G3IF_CTRL_FIFO_DECC	    mBIT(7)
2887221167Sgnn#define	VXGE_HAL_G3CMCT_ERR_REG_G3IF_GDDR3_SECC		    mBIT(29)
2888221167Sgnn#define	VXGE_HAL_G3CMCT_ERR_REG_G3IF_GDDR3_U_SECC	    mBIT(30)
2889221167Sgnn#define	VXGE_HAL_G3CMCT_ERR_REG_G3IF_CTRL_FIFO_SECC	    mBIT(31)
2890221167Sgnn/* 0x02918 */	u64	g3cmct_err_mask;
2891221167Sgnn/* 0x02920 */	u64	g3cmct_err_alarm;
2892221167Sgnn/* 0x02928 */	u64	g3cmct_config0;
2893221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG0_RD_CMD_LATENCY_RPATH(val)   vBIT(val, 5, 3)
2894221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG0_RD_CMD_LATENCY(val)	    vBIT(val, 13, 3)
2895221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG0_REFRESH_PER(val)	    vBIT(val, 16, 16)
2896221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG0_TRC(val)		    vBIT(val, 35, 5)
2897221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG0_TRRD(val)		    vBIT(val, 44, 4)
2898221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG0_TFAW(val)		    vBIT(val, 50, 6)
2899221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG0_RD_FIFO_THR(val)	    vBIT(val, 58, 6)
2900221167Sgnn/* 0x02930 */	u64	g3cmct_config1;
2901221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG1_BIC_THR(val)		    vBIT(val, 3, 5)
2902221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG1_BIC_OFF			    mBIT(15)
2903221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG1_IGNORE_BEM		    mBIT(23)
2904221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG1_RD_SAMPLING(val)	    vBIT(val, 29, 3)
2905221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG1_CMD_START_PHASE		    mBIT(39)
2906221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG1_BIC_HI_THR(val)		    vBIT(val, 43, 5)
2907221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG1_BIC_MODE(val)		    vBIT(val, 54, 2)
2908221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG1_ECC_ENABLE(val)		    vBIT(val, 57, 7)
2909221167Sgnn/* 0x02938 */	u64	g3cmct_config2;
2910221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG2_DEV_USE_ENABLE(val)	    vBIT(val, 6, 2)
2911221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG2_DEV_USE_VALUE(val)	    vBIT(val, 9, 7)
2912221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG2_ARBITER_CTRL(val)	    vBIT(val, 22, 2)
2913221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG2_DEFINE_CAD		    mBIT(31)
2914221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG2_DEFINE_NOP_AD		    mBIT(39)
2915221167Sgnn#define	VXGE_HAL_G3CMCT_CONFIG2_LAST_CADD(val)		    vBIT(val, 43, 13)
2916221167Sgnn/* 0x02940 */	u64	g3cmct_init0;
2917221167Sgnn#define	VXGE_HAL_G3CMCT_INIT0_MRS_BAD(val)		    vBIT(val, 5, 3)
2918221167Sgnn#define	VXGE_HAL_G3CMCT_INIT0_MRS_WL(val)		    vBIT(val, 13, 3)
2919221167Sgnn#define	VXGE_HAL_G3CMCT_INIT0_MRS_DLL			    mBIT(23)
2920221167Sgnn#define	VXGE_HAL_G3CMCT_INIT0_MRS_TM			    mBIT(39)
2921221167Sgnn#define	VXGE_HAL_G3CMCT_INIT0_MRS_CL(val)		    vBIT(val, 44, 4)
2922221167Sgnn#define	VXGE_HAL_G3CMCT_INIT0_MRS_BT			    mBIT(55)
2923221167Sgnn#define	VXGE_HAL_G3CMCT_INIT0_MRS_BL(val)		    vBIT(val, 62, 2)
2924221167Sgnn/* 0x02948 */	u64	g3cmct_init1;
2925221167Sgnn#define	VXGE_HAL_G3CMCT_INIT1_EMRS_BAD(val)		    vBIT(val, 5, 3)
2926221167Sgnn#define	VXGE_HAL_G3CMCT_INIT1_EMRS_AD_TER		    mBIT(15)
2927221167Sgnn#define	VXGE_HAL_G3CMCT_INIT1_EMRS_ID			    mBIT(23)
2928221167Sgnn#define	VXGE_HAL_G3CMCT_INIT1_EMRS_RON			    mBIT(39)
2929221167Sgnn#define	VXGE_HAL_G3CMCT_INIT1_EMRS_AL			    mBIT(47)
2930221167Sgnn#define	VXGE_HAL_G3CMCT_INIT1_EMRS_TWR(val)		    vBIT(val, 53, 3)
2931221167Sgnn#define	VXGE_HAL_G3CMCT_INIT1_EMRS_DQ_TER(val)		    vBIT(val, 62, 2)
2932221167Sgnn/* 0x02950 */	u64	g3cmct_init2;
2933221167Sgnn#define	VXGE_HAL_G3CMCT_INIT2_EMRS_DR_STR(val)		    vBIT(val, 6, 2)
2934221167Sgnn#define	VXGE_HAL_G3CMCT_INIT2_START_INI	mBIT(15)
2935221167Sgnn#define	VXGE_HAL_G3CMCT_INIT2_POWER_UP_DELAY(val)	    vBIT(val, 16, 24)
2936221167Sgnn#define	VXGE_HAL_G3CMCT_INIT2_ACTIVE_CMD_DELAY(val)	    vBIT(val, 40, 24)
2937221167Sgnn/* 0x02958 */	u64	g3cmct_init3;
2938221167Sgnn#define	VXGE_HAL_G3CMCT_INIT3_TRP_DELAY(val)		    vBIT(val, 0, 8)
2939221167Sgnn#define	VXGE_HAL_G3CMCT_INIT3_TMRD_DELAY(val)		    vBIT(val, 8, 8)
2940221167Sgnn#define	VXGE_HAL_G3CMCT_INIT3_TWR2PRE_DELAY(val)	    vBIT(val, 16, 8)
2941221167Sgnn#define	VXGE_HAL_G3CMCT_INIT3_TRD2PRE_DELAY(val)	    vBIT(val, 24, 8)
2942221167Sgnn#define	VXGE_HAL_G3CMCT_INIT3_TRCDR_DELAY(val)		    vBIT(val, 32, 8)
2943221167Sgnn#define	VXGE_HAL_G3CMCT_INIT3_TRCDW_DELAY(val)		    vBIT(val, 40, 8)
2944221167Sgnn#define	VXGE_HAL_G3CMCT_INIT3_TWR2RD_DELAY(val)		    vBIT(val, 48, 8)
2945221167Sgnn#define	VXGE_HAL_G3CMCT_INIT3_TRD2WR_DELAY(val)		    vBIT(val, 56, 8)
2946221167Sgnn/* 0x02960 */	u64	g3cmct_init4;
2947221167Sgnn#define	VXGE_HAL_G3CMCT_INIT4_TRFC_DELAY(val)		    vBIT(val, 0, 8)
2948221167Sgnn#define	VXGE_HAL_G3CMCT_INIT4_REFRESH_BURSTS(val)	    vBIT(val, 12, 4)
2949221167Sgnn#define	VXGE_HAL_G3CMCT_INIT4_CKE_INIT_VAL		    mBIT(31)
2950221167Sgnn#define	VXGE_HAL_G3CMCT_INIT4_VENDOR_ID(val)		    vBIT(val, 32, 8)
2951221167Sgnn#define	VXGE_HAL_G3CMCT_INIT4_OOO_DEPTH(val)		    vBIT(val, 42, 6)
2952221167Sgnn#define	VXGE_HAL_G3CMCT_INIT4_ICTRL_INIT_DONE		    mBIT(55)
2953221167Sgnn#define	VXGE_HAL_G3CMCT_INIT4_IOCAL_WAIT_DISABLE	    mBIT(63)
2954221167Sgnn/* 0x02968 */	u64	g3cmct_init5;
2955221167Sgnn#define	VXGE_HAL_G3CMCT_INIT5_TRAS_DELAY(val)		    vBIT(val, 3, 5)
2956221167Sgnn#define	VXGE_HAL_G3CMCT_INIT5_TVID_DELAY(val)		    vBIT(val, 8, 8)
2957221167Sgnn#define	VXGE_HAL_G3CMCT_INIT5_TWR_APRE2CMD(val)		    vBIT(val, 16, 8)
2958221167Sgnn#define	VXGE_HAL_G3CMCT_INIT5_TRD_APRE2CMD(val)		    vBIT(val, 24, 8)
2959221167Sgnn#define	VXGE_HAL_G3CMCT_INIT5_TWR_APRE2CMD_CON(val)	    vBIT(val, 32, 8)
2960221167Sgnn#define	VXGE_HAL_G3CMCT_INIT5_GDDR3_DLL_DELAY(val)	    vBIT(val, 40, 24)
2961221167Sgnn/* 0x02970 */	u64	g3cmct_dll_training1;
2962221167Sgnn#define	VXGE_HAL_G3CMCT_DLL_TRAINING1_DLL_TRA_DATA00(val)   vBIT(val, 0, 64)
2963221167Sgnn/* 0x02978 */	u64	g3cmct_dll_training2;
2964221167Sgnn#define	VXGE_HAL_G3CMCT_DLL_TRAINING2_DLL_TRA_DATA01(val)   vBIT(val, 0, 64)
2965221167Sgnn/* 0x02980 */	u64	g3cmct_dll_training3;
2966221167Sgnn#define	VXGE_HAL_G3CMCT_DLL_TRAINING3_DLL_TRA_DATA10(val)   vBIT(val, 0, 64)
2967221167Sgnn/* 0x02988 */	u64	g3cmct_dll_training4;
2968221167Sgnn#define	VXGE_HAL_G3CMCT_DLL_TRAINING4_DLL_TRA_DATA11(val)   vBIT(val, 0, 64)
2969221167Sgnn/* 0x02990 */	u64	g3cmct_dll_training6;
2970221167Sgnn#define	VXGE_HAL_G3CMCT_DLL_TRAINING6_DLL_TRA_DATA20(val)   vBIT(val, 0, 64)
2971221167Sgnn/* 0x02998 */	u64	g3cmct_dll_training7;
2972221167Sgnn#define	VXGE_HAL_G3CMCT_DLL_TRAINING7_DLL_TRA_DATA21(val)   vBIT(val, 0, 64)
2973221167Sgnn/* 0x029a0 */	u64	g3cmct_dll_training8;
2974221167Sgnn#define	VXGE_HAL_G3CMCT_DLL_TRAINING8_DLL_TRA_DATA30(val)   vBIT(val, 0, 64)
2975221167Sgnn/* 0x029a8 */	u64	g3cmct_dll_training9;
2976221167Sgnn#define	VXGE_HAL_G3CMCT_DLL_TRAINING9_DLL_TRA_DATA31(val)   vBIT(val, 0, 64)
2977221167Sgnn/* 0x029b0 */	u64	g3cmct_dll_training5;
2978221167Sgnn#define	VXGE_HAL_G3CMCT_DLL_TRAINING5_DLL_TRA_RADD(val)	    vBIT(val, 2, 14)
2979221167Sgnn#define	VXGE_HAL_G3CMCT_DLL_TRAINING5_DLL_TRA_CADD0(val)    vBIT(val, 21, 11)
2980221167Sgnn#define	VXGE_HAL_G3CMCT_DLL_TRAINING5_DLL_TRA_CADD1(val)    vBIT(val, 37, 11)
2981221167Sgnn/* 0x029b8 */	u64	g3cmct_dll_training10;
2982221167Sgnn#define	VXGE_HAL_G3CMCT_DLL_TRAINING10_DLL_TP_READS(val)    vBIT(val, 4, 4)
2983221167Sgnn#define	VXGE_HAL_G3CMCT_DLL_TRAINING10_DLL_SAMPLES(val)	    vBIT(val, 8, 8)
2984221167Sgnn#define	VXGE_HAL_G3CMCT_DLL_TRAINING10_TRA_LOOPS(val)	    vBIT(val, 18, 14)
2985221167Sgnn#define	VXGE_HAL_G3CMCT_DLL_TRAINING10_TRA_PASS_CNT(val)    vBIT(val, 33, 7)
2986221167Sgnn#define	VXGE_HAL_G3CMCT_DLL_TRAINING10_TRA_STEP(val)	    vBIT(val, 41, 7)
2987221167Sgnn/* 0x029c0 */	u64	g3cmct_dll_training11;
2988221167Sgnn#define	VXGE_HAL_G3CMCT_DLL_TRAINING11_ICTRL_DLL_TRA_CNT(val) vBIT(val, 0, 48)
2989221167Sgnn#define	VXGE_HAL_G3CMCT_DLL_TRAINING11_ICTRL_DLL_TRA_DIS(val) vBIT(val, 54, 2)
2990221167Sgnn/* 0x029c8 */	u64	g3cmct_init6;
2991221167Sgnn#define	VXGE_HAL_G3CMCT_INIT6_TWR_APRE2RD_DELAY(val)	    vBIT(val, 4, 4)
2992221167Sgnn#define	VXGE_HAL_G3CMCT_INIT6_TWR_APRE2WR_DELAY(val)	    vBIT(val, 12, 4)
2993221167Sgnn#define	VXGE_HAL_G3CMCT_INIT6_TWR_APRE2PRE_DELAY(val)	    vBIT(val, 20, 4)
2994221167Sgnn#define	VXGE_HAL_G3CMCT_INIT6_TWR_APRE2ACT_DELAY(val)	    vBIT(val, 28, 4)
2995221167Sgnn#define	VXGE_HAL_G3CMCT_INIT6_TRD_APRE2RD_DELAY(val)	    vBIT(val, 36, 4)
2996221167Sgnn#define	VXGE_HAL_G3CMCT_INIT6_TRD_APRE2WR_DELAY(val)	    vBIT(val, 44, 4)
2997221167Sgnn#define	VXGE_HAL_G3CMCT_INIT6_TRD_APRE2PRE_DELAY(val)	    vBIT(val, 52, 4)
2998221167Sgnn#define	VXGE_HAL_G3CMCT_INIT6_TRD_APRE2ACT_DELAY(val)	    vBIT(val, 60, 4)
2999221167Sgnn/* 0x029d0 */	u64	g3cmct_test0;
3000221167Sgnn#define	VXGE_HAL_G3CMCT_TEST0_TEST_START_RADD(val)	    vBIT(val, 2, 14)
3001221167Sgnn#define	VXGE_HAL_G3CMCT_TEST0_TEST_END_RADD(val)	    vBIT(val, 18, 14)
3002221167Sgnn#define	VXGE_HAL_G3CMCT_TEST0_TEST_START_CADD(val)	    vBIT(val, 37, 11)
3003221167Sgnn#define	VXGE_HAL_G3CMCT_TEST0_TEST_END_CADD(val)	    vBIT(val, 53, 11)
3004221167Sgnn/* 0x029d8 */	u64	g3cmct_test01;
3005221167Sgnn#define	VXGE_HAL_G3CMCT_TEST01_TEST_BANK(val)		    vBIT(val, 0, 8)
3006221167Sgnn#define	VXGE_HAL_G3CMCT_TEST01_TEST_CTRL(val)		    vBIT(val, 12, 4)
3007221167Sgnn#define	VXGE_HAL_G3CMCT_TEST01_TEST_MODE		    mBIT(23)
3008221167Sgnn#define	VXGE_HAL_G3CMCT_TEST01_TEST_GO			    mBIT(31)
3009221167Sgnn#define	VXGE_HAL_G3CMCT_TEST01_TEST_DONE		    mBIT(39)
3010221167Sgnn#define	VXGE_HAL_G3CMCT_TEST01_ECC_DEC_TEST_FAIL_CNTR(val)  vBIT(val, 40, 16)
3011221167Sgnn#define	VXGE_HAL_G3CMCT_TEST01_TEST_DATA_ADDR		    mBIT(63)
3012221167Sgnn/* 0x029e0 */	u64	g3cmct_test1;
3013221167Sgnn#define	VXGE_HAL_G3CMCT_TEST1_TX_TEST_DATA(val)		    vBIT(val, 0, 64)
3014221167Sgnn/* 0x029e8 */	u64	g3cmct_test2;
3015221167Sgnn#define	VXGE_HAL_G3CMCT_TEST2_TX_TEST_DATA(val)		    vBIT(val, 0, 64)
3016221167Sgnn/* 0x029f0 */	u64	g3cmct_test11;
3017221167Sgnn#define	VXGE_HAL_G3CMCT_TEST11_TX_TEST_DATA1(val)	    vBIT(val, 0, 64)
3018221167Sgnn/* 0x029f8 */	u64	g3cmct_test21;
3019221167Sgnn#define	VXGE_HAL_G3CMCT_TEST21_TX_TEST_DATA1(val)	    vBIT(val, 0, 64)
3020221167Sgnn/* 0x02a00 */	u64	g3cmct_test3;
3021221167Sgnn#define	VXGE_HAL_G3CMCT_TEST3_ECC_DEC_RX_TEST_DATA(val)	    vBIT(val, 0, 64)
3022221167Sgnn/* 0x02a08 */	u64	g3cmct_test4;
3023221167Sgnn#define	VXGE_HAL_G3CMCT_TEST4_ECC_DEC_RX_TEST_DATA(val)	    vBIT(val, 0, 64)
3024221167Sgnn/* 0x02a10 */	u64	g3cmct_test31;
3025221167Sgnn#define	VXGE_HAL_G3CMCT_TEST31_ECC_DEC_RX_TEST_DATA1(val)   vBIT(val, 0, 64)
3026221167Sgnn/* 0x02a18 */	u64	g3cmct_test41;
3027221167Sgnn#define	VXGE_HAL_G3CMCT_TEST41_ECC_DEC_RX_TEST_DATA1(val)   vBIT(val, 0, 64)
3028221167Sgnn/* 0x02a20 */	u64	g3cmct_test5;
3029221167Sgnn#define	VXGE_HAL_G3CMCT_TEST5_ECC_DEC_RX_FAILED_TEST_DATA(val) vBIT(val, 0, 64)
3030221167Sgnn/* 0x02a28 */	u64	g3cmct_test6;
3031221167Sgnn#define	VXGE_HAL_G3CMCT_TEST6_ECC_DEC_RX_FAILED_TEST_DATA(val) vBIT(val, 0, 64)
3032221167Sgnn/* 0x02a30 */	u64	g3cmct_test51;
3033221167Sgnn#define	VXGE_HAL_G3CMCT_TEST51_ECC_DEC_RX_FAILED_TEST_DATA1(val)\
3034221167Sgnn							    vBIT(val, 0, 64)
3035221167Sgnn/* 0x02a38 */	u64	g3cmct_test61;
3036221167Sgnn#define	VXGE_HAL_G3CMCT_TEST61_ECC_DEC_RX_FAILED_TEST_DATA1(val)\
3037221167Sgnn							    vBIT(val, 0, 64)
3038221167Sgnn/* 0x02a40 */	u64	g3cmct_test7;
3039221167Sgnn#define	VXGE_HAL_G3CMCT_TEST7_ECC_DEC_TEST_FAILED_RADD(val) vBIT(val, 0, 14)
3040221167Sgnn#define	VXGE_HAL_G3CMCT_TEST7_ECC_DEC_TEST_FAILED_CADD(val) vBIT(val, 19, 11)
3041221167Sgnn#define	VXGE_HAL_G3CMCT_TEST7_ECC_DEC_TEST_FAILED_BANK(val) vBIT(val, 32, 8)
3042221167Sgnn/* 0x02a48 */	u64	g3cmct_test71;
3043221167Sgnn#define	VXGE_HAL_G3CMCT_TEST71_ECC_DEC_TEST_FAILED_RADD1(val) vBIT(val, 0, 14)
3044221167Sgnn#define	VXGE_HAL_G3CMCT_TEST71_ECC_DEC_TEST_FAILED_CADD1(val) vBIT(val, 19, 11)
3045221167Sgnn#define	VXGE_HAL_G3CMCT_TEST71_ECC_DEC_TEST_FAILED_BANK1(val) vBIT(val, 32, 8)
3046221167Sgnn/* 0x02a50 */	u64	g3cmct_init41;
3047221167Sgnn#define	VXGE_HAL_G3CMCT_INIT41_VENDOR_ID_U(val)		    vBIT(val, 0, 8)
3048221167Sgnn#define	VXGE_HAL_G3CMCT_INIT41_ENABLE_CMU		    mBIT(15)
3049221167Sgnn/* 0x02a58 */	u64	g3cmct_test8;
3050221167Sgnn#define	VXGE_HAL_G3CMCT_TEST8_ECC_DEC_U_RX_TEST_DATA_U(val) vBIT(val, 0, 64)
3051221167Sgnn/* 0x02a60 */	u64	g3cmct_test9;
3052221167Sgnn#define	VXGE_HAL_G3CMCT_TEST9_ECC_DEC_U_RX_TEST_DATA_U(val) vBIT(val, 0, 64)
3053221167Sgnn/* 0x02a68 */	u64	g3cmct_test10;
3054221167Sgnn#define	VXGE_HAL_G3CMCT_TEST10_ECC_DEC_U_RX_TEST_DATA1_U(val) vBIT(val, 0, 64)
3055221167Sgnn/* 0x02a70 */	u64	g3cmct_test101;
3056221167Sgnn#define	VXGE_HAL_G3CMCT_TEST101_ECC_DEC_U_RX_TEST_DATA1_U(val) vBIT(val, 0, 64)
3057221167Sgnn/* 0x02a78 */	u64	g3cmct_test12;
3058221167Sgnn#define	VXGE_HAL_G3CMCT_TEST12_ECC_DEC_U_RX_FAILED_TEST_DATA_U(val)\
3059221167Sgnn							    vBIT(val, 0, 64)
3060221167Sgnn/* 0x02a80 */	u64	g3cmct_test13;
3061221167Sgnn#define	VXGE_HAL_G3CMCT_TEST13_ECC_DEC_U_RX_FAILED_TEST_DATA_U(val)\
3062221167Sgnn							    vBIT(val, 0, 64)
3063221167Sgnn/* 0x02a88 */	u64	g3cmct_test14;
3064221167Sgnn#define	VXGE_HAL_G3CMCT_TEST14_ECC_DEC_U_RX_FAILED_TEST_DATA1_U(val)\
3065221167Sgnn							    vBIT(val, 0, 64)
3066221167Sgnn/* 0x02a90 */	u64	g3cmct_test15;
3067221167Sgnn#define	VXGE_HAL_G3CMCT_TEST15_ECC_DEC_U_RX_FAILED_TEST_DATA1_U(val)\
3068221167Sgnn							    vBIT(val, 0, 64)
3069221167Sgnn/* 0x02a98 */	u64	g3cmct_test16;
3070221167Sgnn#define	VXGE_HAL_G3CMCT_TEST16_ECC_DEC_U_TEST_FAILED_RADD_U(val)\
3071221167Sgnn							    vBIT(val, 0, 14)
3072221167Sgnn#define	VXGE_HAL_G3CMCT_TEST16_ECC_DEC_U_TEST_FAILED_CADD_U(val)\
3073221167Sgnn							    vBIT(val, 19, 11)
3074221167Sgnn#define	VXGE_HAL_G3CMCT_TEST16_ECC_DEC_U_TEST_FAILED_BANK_U(val)\
3075221167Sgnn							    vBIT(val, 32, 8)
3076221167Sgnn/* 0x02aa0 */	u64	g3cmct_test17;
3077221167Sgnn#define	VXGE_HAL_G3CMCT_TEST17_ECC_DEC_U_TEST_FAILED_RADD1_U(val)\
3078221167Sgnn							    vBIT(val, 0, 14)
3079221167Sgnn#define	VXGE_HAL_G3CMCT_TEST17_ECC_DEC_U_TEST_FAILED_CADD1_U(val)\
3080221167Sgnn							    vBIT(val, 19, 11)
3081221167Sgnn#define	VXGE_HAL_G3CMCT_TEST17_ECC_DEC_U_TEST_FAILED_BANK1_U(val)\
3082221167Sgnn							    vBIT(val, 32, 8)
3083221167Sgnn/* 0x02aa8 */	u64	g3cmct_test18;
3084221167Sgnn#define	VXGE_HAL_G3CMCT_TEST18_ECC_DEC_U_TEST_FAIL_CNTR_U(val)\
3085221167Sgnn							    vBIT(val, 0, 16)
3086221167Sgnn/* 0x02ab0 */	u64	g3cmct_loop_back;
3087221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK_TDATA(val)		    vBIT(val, 0, 32)
3088221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK_MODE			    mBIT(39)
3089221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK_GO			    mBIT(47)
3090221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK_DONE			    mBIT(55)
3091221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK_RDLL_IDLE_VAL(val)	    vBIT(val, 56, 8)
3092221167Sgnn/* 0x02ab8 */	u64	g3cmct_loop_back1;
3093221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK1_RDLL_START_VAL(val)	    vBIT(val, 1, 7)
3094221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK1_RDLL_END_VAL(val)	    vBIT(val, 9, 7)
3095221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK1_WDLL_IDLE_VAL(val)	    vBIT(val, 16, 8)
3096221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK1_WDLL_START_VAL(val)	    vBIT(val, 25, 7)
3097221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK1_WDLL_END_VAL(val)	    vBIT(val, 33, 7)
3098221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK1_STEPS(val)		    vBIT(val, 45, 3)
3099221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK1_RDLL_MIN_FILTER(val)	    vBIT(val, 49, 7)
3100221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK1_RDLL_MAX_FILTER(val)	    vBIT(val, 57, 7)
3101221167Sgnn/* 0x02ac0 */	u64	g3cmct_loop_back2;
3102221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK2_WDLL_MIN_FILTER(val)	    vBIT(val, 1, 7)
3103221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK2_WDLL_MAX_FILTER(val)	    vBIT(val, 9, 7)
3104221167Sgnn/* 0x02ac8 */	u64	g3cmct_loop_back3;
3105221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK3_LBCTRL_CMU_RDLL_RESULT(val) vBIT(val, 0, 8)
3106221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK3_LBCTRL_CMU_WDLL_RESULT(val) vBIT(val, 8, 8)
3107221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK3_LBCTRL_CML_RDLL_RESULT(val) vBIT(val, 16, 8)
3108221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK3_LBCTRL_CML_WDLL_RESULT(val) vBIT(val, 24, 8)
3109221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK3_LBCTRL_CMU_RDLL_MON_RESULT(val)\
3110221167Sgnn							    vBIT(val, 32, 8)
3111221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK3_LBCTRL_CML_RDLL_MON_RESULT(val)\
3112221167Sgnn							    vBIT(val, 40, 8)
3113221167Sgnn/* 0x02ad0 */	u64	g3cmct_loop_back4;
3114221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK4_LBCTRL_IO_U_PASS_FAILN(val) vBIT(val, 0, 32)
3115221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK4_LBCTRL_IO_L_PASS_FAILN(val) vBIT(val, 32, 32)
3116221167Sgnn/* 0x02ad8 */	u64	g3cmct_loop_back5;
3117221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK5_RDLL_START_IO_VAL(val)   vBIT(val, 1, 7)
3118221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK5_RDLL_END_IO_VAL(val)	    vBIT(val, 9, 7)
3119221167Sgnn	u8	unused02b00[0x02b00 - 0x02ae0];
3120221167Sgnn
3121221167Sgnn/* 0x02b00 */	u64	g3cmct_loop_back_rdll[4];
3122221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK_RDLL_LBCTRL_U_MIN_VAL(val) vBIT(val, 1, 7)
3123221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK_RDLL_LBCTRL_U_MAX_VAL(val) vBIT(val, 9, 7)
3124221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK_RDLL_LBCTRL_L_MIN_VAL(val) vBIT(val, 17, 7)
3125221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK_RDLL_LBCTRL_L_MAX_VAL(val) vBIT(val, 25, 7)
3126221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK_RDLL_LBCTRL_MON_U_MIN_VAL(val)\
3127221167Sgnn							    vBIT(val, 33, 7)
3128221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK_RDLL_LBCTRL_MON_U_MAX_VAL(val)\
3129221167Sgnn							    vBIT(val, 41, 7)
3130221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK_RDLL_LBCTRL_MON_L_MIN_VAL(val)\
3131221167Sgnn							    vBIT(val, 49, 7)
3132221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK_RDLL_LBCTRL_MON_L_MAX_VAL(val)\
3133221167Sgnn							    vBIT(val, 57, 7)
3134221167Sgnn/* 0x02b20 */	u64	g3cmct_loop_back_wdll[4];
3135221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK_WDLL_LBCTRL_U_MIN_VAL(val) vBIT(val, 1, 7)
3136221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK_WDLL_LBCTRL_U_MAX_VAL(val) vBIT(val, 9, 7)
3137221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK_WDLL_LBCTRL_L_MIN_VAL(val) vBIT(val, 17, 7)
3138221167Sgnn#define	VXGE_HAL_G3CMCT_LOOP_BACK_WDLL_LBCTRL_L_MAX_VAL(val) vBIT(val, 25, 7)
3139221167Sgnn/* 0x02b40 */	u64	g3cmct_tran_wrd_cnt;
3140221167Sgnn#define	VXGE_HAL_G3CMCT_TRAN_WRD_CNT_CTRL_PIPE_WR(val)	    vBIT(val, 0, 32)
3141221167Sgnn#define	VXGE_HAL_G3CMCT_TRAN_WRD_CNT_CTRL_PIPE_RD(val)	    vBIT(val, 32, 32)
3142221167Sgnn/* 0x02b48 */	u64	g3cmct_tran_ap_cnt;
3143221167Sgnn#define	VXGE_HAL_G3CMCT_TRAN_AP_CNT_CTRL_PIPE_ACT(val)	    vBIT(val, 0, 16)
3144221167Sgnn#define	VXGE_HAL_G3CMCT_TRAN_AP_CNT_CTRL_PIPE_PRE(val)	    vBIT(val, 16, 16)
3145221167Sgnn#define	VXGE_HAL_G3CMCT_TRAN_AP_CNT_UPDATE		    mBIT(39)
3146221167Sgnn/* 0x02b50 */	u64	g3cmct_g3bist;
3147221167Sgnn#define	VXGE_HAL_G3CMCT_G3BIST_DISABLE_MAIN		    mBIT(7)
3148221167Sgnn#define	VXGE_HAL_G3CMCT_G3BIST_DISABLE_ICTRL		    mBIT(15)
3149221167Sgnn#define	VXGE_HAL_G3CMCT_G3BIST_BTCTRL_STATUS_MAIN(val)	    vBIT(val, 21, 3)
3150221167Sgnn#define	VXGE_HAL_G3CMCT_G3BIST_BTCTRL_STATUS_ICTRL(val)	    vBIT(val, 29, 3)
3151221167Sgnn	u8	unused03000[0x03000 - 0x02b58];
3152221167Sgnn
3153221167Sgnn/* 0x03000 */	u64	mc_int_status;
3154221167Sgnn#define	VXGE_HAL_MC_INT_STATUS_MC_ERR_MC_INT		    mBIT(3)
3155221167Sgnn#define	VXGE_HAL_MC_INT_STATUS_GROCRC_ALARM_ROCRC_INT	    mBIT(7)
3156221167Sgnn#define	VXGE_HAL_MC_INT_STATUS_FAU_GEN_ERR_FAU_GEN_INT	    mBIT(11)
3157221167Sgnn#define	VXGE_HAL_MC_INT_STATUS_FAU_ECC_ERR_FAU_ECC_INT	    mBIT(15)
3158221167Sgnn/* 0x03008 */	u64	mc_int_mask;
3159221167Sgnn/* 0x03010 */	u64	mc_err_reg;
3160221167Sgnn#define	VXGE_HAL_MC_ERR_REG_MC_XFMD_MEM_ECC_SG_ERR_A	    mBIT(3)
3161221167Sgnn#define	VXGE_HAL_MC_ERR_REG_MC_XFMD_MEM_ECC_SG_ERR_B	    mBIT(4)
3162221167Sgnn#define	VXGE_HAL_MC_ERR_REG_MC_G3IF_RD_FIFO_ECC_SG_ERR	    mBIT(5)
3163221167Sgnn#define	VXGE_HAL_MC_ERR_REG_MC_MIRI_ECC_SG_ERR_0	    mBIT(6)
3164221167Sgnn#define	VXGE_HAL_MC_ERR_REG_MC_MIRI_ECC_SG_ERR_1	    mBIT(7)
3165221167Sgnn#define	VXGE_HAL_MC_ERR_REG_MC_XFMD_MEM_ECC_DB_ERR_A	    mBIT(10)
3166221167Sgnn#define	VXGE_HAL_MC_ERR_REG_MC_XFMD_MEM_ECC_DB_ERR_B	    mBIT(11)
3167221167Sgnn#define	VXGE_HAL_MC_ERR_REG_MC_G3IF_RD_FIFO_ECC_DB_ERR	    mBIT(12)
3168221167Sgnn#define	VXGE_HAL_MC_ERR_REG_MC_MIRI_ECC_DB_ERR_0	    mBIT(13)
3169221167Sgnn#define	VXGE_HAL_MC_ERR_REG_MC_MIRI_ECC_DB_ERR_1	    mBIT(14)
3170221167Sgnn#define	VXGE_HAL_MC_ERR_REG_MC_SM_ERR			    mBIT(15)
3171221167Sgnn/* 0x03018 */	u64	mc_err_mask;
3172221167Sgnn/* 0x03020 */	u64	mc_err_alarm;
3173221167Sgnn/* 0x03028 */	u64	grocrc_alarm_reg;
3174221167Sgnn#define	VXGE_HAL_GROCRC_ALARM_REG_XFMD_WR_FIFO_ERR	    mBIT(3)
3175221167Sgnn#define	VXGE_HAL_GROCRC_ALARM_REG_WDE2MSR_RD_FIFO_ERR	    mBIT(7)
3176221167Sgnn/* 0x03030 */	u64	grocrc_alarm_mask;
3177221167Sgnn/* 0x03038 */	u64	grocrc_alarm_alarm;
3178221167Sgnn	u8	unused03100[0x03100 - 0x03040];
3179221167Sgnn
3180221167Sgnn/* 0x03100 */	u64	rx_thresh_cfg_repl;
3181221167Sgnn#define	VXGE_HAL_RX_THRESH_CFG_REPL_PAUSE_LOW_THR(val)	    vBIT(val, 0, 8)
3182221167Sgnn#define	VXGE_HAL_RX_THRESH_CFG_REPL_PAUSE_HIGH_THR(val)	    vBIT(val, 8, 8)
3183221167Sgnn#define	VXGE_HAL_RX_THRESH_CFG_REPL_RED_THR_0(val)	    vBIT(val, 16, 8)
3184221167Sgnn#define	VXGE_HAL_RX_THRESH_CFG_REPL_RED_THR_1(val)	    vBIT(val, 24, 8)
3185221167Sgnn#define	VXGE_HAL_RX_THRESH_CFG_REPL_RED_THR_2(val)	    vBIT(val, 32, 8)
3186221167Sgnn#define	VXGE_HAL_RX_THRESH_CFG_REPL_RED_THR_3(val)	    vBIT(val, 40, 8)
3187221167Sgnn#define	VXGE_HAL_RX_THRESH_CFG_REPL_GLOBAL_WOL_EN	    mBIT(62)
3188221167Sgnn#define	VXGE_HAL_RX_THRESH_CFG_REPL_EXACT_VP_MATCH_REQ	    mBIT(63)
3189221167Sgnn/* 0x03108 */	u64	dbg_reg1_0;
3190221167Sgnn#define	VXGE_HAL_DBG_REG1_0_INCTRL_QUEUE0_RX_NON_OFFLOAD_FRM_CNT(val)\
3191221167Sgnn							    vBIT(val, 0, 16)
3192221167Sgnn#define	VXGE_HAL_DBG_REG1_0_INCTRL_QUEUE0_RX_OFFLOAD_FRM_CNT(val)\
3193221167Sgnn							    vBIT(val, 16, 16)
3194221167Sgnn#define	VXGE_HAL_DBG_REG1_0_RP_QUEUE0_NON_OFFLOAD_XMFD_CNT(val)\
3195221167Sgnn							    vBIT(val, 32, 16)
3196221167Sgnn#define	VXGE_HAL_DBG_REG1_0_RP_QUEUE0_OFFLOAD_XFMD_CNT(val) vBIT(val, 48, 16)
3197221167Sgnn/* 0x03110 */	u64	dbg_reg1_1;
3198221167Sgnn#define	VXGE_HAL_DBG_REG1_1_INCTRL_QUEUE1_RX_NON_OFFLOAD_FRM_CNT(val)\
3199221167Sgnn							    vBIT(val, 0, 16)
3200221167Sgnn#define	VXGE_HAL_DBG_REG1_1_INCTRL_QUEUE1_RX_OFFLOAD_FRM_CNT(val)\
3201221167Sgnn							    vBIT(val, 16, 16)
3202221167Sgnn#define	VXGE_HAL_DBG_REG1_1_RP_QUEUE1_NON_OFFLOAD_XMFD_CNT(val)\
3203221167Sgnn							    vBIT(val, 32, 16)
3204221167Sgnn#define	VXGE_HAL_DBG_REG1_1_RP_QUEUE1_OFFLOAD_XFMD_CNT(val) vBIT(val, 48, 16)
3205221167Sgnn/* 0x03118 */	u64	dbg_reg1_2;
3206221167Sgnn#define	VXGE_HAL_DBG_REG1_2_INCTRL_QUEUE2_RX_NON_OFFLOAD_FRM_CNT(val)\
3207221167Sgnn							    vBIT(val, 0, 16)
3208221167Sgnn#define	VXGE_HAL_DBG_REG1_2_INCTRL_QUEUE2_RX_OFFLOAD_FRM_CNT(val)\
3209221167Sgnn							    vBIT(val, 16, 16)
3210221167Sgnn#define	VXGE_HAL_DBG_REG1_2_RP_QUEUE2_NON_OFFLOAD_XMFD_CNT(val)\
3211221167Sgnn							    vBIT(val, 32, 16)
3212221167Sgnn#define	VXGE_HAL_DBG_REG1_2_RP_QUEUE2_OFFLOAD_XFMD_CNT(val) vBIT(val, 48, 16)
3213221167Sgnn/* 0x03120 */	u64	dbg_reg1_3;
3214221167Sgnn#define	VXGE_HAL_DBG_REG1_3_INCTRL_QUEUE3_RX_NON_OFFLOAD_FRM_CNT(val)\
3215221167Sgnn							    vBIT(val, 0, 16)
3216221167Sgnn#define	VXGE_HAL_DBG_REG1_3_INCTRL_QUEUE3_RX_OFFLOAD_FRM_CNT(val)\
3217221167Sgnn							    vBIT(val, 16, 16)
3218221167Sgnn#define	VXGE_HAL_DBG_REG1_3_RP_QUEUE3_NON_OFFLOAD_XMFD_CNT(val)\
3219221167Sgnn							    vBIT(val, 32, 16)
3220221167Sgnn#define	VXGE_HAL_DBG_REG1_3_RP_QUEUE3_OFFLOAD_XFMD_CNT(val) vBIT(val, 48, 16)
3221221167Sgnn/* 0x03128 */	u64	dbg_reg1_4;
3222221167Sgnn#define	VXGE_HAL_DBG_REG1_4_INCTRL_QUEUE4_RX_NON_OFFLOAD_FRM_CNT(val)\
3223221167Sgnn							    vBIT(val, 0, 16)
3224221167Sgnn#define	VXGE_HAL_DBG_REG1_4_INCTRL_QUEUE4_RX_OFFLOAD_FRM_CNT(val)\
3225221167Sgnn							    vBIT(val, 16, 16)
3226221167Sgnn#define	VXGE_HAL_DBG_REG1_4_RP_QUEUE4_NON_OFFLOAD_XMFD_CNT(val)\
3227221167Sgnn							    vBIT(val, 32, 16)
3228221167Sgnn#define	VXGE_HAL_DBG_REG1_4_RP_QUEUE4_OFFLOAD_XFMD_CNT(val) vBIT(val, 48, 16)
3229221167Sgnn/* 0x03130 */	u64	dbg_reg1_5;
3230221167Sgnn#define	VXGE_HAL_DBG_REG1_5_INCTRL_QUEUE5_RX_NON_OFFLOAD_FRM_CNT(val)\
3231221167Sgnn							    vBIT(val, 0, 16)
3232221167Sgnn#define	VXGE_HAL_DBG_REG1_5_INCTRL_QUEUE5_RX_OFFLOAD_FRM_CNT(val)\
3233221167Sgnn							    vBIT(val, 16, 16)
3234221167Sgnn#define	VXGE_HAL_DBG_REG1_5_RP_QUEUE5_NON_OFFLOAD_XMFD_CNT(val)\
3235221167Sgnn							    vBIT(val, 32, 16)
3236221167Sgnn#define	VXGE_HAL_DBG_REG1_5_RP_QUEUE5_OFFLOAD_XFMD_CNT(val) vBIT(val, 48, 16)
3237221167Sgnn/* 0x03138 */	u64	dbg_reg1_6;
3238221167Sgnn#define	VXGE_HAL_DBG_REG1_6_INCTRL_QUEUE6_RX_NON_OFFLOAD_FRM_CNT(val)\
3239221167Sgnn							    vBIT(val, 0, 16)
3240221167Sgnn#define	VXGE_HAL_DBG_REG1_6_INCTRL_QUEUE6_RX_OFFLOAD_FRM_CNT(val)\
3241221167Sgnn							    vBIT(val, 16, 16)
3242221167Sgnn#define	VXGE_HAL_DBG_REG1_6_RP_QUEUE6_NON_OFFLOAD_XMFD_CNT(val)\
3243221167Sgnn							    vBIT(val, 32, 16)
3244221167Sgnn#define	VXGE_HAL_DBG_REG1_6_RP_QUEUE6_OFFLOAD_XFMD_CNT(val) vBIT(val, 48, 16)
3245221167Sgnn/* 0x03140 */	u64	dbg_reg1_7;
3246221167Sgnn#define	VXGE_HAL_DBG_REG1_7_INCTRL_QUEUE7_RX_NON_OFFLOAD_FRM_CNT(val)\
3247221167Sgnn							    vBIT(val, 0, 16)
3248221167Sgnn#define	VXGE_HAL_DBG_REG1_7_INCTRL_QUEUE7_RX_OFFLOAD_FRM_CNT(val)\
3249221167Sgnn							    vBIT(val, 16, 16)
3250221167Sgnn#define	VXGE_HAL_DBG_REG1_7_RP_QUEUE7_NON_OFFLOAD_XMFD_CNT(val)\
3251221167Sgnn							    vBIT(val, 32, 16)
3252221167Sgnn#define	VXGE_HAL_DBG_REG1_7_RP_QUEUE7_OFFLOAD_XFMD_CNT(val) vBIT(val, 48, 16)
3253221167Sgnn/* 0x03148 */	u64	dbg_reg2;
3254221167Sgnn#define	VXGE_HAL_DBG_REG2_XFMDCNT_XFMD_AVAILABLE(val)	    vBIT(val, 6, 18)
3255221167Sgnn#define	VXGE_HAL_DBG_REG2_RP_FBMC_PTM_DATA_PHASES(val)	    vBIT(val, 24, 32)
3256221167Sgnn/* 0x03150 */	u64	dbg_reg3;
3257221167Sgnn#define	VXGE_HAL_DBG_REG3_XFMD_ADV_FBMC_RQA_QUEUE_STROBES(val) vBIT(val, 0, 16)
3258221167Sgnn#define	VXGE_HAL_DBG_REG3_XFMD_ADV_FBMC_RQA_MC_STROBES(val) vBIT(val, 16, 16)
3259221167Sgnn#define	VXGE_HAL_DBG_REG3_XFMD_ADV_RQA_FBMC_QUEUE_SELECT(val) vBIT(val, 32, 16)
3260221167Sgnn#define	VXGE_HAL_DBG_REG3_XFMD_ADV_RQA_FBMC_MC_SELECT(val)  vBIT(val, 48, 16)
3261221167Sgnn/* 0x03158 */	u64	dbg_reg4;
3262221167Sgnn#define	VXGE_HAL_DBG_REG4_RP_FBMC_ONE_HEADERS(val)	    vBIT(val, 0, 16)
3263221167Sgnn/* 0x03160 */	u64	dbg_reg5;
3264221167Sgnn#define	VXGE_HAL_DBG_REG5_INCTRL_TOTAL_ING_FRMS(val)	    vBIT(val, 0, 32)
3265221167Sgnn#define	VXGE_HAL_DBG_REG5_RP_TOTAL_EGR_FRMS(val)	    vBIT(val, 32, 32)
3266221167Sgnn	u8	unused03200[0x03200 - 0x03168];
3267221167Sgnn
3268221167Sgnn/* 0x03200 */	u64	rx_queue_cfg;
3269221167Sgnn#define	VXGE_HAL_RX_QUEUE_CFG_QUEUE_SIZE_ENABLE		    mBIT(39)
3270221167Sgnn#define	VXGE_HAL_RX_QUEUE_CFG_INGRESS_FIFO_THR(val)	    vBIT(val, 60, 4)
3271221167Sgnn/* 0x03208 */	u64	rx_queue_size_q[15];
3272221167Sgnn#define	VXGE_HAL_RX_QUEUE_SIZE_Q_SIZE(val)		    vBIT(val, 0, 24)
3273221167Sgnn#define	VXGE_HAL_RX_QUEUE_SIZE_Q_LAST_ADD(val)		    vBIT(val, 24, 24)
3274221167Sgnn/* 0x03280 */	u64	rx_queue_size_q15;
3275221167Sgnn#define	VXGE_HAL_RX_QUEUE_SIZE_Q15_SIZE(val)		    vBIT(val, 0, 24)
3276221167Sgnn#define	VXGE_HAL_RX_QUEUE_SIZE_Q15_LAST_ADD(val)	    vBIT(val, 24, 24)
3277221167Sgnn/* 0x03288 */	u64	rx_queue_size_q16;
3278221167Sgnn#define	VXGE_HAL_RX_QUEUE_SIZE_Q16_SIZE(val)		    vBIT(val, 0, 24)
3279221167Sgnn#define	VXGE_HAL_RX_QUEUE_SIZE_Q16_LAST_ADD(val)	    vBIT(val, 24, 24)
3280221167Sgnn/* 0x03290 */	u64	rx_queue_size_q17;
3281221167Sgnn#define	VXGE_HAL_RX_QUEUE_SIZE_Q17_SIZE(val)		    vBIT(val, 0, 24)
3282221167Sgnn#define	VXGE_HAL_RX_QUEUE_SIZE_Q17_LAST_ADD(val)	    vBIT(val, 24, 24)
3283221167Sgnn	u8	unused032a0[0x032a0 - 0x03298];
3284221167Sgnn
3285221167Sgnn/* 0x032a0 */	u64	rx_queue_start_q0;
3286221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q0_QUEUE_BANKS(val)	    vBIT(val, 6, 2)
3287221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q0_SBANK(val)		    vBIT(val, 13, 3)
3288221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q0_SROW(val)		    vBIT(val, 18, 14)
3289221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q0_FDP_OFFLOAD_OUTST_FRMS(val) vBIT(val, 39, 9)
3290221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q0_FDP_NONOFFLOAD_OUTST_FRMS(val)\
3291221167Sgnn							    vBIT(val, 55, 9)
3292221167Sgnn/* 0x032a8 */	u64	rx_queue_start_q1;
3293221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q1_QUEUE_BANKS(val)	    vBIT(val, 6, 2)
3294221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q1_SBANK(val)		    vBIT(val, 13, 3)
3295221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q1_SROW(val)		    vBIT(val, 18, 14)
3296221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q1_FDP_OFFLOAD_OUTST_FRMS(val) vBIT(val, 39, 9)
3297221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q1_FDP_NONOFFLOAD_OUTST_FRMS(val)\
3298221167Sgnn							    vBIT(val, 55, 9)
3299221167Sgnn/* 0x032b0 */	u64	rx_queue_start_q2;
3300221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q2_QUEUE_BANKS(val)	    vBIT(val, 6, 2)
3301221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q2_SBANK(val)		    vBIT(val, 13, 3)
3302221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q2_SROW(val)		    vBIT(val, 18, 14)
3303221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q2_FDP_OFFLOAD_OUTST_FRMS(val)\
3304221167Sgnn							    vBIT(val, 39, 9)
3305221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q2_FDP_NONOFFLOAD_OUTST_FRMS(val)\
3306221167Sgnn							    vBIT(val, 55, 9)
3307221167Sgnn/* 0x032b8 */	u64	rx_queue_start_q3;
3308221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q3_QUEUE_BANKS(val)	    vBIT(val, 6, 2)
3309221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q3_SBANK(val)		    vBIT(val, 13, 3)
3310221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q3_SROW(val)		    vBIT(val, 18, 14)
3311221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q3_FDP_OFFLOAD_OUTST_FRMS(val)\
3312221167Sgnn							    vBIT(val, 39, 9)
3313221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q3_FDP_NONOFFLOAD_OUTST_FRMS(val)\
3314221167Sgnn							    vBIT(val, 55, 9)
3315221167Sgnn/* 0x032c0 */	u64	rx_queue_start_q4;
3316221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q4_QUEUE_BANKS(val)	    vBIT(val, 6, 2)
3317221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q4_SBANK(val)		    vBIT(val, 13, 3)
3318221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q4_SROW(val)		    vBIT(val, 18, 14)
3319221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q4_FDP_OFFLOAD_OUTST_FRMS(val)\
3320221167Sgnn							    vBIT(val, 39, 9)
3321221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q4_FDP_NONOFFLOAD_OUTST_FRMS(val)\
3322221167Sgnn							    vBIT(val, 55, 9)
3323221167Sgnn/* 0x032c8 */	u64	rx_queue_start_q5;
3324221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q5_QUEUE_BANKS(val)	    vBIT(val, 6, 2)
3325221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q5_SBANK(val)		    vBIT(val, 13, 3)
3326221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q5_SROW(val)		    vBIT(val, 18, 14)
3327221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q5_FDP_OFFLOAD_OUTST_FRMS(val) vBIT(val, 39, 9)
3328221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q5_FDP_NONOFFLOAD_OUTST_FRMS(val)\
3329221167Sgnn							    vBIT(val, 55, 9)
3330221167Sgnn/* 0x032d0 */	u64	rx_queue_start_q6;
3331221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q6_QUEUE_BANKS(val)	    vBIT(val, 6, 2)
3332221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q6_SBANK(val)		    vBIT(val, 13, 3)
3333221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q6_SROW(val)		    vBIT(val, 18, 14)
3334221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q6_FDP_OFFLOAD_OUTST_FRMS(val) vBIT(val, 39, 9)
3335221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q6_FDP_NONOFFLOAD_OUTST_FRMS(val)\
3336221167Sgnn							    vBIT(val, 55, 9)
3337221167Sgnn/* 0x032d8 */	u64	rx_queue_start_q7;
3338221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q7_QUEUE_BANKS(val)	    vBIT(val, 6, 2)
3339221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q7_SBANK(val)		    vBIT(val, 13, 3)
3340221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q7_SROW(val)		    vBIT(val, 18, 14)
3341221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q7_FDP_OFFLOAD_OUTST_FRMS(val) vBIT(val, 39, 9)
3342221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q7_FDP_NONOFFLOAD_OUTST_FRMS(val)\
3343221167Sgnn							    vBIT(val, 55, 9)
3344221167Sgnn/* 0x032e0 */	u64	rx_queue_start_q8;
3345221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q8_QUEUE_BANKS(val)	    vBIT(val, 6, 2)
3346221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q8_SBANK(val)		    vBIT(val, 13, 3)
3347221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q8_SROW(val)		    vBIT(val, 18, 14)
3348221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q8_FDP_OFFLOAD_OUTST_FRMS(val) vBIT(val, 39, 9)
3349221167Sgnn/* 0x032e8 */	u64	rx_queue_start_q9;
3350221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q9_QUEUE_BANKS(val)	    vBIT(val, 6, 2)
3351221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q9_SBANK(val)		    vBIT(val, 13, 3)
3352221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q9_SROW(val)		    vBIT(val, 18, 14)
3353221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q9_FDP_OFFLOAD_OUTST_FRMS(val) vBIT(val, 39, 9)
3354221167Sgnn/* 0x032f0 */	u64	rx_queue_start_q10;
3355221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q10_QUEUE_BANKS(val)	    vBIT(val, 6, 2)
3356221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q10_SBANK(val)		    vBIT(val, 13, 3)
3357221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q10_SROW(val)		    vBIT(val, 18, 14)
3358221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q10_FDP_OFFLOAD_OUTST_FRMS(val) vBIT(val, 39, 9)
3359221167Sgnn/* 0x032f8 */	u64	rx_queue_start_q11;
3360221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q11_QUEUE_BANKS(val)	    vBIT(val, 6, 2)
3361221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q11_SBANK(val)		    vBIT(val, 13, 3)
3362221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q11_SROW(val)		    vBIT(val, 18, 14)
3363221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q11_FDP_OFFLOAD_OUTST_FRMS(val) vBIT(val, 39, 9)
3364221167Sgnn/* 0x03300 */	u64	rx_queue_start_q12;
3365221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q12_QUEUE_BANKS(val)	    vBIT(val, 6, 2)
3366221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q12_SBANK(val)		    vBIT(val, 13, 3)
3367221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q12_SROW(val)		    vBIT(val, 18, 14)
3368221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q12_FDP_OFFLOAD_OUTST_FRMS(val) vBIT(val, 39, 9)
3369221167Sgnn/* 0x03308 */	u64	rx_queue_start_q13;
3370221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q13_QUEUE_BANKS(val)	    vBIT(val, 6, 2)
3371221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q13_SBANK(val)		    vBIT(val, 13, 3)
3372221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q13_SROW(val)		    vBIT(val, 18, 14)
3373221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q13_FDP_OFFLOAD_OUTST_FRMS(val) vBIT(val, 39, 9)
3374221167Sgnn/* 0x03310 */	u64	rx_queue_start_q14;
3375221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q14_QUEUE_BANKS(val)	    vBIT(val, 6, 2)
3376221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q14_SBANK(val)		    vBIT(val, 13, 3)
3377221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q14_SROW(val)		    vBIT(val, 18, 14)
3378221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q14_FDP_OFFLOAD_OUTST_FRMS(val)	vBIT(val, 39, 9)
3379221167Sgnn/* 0x03318 */	u64	rx_queue_start_q15;
3380221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q15_QUEUE_BANKS(val)	    vBIT(val, 6, 2)
3381221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q15_SBANK(val)		    vBIT(val, 13, 3)
3382221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q15_SROW(val)		    vBIT(val, 18, 14)
3383221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q15_FDP_OFFLOAD_OUTST_FRMS(val)	vBIT(val, 39, 9)
3384221167Sgnn/* 0x03320 */	u64	rx_queue_start_q16;
3385221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q16_QUEUE_BANKS(val)	    vBIT(val, 6, 2)
3386221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q16_SBANK(val)		    vBIT(val, 13, 3)
3387221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q16_SROW(val)		    vBIT(val, 18, 14)
3388221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q16_FDP_OFFLOAD_OUTST_FRMS(val)	vBIT(val, 39, 9)
3389221167Sgnn/* 0x03328 */	u64	rx_queue_start_q17;
3390221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q17_QUEUE_BANKS(val)	    vBIT(val, 6, 2)
3391221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q17_SBANK(val)		    vBIT(val, 13, 3)
3392221167Sgnn#define	VXGE_HAL_RX_QUEUE_START_Q17_SROW(val)		    vBIT(val, 18, 14)
3393221167Sgnn/* 0x03330 */	u64	fm_definition;
3394221167Sgnn#define	VXGE_HAL_FM_DEFINITION_FM_SIZE(val)		    vBIT(val, 6, 2)
3395221167Sgnn#define	VXGE_HAL_FM_DEFINITION_FM_COLUMNS(val)		    vBIT(val, 14, 2)
3396221167Sgnn#define	VXGE_HAL_FM_DEFINITION_QUEUE_SPAV_MARGIN(val)	    vBIT(val, 16, 8)
3397221167Sgnn	u8	unused03380[0x03380 - 0x03338];
3398221167Sgnn
3399221167Sgnn/* 0x03380 */	u64	traffic_ctrl;
3400221167Sgnn#define	VXGE_HAL_TRAFFIC_CTRL_BLOCK_ING_PATH		    mBIT(7)
3401221167Sgnn#define	VXGE_HAL_TRAFFIC_CTRL_BLOCK_EGR_PATH		    mBIT(15)
3402221167Sgnn#define	VXGE_HAL_TRAFFIC_CTRL_OFFLOAD_MAX_FRAMES(val)	    vBIT(val, 24, 8)
3403221167Sgnn#define	VXGE_HAL_TRAFFIC_CTRL_NOFFLOAD_MAX_FRAMES(val)	    vBIT(val, 32, 8)
3404221167Sgnn#define	VXGE_HAL_TRAFFIC_CTRL_MSP_MAX_FRAMES(val)	    vBIT(val, 40, 8)
3405221167Sgnn/* 0x03388 */	u64	xfmd_arb_ctrl;
3406221167Sgnn#define	VXGE_HAL_XFMD_ARB_CTRL_ISTAGE_MASK		    mBIT(7)
3407221167Sgnn#define	VXGE_HAL_XFMD_ARB_CTRL_EN_OFF(val)		    vBIT(val, 15, 17)
3408221167Sgnn#define	VXGE_HAL_XFMD_ARB_CTRL_EN_NOFF(val)		    vBIT(val, 39, 17)
3409221167Sgnn/* 0x03390 */	u64	xfmd_arb_ctrl1;
3410221167Sgnn#define	VXGE_HAL_XFMD_ARB_CTRL1_PROMOTE_NOFF(val)	    vBIT(val, 6, 18)
3411221167Sgnn/* 0x03398 */	u64	rd_tranc_ctrl;
3412221167Sgnn#define	VXGE_HAL_RD_TRANC_CTRL_ARB(val)			    vBIT(val, 4, 4)
3413221167Sgnn/* 0x033a0 */	u64	fm_arb;
3414221167Sgnn#define	VXGE_HAL_FM_ARB_CTRL(val)			    vBIT(val, 0, 8)
3415221167Sgnn#define	VXGE_HAL_FM_ARB_TIMER(val)			    vBIT(val, 8, 8)
3416221167Sgnn#define	VXGE_HAL_FM_ARB_EN_QHIST(val)			    vBIT(val, 16, 8)
3417221167Sgnn#define	VXGE_HAL_FM_ARB_ACT_ARB_QHIST(val)		    vBIT(val, 28, 4)
3418221167Sgnn#define	VXGE_HAL_FM_ARB_QHIST_CNT(val)			    vBIT(val, 32, 16)
3419221167Sgnn#define	VXGE_HAL_FM_ARB_WR_DELAY_CNT(val)		    vBIT(val, 52, 4)
3420221167Sgnn#define	VXGE_HAL_FM_ARB_WR_WINDOW_CNT(val)		    vBIT(val, 56, 8)
3421221167Sgnn/* 0x033a8 */	u64	arb;
3422221167Sgnn#define	VXGE_HAL_ARB_HP_CAL(val)			    vBIT(val, 0, 8)
3423221167Sgnn#define	VXGE_HAL_ARB_XFMD_LAST_MASK(val)		    vBIT(val, 11, 5)
3424221167Sgnn#define	VXGE_HAL_ARB_HP_XFMD_PRI(val)			    vBIT(val, 22, 2)
3425221167Sgnn/* 0x033b0 */	u64	settings0;
3426221167Sgnn#define	VXGE_HAL_SETTINGS0_CTRL_FIFO_THR(val)		    vBIT(val, 4, 4)
3427221167Sgnn/* 0x033b8 */	u64	fbmc_ecc_cfg;
3428221167Sgnn#define	VXGE_HAL_FBMC_ECC_CFG_ENABLE(val)		    vBIT(val, 3, 5)
3429221167Sgnn	u8	unused03400[0x03400 - 0x033c0];
3430221167Sgnn
3431221167Sgnn/* 0x03400 */	u64	pcipif_int_status;
3432221167Sgnn#define	VXGE_HAL_PCIPIF_INT_STATUS_DBECC_ERR_DBECC_ERR_INT  mBIT(3)
3433221167Sgnn#define	VXGE_HAL_PCIPIF_INT_STATUS_SBECC_ERR_SBECC_ERR_INT  mBIT(7)
3434221167Sgnn#define	VXGE_HAL_PCIPIF_INT_STATUS_GENERAL_ERR_GENERAL_ERR_INT mBIT(11)
3435221167Sgnn#define	VXGE_HAL_PCIPIF_INT_STATUS_SRPCIM_MSG_SRPCIM_MSG_INT mBIT(15)
3436221167Sgnn#define	VXGE_HAL_PCIPIF_INT_STATUS_MRPCIM_SPARE_R1_MRPCIM_SPARE_R1_INT mBIT(19)
3437221167Sgnn/* 0x03408 */	u64	pcipif_int_mask;
3438221167Sgnn/* 0x03410 */	u64	dbecc_err_reg;
3439221167Sgnn#define	VXGE_HAL_DBECC_ERR_REG_PCI_RETRY_BUF_DB_ERR	    mBIT(3)
3440221167Sgnn#define	VXGE_HAL_DBECC_ERR_REG_PCI_RETRY_SOT_DB_ERR	    mBIT(7)
3441221167Sgnn#define	VXGE_HAL_DBECC_ERR_REG_PCI_P_HDR_DB_ERR		    mBIT(11)
3442221167Sgnn#define	VXGE_HAL_DBECC_ERR_REG_PCI_P_DATA_DB_ERR	    mBIT(15)
3443221167Sgnn#define	VXGE_HAL_DBECC_ERR_REG_PCI_NP_HDR_DB_ERR	    mBIT(19)
3444221167Sgnn#define	VXGE_HAL_DBECC_ERR_REG_PCI_NP_DATA_DB_ERR	    mBIT(23)
3445221167Sgnn/* 0x03418 */	u64	dbecc_err_mask;
3446221167Sgnn/* 0x03420 */	u64	dbecc_err_alarm;
3447221167Sgnn/* 0x03428 */	u64	sbecc_err_reg;
3448221167Sgnn#define	VXGE_HAL_SBECC_ERR_REG_PCI_RETRY_BUF_SG_ERR	    mBIT(3)
3449221167Sgnn#define	VXGE_HAL_SBECC_ERR_REG_PCI_RETRY_SOT_SG_ERR	    mBIT(7)
3450221167Sgnn#define	VXGE_HAL_SBECC_ERR_REG_PCI_P_HDR_SG_ERR		    mBIT(11)
3451221167Sgnn#define	VXGE_HAL_SBECC_ERR_REG_PCI_P_DATA_SG_ERR	    mBIT(15)
3452221167Sgnn#define	VXGE_HAL_SBECC_ERR_REG_PCI_NP_HDR_SG_ERR	    mBIT(19)
3453221167Sgnn#define	VXGE_HAL_SBECC_ERR_REG_PCI_NP_DATA_SG_ERR	    mBIT(23)
3454221167Sgnn/* 0x03430 */	u64	sbecc_err_mask;
3455221167Sgnn/* 0x03438 */	u64	sbecc_err_alarm;
3456221167Sgnn/* 0x03440 */	u64	general_err_reg;
3457221167Sgnn#define	VXGE_HAL_GENERAL_ERR_REG_PCI_DROPPED_ILLEGAL_CFG    mBIT(3)
3458221167Sgnn#define	VXGE_HAL_GENERAL_ERR_REG_PCI_ILLEGAL_MEM_MAP_PROG   mBIT(7)
3459221167Sgnn#define	VXGE_HAL_GENERAL_ERR_REG_PCI_LINK_RST_FSM_ERR	    mBIT(11)
3460221167Sgnn#define	VXGE_HAL_GENERAL_ERR_REG_PCI_RX_ILLEGAL_TLP_VPLANE  mBIT(15)
3461221167Sgnn#define	VXGE_HAL_GENERAL_ERR_REG_PCI_TRAINING_RESET_DET	    mBIT(19)
3462221167Sgnn#define	VXGE_HAL_GENERAL_ERR_REG_PCI_PCI_LINK_DOWN_DET	    mBIT(23)
3463221167Sgnn#define	VXGE_HAL_GENERAL_ERR_REG_PCI_RESET_ACK_DLLP	    mBIT(27)
3464221167Sgnn/* 0x03448 */	u64	general_err_mask;
3465221167Sgnn/* 0x03450 */	u64	general_err_alarm;
3466221167Sgnn/* 0x03458 */	u64	srpcim_msg_reg;
3467221167Sgnn#define	VXGE_HAL_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE0_RMSG_INT	mBIT(0)
3468221167Sgnn#define	VXGE_HAL_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE1_RMSG_INT	mBIT(1)
3469221167Sgnn#define	VXGE_HAL_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE2_RMSG_INT	mBIT(2)
3470221167Sgnn#define	VXGE_HAL_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE3_RMSG_INT	mBIT(3)
3471221167Sgnn#define	VXGE_HAL_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE4_RMSG_INT	mBIT(4)
3472221167Sgnn#define	VXGE_HAL_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE5_RMSG_INT	mBIT(5)
3473221167Sgnn#define	VXGE_HAL_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE6_RMSG_INT	mBIT(6)
3474221167Sgnn#define	VXGE_HAL_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE7_RMSG_INT	mBIT(7)
3475221167Sgnn#define	VXGE_HAL_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE8_RMSG_INT	mBIT(8)
3476221167Sgnn#define	VXGE_HAL_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE9_RMSG_INT	mBIT(9)
3477221167Sgnn#define	VXGE_HAL_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE10_RMSG_INT	mBIT(10)
3478221167Sgnn#define	VXGE_HAL_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE11_RMSG_INT	mBIT(11)
3479221167Sgnn#define	VXGE_HAL_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE12_RMSG_INT	mBIT(12)
3480221167Sgnn#define	VXGE_HAL_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE13_RMSG_INT	mBIT(13)
3481221167Sgnn#define	VXGE_HAL_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE14_RMSG_INT	mBIT(14)
3482221167Sgnn#define	VXGE_HAL_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE15_RMSG_INT	mBIT(15)
3483221167Sgnn#define	VXGE_HAL_SRPCIM_MSG_REG_SWIF_SRPCIM_TO_MRPCIM_VPLANE16_RMSG_INT	mBIT(16)
3484221167Sgnn/* 0x03460 */	u64	srpcim_msg_mask;
3485221167Sgnn/* 0x03468 */	u64	srpcim_msg_alarm;
3486221167Sgnn	u8	unused03600[0x03600 - 0x03470];
3487221167Sgnn
3488221167Sgnn/* 0x03600 */	u64	gcmg1_int_status;
3489221167Sgnn#define	VXGE_HAL_GCMG1_INT_STATUS_GSSCC_ERR_GSSCC_INT	    mBIT(0)
3490221167Sgnn#define	VXGE_HAL_GCMG1_INT_STATUS_GSSC0_ERR0_GSSC0_0_INT    mBIT(1)
3491221167Sgnn#define	VXGE_HAL_GCMG1_INT_STATUS_GSSC0_ERR1_GSSC0_1_INT    mBIT(2)
3492221167Sgnn#define	VXGE_HAL_GCMG1_INT_STATUS_GSSC1_ERR0_GSSC1_0_INT    mBIT(3)
3493221167Sgnn#define	VXGE_HAL_GCMG1_INT_STATUS_GSSC1_ERR1_GSSC1_1_INT    mBIT(4)
3494221167Sgnn#define	VXGE_HAL_GCMG1_INT_STATUS_GSSC2_ERR0_GSSC2_0_INT    mBIT(5)
3495221167Sgnn#define	VXGE_HAL_GCMG1_INT_STATUS_GSSC2_ERR1_GSSC2_1_INT    mBIT(6)
3496221167Sgnn#define	VXGE_HAL_GCMG1_INT_STATUS_UQM_ERR_UQM_INT	    mBIT(7)
3497221167Sgnn#define	VXGE_HAL_GCMG1_INT_STATUS_GQCC_ERR_GQCC_INT	    mBIT(8)
3498221167Sgnn/* 0x03608 */	u64	gcmg1_int_mask;
3499221167Sgnn/* 0x03610 */	u64	gsscc_err_reg;
3500221167Sgnn#define	VXGE_HAL_GSSCC_ERR_REG_SSCC_SSR_SG_ERR(val)	    vBIT(val, 6, 2)
3501221167Sgnn#define	VXGE_HAL_GSSCC_ERR_REG_SSCC_TSR_SG_ERR(val)	    vBIT(val, 10, 6)
3502221167Sgnn#define	VXGE_HAL_GSSCC_ERR_REG_SSCC_OVERLAPPING_SYNC_ERR    mBIT(23)
3503221167Sgnn#define	VXGE_HAL_GSSCC_ERR_REG_SSCC_SSR_DB_ERR(val)	    vBIT(val, 38, 2)
3504221167Sgnn#define	VXGE_HAL_GSSCC_ERR_REG_SSCC_TSR_DB_ERR(val)	    vBIT(val, 42, 6)
3505221167Sgnn#define	VXGE_HAL_GSSCC_ERR_REG_SSCC_CP2STE_UFLOW_ERR	    mBIT(55)
3506221167Sgnn#define	VXGE_HAL_GSSCC_ERR_REG_SSCC_CP2TTE_UFLOW_ERR	    mBIT(63)
3507221167Sgnn/* 0x03618 */	u64	gsscc_err_mask;
3508221167Sgnn/* 0x03620 */	u64	gsscc_err_alarm;
3509221167Sgnn/* 0x03628 */	u64	gssc_err0_reg[3];
3510221167Sgnn#define	VXGE_HAL_GSSC_ERR0_REG_SSCC_STATE_SG_ERR(val)	    vBIT(val, 0, 8)
3511221167Sgnn#define	VXGE_HAL_GSSC_ERR0_REG_SSCC_CM_RESP_SG_ERR(val)	    vBIT(val, 12, 4)
3512221167Sgnn#define	VXGE_HAL_GSSC_ERR0_REG_SSCC_SSR_RESP_SG_ERR(val)    vBIT(val, 22, 2)
3513221167Sgnn#define	VXGE_HAL_GSSC_ERR0_REG_SSCC_TSR_RESP_SG_ERR(val)    vBIT(val, 26, 6)
3514221167Sgnn#define	VXGE_HAL_GSSC_ERR0_REG_SSCC_STATE_DB_ERR(val)	    vBIT(val, 32, 8)
3515221167Sgnn#define	VXGE_HAL_GSSC_ERR0_REG_SSCC_CM_RESP_DB_ERR(val)	    vBIT(val, 44, 4)
3516221167Sgnn#define	VXGE_HAL_GSSC_ERR0_REG_SSCC_SSR_RESP_DB_ERR(val)    vBIT(val, 54, 2)
3517221167Sgnn#define	VXGE_HAL_GSSC_ERR0_REG_SSCC_TSR_RESP_DB_ERR(val)    vBIT(val, 58, 6)
3518221167Sgnn/* 0x03630 */	u64	gssc_err0_mask[3];
3519221167Sgnn/* 0x03638 */	u64	gssc_err0_alarm[3];
3520221167Sgnn/* 0x03670 */	u64	gssc_err1_reg[3];
3521221167Sgnn#define	VXGE_HAL_GSSC_ERR1_REG_SSCC_CM_RESP_DB_ERR	    mBIT(0)
3522221167Sgnn#define	VXGE_HAL_GSSC_ERR1_REG_SSCC_SCREQ_ERR		    mBIT(1)
3523221167Sgnn#define	VXGE_HAL_GSSC_ERR1_REG_SSCC_CM_RESP_OFLOW_ERR	    mBIT(2)
3524221167Sgnn#define	VXGE_HAL_GSSC_ERR1_REG_SSCC_CM_RESP_R_WN_ERR	    mBIT(3)
3525221167Sgnn#define	VXGE_HAL_GSSC_ERR1_REG_SSCC_CM_RESP_UFLOW_ERR	    mBIT(4)
3526221167Sgnn#define	VXGE_HAL_GSSC_ERR1_REG_SSCC_CM_REQ_OFLOW_ERR	    mBIT(5)
3527221167Sgnn#define	VXGE_HAL_GSSC_ERR1_REG_SSCC_CM_REQ_UFLOW_ERR	    mBIT(6)
3528221167Sgnn#define	VXGE_HAL_GSSC_ERR1_REG_SSCC_FSM_OFLOW_ERR	    mBIT(7)
3529221167Sgnn#define	VXGE_HAL_GSSC_ERR1_REG_SSCC_FSM_UFLOW_ERR	    mBIT(8)
3530221167Sgnn#define	VXGE_HAL_GSSC_ERR1_REG_SSCC_SSR_REQ_OFLOW_ERR	    mBIT(9)
3531221167Sgnn#define	VXGE_HAL_GSSC_ERR1_REG_SSCC_SSR_REQ_UFLOW_ERR	    mBIT(10)
3532221167Sgnn#define	VXGE_HAL_GSSC_ERR1_REG_SSCC_SSR_RESP_OFLOW_ERR	    mBIT(11)
3533221167Sgnn#define	VXGE_HAL_GSSC_ERR1_REG_SSCC_SSR_RESP_R_WN_ERR	    mBIT(12)
3534221167Sgnn#define	VXGE_HAL_GSSC_ERR1_REG_SSCC_SSR_RESP_UFLOW_ERR	    mBIT(13)
3535221167Sgnn#define	VXGE_HAL_GSSC_ERR1_REG_SSCC_TSR_REQ_OFLOW_ERR	    mBIT(14)
3536221167Sgnn#define	VXGE_HAL_GSSC_ERR1_REG_SSCC_TSR_REQ_UFLOW_ERR	    mBIT(15)
3537221167Sgnn#define	VXGE_HAL_GSSC_ERR1_REG_SSCC_TSR_RESP_OFLOW_ERR	    mBIT(16)
3538221167Sgnn#define	VXGE_HAL_GSSC_ERR1_REG_SSCC_TSR_RESP_R_WN_ERR	    mBIT(17)
3539221167Sgnn#define	VXGE_HAL_GSSC_ERR1_REG_SSCC_TSR_RESP_UFLOW_ERR	    mBIT(18)
3540221167Sgnn#define	VXGE_HAL_GSSC_ERR1_REG_SSCC_SCRESP_ERR		    mBIT(19)
3541221167Sgnn/* 0x03678 */	u64	gssc_err1_mask[3];
3542221167Sgnn/* 0x03680 */	u64	gssc_err1_alarm[3];
3543221167Sgnn/* 0x036b8 */	u64	gqcc_err_reg;
3544221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_CQM_CACHE_PB_SG_ERR(val)  vBIT(val, 0, 4)
3545221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_CACHE_PB_SG_ERR(val)  vBIT(val, 4, 4)
3546221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_CQM_CACHE_PB_DB_ERR(val)  vBIT(val, 8, 4)
3547221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_CACHE_PB_DB_ERR(val)  vBIT(val, 12, 4)
3548221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_CQM_CCMREQCMD_FIFO_ERR    mBIT(16)
3549221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_CQM_CCMREQDAT_FIFO_ERR    mBIT(17)
3550221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_CQM_CCM_CAM_FIFO_PUSH_ERR mBIT(18)
3551221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_CQM_CCM_CAM_EIP_FIFO_PUSH_ERR	mBIT(19)
3552221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_CQM_CCM2CMA_FIFO_POP_ERR  mBIT(20)
3553221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_CCM_CAM_FIFO_PUSH_ERR mBIT(24)
3554221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_CCM_CAM_EIP_FIFO_PUSH_ERR	mBIT(25)
3555221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_CCM2CMA_LP_FIFO_POP_ERR mBIT(26)
3556221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_CCM2CMA_HP_FIFO_POP_ERR mBIT(27)
3557221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_WSE2CMA_FIFO_POP_ERR  mBIT(28)
3558221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_RRP2CMA_LP_FIFO_POP_ERR mBIT(29)
3559221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_RRP2CMA_HP_FIFO_POP_ERR mBIT(30)
3560221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_IPWOGRRESP_FIFO_POP_ERR mBIT(31)
3561221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_LPRPEDAT_FIFO_ERR	    mBIT(32)
3562221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_LPWRRESP_FIFO_PUSH_ERR mBIT(33)
3563221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_LPCMCREQCMD_ERR	    mBIT(34)
3564221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_HPCMCREQCMD_ERR	    mBIT(35)
3565221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_CMCREQDAT_ERR	    mBIT(36)
3566221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_CQM_CMA_CMR_SM_ERR	    mBIT(41)
3567221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_CQM_CMA_CAR_SM_ERR	    mBIT(42)
3568221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_CMA_HCMR_SM_ERR	    mBIT(43)
3569221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_CMA_LCMR_SM_ERR	    mBIT(44)
3570221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_CMA_CAR_SM_ERR	    mBIT(45)
3571221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_CQM_CMA_CMR_INFO_ERR	    mBIT(55)
3572221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_CMA_WSE_WQE_RD_ERR    mBIT(56)
3573221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_CMA2WGM_NEXT_WQE_PTR_ERR mBIT(57)
3574221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_CMA2RLM_RMV_DATA_ERR  mBIT(58)
3575221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_CMA2DLM_RMV_DATA_ERR  mBIT(59)
3576221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_SQM_CMA2ELM_RMV_DATA_ERR  mBIT(60)
3577221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_CQM_CMA2CGM_CQEGRP_ROW_DATA_ERR mBIT(61)
3578221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_CQM_CMA2RLM_RMV_DATA_ERR  mBIT(62)
3579221167Sgnn#define	VXGE_HAL_GQCC_ERR_REG_QCC_CQM_CMA2ELM_RMV_DATA_ERR  mBIT(63)
3580221167Sgnn/* 0x036c0 */	u64	gqcc_err_mask;
3581221167Sgnn/* 0x036c8 */	u64	gqcc_err_alarm;
3582221167Sgnn/* 0x036d0 */	u64	uqm_err_reg;
3583221167Sgnn#define	VXGE_HAL_UQM_ERR_REG_UQM_UQM_CMCREQ_ECC_SG_ERR	    mBIT(0)
3584221167Sgnn#define	VXGE_HAL_UQM_ERR_REG_UQM_UQM_CMCREQ_ECC_DB_ERR	    mBIT(1)
3585221167Sgnn#define	VXGE_HAL_UQM_ERR_REG_UQM_UQM_SM_ERR		    mBIT(8)
3586221167Sgnn/* 0x036d8 */	u64	uqm_err_mask;
3587221167Sgnn/* 0x036e0 */	u64	uqm_err_alarm;
3588221167Sgnn/* 0x036e8 */	u64	sscc_config;
3589221167Sgnn#define	VXGE_HAL_SSCC_CONFIG_HIT_SCHASH_INDEX_MSB(val)	    vBIT(val, 3, 5)
3590221167Sgnn#define	VXGE_HAL_SSCC_CONFIG_HIT_SCHASH_INDEX_LSB(val)	    vBIT(val, 11, 5)
3591221167Sgnn#define	VXGE_HAL_SSCC_CONFIG_TIMEOUT_VALUE(val)		    vBIT(val, 16, 16)
3592221167Sgnn#define	VXGE_HAL_SSCC_CONFIG_ALLOW_NOTFOUND_CACHING	    mBIT(39)
3593221167Sgnn#define	VXGE_HAL_SSCC_CONFIG_ALRO_SCHASH_INDEX_MSB(val)	    vBIT(val, 43, 5)
3594221167Sgnn#define	VXGE_HAL_SSCC_CONFIG_ALRO_SCHASH_INDEX_LSB(val)	    vBIT(val, 51, 5)
3595221167Sgnn#define	VXGE_HAL_SSCC_CONFIG_NULL_LOOKUP		    mBIT(63)
3596221167Sgnn/* 0x036f0 */	u64	sscc_mask_0;
3597221167Sgnn#define	VXGE_HAL_SSCC_MASK_0_IPV6_SA_TOP(val)		    vBIT(val, 0, 64)
3598221167Sgnn/* 0x036f8 */	u64	sscc_mask_1;
3599221167Sgnn#define	VXGE_HAL_SSCC_MASK_1_IPV6_SA_BOTTOM(val)	    vBIT(val, 0, 64)
3600221167Sgnn/* 0x03700 */	u64	sscc_mask_2;
3601221167Sgnn#define	VXGE_HAL_SSCC_MASK_2_IPV6_DA_TOP(val)		    vBIT(val, 0, 64)
3602221167Sgnn/* 0x03708 */	u64	sscc_mask_3;
3603221167Sgnn#define	VXGE_HAL_SSCC_MASK_3_IPV6_DA_BOTTOM(val)	    vBIT(val, 0, 64)
3604221167Sgnn/* 0x03710 */	u64	sscc_mask_4;
3605221167Sgnn#define	VXGE_HAL_SSCC_MASK_4_IPV4_SA(val)		    vBIT(val, 0, 32)
3606221167Sgnn#define	VXGE_HAL_SSCC_MASK_4_IPV4_DA(val)		    vBIT(val, 32, 32)
3607221167Sgnn/* 0x03718 */	u64	sscc_mask_5;
3608221167Sgnn#define	VXGE_HAL_SSCC_MASK_5_TCP_SP(val)		    vBIT(val, 0, 16)
3609221167Sgnn#define	VXGE_HAL_SSCC_MASK_5_TCP_DP(val)		    vBIT(val, 16, 16)
3610221167Sgnn#define	VXGE_HAL_SSCC_MASK_5_VLANID(val)		    vBIT(val, 52, 12)
3611221167Sgnn/* 0x03720 */	u64	gcmg1_ecc;
3612221167Sgnn#define	VXGE_HAL_GCMG1_ECC_ENABLE_SSCC_N		    mBIT(7)
3613221167Sgnn#define	VXGE_HAL_GCMG1_ECC_ENABLE_UQM_N	mBIT(15)
3614221167Sgnn#define	VXGE_HAL_GCMG1_ECC_ENABLE_QCC_N	mBIT(23)
3615221167Sgnn	u8	unused03a00[0x03a00 - 0x03728];
3616221167Sgnn
3617221167Sgnn/* 0x03a00 */	u64	pcmg1_int_status;
3618221167Sgnn#define	VXGE_HAL_PCMG1_INT_STATUS_PSSCC_ERR_PSSCC_INT	    mBIT(0)
3619221167Sgnn#define	VXGE_HAL_PCMG1_INT_STATUS_PQCC_ERR_PQCC_INT	    mBIT(1)
3620221167Sgnn#define	VXGE_HAL_PCMG1_INT_STATUS_PQCC_CQM_ERR_PQCC_CQM_INT mBIT(2)
3621221167Sgnn#define	VXGE_HAL_PCMG1_INT_STATUS_PQCC_SQM_ERR_PQCC_SQM_INT mBIT(3)
3622221167Sgnn/* 0x03a08 */	u64	pcmg1_int_mask;
3623221167Sgnn/* 0x03a10 */	u64	psscc_err_reg;
3624221167Sgnn#define	VXGE_HAL_PSSCC_ERR_REG_SSCC_CP2STE_OFLOW_ERR	    mBIT(0)
3625221167Sgnn#define	VXGE_HAL_PSSCC_ERR_REG_SSCC_CP2TTE_OFLOW_ERR	    mBIT(1)
3626221167Sgnn/* 0x03a18 */	u64	psscc_err_mask;
3627221167Sgnn/* 0x03a20 */	u64	psscc_err_alarm;
3628221167Sgnn/* 0x03a28 */	u64	pqcc_err_reg;
3629221167Sgnn#define	VXGE_HAL_PQCC_ERR_REG_QCC_SQM_MAX_WQE_GRP_INFO_ERR  mBIT(0)
3630221167Sgnn#define	VXGE_HAL_PQCC_ERR_REG_QCC_SQM_WQE_FREE_LIST_EMPTY_INFO_ERR  mBIT(1)
3631221167Sgnn#define	VXGE_HAL_PQCC_ERR_REG_QCC_SQM_FLM_WQE_ID_FIFO_ERR   mBIT(2)
3632221167Sgnn#define	VXGE_HAL_PQCC_ERR_REG_QCC_SQM_CACHE_FULL_INFO_ERR   mBIT(3)
3633221167Sgnn#define	VXGE_HAL_PQCC_ERR_REG_QCC_QCC_PDA_ARB_SM_ERR	    mBIT(32)
3634221167Sgnn#define	VXGE_HAL_PQCC_ERR_REG_QCC_QCC_CP_ARB_SM_ERR	    mBIT(33)
3635221167Sgnn#define	VXGE_HAL_PQCC_ERR_REG_QCC_QCC_CXP2QCC_FIFO_ERR	    mBIT(63)
3636221167Sgnn/* 0x03a30 */	u64	pqcc_err_mask;
3637221167Sgnn/* 0x03a38 */	u64	pqcc_err_alarm;
3638221167Sgnn/* 0x03a40 */	u64	pqcc_cqm_err_reg;
3639221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CACHE_PA_SG_ERR(val) vBIT(val, 0, 4)
3640221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_DMACQERSP_SG_ERR  mBIT(4)
3641221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CACHE_PA_DB_ERR(val) vBIT(val, 8, 4)
3642221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_DMACQERSP_DB_ER   mBIT(12)
3643221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CCM_RMW_FIFO_ERR  mBIT(16)
3644221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CAE_RLM_FIFO_ERR  mBIT(17)
3645221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CCM_CAM_FIFO_POP_ERR mBIT(18)
3646221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CCM_CAM_EIP_FIFO_POP_ERR mBIT(19)
3647221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CCM2CMA_FIFO_PUSH_ERR	mBIT(20)
3648221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_HPRPEREQ_FIFO_ERR mBIT(21)
3649221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_LPRPEREQ_FIFO_ERR mBIT(22)
3650221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_LPRPERSP_FIFO_ERR mBIT(23)
3651221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CMP_USDC_DBELL_FIFO_ERR   mBIT(24)
3652221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CMP_CXP_MSG_IN_FIFO_ERR   mBIT(25)
3653221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CMP_CXP_MSG_OUT_FIFO_ERR  mBIT(26)
3654221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CAE_ELM_FIFO_ERR  mBIT(27)
3655221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CGM_CCM_REQ_FIFO_ERR mBIT(28)
3656221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_EXCESSIVE_RD_RESP_ERR mBIT(29)
3657221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CDR_SERR	    mBIT(32)
3658221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_WGM_FLM_SM_ERR    mBIT(33)
3659221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_WGM_CRP_SM_ERR    mBIT(34)
3660221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_WGM_ARB_SM_ERR    mBIT(35)
3661221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CMP_RCL_SM_ERR    mBIT(36)
3662221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CMP_CIN_SM_ERR    mBIT(37)
3663221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CSE_SM_ERR	    mBIT(38)
3664221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CCM_SM_ERR	    mBIT(39)
3665221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CAE_RLM_SM_ERR    mBIT(40)
3666221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CAE_RLM_ADD_SM_ERR mBIT(41)
3667221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CAE_ELM_SM_ERR    mBIT(42)
3668221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CAE_ELM_ADD_SM_ERR mBIT(43)
3669221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CACHE_FULL_INFO_ERR mBIT(58)
3670221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_MAX_CQE_GRP_INFO_ERR mBIT(59)
3671221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_CDR_SM_INFO_ERR   mBIT(60)
3672221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_BAD_CIN_INFO_ERR  mBIT(61)
3673221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_NO_CQE_GRP_INFO_ERR mBIT(62)
3674221167Sgnn#define	VXGE_HAL_PQCC_CQM_ERR_REG_QCC_CQM_BAD_VPIN_INFO_ERR mBIT(63)
3675221167Sgnn/* 0x03a48 */	u64	pqcc_cqm_err_mask;
3676221167Sgnn/* 0x03a50 */	u64	pqcc_cqm_err_alarm;
3677221167Sgnn/* 0x03a58 */	u64	pqcc_sqm_err_reg;
3678221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_CACHE_PA_SG_ERR(val) vBIT(val, 0, 4)
3679221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_LPRPEDAT_SG_ERR(val) vBIT(val, 4, 4)
3680221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_DMAWQERSP_SG_ERR  mBIT(8)
3681221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_RPEREQDAT_SG_ERR  mBIT(9)
3682221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_BAD_VPIN_INFO_ERR mBIT(10)
3683221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_WDR_SM_INFO_ERR   mBIT(11)
3684221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_BAD_SIN_INFO_ERR  mBIT(12)
3685221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_EXCESSIVE_RD_RESP_ERR	mBIT(13)
3686221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_DMAWQERSP_DB_ERR  mBIT(14)
3687221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_RPEREQDAT_DB_ERR  mBIT(15)
3688221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_CACHE_PA_DB_ERR(val) vBIT(val, 16, 4)
3689221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_LPRPEDAT_DB_ERR(val) vBIT(val, 20, 4)
3690221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_WAE_RLM_FIFO_ERR  mBIT(24)
3691221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_CCM_CAM_FIFO_POP_ERR mBIT(25)
3692221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_CCM_CAM_EIP_FIFO_POP_ERR mBIT(26)
3693221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_CCM2CMA_LP_FIFO_PUSH_ERR mBIT(27)
3694221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_CCM2CMA_HP_FIFO_PUSH_ERR mBIT(28)
3695221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_WSE2CMA_FIFO_PUSH_ERR mBIT(29)
3696221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_RRP2CMA_LP_FIFO_PUSH_ERR mBIT(30)
3697221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_RRP2CMA_HP_FIFO_PUSH_ERR mBIT(31)
3698221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_HPRPEREQ_FIFO_ERR mBIT(32)
3699221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_IPWOGRREQSB_FIFO_ERR mBIT(33)
3700221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_IPWOGRRESP_FIFO_POP_ERR mBIT(34)
3701221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_LPRPEDAT_FIFO_ERR	mBIT(35)
3702221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_LPRPEREQ_FIFO_ERR	mBIT(36)
3703221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_LPRPERESP_FIFO_ERR	mBIT(37)
3704221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_LPRPERESPSB_FIFO_ERR	mBIT(38)
3705221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_LPWRREQSB_FIFO_ERR	mBIT(39)
3706221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_LPWRRESP_FIFO_POP_ERR	mBIT(40)
3707221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_SWRRESP_FIFO_ERR	mBIT(41)
3708221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_WGM_RPE_REQ_FIFO_ERR	mBIT(42)
3709221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_WGM_RPE_LASTOD_FIFO_ERR mBIT(43)
3710221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_CMP_USDC_DBELL_FIFO_ERR mBIT(44)
3711221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_CMP_CXP_MSG_IN_FIFO_ERR mBIT(45)
3712221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_CMP_CXP_MSG_OUT_FIFO_ERR mBIT(46)
3713221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_CCM_RMW_FIFO_ERR	mBIT(47)
3714221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_WAE_ELM_FIFO_ERR	mBIT(48)
3715221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_WAE_DLM_FIFO_ERR	mBIT(49)
3716221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_RRP_RESPDATA_ARB_SM_ERR mBIT(50)
3717221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_WDR_SERR		mBIT(51)
3718221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_CMA_RLP_SM_ERR	mBIT(52)
3719221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_WGM_FLM_SM_ERR	mBIT(53)
3720221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_CMP_RCL_SM_ERR	mBIT(54)
3721221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_CMP_CIN_SM_ERR	mBIT(55)
3722221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_WSE_SM_ERR		mBIT(56)
3723221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_CCM_SM_ERR		mBIT(57)
3724221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_WAE_RLM_SM_ERR	mBIT(58)
3725221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_WAE_RLM_ADD_SM_ERR	mBIT(59)
3726221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_WAE_ELM_SM_ERR	mBIT(60)
3727221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_WAE_ELM_ADD_SM_ERR	mBIT(61)
3728221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_WAE_DLM_SM_ERR	mBIT(62)
3729221167Sgnn#define	VXGE_HAL_PQCC_SQM_ERR_REG_QCC_SQM_WAE_DLM_ADD_SM_ERR	mBIT(63)
3730221167Sgnn/* 0x03a60 */	u64	pqcc_sqm_err_mask;
3731221167Sgnn/* 0x03a68 */	u64	pqcc_sqm_err_alarm;
3732221167Sgnn/* 0x03a70 */	u64	qcc_srq_cqrq;
3733221167Sgnn#define	VXGE_HAL_QCC_SRQ_CQRQ_POLL_TIMER(val)		    vBIT(val, 0, 32)
3734221167Sgnn#define	VXGE_HAL_QCC_SRQ_CQRQ_MAX_EOL_POLLS(val)	    vBIT(val, 32, 8)
3735221167Sgnn#define	VXGE_HAL_QCC_SRQ_CQRQ_CONSERVATIVE_SM_CRD_RTN	    mBIT(47)
3736221167Sgnn/* 0x03a78 */	u64	qcc_err_policy;
3737221167Sgnn#define	VXGE_HAL_QCC_ERR_POLICY_CQM_CQE(val)		    vBIT(val, 4, 4)
3738221167Sgnn#define	VXGE_HAL_QCC_ERR_POLICY_SQM_WQE(val)		    vBIT(val, 12, 4)
3739221167Sgnn#define	VXGE_HAL_QCC_ERR_POLICY_SQM_SRQIR(val)		    vBIT(val, 22, 2)
3740221167Sgnn/* 0x03a80 */	u64	qcc_bp_ctrl;
3741221167Sgnn#define	VXGE_HAL_QCC_BP_CTRL_RD_XON			    mBIT(7)
3742221167Sgnn/* 0x03a88 */	u64	pcmg1_ecc;
3743221167Sgnn#define	VXGE_HAL_PCMG1_ECC_ENABLE_QCC_N			    mBIT(23)
3744221167Sgnn/* 0x03a90 */	u64	qcc_cqm_cqrq_id;
3745221167Sgnn#define	VXGE_HAL_QCC_CQM_CQRQ_ID_CQM_BAD_VPIN_CQRQ_ID(val)  vBIT(val, 0, 16)
3746221167Sgnn#define	VXGE_HAL_QCC_CQM_CQRQ_ID_CQM_BAD_CIN_CQRQ_ID(val)   vBIT(val, 16, 16)
3747221167Sgnn#define	VXGE_HAL_QCC_CQM_CQRQ_ID_CQM_MAX_CQE_GRP_CQRQ_ID(val) vBIT(val, 32, 16)
3748221167Sgnn#define	VXGE_HAL_QCC_CQM_CQRQ_ID_CQM_CQM_CDR_CQRQ_ID(val)   vBIT(val, 48, 16)
3749221167Sgnn/* 0x03a98 */	u64	qcc_sqm_srq_id;
3750221167Sgnn#define	VXGE_HAL_QCC_SQM_SRQ_ID_SQM_BAD_VPIN_SRQ_ID(val)    vBIT(val, 0, 16)
3751221167Sgnn#define	VXGE_HAL_QCC_SQM_SRQ_ID_SQM_BAD_SIN_SRQ_ID(val)	    vBIT(val, 16, 16)
3752221167Sgnn#define	VXGE_HAL_QCC_SQM_SRQ_ID_SQM_MAX_WQE_GRP_SRQ_ID(val) vBIT(val, 32, 16)
3753221167Sgnn#define	VXGE_HAL_QCC_SQM_SRQ_ID_SQM_SQM_WDR_SRQ_ID(val)	    vBIT(val, 48, 16)
3754221167Sgnn/* 0x03aa0 */	u64	qcc_cqm_flm_id;
3755221167Sgnn#define	VXGE_HAL_QCC_CQM_FLM_ID_CQM_CQM_CCM_STATE_SERR(val) vBIT(val, 1, 7)
3756221167Sgnn#define	VXGE_HAL_QCC_CQM_FLM_ID_CQM_CQM_FLM_HEAD_CQEGRP_ID(val) vBIT(val, 8, 24)
3757221167Sgnn#define	VXGE_HAL_QCC_CQM_FLM_ID_CQM_CQM_FLM_TAIL_CQEGRP_ID(val)\
3758221167Sgnn							    vBIT(val, 40, 24)
3759221167Sgnn/* 0x03aa8 */	u64	qcc_sqm_flm_id;
3760221167Sgnn#define	VXGE_HAL_QCC_SQM_FLM_ID_SQM_SQM_NO_WQE_OD_GRP_AVAIL mBIT(0)
3761221167Sgnn#define	VXGE_HAL_QCC_SQM_FLM_ID_SQM_SQM_CCM_STATE_SERR(val) vBIT(val, 1, 7)
3762221167Sgnn#define	VXGE_HAL_QCC_SQM_FLM_ID_SQM_SQM_FLM_HEAD_WQEGRP_ID(val) vBIT(val, 8, 24)
3763221167Sgnn#define	VXGE_HAL_QCC_SQM_FLM_ID_SQM_SQM_FLM_TAIL_WQEGRP_ID(val)\
3764221167Sgnn							    vBIT(val, 40, 24)
3765221167Sgnn	u8	unused04000[0x04000 - 0x03ab0];
3766221167Sgnn
3767221167Sgnn/* 0x04000 */	u64	one_int_status;
3768221167Sgnn#define	VXGE_HAL_ONE_INT_STATUS_RXPE_ERR_RXPE_INT	    mBIT(7)
3769221167Sgnn#define	VXGE_HAL_ONE_INT_STATUS_TXPE_BCC_MEM_SG_ECC_ERR_TXPE_BCC_MEM_SG_ECC_INT\
3770221167Sgnn							    mBIT(13)
3771221167Sgnn#define	VXGE_HAL_ONE_INT_STATUS_TXPE_BCC_MEM_DB_ECC_ERR_TXPE_BCC_MEM_DB_ECC_INT\
3772221167Sgnn							    mBIT(14)
3773221167Sgnn#define	VXGE_HAL_ONE_INT_STATUS_TXPE_ERR_TXPE_INT	    mBIT(15)
3774221167Sgnn#define	VXGE_HAL_ONE_INT_STATUS_DLM_ERR_DLM_INT		    mBIT(23)
3775221167Sgnn#define	VXGE_HAL_ONE_INT_STATUS_PE_ERR_PE_INT		    mBIT(31)
3776221167Sgnn#define	VXGE_HAL_ONE_INT_STATUS_RPE_ERR_RPE_INT		    mBIT(39)
3777221167Sgnn#define	VXGE_HAL_ONE_INT_STATUS_RPE_FSM_ERR_RPE_FSM_INT	    mBIT(47)
3778221167Sgnn#define	VXGE_HAL_ONE_INT_STATUS_OES_ERR_OES_INT		    mBIT(55)
3779221167Sgnn/* 0x04008 */	u64	one_int_mask;
3780221167Sgnn/* 0x04010 */	u64	rpe_err_reg;
3781221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_RCM_PA_DB_ERR(val)	    vBIT(val, 0, 4)
3782221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_RCM_PB_DB_ERR(val)	    vBIT(val, 4, 4)
3783221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_PDM_FRAME_DB_ERR	    mBIT(8)
3784221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_PDM_RCMD_DB_ERR	    mBIT(9)
3785221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_RCQ_DB_ERR		    mBIT(10)
3786221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_RCO_PBLE_DB_ERR	    mBIT(11)
3787221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_RCM_PA_SG_ERR(val)	    vBIT(val, 16, 4)
3788221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_RCM_PB_SG_ERR(val)	    vBIT(val, 20, 4)
3789221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_PDM_FRAME_SG_ERR	    mBIT(24)
3790221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_PDM_RCMD_SG_ERR	    mBIT(25)
3791221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_RCQ_SG_ERR		    mBIT(26)
3792221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_RCO_PBLE_SG_ERR	    mBIT(27)
3793221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_CMI_CTXTRDRQ_FIFO_ERR	    mBIT(32)
3794221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_CMI_CTXTWRRQ_FIFO_ERR	    mBIT(33)
3795221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_CMI_CQRQLDRQ_FIFO_ERR	    mBIT(34)
3796221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_CMI_SRQLDRQ_FIFO_ERR	    mBIT(35)
3797221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_CMI_WQERDRQ_FIFO_ERR	    mBIT(36)
3798221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_CMI_WQEWRRQ_FIFO_ERR	    mBIT(37)
3799221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_CMI_CQEAVAILRQ_FIFO_ERR    mBIT(38)
3800221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_CMI_WQECOMPL_FIFO_ERR	    mBIT(39)
3801221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_CMI_CQEADDRRQ_FIFO_ERR	    mBIT(40)
3802221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_RCC_CTXTLDNT_FIFO_ERR	    mBIT(41)
3803221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_RCC_RCCRESP_FIFO_ERR	    mBIT(42)
3804221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_QEM_OESPREINIT_FIFO_ERR    mBIT(43)
3805221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_QEM_EVENT_FIFO_ERR	    mBIT(44)
3806221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_QEM_WQELDNT_FIFO_ERR	    mBIT(45)
3807221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_QEM_QEMRESP_FIFO_ERR	    mBIT(46)
3808221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_QEM_PDM_CMD_FIFO_ERR	    mBIT(47)
3809221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_PDM_CMDRESP_FIFO_ERR	    mBIT(48)
3810221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_PDM_FRAME_FIFO_ERR	    mBIT(49)
3811221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_PDM_EPE_SPQ_FIFO_ERR	    mBIT(50)
3812221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_PDM_EPE_STCRESP_FIFO_ERR   mBIT(51)
3813221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_PDM_RIM_RIMIPB_FIFO_ERR    mBIT(52)
3814221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_RCI_MCQLEN_FIFO_ERR	    mBIT(53)
3815221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_RCI_PCQLEN_FIFO_ERR	    mBIT(54)
3816221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_RCI_RDLIM_FIFO_ERR	    mBIT(55)
3817221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_MSG_RCMD_FIFO_ERR	    mBIT(56)
3818221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_DLM_RCMD_FIFO_ERR	    mBIT(57)
3819221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_PDM_RCMD_FIFO_ERR	    mBIT(58)
3820221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_RCQ_FIFO_ERR		    mBIT(59)
3821221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_RCO_CQE_FIFO_ERR	    mBIT(60)
3822221167Sgnn#define	VXGE_HAL_RPE_ERR_REG_RPE_RCO_PBLE_FIFO_ERR	    mBIT(61)
3823221167Sgnn/* 0x04018 */	u64	rpe_err_mask;
3824221167Sgnn/* 0x04020 */	u64	rpe_err_alarm;
3825221167Sgnn/* 0x04028 */	u64	pe_err_reg;
3826221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_PE_CDP_CTXT_PA_SG_ERR	    mBIT(0)
3827221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_PE_CDP_CTXT_PB_SG_ERR	    mBIT(1)
3828221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_PE_TIMER_SG_ERR		    mBIT(2)
3829221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_CDP_CTXTRRQ_RDFIFO_STATE_SM_ERR mBIT(8)
3830221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_CDP_CTXTRRQ_STATE_SM_ERR	    mBIT(9)
3831221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_CDP_CTXTWRQ_ADDR_STATE_SM_ERR mBIT(10)
3832221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_CDP_CTXTWRQ_DATA_STATE_SM_ERR mBIT(11)
3833221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_CDP_DLM_CTXT_STATE_SM_ERR    mBIT(12)
3834221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_CDP_RDMEM_ADDR_STATE_SM_ERR  mBIT(13)
3835221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_CDP_RDMEM_DATA_STATE_SM_ERR  mBIT(14)
3836221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_CDP_RDRESP_STATE_SM_ERR	    mBIT(15)
3837221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_CDP_RXPE_RDCTXT_DATA_STATE_SM_ERR mBIT(16)
3838221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_CDP_RXPEIF_STATE_SM_ERR	    mBIT(17)
3839221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_CDP_TCM_CTXT_STATE_SM_ERR    mBIT(18)
3840221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_SCC_CTXT_CNTRL_SM_ERR	    mBIT(19)
3841221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_SCC_RECALL_SM_ERR	    mBIT(20)
3842221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_SCC_NCE_FETCH_STATE_SM_ERR   mBIT(21)
3843221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_NCC_NCE_CNTRL_SM_ERR	    mBIT(22)
3844221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_NCC_NDP_MEMCNTRL_STATE_SM_ERR	mBIT(23)
3845221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_NCC_NDP_NRRQ_RDFIFO_STATE_SM_ERR	mBIT(24)
3846221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_NCC_NDP_NRRQ_STATE_SM_ERR    mBIT(25)
3847221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_NCC_NDP_NWRQ_RDFIFO_STATE_SM_ERR	mBIT(26)
3848221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_NCC_NDP_RDMEM_DATA_STATE_SM_ERR	mBIT(27)
3849221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_CMGIF_HDREQ_ARB_STATE_SM_ERR	mBIT(28)
3850221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_CMGIF_HNREQ_ARB_STATE_SM_ERR	mBIT(29)
3851221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_CMGIF_LDREQ_ARB_STATE_SM_ERR	mBIT(30)
3852221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_CMGIF_LNREQ_ARB_STATE_SM_ERR	mBIT(31)
3853221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_CDP_CTXTRRQ_FIFO_ERR	    mBIT(32)
3854221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_CDP_CTXT_FIFO_ERR	    mBIT(33)
3855221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_CDP_RXPE_CTXT_WR_PHASE_ERR   mBIT(34)
3856221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_CDP_RXPE_CTXT_RD_PHASE_ERR   mBIT(35)
3857221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_CDP_CTXTRRQ_RD_RESP_PHASE_ERR mBIT(36)
3858221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_NDP_NRRQ_FIFO_ERR	    mBIT(37)
3859221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_NDP_NWRQ_FIFO_ERR	    mBIT(38)
3860221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_NCC_NDP_WRMEM_PHASE_ERR	    mBIT(39)
3861221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_NCC_PE_RESP_CMD_PHASE_ERR    mBIT(40)
3862221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_PE_TIMER_SM_ERR		    mBIT(48)
3863221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_PET_MEM_ARB_ERR		    mBIT(49)
3864221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_PET_UPDATE_FSM_ERR	    mBIT(50)
3865221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_PE_CDP_CTXT_PA_DB_ERR	    mBIT(61)
3866221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_PE_CDP_CTXT_PB_DB_ERR	    mBIT(62)
3867221167Sgnn#define	VXGE_HAL_PE_ERR_REG_PE_PE_TIMER_DB_ERR		    mBIT(63)
3868221167Sgnn/* 0x04030 */	u64	pe_err_mask;
3869221167Sgnn/* 0x04038 */	u64	pe_err_alarm;
3870221167Sgnn/* 0x04040 */	u64	rxpe_err_reg;
3871221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_XT0_FRM_SG_ERR	    mBIT(0)
3872221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_XT1_FRM_SG_ERR	    mBIT(1)
3873221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_FPDU_MEM_SG_ERR	    mBIT(2)
3874221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_MSG2RXPE_SG_ERR(val)	    vBIT(val, 3, 2)
3875221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_XT0_IRAM_SG_ERR(val)	    vBIT(val, 5, 2)
3876221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_XT1_IRAM_SG_ERR(val)	    vBIT(val, 7, 2)
3877221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_XT_DRAM_PA_SG_ERR(val)   vBIT(val, 9, 2)
3878221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_XT_DRAM_PB_SG_ERR(val)   vBIT(val, 11, 2)
3879221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_XT0_TRCE_SG_ERR	    mBIT(13)
3880221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_XT1_TRCE_SG_ERR	    mBIT(14)
3881221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_XT0_FRM_DB_ERR	    mBIT(32)
3882221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_XT1_FRM_DB_ERR	    mBIT(33)
3883221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_FPDU_MEM_DB_ERR	    mBIT(34)
3884221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_MSG2RXPE_DB_ERR(val)	    vBIT(val, 35, 2)
3885221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_XT0_IRAM_DB_ERR(val)	    vBIT(val, 37, 2)
3886221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_XT1_IRAM_DB_ERR(val)	    vBIT(val, 39, 2)
3887221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_XT_DRAM_PA_DB_ERR(val)   vBIT(val, 41, 2)
3888221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_XT_DRAM_PB_DB_ERR(val)   vBIT(val, 43, 2)
3889221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_XT0_TRCE_DB_ERR	    mBIT(45)
3890221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_XT1_TRCE_DB_ERR	    mBIT(46)
3891221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_XT0_XLMI_SERR	    mBIT(54)
3892221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_XT1_XLMI_SERR	    mBIT(55)
3893221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_DRAM_WR_ERR		    mBIT(58)
3894221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_IMSGIN_WR_FSM_ERR	    mBIT(59)
3895221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_IMSGIN_EVCTRL_FSM_ERR    mBIT(60)
3896221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_MSG2RXPE_FIFO_ERR	    mBIT(61)
3897221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_IMSGOUT_COLLISION_ERR    mBIT(62)
3898221167Sgnn#define	VXGE_HAL_RXPE_ERR_REG_RXPE_SM_ERR		    mBIT(63)
3899221167Sgnn/* 0x04048 */	u64	rxpe_err_mask;
3900221167Sgnn/* 0x04050 */	u64	rxpe_err_alarm;
3901221167Sgnn/* 0x04058 */	u64	dlm_err_reg;
3902221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_PE_DLM_CTXT_PA_SG_ERR	    mBIT(0)
3903221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_PE_DLM_CTXT_PB_SG_ERR	    mBIT(1)
3904221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_PE_DLM_ACK_PA_SG_ERR	    mBIT(2)
3905221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_PE_DLM_ACK_PB_SG_ERR	    mBIT(3)
3906221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_PE_DLM_RIRR_PA_SG_ERR	    mBIT(4)
3907221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_PE_DLM_RIRR_PB_SG_ERR	    mBIT(5)
3908221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_PE_DLM_AWRQ_MEM_SG_ERR	    mBIT(6)
3909221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_PE_DLM_LWRQ_MEM_SG_ERR	    mBIT(7)
3910221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_PE_DLM_CTXT_PA_DB_ERR	    mBIT(8)
3911221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_PE_DLM_CTXT_PB_DB_ERR	    mBIT(9)
3912221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_PE_DLM_ACK_PA_DB_ERR	    mBIT(10)
3913221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_PE_DLM_ACK_PB_DB_ERR	    mBIT(11)
3914221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_PE_DLM_RIRR_PA_DB_ERR	    mBIT(12)
3915221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_PE_DLM_RIRR_PB_DB_ERR	    mBIT(13)
3916221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_PE_DLM_AWRQ_MEM_DB_ERR	    mBIT(14)
3917221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_PE_DLM_LWRQ_MEM_DB_ERR	    mBIT(15)
3918221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_ACC_PA_STATE_SM_ERR	    mBIT(16)
3919221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_ACC_PB_STATE_SM_ERR	    mBIT(17)
3920221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_ACK_RDMEM_DATA_STATE_SM_ERR mBIT(18)
3921221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_AFLM_RDFIFO_STATE_SM_ERR   mBIT(19)
3922221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_AFLM_STATE_SM_ERR	    mBIT(20)
3923221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_APTR_ALLOC_STATE_SM_ERR    mBIT(21)
3924221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_ARRQ_RDFIFO_STATE_SM_ERR   mBIT(22)
3925221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_ARRQ_STATE_SM_ERR	    mBIT(23)
3926221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_AWRQ_STATE_SM_ERR	    mBIT(24)
3927221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_EVENT_CTXT_STATE_SM_ERR    mBIT(25)
3928221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_LCC_PA_STATE_SM_ERR	    mBIT(26)
3929221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_LCC_PB_STATE_SM_ERR	    mBIT(27)
3930221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_LFLM_RDFIFO_STATE_SM_ERR   mBIT(28)
3931221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_LFLM_STATE_SM_ERR	    mBIT(29)
3932221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_LPTR_ALLOC_STATE_SM_ERR    mBIT(30)
3933221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_LRRQ_RDFIFO_STATE_SM_ERR   mBIT(31)
3934221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_LRRQ_STATE_SM_ERR	    mBIT(32)
3935221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_LWRQ_STATE_SM_ERR	    mBIT(33)
3936221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_PCIWR_STATE_SM_ERR	    mBIT(34)
3937221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_PFETCH_STATE_SM_ERR	    mBIT(35)
3938221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_RCC_PA_STATE_SM_ERR	    mBIT(36)
3939221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_RCC_PB_STATE_SM_ERR	    mBIT(37)
3940221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_RFLM_RDFIFO_STATE_SM_ERR   mBIT(38)
3941221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_RFLM_STATE_SM_ERR	    mBIT(39)
3942221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_RIRR_RDMEM_DATA_STATE_SM_ERR mBIT(40)
3943221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_RPTR_ALLOC_STATE_SM_ERR    mBIT(41)
3944221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_RRRQ_RDFIFO_STATE_SM_ERR   mBIT(42)
3945221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_RRRQ_STATE_SM_ERR	    mBIT(43)
3946221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_RWRQ_STATE_SM_ERR	    mBIT(44)
3947221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_RXACK_STATE_SM_ERR	    mBIT(45)
3948221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_RXLIRR_STATE_SM_ERR	    mBIT(46)
3949221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_RXRIRR_STATE_SM_ERR	    mBIT(47)
3950221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_TXACK_RETX_STATE_SM_ERR    mBIT(48)
3951221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_TXACK_STATE_SM_ERR	    mBIT(49)
3952221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_TXLIRR_STATE_SM_ERR	    mBIT(50)
3953221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_TXRIRR_RETX_STATE_SM_ERR   mBIT(51)
3954221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_TXRIRR_STATE_SM_ERR	    mBIT(52)
3955221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_PREFETCH_ERR		    mBIT(53)
3956221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_AFLM_FIFO_ERR		    mBIT(55)
3957221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_RFLM_FIFO_ERR		    mBIT(56)
3958221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_LFLM_FIFO_ERR		    mBIT(57)
3959221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_ARRQ_FIFO_ERR		    mBIT(58)
3960221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_RRRQ_FIFO_ERR		    mBIT(59)
3961221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_LRRQ_FIFO_ERR		    mBIT(60)
3962221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_ACK_PTR_FIFO_ERR	    mBIT(61)
3963221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_RIRR_PTR_FIFO_ERR	    mBIT(62)
3964221167Sgnn#define	VXGE_HAL_DLM_ERR_REG_DLM_LIRR_PTR_FIFO_ERR	    mBIT(63)
3965221167Sgnn/* 0x04060 */	u64	dlm_err_mask;
3966221167Sgnn/* 0x04068 */	u64	dlm_err_alarm;
3967221167Sgnn/* 0x04070 */	u64	oes_err_reg;
3968221167Sgnn#define	VXGE_HAL_OES_ERR_REG_OES_INPUT_ARB_SM_ERR	    mBIT(0)
3969221167Sgnn#define	VXGE_HAL_OES_ERR_REG_OES_PEND_ARB_SM_ERR	    mBIT(1)
3970221167Sgnn#define	VXGE_HAL_OES_ERR_REG_OES_RXSEG_FIFO_ERR		    mBIT(2)
3971221167Sgnn#define	VXGE_HAL_OES_ERR_REG_OES_RXEVT_FIFO_ERR		    mBIT(3)
3972221167Sgnn#define	VXGE_HAL_OES_ERR_REG_OES_TXTDB_FIFO_ERR		    mBIT(4)
3973221167Sgnn#define	VXGE_HAL_OES_ERR_REG_OES_RXTX_FIFO_ERR		    mBIT(5)
3974221167Sgnn#define	VXGE_HAL_OES_ERR_REG_OES_TXIMSG_FIFO_ERR	    mBIT(6)
3975221167Sgnn#define	VXGE_HAL_OES_ERR_REG_OES_TXCONT_FIFO_ERR	    mBIT(7)
3976221167Sgnn/* 0x04078 */	u64	oes_err_mask;
3977221167Sgnn/* 0x04080 */	u64	oes_err_alarm;
3978221167Sgnn/* 0x04088 */	u64	txpe_err_reg;
3979221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_MSG2TXPE_SG_ERR(val)	    vBIT(val, 0, 2)
3980221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_TCM_DATA_PA_SG_ERR	    mBIT(2)
3981221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_TCM_DATA_PB_SG_ERR	    mBIT(3)
3982221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_XT_DRAM_SG_ERR(val)	    vBIT(val, 4, 2)
3983221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_XT_IRAM_SG_ERR(val)	    vBIT(val, 6, 2)
3984221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_XT_TRACE_SG_ERR	    mBIT(8)
3985221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_DOOR_IMM_SG_ERR	    mBIT(9)
3986221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_NCE_PA_SG_ERR	    mBIT(10)
3987221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_NCE_PB_SG_ERR	    mBIT(11)
3988221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_TCM_INFO_PA_SG_ERR	    mBIT(12)
3989221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_TCM_INFO_PB_SG_ERR	    mBIT(13)
3990221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_TCM_STG_SG_ERR	    mBIT(14)
3991221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_MSG2TXPE_DB_ERR(val)	    vBIT(val, 16, 2)
3992221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_TCM_DATA_PA_DB_ERR	    mBIT(18)
3993221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_TCM_DATA_PB_DB_ERR	    mBIT(19)
3994221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_XT_DRAM_DB_ERR(val)	    vBIT(val, 20, 2)
3995221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_XT_IRAM_DB_ERR(val)	    vBIT(val, 22, 2)
3996221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_XT_TRACE_DB_ERR	    mBIT(24)
3997221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_DOOR_IMM_DB_ERR	    mBIT(25)
3998221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_NCE_PA_DB_ERR	    mBIT(26)
3999221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_NCE_PB_DB_ERR	    mBIT(27)
4000221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_TCM_INFO_PA_DB_ERR	    mBIT(28)
4001221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_TCM_INFO_PB_DB_ERR	    mBIT(29)
4002221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_TCM_STG_DB_ERR	    mBIT(30)
4003221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_DOOR_SM_ERR		    mBIT(32)
4004221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_IMSGIN_SM_ERR	    mBIT(33)
4005221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_SEND_SM_ERR		    mBIT(34)
4006221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_SEND_TCE_CHOICE_SM_ERR   mBIT(35)
4007221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_SEND_DIV_SM_ERR	    mBIT(36)
4008221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_DMA_SM_ERR		    mBIT(37)
4009221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_DMA_RES_SM_ERR	    mBIT(38)
4010221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_DMA_NACK_SM_ERR	    mBIT(39)
4011221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_RDTCE_SM_ERR		    mBIT(40)
4012221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_CMGIF_RDRQ_SM_ERR	    mBIT(41)
4013221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_CMGIF_READDRES_SM_ERR    mBIT(42)
4014221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_TCM_CTXT_SM_ERR	    mBIT(43)
4015221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_PRI_TCE_UPDATE_SM_ERR    mBIT(44)
4016221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_DMA_GET_SM_ERR	    mBIT(45)
4017221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_DMA_DONE_SM_ERR	    mBIT(46)
4018221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_INIT_SM_ERR		    mBIT(47)
4019221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_FETCH_SM_ERR		    mBIT(48)
4020221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_HOG_SM_ERR		    mBIT(49)
4021221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_PMON_SM_ERR		    mBIT(50)
4022221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_XT_DRAM_SM_ERR	    mBIT(51)
4023221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_NCM_CTXT_SM_ERR	    mBIT(52)
4024221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_NCM_MEM_SM_ERR	    mBIT(53)
4025221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_DMA_RQ_SM_ERR	    mBIT(54)
4026221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_RDRES_PHASE_ERR	    mBIT(55)
4027221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_XT_XLMI_SERR		    mBIT(56)
4028221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_DOOR_WRP_ERR		    mBIT(57)
4029221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_DOOR_FIFO_ERR	    mBIT(58)
4030221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_DMA_DFIFO_ERR	    mBIT(59)
4031221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_DMA_HFIFO_ERR	    mBIT(60)
4032221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_SEND_DIVIDE_ERR	    mBIT(61)
4033221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_PDA_NACK_FIFO_ERR	    mBIT(62)
4034221167Sgnn#define	VXGE_HAL_TXPE_ERR_REG_TXPE_MEM_CONFLICT_ERR	    mBIT(63)
4035221167Sgnn/* 0x04090 */	u64	txpe_err_mask;
4036221167Sgnn/* 0x04098 */	u64	txpe_err_alarm;
4037221167Sgnn/* 0x040a0 */	u64	txpe_bcc_mem_sg_ecc_err_reg;
4038221167Sgnn#define	VXGE_HAL_TXPE_BCC_MEM_SG_ECC_ERR_REG_TXPE_BASE_TXPE_SG_ERR(val)\
4039221167Sgnn							    vBIT(val, 0, 32)
4040221167Sgnn#define	VXGE_HAL_TXPE_BCC_MEM_SG_ECC_ERR_REG_TXPE_BASE_CDP_SG_ERR(val)\
4041221167Sgnn							    vBIT(val, 32, 32)
4042221167Sgnn/* 0x040a8 */	u64	txpe_bcc_mem_sg_ecc_err_mask;
4043221167Sgnn/* 0x040b0 */	u64	txpe_bcc_mem_sg_ecc_err_alarm;
4044221167Sgnn/* 0x040b8 */	u64	txpe_bcc_mem_db_ecc_err_reg;
4045221167Sgnn#define	VXGE_HAL_TXPE_BCC_MEM_DB_ECC_ERR_REG_TXPE_BASE_TXPE_DB_ERR(val)\
4046221167Sgnn							    vBIT(val, 0, 32)
4047221167Sgnn#define	VXGE_HAL_TXPE_BCC_MEM_DB_ECC_ERR_REG_TXPE_BASE_CDP_DB_ERR(val)\
4048221167Sgnn							    vBIT(val, 32, 32)
4049221167Sgnn/* 0x040c0 */	u64	txpe_bcc_mem_db_ecc_err_mask;
4050221167Sgnn/* 0x040c8 */	u64	txpe_bcc_mem_db_ecc_err_alarm;
4051221167Sgnn/* 0x040d0 */	u64	rpe_fsm_err_reg;
4052221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_CMI_SHADOW_ERR	    mBIT(0)
4053221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_RCC_SHADOW_ERR	    mBIT(1)
4054221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_RCM_SHADOW_ERR	    mBIT(2)
4055221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_QEM_SHADOW_ERR	    mBIT(3)
4056221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_PDM_SHADOW_ERR	    mBIT(4)
4057221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_RCI_SHADOW_ERR	    mBIT(5)
4058221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_RCO_SHADOW_ERR	    mBIT(6)
4059221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_CMI_RWM_ERR	    mBIT(7)
4060221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_CMI_RRM_ERR	    mBIT(8)
4061221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_RCC_SCC_ERR	    mBIT(9)
4062221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_RCC_CMM_ERR	    mBIT(10)
4063221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_QEM_OIF_ERR	    mBIT(11)
4064221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_QEM_FPG_ERR	    mBIT(12)
4065221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_QEM_WCC_ERR	    mBIT(13)
4066221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_QEM_WMM_ERR	    mBIT(14)
4067221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_PDM_OIF_ERR	    mBIT(15)
4068221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_PDM_QRI_ERR	    mBIT(16)
4069221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_PDM_CTL_EFS_ERR	    mBIT(17)
4070221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_PDM_CTL_EFS_UNDEF_EVENT mBIT(18)
4071221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_PDM_EPE_BS_ERR	    mBIT(19)
4072221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_PDM_EPE_IWP_ERR	    mBIT(20)
4073221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_PDM_EPE_LRO_ERR	    mBIT(21)
4074221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_PDM_RIM_HDR_ERR	    mBIT(22)
4075221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_PDM_RIM_MUX_ERR	    mBIT(23)
4076221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_PDM_RIM_RLC_ERR	    mBIT(24)
4077221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_RCI_IPM_DLM_ERR	    mBIT(25)
4078221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_RCI_IPM_MSG_ERR	    mBIT(26)
4079221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_RCI_ARB_ERR	    mBIT(27)
4080221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_RCO_HBI_ERR	    mBIT(28)
4081221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_RCO_OPC_ERR	    mBIT(29)
4082221167Sgnn#define	VXGE_HAL_RPE_FSM_ERR_REG_RPE_PDM_CTL_EFS_FW_ERR	    mBIT(32)
4083221167Sgnn/* 0x040d8 */	u64	rpe_fsm_err_mask;
4084221167Sgnn/* 0x040e0 */	u64	rpe_fsm_err_alarm;
4085221167Sgnn	u8	unused04100[0x04100 - 0x040e8];
4086221167Sgnn
4087221167Sgnn/* 0x04100 */	u64	one_cfg;
4088221167Sgnn#define	VXGE_HAL_ONE_CFG_ONE_CFG_RDY			    mBIT(7)
4089221167Sgnn/* 0x04108 */	u64	sgrp_alloc[17];
4090221167Sgnn#define	VXGE_HAL_SGRP_ALLOC_SGRP_ALLOC(val)		    vBIT(val, 0, 64)
4091221167Sgnn/* 0x04190 */	u64	sgrp_iwarp_lro_alloc;
4092221167Sgnn#define	VXGE_HAL_SGRP_IWARP_LRO_ALLOC_ENABLE_IWARP	    mBIT(7)
4093221167Sgnn#define	VXGE_HAL_SGRP_IWARP_LRO_ALLOC_LAST_IWARP_SGRP(val)  vBIT(val, 11, 5)
4094221167Sgnn/* 0x04198 */	u64	rpe_cfg0;
4095221167Sgnn#define	VXGE_HAL_RPE_CFG0_RCC_NBR_SLOTS(val)		    vBIT(val, 3, 5)
4096221167Sgnn#define	VXGE_HAL_RPE_CFG0_RCC_NBR_FREE_SLOTS(val)	    vBIT(val, 11, 5)
4097221167Sgnn#define	VXGE_HAL_RPE_CFG0_RCC_MODE			    mBIT(23)
4098221167Sgnn#define	VXGE_HAL_RPE_CFG0_LL_SEND_MAX_SIZE(val)		    vBIT(val, 24, 8)
4099221167Sgnn#define	VXGE_HAL_RPE_CFG0_BS_ACK_WQE_PF_ENA		    mBIT(38)
4100221167Sgnn#define	VXGE_HAL_RPE_CFG0_IWARP_ISL_PF_ENA		    mBIT(39)
4101221167Sgnn#define	VXGE_HAL_RPE_CFG0_PDM_FRAME_ECC_ENABLE_N	    mBIT(43)
4102221167Sgnn#define	VXGE_HAL_RPE_CFG0_PDM_RCMD_ECC_ENABLE_N		    mBIT(44)
4103221167Sgnn#define	VXGE_HAL_RPE_CFG0_RCQ_ECC_ENABLE_N		    mBIT(45)
4104221167Sgnn#define	VXGE_HAL_RPE_CFG0_RCO_PBLE_ECC_ENABLE_N		    mBIT(46)
4105221167Sgnn#define	VXGE_HAL_RPE_CFG0_RCM_ECC_ENABLE_N		    mBIT(47)
4106221167Sgnn#define	VXGE_HAL_RPE_CFG0_PDM_FRAME_PHASE_ENABLE	    mBIT(50)
4107221167Sgnn#define	VXGE_HAL_RPE_CFG0_DLM_RCMD_PHASE_ENABLE		    mBIT(51)
4108221167Sgnn#define	VXGE_HAL_RPE_CFG0_MSG_RCMD_PHASE_ENABLE		    mBIT(52)
4109221167Sgnn#define	VXGE_HAL_RPE_CFG0_PDM_RCMD_PHASE_ENABLE		    mBIT(53)
4110221167Sgnn#define	VXGE_HAL_RPE_CFG0_RCQ_PHASE_ENABLE		    mBIT(54)
4111221167Sgnn#define	VXGE_HAL_RPE_CFG0_RCO_PBLE_PHASE_ENABLE		    mBIT(55)
4112221167Sgnn/* 0x041a0 */	u64	rpe_cfg1;
4113221167Sgnn#define	VXGE_HAL_RPE_CFG1_WQEOWN_LRO_CTR_ENA		    mBIT(5)
4114221167Sgnn#define	VXGE_HAL_RPE_CFG1_WQEOWN_BS_CTR_ENA		    mBIT(6)
4115221167Sgnn#define	VXGE_HAL_RPE_CFG1_WQEOWN_IWARP_CTR_ENA		    mBIT(7)
4116221167Sgnn#define	VXGE_HAL_RPE_CFG1_DLM_RCMD_MAX_CREDITS(val)	    vBIT(val, 10, 6)
4117221167Sgnn#define	VXGE_HAL_RPE_CFG1_MSG_RCMD_MAX_CREDITS(val)	    vBIT(val, 18, 6)
4118221167Sgnn#define	VXGE_HAL_RPE_CFG1_PDM_RCMD_MAX_CREDITS(val)	    vBIT(val, 25, 7)
4119221167Sgnn#define	VXGE_HAL_RPE_CFG1_RCQ_MAX_CREDITS(val)		    vBIT(val, 32, 8)
4120221167Sgnn#define	VXGE_HAL_RPE_CFG1_RCQ_DLM_PRI(val)		    vBIT(val, 46, 2)
4121221167Sgnn#define	VXGE_HAL_RPE_CFG1_RCQ_MSG_PRI(val)		    vBIT(val, 54, 2)
4122221167Sgnn#define	VXGE_HAL_RPE_CFG1_RCQ_PDM_PRI(val)		    vBIT(val, 62, 2)
4123221167Sgnn/* 0x041a8 */	u64	rpe_cfg2;
4124221167Sgnn#define	VXGE_HAL_RPE_CFG2_RCQ_ARB_CAL0_PRI(val)		    vBIT(val, 6, 2)
4125221167Sgnn#define	VXGE_HAL_RPE_CFG2_RCQ_ARB_CAL1_PRI(val)		    vBIT(val, 14, 2)
4126221167Sgnn#define	VXGE_HAL_RPE_CFG2_RCQ_ARB_CAL2_PRI(val)		    vBIT(val, 22, 2)
4127221167Sgnn#define	VXGE_HAL_RPE_CFG2_RCQ_ARB_CAL3_PRI(val)		    vBIT(val, 30, 2)
4128221167Sgnn#define	VXGE_HAL_RPE_CFG2_RCQ_ARB_CAL4_PRI(val)		    vBIT(val, 38, 2)
4129221167Sgnn#define	VXGE_HAL_RPE_CFG2_RCQ_ARB_CAL5_PRI(val)		    vBIT(val, 46, 2)
4130221167Sgnn#define	VXGE_HAL_RPE_CFG2_RDMA_WRITE_ORDER_ENABLE	    mBIT(49)
4131221167Sgnn#define	VXGE_HAL_RPE_CFG2_RDMA_RDRESP_ORDER_ENABLE	    mBIT(50)
4132221167Sgnn#define	VXGE_HAL_RPE_CFG2_RDMA_SEND_ORDER_ENABLE	    mBIT(51)
4133221167Sgnn#define	VXGE_HAL_RPE_CFG2_RDMA_RDREQ_ORDER_ENABLE	    mBIT(52)
4134221167Sgnn#define	VXGE_HAL_RPE_CFG2_RDMA_TERMINATE_ORDER_ENABLE	    mBIT(53)
4135221167Sgnn#define	VXGE_HAL_RPE_CFG2_IWARP_MISALIGNED_ORDER_ENABLE	    mBIT(54)
4136221167Sgnn#define	VXGE_HAL_RPE_CFG2_IWARP_TIMER_ORDER_ENABLE	    mBIT(55)
4137221167Sgnn#define	VXGE_HAL_RPE_CFG2_IWARP_IMSG_ORDER_ENABLE	    mBIT(56)
4138221167Sgnn#define	VXGE_HAL_RPE_CFG2_BS_IWARP_ACK_ORDER_ENABLE	    mBIT(57)
4139221167Sgnn#define	VXGE_HAL_RPE_CFG2_BS_DATA_ORDER_ENABLE		    mBIT(58)
4140221167Sgnn#define	VXGE_HAL_RPE_CFG2_BS_TIMER_ORDER_ENABLE		    mBIT(59)
4141221167Sgnn#define	VXGE_HAL_RPE_CFG2_BS_IMSG_ORDER_ENABLE		    mBIT(60)
4142221167Sgnn#define	VXGE_HAL_RPE_CFG2_LRO_FRAME_ORDER_ENABLE	    mBIT(61)
4143221167Sgnn#define	VXGE_HAL_RPE_CFG2_LRO_TIMER_ORDER_ENABLE	    mBIT(62)
4144221167Sgnn#define	VXGE_HAL_RPE_CFG2_LRO_IMSG_ORDER_ENABLE		    mBIT(63)
4145221167Sgnn	u8	unused041c0[0x041c0 - 0x041b0];
4146221167Sgnn
4147221167Sgnn/* 0x041c0 */	u64	rpe_cfg5;
4148221167Sgnn#define	VXGE_HAL_RPE_CFG5_LRO_IGNORE_RPA_PARSE_ERRS	    mBIT(4)
4149221167Sgnn#define	VXGE_HAL_RPE_CFG5_LRO_IGNORE_FRM_INT_ERRS	    mBIT(5)
4150221167Sgnn#define	VXGE_HAL_RPE_CFG5_LRO_IGNORE_L3_CSUM_ERRS	    mBIT(6)
4151221167Sgnn#define	VXGE_HAL_RPE_CFG5_LRO_IGNORE_L4_CSUM_ERRS	    mBIT(7)
4152221167Sgnn#define	VXGE_HAL_RPE_CFG5_LRO_NORM_SCATTER_IPV4_OPTIONS	    mBIT(14)
4153221167Sgnn#define	VXGE_HAL_RPE_CFG5_LRO_NORM_SCATTER_IPV6_EXTHDRS	    mBIT(15)
4154221167Sgnn#define	VXGE_HAL_RPE_CFG5_USE_CONCISE_ADAPTIVE_LRO_CQE	    mBIT(22)
4155221167Sgnn#define	VXGE_HAL_RPE_CFG5_USE_CONCISE_PRECONFIG_LRO_CQE	    mBIT(23)
4156221167Sgnn/* 0x041c8 */	u64	wqeown0;
4157221167Sgnn#define	VXGE_HAL_WQEOWN0_RPE_LRO_CTR(val)		    vBIT(val, 13, 19)
4158221167Sgnn#define	VXGE_HAL_WQEOWN0_RPE_BS_CTR(val)		    vBIT(val, 45, 19)
4159221167Sgnn/* 0x041d0 */	u64	wqeown1;
4160221167Sgnn#define	VXGE_HAL_WQEOWN1_RPE_IWARP_CTR(val)		    vBIT(val, 13, 19)
4161221167Sgnn/* 0x041d8 */	u64	rpe_wqeown2;
4162221167Sgnn#define	VXGE_HAL_RPE_WQEOWN2_LRO_THRESHOLD(val)		    vBIT(val, 13, 19)
4163221167Sgnn#define	VXGE_HAL_RPE_WQEOWN2_BS_THRESHOLD(val)		    vBIT(val, 45, 19)
4164221167Sgnn	u8	unused04200[0x04200 - 0x041e0];
4165221167Sgnn
4166221167Sgnn/* 0x04200 */	u64	pe_ctxt;
4167221167Sgnn#define	VXGE_HAL_PE_CTXT_SCC_TRIGGER_READ		    mBIT(7)
4168221167Sgnn#define	VXGE_HAL_PE_CTXT_S1_SIZE(val)			    vBIT(val, 10, 6)
4169221167Sgnn#define	VXGE_HAL_PE_CTXT_S2_SIZE(val)			    vBIT(val, 26, 6)
4170221167Sgnn#define	VXGE_HAL_PE_CTXT_S3_SIZE(val)			    vBIT(val, 42, 6)
4171221167Sgnn#define	VXGE_HAL_PE_CTXT_NP_XFER			    mBIT(55)
4172221167Sgnn#define	VXGE_HAL_PE_CTXT_NP_SPACER			    mBIT(63)
4173221167Sgnn/* 0x04208 */	u64	pe_cfg;
4174221167Sgnn#define	VXGE_HAL_PE_CFG_RXPE_ECC_ENABLE_N		    mBIT(7)
4175221167Sgnn#define	VXGE_HAL_PE_CFG_TXPE_ECC_ENABLE_N		    mBIT(15)
4176221167Sgnn#define	VXGE_HAL_PE_CFG_DLM_ECC_ENABLE_N		    mBIT(23)
4177221167Sgnn#define	VXGE_HAL_PE_CFG_CDP_ECC_ENABLE_N		    mBIT(31)
4178221167Sgnn#define	VXGE_HAL_PE_CFG_PET_ECC_ENABLE_N		    mBIT(39)
4179221167Sgnn#define	VXGE_HAL_PE_CFG_MAX_RXB2B(val)			    vBIT(val, 56, 8)
4180221167Sgnn/* 0x04210 */	u64	pe_stats_cmd;
4181221167Sgnn#define	VXGE_HAL_PE_STATS_CMD_GO			    mBIT(7)
4182221167Sgnn#define	VXGE_HAL_PE_STATS_CMD_SELECT_TXPE		    mBIT(15)
4183221167Sgnn#define	VXGE_HAL_PE_STATS_CMD_ADDRESS(val)		    vBIT(val, 21, 11)
4184221167Sgnn/* 0x04218 */	u64	pe_stats_data;
4185221167Sgnn#define	VXGE_HAL_PE_STATS_DATA_PE_RETURNED(val)		    vBIT(val, 0, 64)
4186221167Sgnn/* 0x04220 */	u64	rxpe_fp_mask;
4187221167Sgnn#define	VXGE_HAL_RXPE_FP_MASK_RXPE_FP_MASK(val)		    vBIT(val, 18, 46)
4188221167Sgnn/* 0x04228 */	u64	rxpe_cfg;
4189221167Sgnn#define	VXGE_HAL_RXPE_CFG_FW_EXTEND_FP	mBIT(7)
4190221167Sgnn#define	VXGE_HAL_RXPE_CFG_RETXK_SP_DONE	mBIT(15)
4191221167Sgnn/* 0x04230 */	u64	pe_xt_ctrl1;
4192221167Sgnn#define	VXGE_HAL_PE_XT_CTRL1_IRAM_ADDRESS(val)		    vBIT(val, 4, 12)
4193221167Sgnn#define	VXGE_HAL_PE_XT_CTRL1_ENABLE_GO_FOR_WR		    mBIT(23)
4194221167Sgnn#define	VXGE_HAL_PE_XT_CTRL1_IRAM_READ	mBIT(27)
4195221167Sgnn#define	VXGE_HAL_PE_XT_CTRL1_TXP_IRAM_SEL		    mBIT(29)
4196221167Sgnn#define	VXGE_HAL_PE_XT_CTRL1_RXP0_IRAM_SEL		    mBIT(30)
4197221167Sgnn#define	VXGE_HAL_PE_XT_CTRL1_RXP1_IRAM_SEL		    mBIT(31)
4198221167Sgnn#define	VXGE_HAL_PE_XT_CTRL1_TXP_IRAM_ECC_ENABLE_N	    mBIT(37)
4199221167Sgnn#define	VXGE_HAL_PE_XT_CTRL1_RXP0_IRAM_ECC_ENABLE_N	    mBIT(38)
4200221167Sgnn#define	VXGE_HAL_PE_XT_CTRL1_RXP1_IRAM_ECC_ENABLE_N	    mBIT(39)
4201221167Sgnn#define	VXGE_HAL_PE_XT_CTRL1_TXP_DRAM_ECC_ENABLE_N	    mBIT(46)
4202221167Sgnn#define	VXGE_HAL_PE_XT_CTRL1_RXP_DRAM_ECC_ENABLE_N	    mBIT(47)
4203221167Sgnn#define	VXGE_HAL_PE_XT_CTRL1_TXP_RUNSTALL		    mBIT(53)
4204221167Sgnn#define	VXGE_HAL_PE_XT_CTRL1_RXP0_RUNSTALL		    mBIT(54)
4205221167Sgnn#define	VXGE_HAL_PE_XT_CTRL1_RXP1_RUNSTALL		    mBIT(55)
4206221167Sgnn#define	VXGE_HAL_PE_XT_CTRL1_TXP_BRESET			    mBIT(61)
4207221167Sgnn#define	VXGE_HAL_PE_XT_CTRL1_RXP0_BRESET		    mBIT(62)
4208221167Sgnn#define	VXGE_HAL_PE_XT_CTRL1_RXP1_BRESET		    mBIT(63)
4209221167Sgnn/* 0x04238 */	u64	pe_xt_ctrl2;
4210221167Sgnn#define	VXGE_HAL_PE_XT_CTRL2_IRAM_WRITE_DATA(val)	    vBIT(val, 0, 64)
4211221167Sgnn/* 0x04240 */	u64	pe_xt_ctrl3;
4212221167Sgnn#define	VXGE_HAL_PE_XT_CTRL3_GO	mBIT(63)
4213221167Sgnn/* 0x04248 */	u64	pe_xt_ctrl4;
4214221167Sgnn#define	VXGE_HAL_PE_XT_CTRL4_PE_IRAM_READ_DATA(val)	    vBIT(val, 0, 64)
4215221167Sgnn/* 0x04250 */	u64	pet_iwarp_counters;
4216221167Sgnn#define	VXGE_HAL_PET_IWARP_COUNTERS_MASTER(val)		    vBIT(val, 0, 32)
4217221167Sgnn#define	VXGE_HAL_PET_IWARP_COUNTERS_INTERVAL(val)	    vBIT(val, 40, 24)
4218221167Sgnn/* 0x04258 */	u64	pet_iwarp_slow_counter;
4219221167Sgnn#define	VXGE_HAL_PET_IWARP_SLOW_COUNTER_MASTER(val)	    vBIT(val, 0, 32)
4220221167Sgnn/* 0x04260 */	u64	pet_iwarp_timers;
4221221167Sgnn#define	VXGE_HAL_PET_IWARP_TIMERS_TCP_NOW(val)		    vBIT(val, 0, 32)
4222221167Sgnn#define	VXGE_HAL_PET_IWARP_TIMERS_TCP_SLOW_CLK(val)	    vBIT(val, 32, 32)
4223221167Sgnn/* 0x04268 */	u64	pet_lro_cfg;
4224221167Sgnn#define	VXGE_HAL_PET_LRO_CFG_START_VALUE(val)		    vBIT(val, 6, 2)
4225221167Sgnn/* 0x04270 */	u64	pet_lro_counters;
4226221167Sgnn#define	VXGE_HAL_PET_LRO_COUNTERS_MASTER(val)		    vBIT(val, 0, 32)
4227221167Sgnn#define	VXGE_HAL_PET_LRO_COUNTERS_INTERVAL(val)		    vBIT(val, 40, 24)
4228221167Sgnn/* 0x04278 */	u64	pet_timer_bp_ctrl;
4229221167Sgnn#define	VXGE_HAL_PET_TIMER_BP_CTRL_RD_XON		    mBIT(7)
4230221167Sgnn#define	VXGE_HAL_PET_TIMER_BP_CTRL_WR_XON		    mBIT(15)
4231221167Sgnn#define	VXGE_HAL_PET_TIMER_BP_CTRL_ROCRC_BYP		    mBIT(23)
4232221167Sgnn#define	VXGE_HAL_PET_TIMER_BP_CTRL_H2L_BYP		    mBIT(31)
4233221167Sgnn/* 0x04280 */	u64	pe_vp_ack[17];
4234221167Sgnn#define	VXGE_HAL_PE_VP_ACK_BLK_LIMIT(val)		    vBIT(val, 32, 32)
4235221167Sgnn/* 0x04308 */	u64	pe_vp[17];
4236221167Sgnn#define	VXGE_HAL_PE_VP_RIRR_BLK_LIMIT(val)		    vBIT(val, 0, 32)
4237221167Sgnn#define	VXGE_HAL_PE_VP_LIRR_BLK_LIMIT(val)		    vBIT(val, 32, 32)
4238221167Sgnn/* 0x04390 */	u64	dlm_cfg;
4239221167Sgnn#define	VXGE_HAL_DLM_CFG_AWRQ_PHASE_ENABLE		    mBIT(7)
4240221167Sgnn#define	VXGE_HAL_DLM_CFG_ACK_PTR_AE_LEVEL(val)		    vBIT(val, 12, 4)
4241221167Sgnn#define	VXGE_HAL_DLM_CFG_LWRQ_PHASE_ENABLE		    mBIT(23)
4242221167Sgnn#define	VXGE_HAL_DLM_CFG_LIRR_PTR_AE_LEVEL(val)		    vBIT(val, 28, 4)
4243221167Sgnn#define	VXGE_HAL_DLM_CFG_RIRR_PTR_AE_LEVEL(val)		    vBIT(val, 44, 4)
4244221167Sgnn	u8	unused04400[0x04400 - 0x04398];
4245221167Sgnn
4246221167Sgnn/* 0x04400 */	u64	txpe_towi_cfg;
4247221167Sgnn#define	VXGE_HAL_TXPE_TOWI_CFG_TOWI_CACHE_SIZE(val)	    vBIT(val, 48, 8)
4248221167Sgnn#define	VXGE_HAL_TXPE_TOWI_CFG_TOWI_DMA_THRESHOLD(val)	    vBIT(val, 56, 8)
4249221167Sgnn	u8	unused04410[0x04410 - 0x04408];
4250221167Sgnn
4251221167Sgnn/* 0x04410 */	u64	txpe_pmon;
4252221167Sgnn#define	VXGE_HAL_TXPE_PMON_GO				    mBIT(15)
4253221167Sgnn#define	VXGE_HAL_TXPE_PMON_SAMPLE_PERIOD(val)		    vBIT(val, 16, 48)
4254221167Sgnn/* 0x04418 */	u64	txpe_pmon_downcount;
4255221167Sgnn#define	VXGE_HAL_TXPE_PMON_DOWNCOUNT_TXPE_REMAINDER(val)    vBIT(val, 16, 48)
4256221167Sgnn/* 0x04420 */	u64	txpe_pmon_event;
4257221167Sgnn#define	VXGE_HAL_TXPE_PMON_EVENT_TXPE_STALL_CNT(val)	    vBIT(val, 16, 48)
4258221167Sgnn/* 0x04428 */	u64	txpe_pmon_other;
4259221167Sgnn#define	VXGE_HAL_TXPE_PMON_OTHER_TXPE_STALL_CNT(val)	    vBIT(val, 16, 48)
4260221167Sgnn	u8	unused04500[0x04500 - 0x04430];
4261221167Sgnn
4262221167Sgnn/* 0x04500 */	u64	oes_inevt;
4263221167Sgnn#define	VXGE_HAL_OES_INEVT_PRIORITY_0(val)		    vBIT(val, 5, 3)
4264221167Sgnn#define	VXGE_HAL_OES_INEVT_PRIORITY_1(val)		    vBIT(val, 13, 3)
4265221167Sgnn#define	VXGE_HAL_OES_INEVT_PRIORITY_2(val)		    vBIT(val, 21, 3)
4266221167Sgnn#define	VXGE_HAL_OES_INEVT_PRIORITY_3(val)		    vBIT(val, 29, 3)
4267221167Sgnn#define	VXGE_HAL_OES_INEVT_PRIORITY_4(val)		    vBIT(val, 37, 3)
4268221167Sgnn#define	VXGE_HAL_OES_INEVT_CFG_SP_WRR			    mBIT(63)
4269221167Sgnn/* 0x04508 */	u64	oes_inbkbkevt;
4270221167Sgnn#define	VXGE_HAL_OES_INBKBKEVT_PRIORITY_0(val)		    vBIT(val, 5, 3)
4271221167Sgnn#define	VXGE_HAL_OES_INBKBKEVT_PRIORITY_1(val)		    vBIT(val, 13, 3)
4272221167Sgnn#define	VXGE_HAL_OES_INBKBKEVT_PRIORITY_2(val)		    vBIT(val, 21, 3)
4273221167Sgnn#define	VXGE_HAL_OES_INBKBKEVT_PRIORITY_3(val)		    vBIT(val, 29, 3)
4274221167Sgnn#define	VXGE_HAL_OES_INBKBKEVT_PRIORITY_4(val)		    vBIT(val, 37, 3)
4275221167Sgnn/* 0x04510 */	u64	oes_inevt_wrr0;
4276221167Sgnn#define	VXGE_HAL_OES_INEVT_WRR0_SS_0(val)		    vBIT(val, 5, 3)
4277221167Sgnn#define	VXGE_HAL_OES_INEVT_WRR0_SS_1(val)		    vBIT(val, 13, 3)
4278221167Sgnn#define	VXGE_HAL_OES_INEVT_WRR0_SS_2(val)		    vBIT(val, 21, 3)
4279221167Sgnn#define	VXGE_HAL_OES_INEVT_WRR0_SS_3(val)		    vBIT(val, 29, 3)
4280221167Sgnn#define	VXGE_HAL_OES_INEVT_WRR0_SS_4(val)		    vBIT(val, 37, 3)
4281221167Sgnn#define	VXGE_HAL_OES_INEVT_WRR0_SS_5(val)		    vBIT(val, 45, 3)
4282221167Sgnn#define	VXGE_HAL_OES_INEVT_WRR0_SS_6(val)		    vBIT(val, 53, 3)
4283221167Sgnn#define	VXGE_HAL_OES_INEVT_WRR0_SS_7(val)		    vBIT(val, 61, 3)
4284221167Sgnn/* 0x04518 */	u64	oes_inevt_wrr1;
4285221167Sgnn#define	VXGE_HAL_OES_INEVT_WRR1_SS_8(val)		    vBIT(val, 5, 3)
4286221167Sgnn#define	VXGE_HAL_OES_INEVT_WRR1_SS_9(val)		    vBIT(val, 13, 3)
4287221167Sgnn#define	VXGE_HAL_OES_INEVT_WRR1_SS_10(val)		    vBIT(val, 21, 3)
4288221167Sgnn#define	VXGE_HAL_OES_INEVT_WRR1_SS_11(val)		    vBIT(val, 29, 3)
4289221167Sgnn#define	VXGE_HAL_OES_INEVT_WRR1_SS_12(val)		    vBIT(val, 37, 3)
4290221167Sgnn#define	VXGE_HAL_OES_INEVT_WRR1_SS_13(val)		    vBIT(val, 45, 3)
4291221167Sgnn#define	VXGE_HAL_OES_INEVT_WRR1_SS_14(val)		    vBIT(val, 53, 3)
4292221167Sgnn/* 0x04520 */	u64	oes_pendevt;
4293221167Sgnn#define	VXGE_HAL_OES_PENDEVT_PRIORITY_0(val)		    vBIT(val, 5, 3)
4294221167Sgnn#define	VXGE_HAL_OES_PENDEVT_PRIORITY_1(val)		    vBIT(val, 13, 3)
4295221167Sgnn#define	VXGE_HAL_OES_PENDEVT_PRIORITY_2(val)		    vBIT(val, 21, 3)
4296221167Sgnn#define	VXGE_HAL_OES_PENDEVT_PRIORITY_3(val)		    vBIT(val, 29, 3)
4297221167Sgnn#define	VXGE_HAL_OES_PENDEVT_PRIORITY_4(val)		    vBIT(val, 37, 3)
4298221167Sgnn#define	VXGE_HAL_OES_PENDEVT_CFG_SP_WRR			    mBIT(63)
4299221167Sgnn/* 0x04528 */	u64	oes_pendbkbkevt;
4300221167Sgnn#define	VXGE_HAL_OES_PENDBKBKEVT_PRIORITY_0(val)	    vBIT(val, 5, 3)
4301221167Sgnn#define	VXGE_HAL_OES_PENDBKBKEVT_PRIORITY_1(val)	    vBIT(val, 13, 3)
4302221167Sgnn#define	VXGE_HAL_OES_PENDBKBKEVT_PRIORITY_2(val)	    vBIT(val, 21, 3)
4303221167Sgnn#define	VXGE_HAL_OES_PENDBKBKEVT_PRIORITY_3(val)	    vBIT(val, 29, 3)
4304221167Sgnn#define	VXGE_HAL_OES_PENDBKBKEVT_PRIORITY_4(val)	    vBIT(val, 37, 3)
4305221167Sgnn/* 0x04530 */	u64	oes_pendevt_wrr0;
4306221167Sgnn#define	VXGE_HAL_OES_PENDEVT_WRR0_SS_0(val)		    vBIT(val, 5, 3)
4307221167Sgnn#define	VXGE_HAL_OES_PENDEVT_WRR0_SS_1(val)		    vBIT(val, 13, 3)
4308221167Sgnn#define	VXGE_HAL_OES_PENDEVT_WRR0_SS_2(val)		    vBIT(val, 21, 3)
4309221167Sgnn#define	VXGE_HAL_OES_PENDEVT_WRR0_SS_3(val)		    vBIT(val, 29, 3)
4310221167Sgnn#define	VXGE_HAL_OES_PENDEVT_WRR0_SS_4(val)		    vBIT(val, 37, 3)
4311221167Sgnn#define	VXGE_HAL_OES_PENDEVT_WRR0_SS_5(val)		    vBIT(val, 45, 3)
4312221167Sgnn#define	VXGE_HAL_OES_PENDEVT_WRR0_SS_6(val)		    vBIT(val, 53, 3)
4313221167Sgnn#define	VXGE_HAL_OES_PENDEVT_WRR0_SS_7(val)		    vBIT(val, 61, 3)
4314221167Sgnn/* 0x04538 */	u64	oes_pendevt_wrr1;
4315221167Sgnn#define	VXGE_HAL_OES_PENDEVT_WRR1_SS_8(val)		    vBIT(val, 5, 3)
4316221167Sgnn#define	VXGE_HAL_OES_PENDEVT_WRR1_SS_9(val)		    vBIT(val, 13, 3)
4317221167Sgnn#define	VXGE_HAL_OES_PENDEVT_WRR1_SS_10(val)		    vBIT(val, 21, 3)
4318221167Sgnn#define	VXGE_HAL_OES_PENDEVT_WRR1_SS_11(val)		    vBIT(val, 29, 3)
4319221167Sgnn#define	VXGE_HAL_OES_PENDEVT_WRR1_SS_12(val)		    vBIT(val, 37, 3)
4320221167Sgnn#define	VXGE_HAL_OES_PENDEVT_WRR1_SS_13(val)		    vBIT(val, 45, 3)
4321221167Sgnn#define	VXGE_HAL_OES_PENDEVT_WRR1_SS_14(val)		    vBIT(val, 53, 3)
4322221167Sgnn/* 0x04540 */	u64	oes_pend_queue;
4323221167Sgnn#define	VXGE_HAL_OES_PEND_QUEUE_RX_PEND_THRESHOLD(val)	    vBIT(val, 27, 5)
4324221167Sgnn#define	VXGE_HAL_OES_PEND_QUEUE_TX_PEND_THRESHOLD(val)	    vBIT(val, 57, 7)
4325221167Sgnn	u8	unused04800[0x04800 - 0x04548];
4326221167Sgnn
4327221167Sgnn/* 0x04800 */	u64	rocrc_bypq0_stat_watermark;
4328221167Sgnn#define	VXGE_HAL_ROCRC_BYPQ0_STAT_WATERMARK_RCQ_ROCRC_BYPQ0_STAT_WATERMARK(val)\
4329221167Sgnn							    vBIT(val, 11, 22)
4330221167Sgnn/* 0x04808 */	u64	rocrc_bypq1_stat_watermark;
4331221167Sgnn#define	VXGE_HAL_ROCRC_BYPQ1_STAT_WATERMARK_RCQ_ROCRC_BYPQ1_STAT_WATERMARK(val)\
4332221167Sgnn							    vBIT(val, 11, 22)
4333221167Sgnn/* 0x04810 */	u64	rocrc_bypq2_stat_watermark;
4334221167Sgnn#define	VXGE_HAL_ROCRC_BYPQ2_STAT_WATERMARK_RCQ_ROCRC_BYPQ2_STAT_WATERMARK(val)\
4335221167Sgnn							    vBIT(val, 11, 22)
4336221167Sgnn/* 0x04818 */	u64	noa_wct_ctrl;
4337221167Sgnn#define	VXGE_HAL_NOA_WCT_CTRL_VP_INT_NUM		    mBIT(0)
4338221167Sgnn/* 0x04820 */	u64	rc_cfg2;
4339221167Sgnn#define	VXGE_HAL_RC_CFG2_BUFF1_SIZE(val)		    vBIT(val, 0, 16)
4340221167Sgnn#define	VXGE_HAL_RC_CFG2_BUFF2_SIZE(val)		    vBIT(val, 16, 16)
4341221167Sgnn#define	VXGE_HAL_RC_CFG2_BUFF3_SIZE(val)		    vBIT(val, 32, 16)
4342221167Sgnn#define	VXGE_HAL_RC_CFG2_BUFF4_SIZE(val)		    vBIT(val, 48, 16)
4343221167Sgnn/* 0x04828 */	u64	rc_cfg3;
4344221167Sgnn#define	VXGE_HAL_RC_CFG3_BUFF5_SIZE(val)		    vBIT(val, 0, 16)
4345221167Sgnn/* 0x04830 */	u64	rx_multi_cast_ctrl1;
4346221167Sgnn#define	VXGE_HAL_RX_MULTI_CAST_CTRL1_ENABLE		    mBIT(7)
4347221167Sgnn#define	VXGE_HAL_RX_MULTI_CAST_CTRL1_DELAY_COUNT(val)	    vBIT(val, 11, 5)
4348221167Sgnn/* 0x04838 */	u64	rxdm_dbg_rd;
4349221167Sgnn#define	VXGE_HAL_RXDM_DBG_RD_ADDR(val)			    vBIT(val, 0, 12)
4350221167Sgnn#define	VXGE_HAL_RXDM_DBG_RD_ENABLE			    mBIT(31)
4351221167Sgnn/* 0x04840 */	u64	rxdm_dbg_rd_data;
4352221167Sgnn#define	VXGE_HAL_RXDM_DBG_RD_DATA_RMC_RXDM_DBG_RD_DATA(val) vBIT(val, 0, 64)
4353221167Sgnn/* 0x04848 */	u64	rqa_top_prty_for_vh[17];
4354221167Sgnn#define	VXGE_HAL_RQA_TOP_PRTY_FOR_VH_RQA_TOP_PRTY_FOR_VH(val) vBIT(val, 59, 5)
4355221167Sgnn	u8	unused04900[0x04900 - 0x048d0];
4356221167Sgnn
4357221167Sgnn/* 0x04900 */	u64	tim_status;
4358221167Sgnn#define	VXGE_HAL_TIM_STATUS_TIM_RESET_IN_PROGRESS	    mBIT(0)
4359221167Sgnn/* 0x04908 */	u64	tim_ecc_enable;
4360221167Sgnn#define	VXGE_HAL_TIM_ECC_ENABLE_VBLS_N			    mBIT(7)
4361221167Sgnn#define	VXGE_HAL_TIM_ECC_ENABLE_BMAP_N			    mBIT(15)
4362221167Sgnn#define	VXGE_HAL_TIM_ECC_ENABLE_BMAP_MSG_N		    mBIT(23)
4363221167Sgnn/* 0x04910 */	u64	tim_bp_ctrl;
4364221167Sgnn#define	VXGE_HAL_TIM_BP_CTRL_RD_XON			    mBIT(7)
4365221167Sgnn#define	VXGE_HAL_TIM_BP_CTRL_WR_XON			    mBIT(15)
4366221167Sgnn#define	VXGE_HAL_TIM_BP_CTRL_ROCRC_BYP			    mBIT(23)
4367221167Sgnn/* 0x04918 */	u64	tim_resource_assignment_vh[17];
4368221167Sgnn#define	VXGE_HAL_TIM_RESOURCE_ASSIGNMENT_VH_BMAP_ROOT(val)  vBIT(val, 0, 32)
4369221167Sgnn/* 0x049a0 */	u64	tim_bmap_mapping_vp_err[17];
4370221167Sgnn#define	VXGE_HAL_TIM_BMAP_MAPPING_VP_ERR_TIM_DEST_VPATH(val) vBIT(val, 3, 5)
4371221167Sgnn	u8	unused04b00[0x04b00 - 0x04a28];
4372221167Sgnn
4373221167Sgnn/* 0x04b00 */	u64	gcmg2_int_status;
4374221167Sgnn#define	VXGE_HAL_GCMG2_INT_STATUS_GXTMC_ERR_GXTMC_INT	    mBIT(7)
4375221167Sgnn#define	VXGE_HAL_GCMG2_INT_STATUS_GCP_ERR_GCP_INT	    mBIT(15)
4376221167Sgnn#define	VXGE_HAL_GCMG2_INT_STATUS_CMC_ERR_CMC_INT	    mBIT(23)
4377221167Sgnn/* 0x04b08 */	u64	gcmg2_int_mask;
4378221167Sgnn/* 0x04b10 */	u64	gxtmc_err_reg;
4379221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_BDT_MEM_DB_ERR(val)	    vBIT(val, 0, 4)
4380221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_BDT_MEM_SG_ERR(val)	    vBIT(val, 4, 4)
4381221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_CMC_RD_DATA_DB_ERR	    mBIT(8)
4382221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_REQ_FIFO_ERR	    mBIT(9)
4383221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_REQ_DATA_FIFO_ERR	    mBIT(10)
4384221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_WR_RSP_FIFO_ERR	    mBIT(11)
4385221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_RD_RSP_FIFO_ERR	    mBIT(12)
4386221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_CMI_WRP_FIFO_ERR	    mBIT(13)
4387221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_CMI_WRP_ERR		    mBIT(14)
4388221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_CMI_RRP_FIFO_ERR	    mBIT(15)
4389221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_CMI_RRP_ERR		    mBIT(16)
4390221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_CMI_DATA_SM_ERR	    mBIT(17)
4391221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_CMI_CMC0_IF_ERR	    mBIT(18)
4392221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_BDT_CMI_ARB_SM_ERR	    mBIT(19)
4393221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_BDT_CMI_CFC_SM_ERR	    mBIT(20)
4394221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_BDT_CMI_DFETCH_CREDIT_OVERFLOW mBIT(21)
4395221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_BDT_CMI_DFETCH_CREDIT_UNDERFLOW mBIT(22)
4396221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_BDT_CMI_DFETCH_SM_ERR   mBIT(23)
4397221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_BDT_CMI_RCTRL_CREDIT_OVERFLOW mBIT(24)
4398221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_BDT_CMI_RCTRL_CREDIT_UNDERFLOW mBIT(25)
4399221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_BDT_CMI_RCTRL_SM_ERR    mBIT(26)
4400221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_BDT_CMI_WCOMPL_SM_ERR   mBIT(27)
4401221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_BDT_CMI_WCOMPL_TAG_ERR  mBIT(28)
4402221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_BDT_CMI_WREQ_SM_ERR	    mBIT(29)
4403221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_BDT_CMI_WREQ_FIFO_ERR   mBIT(30)
4404221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_CP2BDT_RFIFO_POP_ERR    mBIT(31)
4405221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_XTMC_BDT_CMI_OP_ERR	    mBIT(32)
4406221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_XTMC_BDT_DFETCH_OP_ERR  mBIT(33)
4407221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_XTMC_BDT_DFIFO_ERR	    mBIT(34)
4408221167Sgnn#define	VXGE_HAL_GXTMC_ERR_REG_XTMC_CMI_ARB_SM_ERR	    mBIT(35)
4409221167Sgnn/* 0x04b18 */	u64	gxtmc_err_mask;
4410221167Sgnn/* 0x04b20 */	u64	gxtmc_err_alarm;
4411221167Sgnn/* 0x04b28 */	u64	cmc_err_reg;
4412221167Sgnn#define	VXGE_HAL_CMC_ERR_REG_CMC_CMC_SM_ERR		    mBIT(0)
4413221167Sgnn/* 0x04b30 */	u64	cmc_err_mask;
4414221167Sgnn/* 0x04b38 */	u64	cmc_err_alarm;
4415221167Sgnn/* 0x04b40 */	u64	gcp_err_reg;
4416221167Sgnn#define	VXGE_HAL_GCP_ERR_REG_CP_H2L2CP_FIFO_ERR		    mBIT(0)
4417221167Sgnn#define	VXGE_HAL_GCP_ERR_REG_CP_STC2CP_FIFO_ERR		    mBIT(1)
4418221167Sgnn#define	VXGE_HAL_GCP_ERR_REG_CP_STE2CP_FIFO_ERR		    mBIT(2)
4419221167Sgnn#define	VXGE_HAL_GCP_ERR_REG_CP_TTE2CP_FIFO_ERR		    mBIT(3)
4420221167Sgnn/* 0x04b48 */	u64	gcp_err_mask;
4421221167Sgnn/* 0x04b50 */	u64	gcp_err_alarm;
4422221167Sgnn/* 0x04b58 */	u64	cmc_l2_client_uqm_1;
4423221167Sgnn#define	VXGE_HAL_CMC_L2_CLIENT_UQM_1_NUMBER(val)	    vBIT(val, 5, 3)
4424221167Sgnn/* 0x04b60 */	u64	cmc_l2_client_ssc_l;
4425221167Sgnn#define	VXGE_HAL_CMC_L2_CLIENT_SSC_L_NUMBER(val)	    vBIT(val, 5, 3)
4426221167Sgnn/* 0x04b68 */	u64	cmc_l2_client_qcc_sqm_0;
4427221167Sgnn#define	VXGE_HAL_CMC_L2_CLIENT_QCC_SQM_0_NUMBER(val)	    vBIT(val, 5, 3)
4428221167Sgnn/* 0x04b70 */	u64	cmc_l2_client_dam_0;
4429221167Sgnn#define	VXGE_HAL_CMC_L2_CLIENT_DAM_0_NUMBER(val)	    vBIT(val, 5, 3)
4430221167Sgnn/* 0x04b78 */	u64	cmc_l2_client_h2l_0;
4431221167Sgnn#define	VXGE_HAL_CMC_L2_CLIENT_H2L_0_NUMBER(val)	    vBIT(val, 5, 3)
4432221167Sgnn/* 0x04b80 */	u64	cmc_l2_client_stc_0;
4433221167Sgnn#define	VXGE_HAL_CMC_L2_CLIENT_STC_0_NUMBER(val)	    vBIT(val, 5, 3)
4434221167Sgnn/* 0x04b88 */	u64	cmc_l2_client_xtmc_0;
4435221167Sgnn#define	VXGE_HAL_CMC_L2_CLIENT_XTMC_0_NUMBER(val)	    vBIT(val, 5, 3)
4436221167Sgnn/* 0x04b90 */	u64	cmc_wrr_l2_calendar_0;
4437221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_0_NUMBER_0(val)	    vBIT(val, 5, 3)
4438221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_0_NUMBER_1(val)	    vBIT(val, 13, 3)
4439221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_0_NUMBER_2(val)	    vBIT(val, 21, 3)
4440221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_0_NUMBER_3(val)	    vBIT(val, 29, 3)
4441221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_0_NUMBER_4(val)	    vBIT(val, 37, 3)
4442221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_0_NUMBER_5(val)	    vBIT(val, 45, 3)
4443221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_0_NUMBER_6(val)	    vBIT(val, 53, 3)
4444221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_0_NUMBER_7(val)	    vBIT(val, 61, 3)
4445221167Sgnn/* 0x04b98 */	u64	cmc_wrr_l2_calendar_1;
4446221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_1_NUMBER_8(val)	    vBIT(val, 5, 3)
4447221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_1_NUMBER_9(val)	    vBIT(val, 13, 3)
4448221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_1_NUMBER_10(val)	    vBIT(val, 21, 3)
4449221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_1_NUMBER_11(val)	    vBIT(val, 29, 3)
4450221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_1_NUMBER_12(val)	    vBIT(val, 37, 3)
4451221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_1_NUMBER_13(val)	    vBIT(val, 45, 3)
4452221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_1_NUMBER_14(val)	    vBIT(val, 53, 3)
4453221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_1_NUMBER_15(val)	    vBIT(val, 61, 3)
4454221167Sgnn/* 0x04ba0 */	u64	cmc_wrr_l2_calendar_2;
4455221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_2_NUMBER_16(val)	    vBIT(val, 5, 3)
4456221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_2_NUMBER_17(val)	    vBIT(val, 13, 3)
4457221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_2_NUMBER_18(val)	    vBIT(val, 21, 3)
4458221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_2_NUMBER_19(val)	    vBIT(val, 29, 3)
4459221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_2_NUMBER_20(val)	    vBIT(val, 37, 3)
4460221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_2_NUMBER_21(val)	    vBIT(val, 45, 3)
4461221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_2_NUMBER_22(val)	    vBIT(val, 53, 3)
4462221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_2_NUMBER_23(val)	    vBIT(val, 61, 3)
4463221167Sgnn/* 0x04ba8 */	u64	cmc_wrr_l2_calendar_3;
4464221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_3_NUMBER_24(val)	    vBIT(val, 5, 3)
4465221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_3_NUMBER_25(val)	    vBIT(val, 13, 3)
4466221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_3_NUMBER_26(val)	    vBIT(val, 21, 3)
4467221167Sgnn#define	VXGE_HAL_CMC_WRR_L2_CALENDAR_3_NUMBER_27(val)	    vBIT(val, 29, 3)
4468221167Sgnn/* 0x04bb0 */	u64	cmc_l3_client_qcc_sqm_1;
4469221167Sgnn#define	VXGE_HAL_CMC_L3_CLIENT_QCC_SQM_1_NUMBER(val)	    vBIT(val, 5, 3)
4470221167Sgnn/* 0x04bb8 */	u64	cmc_l3_client_qcc_cqm;
4471221167Sgnn#define	VXGE_HAL_CMC_L3_CLIENT_QCC_CQM_NUMBER(val)	    vBIT(val, 5, 3)
4472221167Sgnn/* 0x04bc0 */	u64	cmc_l3_client_dam_1;
4473221167Sgnn#define	VXGE_HAL_CMC_L3_CLIENT_DAM_1_NUMBER(val)	    vBIT(val, 5, 3)
4474221167Sgnn/* 0x04bc8 */	u64	cmc_l3_client_h2l_1;
4475221167Sgnn#define	VXGE_HAL_CMC_L3_CLIENT_H2L_1_NUMBER(val)	    vBIT(val, 5, 3)
4476221167Sgnn/* 0x04bd0 */	u64	cmc_l3_client_stc_1;
4477221167Sgnn#define	VXGE_HAL_CMC_L3_CLIENT_STC_1_NUMBER(val)	    vBIT(val, 5, 3)
4478221167Sgnn/* 0x04bd8 */	u64	cmc_l3_client_xtmc_1;
4479221167Sgnn#define	VXGE_HAL_CMC_L3_CLIENT_XTMC_1_NUMBER(val)	    vBIT(val, 5, 3)
4480221167Sgnn/* 0x04be0 */	u64	cmc_wrr_l3_calendar_0;
4481221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_0_NUMBER_0(val)	    vBIT(val, 5, 3)
4482221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_0_NUMBER_1(val)	    vBIT(val, 13, 3)
4483221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_0_NUMBER_2(val)	    vBIT(val, 21, 3)
4484221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_0_NUMBER_3(val)	    vBIT(val, 29, 3)
4485221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_0_NUMBER_4(val)	    vBIT(val, 37, 3)
4486221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_0_NUMBER_5(val)	    vBIT(val, 45, 3)
4487221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_0_NUMBER_6(val)	    vBIT(val, 53, 3)
4488221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_0_NUMBER_7(val)	    vBIT(val, 61, 3)
4489221167Sgnn/* 0x04be8 */	u64	cmc_wrr_l3_calendar_1;
4490221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_1_NUMBER_8(val)	    vBIT(val, 5, 3)
4491221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_1_NUMBER_9(val)	    vBIT(val, 13, 3)
4492221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_1_NUMBER_10(val)	    vBIT(val, 21, 3)
4493221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_1_NUMBER_11(val)	    vBIT(val, 29, 3)
4494221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_1_NUMBER_12(val)	    vBIT(val, 37, 3)
4495221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_1_NUMBER_13(val)	    vBIT(val, 45, 3)
4496221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_1_NUMBER_14(val)	    vBIT(val, 53, 3)
4497221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_1_NUMBER_15(val)	    vBIT(val, 61, 3)
4498221167Sgnn/* 0x04bf0 */	u64	cmc_wrr_l3_calendar_2;
4499221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_2_NUMBER_16(val)	    vBIT(val, 5, 3)
4500221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_2_NUMBER_17(val)	    vBIT(val, 13, 3)
4501221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_2_NUMBER_18(val)	    vBIT(val, 21, 3)
4502221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_2_NUMBER_19(val)	    vBIT(val, 29, 3)
4503221167Sgnn#define	VXGE_HAL_CMC_WRR_L3_CALENDAR_2_NUMBER_20(val)	    vBIT(val, 37, 3)
4504221167Sgnn/* 0x04bf8 */	u64	cmc_user_doorbell_partition;
4505221167Sgnn#define	VXGE_HAL_CMC_USER_DOORBELL_PARTITION_BASE(val)	    vBIT(val, 8, 24)
4506221167Sgnn/* 0x04c00 */	u64	cmc_hit_record_partition_0;
4507221167Sgnn#define	VXGE_HAL_CMC_HIT_RECORD_PARTITION_0_BASE(val)	    vBIT(val, 8, 24)
4508221167Sgnn/* 0x04c08 */	u64	cmc_hit_record_partition_1;
4509221167Sgnn#define	VXGE_HAL_CMC_HIT_RECORD_PARTITION_1_BASE(val)	    vBIT(val, 8, 24)
4510221167Sgnn/* 0x04c10 */	u64	cmc_hit_record_partition_2;
4511221167Sgnn#define	VXGE_HAL_CMC_HIT_RECORD_PARTITION_2_BASE(val)	    vBIT(val, 8, 24)
4512221167Sgnn/* 0x04c18 */	u64	cmc_hit_record_partition_3;
4513221167Sgnn#define	VXGE_HAL_CMC_HIT_RECORD_PARTITION_3_BASE(val)	    vBIT(val, 8, 24)
4514221167Sgnn/* 0x04c20 */	u64	cmc_hit_record_partition_4;
4515221167Sgnn#define	VXGE_HAL_CMC_HIT_RECORD_PARTITION_4_BASE(val)	    vBIT(val, 8, 24)
4516221167Sgnn/* 0x04c28 */	u64	cmc_hit_record_partition_5;
4517221167Sgnn#define	VXGE_HAL_CMC_HIT_RECORD_PARTITION_5_BASE(val)	    vBIT(val, 8, 24)
4518221167Sgnn/* 0x04c30 */	u64	cmc_hit_record_partition_6;
4519221167Sgnn#define	VXGE_HAL_CMC_HIT_RECORD_PARTITION_6_BASE(val)	    vBIT(val, 8, 24)
4520221167Sgnn/* 0x04c38 */	u64	cmc_hit_record_partition_7;
4521221167Sgnn#define	VXGE_HAL_CMC_HIT_RECORD_PARTITION_7_BASE(val)	    vBIT(val, 8, 24)
4522221167Sgnn/* 0x04c40 */	u64	cmc_c_scr_record_partition_0;
4523221167Sgnn#define	VXGE_HAL_CMC_C_SCR_RECORD_PARTITION_0_BASE(val)	    vBIT(val, 8, 24)
4524221167Sgnn/* 0x04c48 */	u64	cmc_c_scr_record_partition_1;
4525221167Sgnn#define	VXGE_HAL_CMC_C_SCR_RECORD_PARTITION_1_BASE(val)	    vBIT(val, 8, 24)
4526221167Sgnn/* 0x04c50 */	u64	cmc_c_scr_record_partition_2;
4527221167Sgnn#define	VXGE_HAL_CMC_C_SCR_RECORD_PARTITION_2_BASE(val)	    vBIT(val, 8, 24)
4528221167Sgnn/* 0x04c58 */	u64	cmc_c_scr_record_partition_3;
4529221167Sgnn#define	VXGE_HAL_CMC_C_SCR_RECORD_PARTITION_3_BASE(val)	    vBIT(val, 8, 24)
4530221167Sgnn/* 0x04c60 */	u64	cmc_c_scr_record_partition_4;
4531221167Sgnn#define	VXGE_HAL_CMC_C_SCR_RECORD_PARTITION_4_BASE(val)	    vBIT(val, 8, 24)
4532221167Sgnn/* 0x04c68 */	u64	cmc_c_scr_record_partition_5;
4533221167Sgnn#define	VXGE_HAL_CMC_C_SCR_RECORD_PARTITION_5_BASE(val)	    vBIT(val, 8, 24)
4534221167Sgnn/* 0x04c70 */	u64	cmc_c_scr_record_partition_6;
4535221167Sgnn#define	VXGE_HAL_CMC_C_SCR_RECORD_PARTITION_6_BASE(val)	    vBIT(val, 8, 24)
4536221167Sgnn/* 0x04c78 */	u64	cmc_c_scr_record_partition_7;
4537221167Sgnn#define	VXGE_HAL_CMC_C_SCR_RECORD_PARTITION_7_BASE(val)	    vBIT(val, 8, 24)
4538221167Sgnn/* 0x04c80 */	u64	cmc_wqe_od_group_record_partition;
4539221167Sgnn#define	VXGE_HAL_CMC_WQE_OD_GROUP_RECORD_PARTITION_BASE(val) vBIT(val, 8, 24)
4540221167Sgnn/* 0x04c88 */	u64	cmc_ack_record_partition;
4541221167Sgnn#define	VXGE_HAL_CMC_ACK_RECORD_PARTITION_BASE(val)	    vBIT(val, 8, 24)
4542221167Sgnn/* 0x04c90 */	u64	cmc_lirr_record_partition;
4543221167Sgnn#define	VXGE_HAL_CMC_LIRR_RECORD_PARTITION_BASE(val)	    vBIT(val, 8, 24)
4544221167Sgnn/* 0x04c98 */	u64	cmc_rirr_record_partition;
4545221167Sgnn#define	VXGE_HAL_CMC_RIRR_RECORD_PARTITION_BASE(val)	    vBIT(val, 8, 24)
4546221167Sgnn/* 0x04ca0 */	u64	cmc_tce_record_partition;
4547221167Sgnn#define	VXGE_HAL_CMC_TCE_RECORD_PARTITION_BASE(val)	    vBIT(val, 8, 24)
4548221167Sgnn/* 0x04ca8 */	u64	cmc_hoq_record_partition;
4549221167Sgnn#define	VXGE_HAL_CMC_HOQ_RECORD_PARTITION_BASE(val)	    vBIT(val, 8, 24)
4550221167Sgnn/* 0x04cb0 */	u64	cmc_stag_vp_record_partition[17];
4551221167Sgnn#define	VXGE_HAL_CMC_STAG_VP_RECORD_PARTITION_BASE(val)	    vBIT(val, 8, 24)
4552221167Sgnn/* 0x04d38 */	u64	cmc_r_scr_record_partition;
4553221167Sgnn#define	VXGE_HAL_CMC_R_SCR_RECORD_PARTITION_BASE(val)	    vBIT(val, 8, 24)
4554221167Sgnn/* 0x04d40 */	u64	cmc_cqrq_context_record_partition;
4555221167Sgnn#define	VXGE_HAL_CMC_CQRQ_CONTEXT_RECORD_PARTITION_BASE(val) vBIT(val, 8, 24)
4556221167Sgnn/* 0x04d48 */	u64	cmc_cqe_group_record_partition;
4557221167Sgnn#define	VXGE_HAL_CMC_CQE_GROUP_RECORD_PARTITION_BASE(val)   vBIT(val, 8, 24)
4558221167Sgnn/* 0x04d50 */	u64	cmc_p_scr_record_partition;
4559221167Sgnn#define	VXGE_HAL_CMC_P_SCR_RECORD_PARTITION_BASE(val)	    vBIT(val, 8, 24)
4560221167Sgnn/* 0x04d58 */	u64	cmc_nce_context_record_partition;
4561221167Sgnn#define	VXGE_HAL_CMC_NCE_CONTEXT_RECORD_PARTITION_BASE(val) vBIT(val, 8, 24)
4562221167Sgnn/* 0x04d60 */	u64	cmc_bypass_queue_partition;
4563221167Sgnn#define	VXGE_HAL_CMC_BYPASS_QUEUE_PARTITION_BASE(val)	    vBIT(val, 8, 24)
4564221167Sgnn/* 0x04d68 */	u64	cmc_h_scr_record_partition;
4565221167Sgnn#define	VXGE_HAL_CMC_H_SCR_RECORD_PARTITION_BASE(val)	    vBIT(val, 8, 24)
4566221167Sgnn/* 0x04d70 */	u64	cmc_pbl_record_partition;
4567221167Sgnn#define	VXGE_HAL_CMC_PBL_RECORD_PARTITION_BASE(val)	    vBIT(val, 8, 24)
4568221167Sgnn/* 0x04d78 */	u64	cmc_lit_record_partition;
4569221167Sgnn#define	VXGE_HAL_CMC_LIT_RECORD_PARTITION_BASE(val)	    vBIT(val, 8, 24)
4570221167Sgnn/* 0x04d80 */	u64	cmc_srq_context_record_partition;
4571221167Sgnn#define	VXGE_HAL_CMC_SRQ_CONTEXT_RECORD_PARTITION_BASE(val) vBIT(val, 8, 24)
4572221167Sgnn/* 0x04d88 */	u64	cmc_p_scr_record;
4573221167Sgnn#define	VXGE_HAL_CMC_P_SCR_RECORD_SIZE(val)		    vBIT(val, 2, 6)
4574221167Sgnn/* 0x04d90 */	u64	cmc_device_select;
4575221167Sgnn#define	VXGE_HAL_CMC_DEVICE_SELECT_CODE(val)		    vBIT(val, 5, 3)
4576221167Sgnn/* 0x04d98 */	u64	g3if_fifo_dst_ecc;
4577221167Sgnn#define	VXGE_HAL_G3IF_FIFO_DST_ECC_ENABLE(val)		    vBIT(val, 3, 5)
4578221167Sgnn/* 0x04da0 */	u64	gxtmc_cfg;
4579221167Sgnn#define	VXGE_HAL_GXTMC_CFG_CMC_PRI			    mBIT(7)
4580221167Sgnn#define	VXGE_HAL_GXTMC_CFG_GPSYNC_WAIT_TOKEN_ENABLE	    mBIT(13)
4581221167Sgnn#define	VXGE_HAL_GXTMC_CFG_GPSYNC_CNTDOWN_TIMER_ENABLE	    mBIT(14)
4582221167Sgnn#define	VXGE_HAL_GXTMC_CFG_GPSYNC_SRC_NOTIFY_ENABLE	    mBIT(15)
4583221167Sgnn#define	VXGE_HAL_GXTMC_CFG_GPSYNC_CNTDOWN_START_VALUE(val)  vBIT(val, 20, 4)
4584221167Sgnn#define	VXGE_HAL_GXTMC_CFG_BDT_MEM_ECC_ENABLE_N		    mBIT(31)
4585221167Sgnn	u8	unused04f00[0x04f00 - 0x04da8];
4586221167Sgnn
4587221167Sgnn/* 0x04f00 */	u64	pcmg2_int_status;
4588221167Sgnn#define	VXGE_HAL_PCMG2_INT_STATUS_PXTMC_ERR_PXTMC_INT	    mBIT(7)
4589221167Sgnn#define	VXGE_HAL_PCMG2_INT_STATUS_CP_EXC_CP_XT_EXC_INT	    mBIT(15)
4590221167Sgnn#define	VXGE_HAL_PCMG2_INT_STATUS_CP_ERR_CP_ERR_INT	    mBIT(23)
4591221167Sgnn/* 0x04f08 */	u64	pcmg2_int_mask;
4592221167Sgnn/* 0x04f10 */	u64	pxtmc_err_reg;
4593221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_XT_PIF_SRAM_DB_ERR(val) vBIT(val, 0, 2)
4594221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_MPT_REQ_FIFO_ERR	    mBIT(2)
4595221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_MPT_PRSP_FIFO_ERR	    mBIT(3)
4596221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_MPT_WRSP_FIFO_ERR	    mBIT(4)
4597221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_UPT_REQ_FIFO_ERR	    mBIT(5)
4598221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_UPT_PRSP_FIFO_ERR	    mBIT(6)
4599221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_UPT_WRSP_FIFO_ERR	    mBIT(7)
4600221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_CPT_REQ_FIFO_ERR	    mBIT(8)
4601221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_CPT_PRSP_FIFO_ERR	    mBIT(9)
4602221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_CPT_WRSP_FIFO_ERR	    mBIT(10)
4603221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_REQ_FIFO_ERR	    mBIT(11)
4604221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_REQ_DATA_FIFO_ERR	    mBIT(12)
4605221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_WR_RSP_FIFO_ERR	    mBIT(13)
4606221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_RD_RSP_FIFO_ERR	    mBIT(14)
4607221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_MPT_REQ_SHADOW_ERR	    mBIT(15)
4608221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_MPT_RSP_SHADOW_ERR	    mBIT(16)
4609221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_UPT_REQ_SHADOW_ERR	    mBIT(17)
4610221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_UPT_RSP_SHADOW_ERR	    mBIT(18)
4611221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_CPT_REQ_SHADOW_ERR	    mBIT(19)
4612221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_CPT_RSP_SHADOW_ERR	    mBIT(20)
4613221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_XIL_SHADOW_ERR	    mBIT(21)
4614221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_ARB_SHADOW_ERR	    mBIT(22)
4615221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_RAM_SHADOW_ERR	    mBIT(23)
4616221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_CMW_SHADOW_ERR	    mBIT(24)
4617221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_CMR_SHADOW_ERR	    mBIT(25)
4618221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_MPT_REQ_FSM_ERR	    mBIT(26)
4619221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_MPT_RSP_FSM_ERR	    mBIT(27)
4620221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_UPT_REQ_FSM_ERR	    mBIT(28)
4621221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_UPT_RSP_FSM_ERR	    mBIT(29)
4622221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_CPT_REQ_FSM_ERR	    mBIT(30)
4623221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_CPT_RSP_FSM_ERR	    mBIT(31)
4624221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_XIL_FSM_ERR		    mBIT(32)
4625221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_ARB_FSM_ERR		    mBIT(33)
4626221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_CMW_FSM_ERR		    mBIT(34)
4627221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_CMR_FSM_ERR		    mBIT(35)
4628221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_MXP_RD_PROT_ERR	    mBIT(36)
4629221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_UXP_RD_PROT_ERR	    mBIT(37)
4630221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_CXP_RD_PROT_ERR	    mBIT(38)
4631221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_MXP_WR_PROT_ERR	    mBIT(39)
4632221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_UXP_WR_PROT_ERR	    mBIT(40)
4633221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_CXP_WR_PROT_ERR	    mBIT(41)
4634221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_MXP_INV_ADDR_ERR	    mBIT(42)
4635221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_UXP_INV_ADDR_ERR	    mBIT(43)
4636221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_CXP_INV_ADDR_ERR	    mBIT(44)
4637221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_MXP_RD_PROT_INFO_ERR    mBIT(45)
4638221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_UXP_RD_PROT_INFO_ERR    mBIT(46)
4639221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_CXP_RD_PROT_INFO_ERR    mBIT(47)
4640221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_MXP_WR_PROT_INFO_ERR    mBIT(48)
4641221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_UXP_WR_PROT_INFO_ERR    mBIT(49)
4642221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_CXP_WR_PROT_INFO_ERR    mBIT(50)
4643221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_MXP_INV_ADDR_INFO_ERR   mBIT(51)
4644221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_UXP_INV_ADDR_INFO_ERR   mBIT(52)
4645221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_CXP_INV_ADDR_INFO_ERR   mBIT(53)
4646221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_XT_PIF_SRAM_SG_ERR(val) vBIT(val, 54, 2)
4647221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_CP2BDT_DFIFO_PUSH_ERR   mBIT(56)
4648221167Sgnn#define	VXGE_HAL_PXTMC_ERR_REG_XTMC_CP2BDT_RFIFO_PUSH_ERR   mBIT(57)
4649221167Sgnn/* 0x04f18 */	u64	pxtmc_err_mask;
4650221167Sgnn/* 0x04f20 */	u64	pxtmc_err_alarm;
4651221167Sgnn/* 0x04f28 */	u64	cp_err_reg;
4652221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_CP_DCACHE_SG_ERR(val)	    vBIT(val, 0, 8)
4653221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_CP_ICACHE_SG_ERR(val)	    vBIT(val, 8, 2)
4654221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_CP_DTAG_SG_ERR		    mBIT(10)
4655221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_CP_ITAG_SG_ERR		    mBIT(11)
4656221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_CP_TRACE_SG_ERR		    mBIT(12)
4657221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_DMA2CP_SG_ERR		    mBIT(13)
4658221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_MP2CP_SG_ERR		    mBIT(14)
4659221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_QCC2CP_SG_ERR		    mBIT(15)
4660221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_STC2CP_SG_ERR(val)	    vBIT(val, 16, 2)
4661221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_CP_DCACHE_DB_ERR(val)	    vBIT(val, 24, 8)
4662221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_CP_ICACHE_DB_ERR(val)	    vBIT(val, 32, 2)
4663221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_CP_DTAG_DB_ERR		    mBIT(34)
4664221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_CP_ITAG_DB_ERR		    mBIT(35)
4665221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_CP_TRACE_DB_ERR		    mBIT(36)
4666221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_DMA2CP_DB_ERR		    mBIT(37)
4667221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_MP2CP_DB_ERR		    mBIT(38)
4668221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_QCC2CP_DB_ERR		    mBIT(39)
4669221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_STC2CP_DB_ERR(val)	    vBIT(val, 40, 2)
4670221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_H2L2CP_FIFO_ERR		    mBIT(48)
4671221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_STC2CP_FIFO_ERR		    mBIT(49)
4672221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_STE2CP_FIFO_ERR		    mBIT(50)
4673221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_TTE2CP_FIFO_ERR		    mBIT(51)
4674221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_SWIF2CP_FIFO_ERR		    mBIT(52)
4675221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_CP2DMA_FIFO_ERR		    mBIT(53)
4676221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_DAM2CP_FIFO_ERR		    mBIT(54)
4677221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_MP2CP_FIFO_ERR		    mBIT(55)
4678221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_QCC2CP_FIFO_ERR		    mBIT(56)
4679221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_DMA2CP_FIFO_ERR		    mBIT(57)
4680221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_CP_WAKE_FSM_INTEGRITY_ERR    mBIT(60)
4681221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_CP_PMON_FSM_INTEGRITY_ERR    mBIT(61)
4682221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_DMA_RD_SHADOW_ERR	    mBIT(62)
4683221167Sgnn#define	VXGE_HAL_CP_ERR_REG_CP_PIFT_CREDIT_ERR		    mBIT(63)
4684221167Sgnn/* 0x04f30 */	u64	cp_err_mask;
4685221167Sgnn/* 0x04f38 */	u64	cp_err_alarm;
4686221167Sgnn/* 0x04f40 */	u64	cp_xt_ctrl1;
4687221167Sgnn#define	VXGE_HAL_CP_XT_CTRL1_CP_WAKEUP			    mBIT(47)
4688221167Sgnn#define	VXGE_HAL_CP_XT_CTRL1_CP_RUNSTALL		    mBIT(55)
4689221167Sgnn#define	VXGE_HAL_CP_XT_CTRL1_CP_BRESET			    mBIT(63)
4690221167Sgnn/* 0x04f48 */	u64	cp_gen_cfg;
4691221167Sgnn#define	VXGE_HAL_CP_GEN_CFG_MULT_DMA_RD_REQ_ENA		    mBIT(7)
4692221167Sgnn#define	VXGE_HAL_CP_GEN_CFG_DMA_RD_PER_VPLANE_CHK_ENA	    mBIT(15)
4693221167Sgnn#define	VXGE_HAL_CP_GEN_CFG_DMA_RD_XON_CHK_ENA		    mBIT(23)
4694221167Sgnn#define	VXGE_HAL_CP_GEN_CFG_CAUSE_INT_IS_CRITICAL	    mBIT(31)
4695221167Sgnn/* 0x04f50 */	u64	cp_exc_reg;
4696221167Sgnn#define	VXGE_HAL_CP_EXC_REG_CP_CP_CAUSE_INFO_INT	    mBIT(47)
4697221167Sgnn#define	VXGE_HAL_CP_EXC_REG_CP_CP_CAUSE_CRIT_INT	    mBIT(55)
4698221167Sgnn#define	VXGE_HAL_CP_EXC_REG_CP_CP_SERR			    mBIT(63)
4699221167Sgnn/* 0x04f58 */	u64	cp_exc_mask;
4700221167Sgnn/* 0x04f60 */	u64	cp_exc_alarm;
4701221167Sgnn/* 0x04f68 */	u64	cp_exc_cause;
4702221167Sgnn#define	VXGE_HAL_CP_EXC_CAUSE_CP_CP_CAUSE(val)		    vBIT(val, 32, 32)
4703221167Sgnn	u8	unused04fe8[0x04fe8 - 0x04f70];
4704221167Sgnn
4705221167Sgnn/* 0x04fe8 */	u64	xtmc_img_ctrl0;
4706221167Sgnn#define	VXGE_HAL_XTMC_IMG_CTRL0_LD_BANK_DEPTH(val)	    vBIT(val, 5, 3)
4707221167Sgnn#define	VXGE_HAL_XTMC_IMG_CTRL0_ENABLE_GO		    mBIT(15)
4708221167Sgnn#define	VXGE_HAL_XTMC_IMG_CTRL0_IMG_LD_COMPLETE		    mBIT(23)
4709221167Sgnn#define	VXGE_HAL_XTMC_IMG_CTRL0_LAST_DATA		    mBIT(31)
4710221167Sgnn#define	VXGE_HAL_XTMC_IMG_CTRL0_ADDR(val)		    vBIT(val, 40, 24)
4711221167Sgnn/* 0x04ff0 */	u64	xtmc_img_ctrl1;
4712221167Sgnn#define	VXGE_HAL_XTMC_IMG_CTRL1_DATA(val)		    vBIT(val, 0, 64)
4713221167Sgnn/* 0x04ff8 */	u64	xtmc_img_ctrl2;
4714221167Sgnn#define	VXGE_HAL_XTMC_IMG_CTRL2_XTMC_LD_BANK_AVAIL	    mBIT(63)
4715221167Sgnn/* 0x05000 */	u64	xtmc_img_ctrl3;
4716221167Sgnn#define	VXGE_HAL_XTMC_IMG_CTRL3_XTMC_ALL_DATA_WRITTEN	    mBIT(63)
4717221167Sgnn/* 0x05008 */	u64	xtmc_img_ctrl4;
4718221167Sgnn#define	VXGE_HAL_XTMC_IMG_CTRL4_GO			    mBIT(63)
4719221167Sgnn/* 0x05010 */	u64	pxtmc_cfg0;
4720221167Sgnn#define	VXGE_HAL_PXTMC_CFG0_XT_PIF_SRAM_ECC_ENABLE_N	    mBIT(3)
4721221167Sgnn#define	VXGE_HAL_PXTMC_CFG0_XT_PIF_SRAM_PHASE_ENA	    mBIT(7)
4722221167Sgnn#define	VXGE_HAL_PXTMC_CFG0_MXP_RD_PROT_ENA		    mBIT(11)
4723221167Sgnn#define	VXGE_HAL_PXTMC_CFG0_MXP_WR_PROT_ENA		    mBIT(15)
4724221167Sgnn#define	VXGE_HAL_PXTMC_CFG0_UXP_RD_PROT_ENA		    mBIT(19)
4725221167Sgnn#define	VXGE_HAL_PXTMC_CFG0_UXP_WR_PROT_ENA		    mBIT(23)
4726221167Sgnn#define	VXGE_HAL_PXTMC_CFG0_CXP_RD_PROT_ENA		    mBIT(27)
4727221167Sgnn#define	VXGE_HAL_PXTMC_CFG0_CXP_WR_PROT_ENA		    mBIT(31)
4728221167Sgnn#define	VXGE_HAL_PXTMC_CFG0_INVALID_ADDR_CHECK_ENA	    mBIT(39)
4729221167Sgnn#define	VXGE_HAL_PXTMC_CFG0_SUPPRESS_RD_ON_ADDR_ERR	    mBIT(43)
4730221167Sgnn#define	VXGE_HAL_PXTMC_CFG0_SUPPRESS_WR_ON_ADDR_ERR	    mBIT(47)
4731221167Sgnn#define	VXGE_HAL_PXTMC_CFG0_ARB_DURING_4BYTE_WR_ENA	    mBIT(55)
4732221167Sgnn/* 0x05018 */	u64	pxtmc_cfg1;
4733221167Sgnn#define	VXGE_HAL_PXTMC_CFG1_MAX_NBR_MXP_EVENTS(val)	    vBIT(val, 6, 2)
4734221167Sgnn#define	VXGE_HAL_PXTMC_CFG1_MAX_NBR_UXP_EVENTS(val)	    vBIT(val, 14, 2)
4735221167Sgnn#define	VXGE_HAL_PXTMC_CFG1_MAX_NBR_CXP_EVENTS(val)	    vBIT(val, 22, 2)
4736221167Sgnn#define	VXGE_HAL_PXTMC_CFG1_PGSYNC_WAIT_TOKEN_ENABLE	    mBIT(29)
4737221167Sgnn#define	VXGE_HAL_PXTMC_CFG1_PGSYNC_CNTDOWN_TIMER_ENABLE	    mBIT(30)
4738221167Sgnn#define	VXGE_HAL_PXTMC_CFG1_PGSYNC_SRC_NOTIFY_ENABLE	    mBIT(31)
4739221167Sgnn#define	VXGE_HAL_PXTMC_CFG1_PGSYNC_CNTDOWN_START_VALUE(val) vBIT(val, 36, 4)
4740221167Sgnn/* 0x05020 */	u64	xtmc_mem_cfg;
4741221167Sgnn#define	VXGE_HAL_XTMC_MEM_CFG_CTXT_MEM_SPARSE_BASE(val)	    vBIT(val, 5, 3)
4742221167Sgnn#define	VXGE_HAL_XTMC_MEM_CFG_CTXT_MEM_PACKED_BASE(val)	    vBIT(val, 13, 3)
4743221167Sgnn#define	VXGE_HAL_XTMC_MEM_CFG_SHARED_SRAM_BASE(val)	    vBIT(val, 21, 3)
4744221167Sgnn#define	VXGE_HAL_XTMC_MEM_CFG_CTXT_MEM_SIZE(val)	    vBIT(val, 29, 3)
4745221167Sgnn#define	VXGE_HAL_XTMC_MEM_CFG_SRAM_SPARSE_BASE_ADDR(val)    vBIT(val, 32, 16)
4746221167Sgnn#define	VXGE_HAL_XTMC_MEM_CFG_SRAM_PACKED_BASE_ADDR(val)    vBIT(val, 48, 16)
4747221167Sgnn/* 0x05028 */	u64	xtmc_mem_bypass_cfg;
4748221167Sgnn#define	VXGE_HAL_XTMC_MEM_BYPASS_CFG_CTXT_MEM_SPARSE_BASE(val) vBIT(val, 5, 3)
4749221167Sgnn#define	VXGE_HAL_XTMC_MEM_BYPASS_CFG_CTXT_MEM_PACKED_BASE(val) vBIT(val, 13, 3)
4750221167Sgnn#define	VXGE_HAL_XTMC_MEM_BYPASS_CFG_SHARED_SRAM_BASE(val)  vBIT(val, 21, 3)
4751221167Sgnn/* 0x05030 */	u64	xtmc_cxp_region0;
4752221167Sgnn#define	VXGE_HAL_XTMC_CXP_REGION0_START_ADDR(val)	    vBIT(val, 0, 32)
4753221167Sgnn#define	VXGE_HAL_XTMC_CXP_REGION0_END_ADDR(val)		    vBIT(val, 32, 32)
4754221167Sgnn/* 0x05038 */	u64	xtmc_mxp_region0;
4755221167Sgnn#define	VXGE_HAL_XTMC_MXP_REGION0_START_ADDR(val)	    vBIT(val, 0, 32)
4756221167Sgnn#define	VXGE_HAL_XTMC_MXP_REGION0_END_ADDR(val)		    vBIT(val, 32, 32)
4757221167Sgnn/* 0x05040 */	u64	xtmc_uxp_region0;
4758221167Sgnn#define	VXGE_HAL_XTMC_UXP_REGION0_START_ADDR(val)	    vBIT(val, 0, 32)
4759221167Sgnn#define	VXGE_HAL_XTMC_UXP_REGION0_END_ADDR(val)		    vBIT(val, 32, 32)
4760221167Sgnn/* 0x05048 */	u64	xtmc_cxp_region1;
4761221167Sgnn#define	VXGE_HAL_XTMC_CXP_REGION1_START_ADDR(val)	    vBIT(val, 0, 32)
4762221167Sgnn#define	VXGE_HAL_XTMC_CXP_REGION1_END_ADDR(val)		    vBIT(val, 32, 32)
4763221167Sgnn/* 0x05050 */	u64	xtmc_mxp_region1;
4764221167Sgnn#define	VXGE_HAL_XTMC_MXP_REGION1_START_ADDR(val)	    vBIT(val, 0, 32)
4765221167Sgnn#define	VXGE_HAL_XTMC_MXP_REGION1_END_ADDR(val)		    vBIT(val, 32, 32)
4766221167Sgnn/* 0x05058 */	u64	xtmc_uxp_region1;
4767221167Sgnn#define	VXGE_HAL_XTMC_UXP_REGION1_START_ADDR(val)	    vBIT(val, 0, 32)
4768221167Sgnn#define	VXGE_HAL_XTMC_UXP_REGION1_END_ADDR(val)		    vBIT(val, 32, 32)
4769221167Sgnn/* 0x05060 */	u64	xtmc_cxp_region2;
4770221167Sgnn#define	VXGE_HAL_XTMC_CXP_REGION2_START_ADDR(val)	    vBIT(val, 0, 32)
4771221167Sgnn#define	VXGE_HAL_XTMC_CXP_REGION2_END_ADDR(val)		    vBIT(val, 32, 32)
4772221167Sgnn/* 0x05068 */	u64	xtmc_mxp_region2;
4773221167Sgnn#define	VXGE_HAL_XTMC_MXP_REGION2_START_ADDR(val)	    vBIT(val, 0, 32)
4774221167Sgnn#define	VXGE_HAL_XTMC_MXP_REGION2_END_ADDR(val)		    vBIT(val, 32, 32)
4775221167Sgnn/* 0x05070 */	u64	xtmc_uxp_region2;
4776221167Sgnn#define	VXGE_HAL_XTMC_UXP_REGION2_START_ADDR(val)	    vBIT(val, 0, 32)
4777221167Sgnn#define	VXGE_HAL_XTMC_UXP_REGION2_END_ADDR(val)		    vBIT(val, 32, 32)
4778221167Sgnn	u8	unused05200[0x05200 - 0x05078];
4779221167Sgnn
4780221167Sgnn/* 0x05200 */	u64	msg_int_status;
4781221167Sgnn#define	VXGE_HAL_MSG_INT_STATUS_TIM_ERR_TIM_INT		    mBIT(7)
4782221167Sgnn#define	VXGE_HAL_MSG_INT_STATUS_MSG_EXC_MSG_XT_EXC_INT	    mBIT(60)
4783221167Sgnn#define	VXGE_HAL_MSG_INT_STATUS_MSG_ERR3_MSG_ERR3_INT	    mBIT(61)
4784221167Sgnn#define	VXGE_HAL_MSG_INT_STATUS_MSG_ERR2_MSG_ERR2_INT	    mBIT(62)
4785221167Sgnn#define	VXGE_HAL_MSG_INT_STATUS_MSG_ERR_MSG_ERR_INT	    mBIT(63)
4786221167Sgnn/* 0x05208 */	u64	msg_int_mask;
4787221167Sgnn/* 0x05210 */	u64	tim_err_reg;
4788221167Sgnn#define	VXGE_HAL_TIM_ERR_REG_TIM_VBLS_SG_ERR		    mBIT(4)
4789221167Sgnn#define	VXGE_HAL_TIM_ERR_REG_TIM_BMAP_PA_SG_ERR		    mBIT(5)
4790221167Sgnn#define	VXGE_HAL_TIM_ERR_REG_TIM_BMAP_PB_SG_ERR		    mBIT(6)
4791221167Sgnn#define	VXGE_HAL_TIM_ERR_REG_TIM_BMAP_MSG_SG_ERR	    mBIT(7)
4792221167Sgnn#define	VXGE_HAL_TIM_ERR_REG_TIM_VBLS_DB_ERR		    mBIT(12)
4793221167Sgnn#define	VXGE_HAL_TIM_ERR_REG_TIM_BMAP_PA_DB_ERR		    mBIT(13)
4794221167Sgnn#define	VXGE_HAL_TIM_ERR_REG_TIM_BMAP_PB_DB_ERR		    mBIT(14)
4795221167Sgnn#define	VXGE_HAL_TIM_ERR_REG_TIM_BMAP_MSG_DB_ERR	    mBIT(15)
4796221167Sgnn#define	VXGE_HAL_TIM_ERR_REG_TIM_BMAP_MEM_CNTRL_SM_ERR	    mBIT(18)
4797221167Sgnn#define	VXGE_HAL_TIM_ERR_REG_TIM_BMAP_MSG_MEM_CNTRL_SM_ERR mBIT(19)
4798221167Sgnn#define	VXGE_HAL_TIM_ERR_REG_TIM_MPIF_PCIWR_ERR		    mBIT(20)
4799221167Sgnn#define	VXGE_HAL_TIM_ERR_REG_TIM_ROCRC_BMAP_UPDT_FIFO_ERR   mBIT(22)
4800221167Sgnn#define	VXGE_HAL_TIM_ERR_REG_TIM_CREATE_BMAPMSG_FIFO_ERR    mBIT(23)
4801221167Sgnn#define	VXGE_HAL_TIM_ERR_REG_TIM_ROCRCIF_MISMATCH	    mBIT(46)
4802221167Sgnn#define	VXGE_HAL_TIM_ERR_REG_TIM_BMAP_MAPPING_VP_ERR(n)	    mBIT(n)
4803221167Sgnn/* 0x05218 */	u64	tim_err_mask;
4804221167Sgnn/* 0x05220 */	u64	tim_err_alarm;
4805221167Sgnn/* 0x05228 */	u64	msg_err_reg;
4806221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_UP_UXP_WAKE_FSM_INTEGRITY_ERR  mBIT(0)
4807221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MP_MXP_WAKE_FSM_INTEGRITY_ERR  mBIT(1)
4808221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_DMQ_DMA_READ_CMD_FSM_INTEGRITY_ERR mBIT(2)
4809221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_DMQ_DMA_RESP_FSM_INTEGRITY_ERR	mBIT(3)
4810221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_DMQ_OWN_FSM_INTEGRITY_ERR	mBIT(4)
4811221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_PDA_ACC_FSM_INTEGRITY_ERR	mBIT(5)
4812221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MP_MXP_PMON_FSM_INTEGRITY_ERR  mBIT(6)
4813221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_UP_UXP_PMON_FSM_INTEGRITY_ERR  mBIT(7)
4814221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_UP_UXP_DTAG_SG_ERR		    mBIT(8)
4815221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_UP_UXP_ITAG_SG_ERR		    mBIT(10)
4816221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MP_MXP_DTAG_SG_ERR		    mBIT(12)
4817221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MP_MXP_ITAG_SG_ERR		    mBIT(14)
4818221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_UP_UXP_TRACE_SG_ERR	    mBIT(16)
4819221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MP_MXP_TRACE_SG_ERR	    mBIT(17)
4820221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_CMG2MSG_SG_ERR	    mBIT(18)
4821221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_TXPE2MSG_SG_ERR	    mBIT(19)
4822221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_RXPE2MSG_SG_ERR	    mBIT(20)
4823221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_RPE2MSG_SG_ERR	    mBIT(21)
4824221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_UMQ_SG_ERR		    mBIT(26)
4825221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_BWR_PF_SG_ERR	    mBIT(27)
4826221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_DMQ_ECC_SG_ERR	    mBIT(29)
4827221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_DMA_RESP_ECC_SG_ERR    mBIT(31)
4828221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_XFMDQRY_FSM_INTEGRITY_ERR  mBIT(33)
4829221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_FRMQRY_FSM_INTEGRITY_ERR   mBIT(34)
4830221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_UMQ_WRITE_FSM_INTEGRITY_ERR mBIT(35)
4831221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_UMQ_BWR_PF_FSM_INTEGRITY_ERR mBIT(36)
4832221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_REG_RESP_FIFO_ERR	    mBIT(38)
4833221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_UP_UXP_DTAG_DB_ERR		    mBIT(39)
4834221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_UP_UXP_ITAG_DB_ERR		    mBIT(41)
4835221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MP_MXP_DTAG_DB_ERR		    mBIT(43)
4836221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MP_MXP_ITAG_DB_ERR		    mBIT(45)
4837221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_UP_UXP_TRACE_DB_ERR	    mBIT(47)
4838221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MP_MXP_TRACE_DB_ERR	    mBIT(48)
4839221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_CMG2MSG_DB_ERR	    mBIT(49)
4840221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_TXPE2MSG_DB_ERR	    mBIT(50)
4841221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_RXPE2MSG_DB_ERR	    mBIT(51)
4842221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_RPE2MSG_DB_ERR	    mBIT(52)
4843221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_REG_READ_FIFO_ERR	    mBIT(53)
4844221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_MXP2UXP_FIFO_ERR	    mBIT(54)
4845221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_KDFC_SIF_FIFO_ERR	    mBIT(55)
4846221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_CXP2SWIF_FIFO_ERR	    mBIT(56)
4847221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_UMQ_DB_ERR		    mBIT(57)
4848221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_BWR_PF_DB_ERR	    mBIT(58)
4849221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_BWR_SIF_FIFO_ERR	    mBIT(59)
4850221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_DMQ_ECC_DB_ERR	    mBIT(60)
4851221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_DMA_READ_FIFO_ERR	    mBIT(61)
4852221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_DMA_RESP_ECC_DB_ERR    mBIT(62)
4853221167Sgnn#define	VXGE_HAL_MSG_ERR_REG_MSG_QUE_UXP2MXP_FIFO_ERR	    mBIT(63)
4854221167Sgnn/* 0x05230 */	u64	msg_err_mask;
4855221167Sgnn/* 0x05238 */	u64	msg_err_alarm;
4856221167Sgnn/* 0x05240 */	u64	msg_xt_ctrl;
4857221167Sgnn#define	VXGE_HAL_MSG_XT_CTRL_MXP_CAUSE_INT_IS_CRITICAL	    mBIT(35)
4858221167Sgnn#define	VXGE_HAL_MSG_XT_CTRL_UXP_CAUSE_INT_IS_CRITICAL	    mBIT(39)
4859221167Sgnn#define	VXGE_HAL_MSG_XT_CTRL_MXP_WAKEUP			    mBIT(46)
4860221167Sgnn#define	VXGE_HAL_MSG_XT_CTRL_UXP_WAKEUP			    mBIT(47)
4861221167Sgnn#define	VXGE_HAL_MSG_XT_CTRL_MXP_RUNSTALL		    mBIT(54)
4862221167Sgnn#define	VXGE_HAL_MSG_XT_CTRL_UXP_RUNSTALL		    mBIT(55)
4863221167Sgnn#define	VXGE_HAL_MSG_XT_CTRL_MXP_BRESET			    mBIT(62)
4864221167Sgnn#define	VXGE_HAL_MSG_XT_CTRL_UXP_BRESET			    mBIT(63)
4865221167Sgnn	u8	unused052a8[0x052a8 - 0x05248];
4866221167Sgnn
4867221167Sgnn/* 0x052a8 */	u64	msg_dispatch;
4868221167Sgnn#define	VXGE_HAL_MSG_DISPATCH_MESS_TYPE_ENABLE		    mBIT(55)
4869221167Sgnn#define	VXGE_HAL_MSG_DISPATCH_VPATH_CUTOFF(val)		    vBIT(val, 59, 5)
4870221167Sgnn	u8	unused05340[0x05340 - 0x052b0];
4871221167Sgnn
4872221167Sgnn/* 0x05340 */	u64	msg_exc_reg;
4873221167Sgnn#define	VXGE_HAL_MSG_EXC_REG_MP_MXP_CAUSE_INFO_INT	    mBIT(50)
4874221167Sgnn#define	VXGE_HAL_MSG_EXC_REG_MP_MXP_CAUSE_CRIT_INT	    mBIT(51)
4875221167Sgnn#define	VXGE_HAL_MSG_EXC_REG_UP_UXP_CAUSE_INFO_INT	    mBIT(54)
4876221167Sgnn#define	VXGE_HAL_MSG_EXC_REG_UP_UXP_CAUSE_CRIT_INT	    mBIT(55)
4877221167Sgnn#define	VXGE_HAL_MSG_EXC_REG_MP_MXP_SERR		    mBIT(62)
4878221167Sgnn#define	VXGE_HAL_MSG_EXC_REG_UP_UXP_SERR		    mBIT(63)
4879221167Sgnn/* 0x05348 */	u64	msg_exc_mask;
4880221167Sgnn/* 0x05350 */	u64	msg_exc_alarm;
4881221167Sgnn/* 0x05358 */	u64	msg_exc_cause;
4882221167Sgnn#define	VXGE_HAL_MSG_EXC_CAUSE_MP_MXP(val)		    vBIT(val, 0, 32)
4883221167Sgnn#define	VXGE_HAL_MSG_EXC_CAUSE_UP_UXP(val)		    vBIT(val, 32, 32)
4884221167Sgnn	u8	unused05368[0x05368 - 0x05360];
4885221167Sgnn
4886221167Sgnn/* 0x05368 */	u64	msg_direct_pic;
4887221167Sgnn#define	VXGE_HAL_MSG_DIRECT_PIC_PIPELINE_EN		    mBIT(55)
4888221167Sgnn#define	VXGE_HAL_MSG_DIRECT_PIC_UMQ_WRITE_ENABLE	    mBIT(56)
4889221167Sgnn#define	VXGE_HAL_MSG_DIRECT_PIC_UMQ_VPA(val)		    vBIT(val, 59, 5)
4890221167Sgnn/* 0x05370 */	u64	umq_ir_test_vpa;
4891221167Sgnn#define	VXGE_HAL_UMQ_IR_TEST_VPA_NUMBER(val)		    vBIT(val, 0, 5)
4892221167Sgnn/* 0x05378 */	u64	umq_ir_test_byte;
4893221167Sgnn#define	VXGE_HAL_UMQ_IR_TEST_BYTE_VALUE_START(val)	    vBIT(val, 0, 32)
4894221167Sgnn/* 0x05380 */	u64	msg_err2_reg;
4895221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_CMG2MSG_DISPATCH_FSM_INTEGRITY_ERR mBIT(0)
4896221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_DMQ_DISPATCH_FSM_INTEGRITY_ERR	mBIT(1)
4897221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_SWIF_DISPATCH_FSM_INTEGRITY_ERR	mBIT(2)
4898221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_PIC_WRITE_FSM_INTEGRITY_ERR	mBIT(3)
4899221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_SWIFREG_FSM_INTEGRITY_ERR		mBIT(4)
4900221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_TIM_WRITE_FSM_INTEGRITY_ERR	mBIT(5)
4901221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_UMQ_TA_FSM_INTEGRITY_ERR	mBIT(6)
4902221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_TXPE_TA_FSM_INTEGRITY_ERR	mBIT(7)
4903221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_RXPE_TA_FSM_INTEGRITY_ERR	mBIT(8)
4904221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_SWIF_TA_FSM_INTEGRITY_ERR	mBIT(9)
4905221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_DMA_TA_FSM_INTEGRITY_ERR	mBIT(10)
4906221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_CP_TA_FSM_INTEGRITY_ERR	mBIT(11)
4907221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA16_FSM_INTEGRITY_ERR\
4908221167Sgnn							    mBIT(12)
4909221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA15_FSM_INTEGRITY_ERR\
4910221167Sgnn							    mBIT(13)
4911221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA14_FSM_INTEGRITY_ERR\
4912221167Sgnn							    mBIT(14)
4913221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA13_FSM_INTEGRITY_ERR\
4914221167Sgnn							    mBIT(15)
4915221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA12_FSM_INTEGRITY_ERR\
4916221167Sgnn							    mBIT(16)
4917221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA11_FSM_INTEGRITY_ERR\
4918221167Sgnn							    mBIT(17)
4919221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA10_FSM_INTEGRITY_ERR\
4920221167Sgnn							    mBIT(18)
4921221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA9_FSM_INTEGRITY_ERR	mBIT(19)
4922221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA8_FSM_INTEGRITY_ERR	mBIT(20)
4923221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA7_FSM_INTEGRITY_ERR	mBIT(21)
4924221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA6_FSM_INTEGRITY_ERR	mBIT(22)
4925221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA5_FSM_INTEGRITY_ERR	mBIT(23)
4926221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA4_FSM_INTEGRITY_ERR	mBIT(24)
4927221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA3_FSM_INTEGRITY_ERR	mBIT(25)
4928221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA2_FSM_INTEGRITY_ERR	mBIT(26)
4929221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA1_FSM_INTEGRITY_ERR	mBIT(27)
4930221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_LONGTERMUMQ_TA0_FSM_INTEGRITY_ERR	mBIT(28)
4931221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_FBMC_OWN_FSM_INTEGRITY_ERR	mBIT(29)
4932221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_TXPE2MSG_DISPATCH_FSM_INTEGRITY_ERR\
4933221167Sgnn							    mBIT(30)
4934221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_RXPE2MSG_DISPATCH_FSM_INTEGRITY_ERR\
4935221167Sgnn							    mBIT(31)
4936221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_RPE2MSG_DISPATCH_FSM_INTEGRITY_ERR\
4937221167Sgnn							    mBIT(32)
4938221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MP_MP_PIFT_IF_CREDIT_CNT_ERR  mBIT(33)
4939221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_UP_UP_PIFT_IF_CREDIT_CNT_ERR  mBIT(34)
4940221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_MSG_QUE_UMQ2PIC_CMD_FIFO_ERR  mBIT(62)
4941221167Sgnn#define	VXGE_HAL_MSG_ERR2_REG_TIM_TIM2MSG_CMD_FIFO_ERR	    mBIT(63)
4942221167Sgnn/* 0x05388 */	u64	msg_err2_mask;
4943221167Sgnn/* 0x05390 */	u64	msg_err2_alarm;
4944221167Sgnn/* 0x05398 */	u64	msg_err3_reg;
4945221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_UP_UXP_DCACHE_SG_ERR0	    mBIT(0)
4946221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_UP_UXP_DCACHE_SG_ERR1	    mBIT(1)
4947221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_UP_UXP_DCACHE_SG_ERR2	    mBIT(2)
4948221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_UP_UXP_DCACHE_SG_ERR3	    mBIT(3)
4949221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_UP_UXP_DCACHE_SG_ERR4	    mBIT(4)
4950221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_UP_UXP_DCACHE_SG_ERR5	    mBIT(5)
4951221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_UP_UXP_DCACHE_SG_ERR6	    mBIT(6)
4952221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_UP_UXP_DCACHE_SG_ERR7	    mBIT(7)
4953221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_UP_UXP_ICACHE_SG_ERR0	    mBIT(8)
4954221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_UP_UXP_ICACHE_SG_ERR1	    mBIT(9)
4955221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_MP_MXP_DCACHE_SG_ERR0	    mBIT(16)
4956221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_MP_MXP_DCACHE_SG_ERR1	    mBIT(17)
4957221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_MP_MXP_DCACHE_SG_ERR2	    mBIT(18)
4958221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_MP_MXP_DCACHE_SG_ERR3	    mBIT(19)
4959221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_MP_MXP_DCACHE_SG_ERR4	    mBIT(20)
4960221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_MP_MXP_DCACHE_SG_ERR5	    mBIT(21)
4961221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_MP_MXP_DCACHE_SG_ERR6	    mBIT(22)
4962221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_MP_MXP_DCACHE_SG_ERR7	    mBIT(23)
4963221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_MP_MXP_ICACHE_SG_ERR0	    mBIT(24)
4964221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_MP_MXP_ICACHE_SG_ERR1	    mBIT(25)
4965221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_UP_UXP_DCACHE_DB_ERR0	    mBIT(32)
4966221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_UP_UXP_DCACHE_DB_ERR1	    mBIT(33)
4967221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_UP_UXP_DCACHE_DB_ERR2	    mBIT(34)
4968221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_UP_UXP_DCACHE_DB_ERR3	    mBIT(35)
4969221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_UP_UXP_DCACHE_DB_ERR4	    mBIT(36)
4970221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_UP_UXP_DCACHE_DB_ERR5	    mBIT(37)
4971221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_UP_UXP_DCACHE_DB_ERR6	    mBIT(38)
4972221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_UP_UXP_DCACHE_DB_ERR7	    mBIT(39)
4973221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_UP_UXP_ICACHE_DB_ERR0	    mBIT(40)
4974221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_UP_UXP_ICACHE_DB_ERR1	    mBIT(41)
4975221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_MP_MXP_DCACHE_DB_ERR0	    mBIT(48)
4976221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_MP_MXP_DCACHE_DB_ERR1	    mBIT(49)
4977221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_MP_MXP_DCACHE_DB_ERR2	    mBIT(50)
4978221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_MP_MXP_DCACHE_DB_ERR3	    mBIT(51)
4979221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_MP_MXP_DCACHE_DB_ERR4	    mBIT(52)
4980221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_MP_MXP_DCACHE_DB_ERR5	    mBIT(53)
4981221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_MP_MXP_DCACHE_DB_ERR6	    mBIT(54)
4982221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_MP_MXP_DCACHE_DB_ERR7	    mBIT(55)
4983221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_MP_MXP_ICACHE_DB_ERR0	    mBIT(56)
4984221167Sgnn#define	VXGE_HAL_MSG_ERR3_REG_MP_MXP_ICACHE_DB_ERR1	    mBIT(57)
4985221167Sgnn/* 0x053a0 */	u64	msg_err3_mask;
4986221167Sgnn/* 0x053a8 */	u64	msg_err3_alarm;
4987221167Sgnn/* 0x053b0 */	u64	umq_ir_test_byte_notify;
4988221167Sgnn#define	VXGE_HAL_UMQ_IR_TEST_BYTE_NOTIFY_PULSE		    mBIT(3)
4989221167Sgnn/* 0x053b8 */	u64	msg_bp_ctrl;
4990221167Sgnn#define	VXGE_HAL_MSG_BP_CTRL_RD_XON_EN			    mBIT(7)
4991221167Sgnn#define	VXGE_HAL_MSG_BP_CTRL_WR_XON_E			    mBIT(15)
4992221167Sgnn#define	VXGE_HAL_MSG_BP_CTRL_ROCRC_BYP_EN		    mBIT(23)
4993221167Sgnn/* 0x053c0 */	u64	umq_bwr_pfch_init[17];
4994221167Sgnn#define	VXGE_HAL_UMQ_BWR_PFCH_INIT_NUMBER(val)		    vBIT(val, 0, 8)
4995221167Sgnn/* 0x05448 */	u64	umq_bwr_pfch_init_notify[17];
4996221167Sgnn#define	VXGE_HAL_UMQ_BWR_PFCH_INIT_NOTIFY_PULSE		    mBIT(3)
4997221167Sgnn/* 0x054d0 */	u64	umq_bwr_eol;
4998221167Sgnn#define	VXGE_HAL_UMQ_BWR_EOL_POLL_LATENCY(val)		    vBIT(val, 32, 32)
4999221167Sgnn/* 0x054d8 */	u64	umq_bwr_eol_latency_notify;
5000221167Sgnn#define	VXGE_HAL_UMQ_BWR_EOL_LATENCY_NOTIFY_PULSE	    mBIT(3)
5001221167Sgnn	u8	unused05600[0x05600 - 0x054e0];
5002221167Sgnn
5003221167Sgnn/* 0x05600 */	u64	fau_gen_err_reg;
5004221167Sgnn#define	VXGE_HAL_FAU_GEN_ERR_REG_FMPF_PORT0_PERMANENT_STOP  mBIT(3)
5005221167Sgnn#define	VXGE_HAL_FAU_GEN_ERR_REG_FMPF_PORT1_PERMANENT_STOP  mBIT(7)
5006221167Sgnn#define	VXGE_HAL_FAU_GEN_ERR_REG_FMPF_PORT2_PERMANENT_STOP  mBIT(11)
5007221167Sgnn#define	VXGE_HAL_FAU_GEN_ERR_REG_FALR_AUTO_LRO_NOTIF mBIT(15)
5008221167Sgnn/* 0x05608 */	u64	fau_gen_err_mask;
5009221167Sgnn/* 0x05610 */	u64	fau_gen_err_alarm;
5010221167Sgnn/* 0x05618 */	u64	fau_ecc_err_reg;
5011221167Sgnn#define	VXGE_HAL_FAU_ECC_ERR_REG_FAU_PORT0_FAU_MAC2F_N_SG_ERR mBIT(0)
5012221167Sgnn#define	VXGE_HAL_FAU_ECC_ERR_REG_FAU_PORT0_FAU_MAC2F_N_DB_ERR mBIT(1)
5013221167Sgnn#define	VXGE_HAL_FAU_ECC_ERR_REG_FAU_PORT0_FAU_MAC2F_W_SG_ERR(val)\
5014221167Sgnn							    vBIT(val, 2, 2)
5015221167Sgnn#define	VXGE_HAL_FAU_ECC_ERR_REG_FAU_PORT0_FAU_MAC2F_W_DB_ERR(val)\
5016221167Sgnn							    vBIT(val, 4, 2)
5017221167Sgnn#define	VXGE_HAL_FAU_ECC_ERR_REG_FAU_PORT1_FAU_MAC2F_N_SG_ERR mBIT(6)
5018221167Sgnn#define	VXGE_HAL_FAU_ECC_ERR_REG_FAU_PORT1_FAU_MAC2F_N_DB_ERR mBIT(7)
5019221167Sgnn#define	VXGE_HAL_FAU_ECC_ERR_REG_FAU_PORT1_FAU_MAC2F_W_SG_ERR(val)\
5020221167Sgnn							    vBIT(val, 8, 2)
5021221167Sgnn#define	VXGE_HAL_FAU_ECC_ERR_REG_FAU_PORT1_FAU_MAC2F_W_DB_ERR(val)\
5022221167Sgnn							    vBIT(val, 10, 2)
5023221167Sgnn#define	VXGE_HAL_FAU_ECC_ERR_REG_FAU_PORT2_FAU_MAC2F_N_SG_ERR mBIT(12)
5024221167Sgnn#define	VXGE_HAL_FAU_ECC_ERR_REG_FAU_PORT2_FAU_MAC2F_N_DB_ERR mBIT(13)
5025221167Sgnn#define	VXGE_HAL_FAU_ECC_ERR_REG_FAU_PORT2_FAU_MAC2F_W_SG_ERR(val)\
5026221167Sgnn							    vBIT(val, 14, 2)
5027221167Sgnn#define	VXGE_HAL_FAU_ECC_ERR_REG_FAU_PORT2_FAU_MAC2F_W_DB_ERR(val)\
5028221167Sgnn							    vBIT(val, 16, 2)
5029221167Sgnn#define	VXGE_HAL_FAU_ECC_ERR_REG_FAU_FAU_XFMD_INS_SG_ERR(val) vBIT(val, 18, 2)
5030221167Sgnn#define	VXGE_HAL_FAU_ECC_ERR_REG_FAU_FAU_XFMD_INS_DB_ERR(val) vBIT(val, 20, 2)
5031221167Sgnn#define	VXGE_HAL_FAU_ECC_ERR_REG_FAUJ_FAU_FSM_ERR	    mBIT(31)
5032221167Sgnn/* 0x05620 */	u64	fau_ecc_err_mask;
5033221167Sgnn/* 0x05628 */	u64	fau_ecc_err_alarm;
5034221167Sgnn	u8	unused05648[0x05648 - 0x05630];
5035221167Sgnn
5036221167Sgnn/* 0x05648 */	u64	fau_global_cfg;
5037221167Sgnn#define	VXGE_HAL_FAU_GLOBAL_CFG_ARB_ALG(val)		    vBIT(val, 2, 2)
5038221167Sgnn/* 0x05650 */	u64	rx_datapath_util;
5039221167Sgnn#define	VXGE_HAL_RX_DATAPATH_UTIL_FAU_RX_UTILIZATION(val)   vBIT(val, 7, 9)
5040221167Sgnn#define	VXGE_HAL_RX_DATAPATH_UTIL_RX_UTIL_CFG(val)	    vBIT(val, 16, 4)
5041221167Sgnn#define	VXGE_HAL_RX_DATAPATH_UTIL_FAU_RX_FRAC_UTIL(val)	    vBIT(val, 20, 4)
5042221167Sgnn#define	VXGE_HAL_RX_DATAPATH_UTIL_RX_PKT_WEIGHT(val)	    vBIT(val, 24, 4)
5043221167Sgnn/* 0x05658 */	u64	fau_pa_cfg;
5044221167Sgnn#define	VXGE_HAL_FAU_PA_CFG_REPL_L4_COMP_CSUM		    mBIT(3)
5045221167Sgnn#define	VXGE_HAL_FAU_PA_CFG_REPL_L3_INCL_CF		    mBIT(7)
5046221167Sgnn#define	VXGE_HAL_FAU_PA_CFG_REPL_L3_COMP_CSUM		    mBIT(11)
5047221167Sgnn	u8	unused05668[0x05668 - 0x05660];
5048221167Sgnn
5049221167Sgnn/* 0x05668 */	u64	dbg_stats_fau_rx_path;
5050221167Sgnn#define	VXGE_HAL_DBG_STATS_FAU_RX_PATH_RX_PERMITTED_FRMS(val) vBIT(val, 32, 32)
5051221167Sgnn/* 0x05670 */	u64	fau_auto_lro_control;
5052221167Sgnn#define	VXGE_HAL_FAU_AUTO_LRO_CONTROL_OPERATION_TYPE	    mBIT(7)
5053221167Sgnn#define	VXGE_HAL_FAU_AUTO_LRO_CONTROL_FRAME_COUNT(val)	    vBIT(val, 8, 24)
5054221167Sgnn#define	VXGE_HAL_FAU_AUTO_LRO_CONTROL_TIMER_VALUE(val)	    vBIT(val, 32, 32)
5055221167Sgnn/* 0x05678 */	u64	fau_auto_lro_data_0;
5056221167Sgnn#define	VXGE_HAL_FAU_AUTO_LRO_DATA_0_SOURCE_VPATH(val)	    vBIT(val, 3, 5)
5057221167Sgnn#define	VXGE_HAL_FAU_AUTO_LRO_DATA_0_HAS_VLAN		    mBIT(14)
5058221167Sgnn#define	VXGE_HAL_FAU_AUTO_LRO_DATA_0_IS_IPV6		    mBIT(15)
5059221167Sgnn#define	VXGE_HAL_FAU_AUTO_LRO_DATA_0_VLAN_VID(val)	    vBIT(val, 20, 12)
5060221167Sgnn#define	VXGE_HAL_FAU_AUTO_LRO_DATA_0_TCP_DEST_PORT(val)	    vBIT(val, 32, 16)
5061221167Sgnn#define	VXGE_HAL_FAU_AUTO_LRO_DATA_0_TCP_SOURCE_PORT(val)   vBIT(val, 48, 16)
5062221167Sgnn/* 0x05680 */	u64	fau_auto_lro_data_1;
5063221167Sgnn#define	VXGE_HAL_FAU_AUTO_LRO_DATA_1_IP_SOURCE_ADDR_0(val)  vBIT(val, 0, 64)
5064221167Sgnn/* 0x05688 */	u64	fau_auto_lro_data_2;
5065221167Sgnn#define	VXGE_HAL_FAU_AUTO_LRO_DATA_2_IP_SOURCE_ADDR_1(val)  vBIT(val, 0, 64)
5066221167Sgnn/* 0x05690 */	u64	fau_auto_lro_data_3;
5067221167Sgnn#define	VXGE_HAL_FAU_AUTO_LRO_DATA_3_IP_DEST_ADDR_0(val)    vBIT(val, 0, 64)
5068221167Sgnn/* 0x05698 */	u64	fau_auto_lro_data_4;
5069221167Sgnn#define	VXGE_HAL_FAU_AUTO_LRO_DATA_4_IP_DEST_ADDR_1(val)    vBIT(val, 0, 64)
5070221167Sgnn	u8	unused056c0[0x056c0 - 0x056a0];
5071221167Sgnn
5072221167Sgnn/* 0x056c0 */	u64	fau_lag_cfg;
5073221167Sgnn#define	VXGE_HAL_FAU_LAG_CFG_COLL_ALG(val)		    vBIT(val, 2, 2)
5074221167Sgnn#define	VXGE_HAL_FAU_LAG_CFG_INCR_RX_AGGR_STATS		    mBIT(7)
5075221167Sgnn	u8	unused05700[0x05700 - 0x056c8];
5076221167Sgnn
5077221167Sgnn/* 0x05700 */	u64	fau_mpa_cfg;
5078221167Sgnn#define	VXGE_HAL_FAU_MPA_CFG_CRC_CHK_EN	mBIT(3)
5079221167Sgnn#define	VXGE_HAL_FAU_MPA_CFG_MRK_LEN_CHK_EN		    mBIT(7)
5080221167Sgnn	u8	unused057a0[0x057a0 - 0x05708];
5081221167Sgnn
5082221167Sgnn/* 0x057a0 */	u64	xmac_rx_xgmii_capture_data_port[3];
5083221167Sgnn#define	VXGE_HAL_XMAC_RX_XGMII_CAPTURE_DATA_PORT_COL_INDX(val) vBIT(val, 0, 12)
5084221167Sgnn#define	VXGE_HAL_XMAC_RX_XGMII_CAPTURE_DATA_PORT_FAUJ_FLAG(val) vBIT(val, 26, 2)
5085221167Sgnn#define	VXGE_HAL_XMAC_RX_XGMII_CAPTURE_DATA_PORT_FAUJ_RXC(val) vBIT(val, 28, 4)
5086221167Sgnn#define	VXGE_HAL_XMAC_RX_XGMII_CAPTURE_DATA_PORT_FAUJ_RXD(val) vBIT(val, 32, 32)
5087221167Sgnn	u8	unused05800[0x05800 - 0x057b8];
5088221167Sgnn
5089221167Sgnn/* 0x05800 */	u64	tpa_int_status;
5090221167Sgnn#define	VXGE_HAL_TPA_INT_STATUS_ORP_ERR_ORP_INT		    mBIT(15)
5091221167Sgnn#define	VXGE_HAL_TPA_INT_STATUS_PTM_ALARM_PTM_INT	    mBIT(23)
5092221167Sgnn#define	VXGE_HAL_TPA_INT_STATUS_TPA_ERROR_TPA_INT	    mBIT(31)
5093221167Sgnn/* 0x05808 */	u64	tpa_int_mask;
5094221167Sgnn/* 0x05810 */	u64	orp_err_reg;
5095221167Sgnn#define	VXGE_HAL_ORP_ERR_REG_ORP_FIFO_SG_ERR		    mBIT(3)
5096221167Sgnn#define	VXGE_HAL_ORP_ERR_REG_ORP_FIFO_DB_ERR		    mBIT(7)
5097221167Sgnn#define	VXGE_HAL_ORP_ERR_REG_ORP_XFMD_FIFO_UFLOW_ERR	    mBIT(11)
5098221167Sgnn#define	VXGE_HAL_ORP_ERR_REG_ORP_FRM_FIFO_UFLOW_ERR	    mBIT(15)
5099221167Sgnn#define	VXGE_HAL_ORP_ERR_REG_ORP_XFMD_RCV_FSM_ERR	    mBIT(19)
5100221167Sgnn#define	VXGE_HAL_ORP_ERR_REG_ORP_OUTREAD_FSM_ERR	    mBIT(23)
5101221167Sgnn#define	VXGE_HAL_ORP_ERR_REG_ORP_OUTQEM_FSM_ERR		    mBIT(27)
5102221167Sgnn#define	VXGE_HAL_ORP_ERR_REG_ORP_XFMD_RCV_SHADOW_ERR	    mBIT(31)
5103221167Sgnn#define	VXGE_HAL_ORP_ERR_REG_ORP_OUTREAD_SHADOW_ERR	    mBIT(35)
5104221167Sgnn#define	VXGE_HAL_ORP_ERR_REG_ORP_OUTQEM_SHADOW_ERR	    mBIT(39)
5105221167Sgnn#define	VXGE_HAL_ORP_ERR_REG_ORP_OUTFRM_SHADOW_ERR	    mBIT(43)
5106221167Sgnn#define	VXGE_HAL_ORP_ERR_REG_ORP_OPTPRS_SHADOW_ERR	    mBIT(47)
5107221167Sgnn/* 0x05818 */	u64	orp_err_mask;
5108221167Sgnn/* 0x05820 */	u64	orp_err_alarm;
5109221167Sgnn/* 0x05828 */	u64	ptm_alarm_reg;
5110221167Sgnn#define	VXGE_HAL_PTM_ALARM_REG_PTM_RDCTRL_SYNC_ERR	    mBIT(3)
5111221167Sgnn#define	VXGE_HAL_PTM_ALARM_REG_PTM_RDCTRL_FIFO_ERR	    mBIT(7)
5112221167Sgnn#define	VXGE_HAL_PTM_ALARM_REG_XFMD_RD_FIFO_ERR		    mBIT(11)
5113221167Sgnn#define	VXGE_HAL_PTM_ALARM_REG_WDE2MSR_WR_FIFO_ERR	    mBIT(15)
5114221167Sgnn#define	VXGE_HAL_PTM_ALARM_REG_PTM_FRMM_ECC_DB_ERR(val)	    vBIT(val, 18, 2)
5115221167Sgnn#define	VXGE_HAL_PTM_ALARM_REG_PTM_FRMM_ECC_SG_ERR(val)	    vBIT(val, 22, 2)
5116221167Sgnn/* 0x05830 */	u64	ptm_alarm_mask;
5117221167Sgnn/* 0x05838 */	u64	ptm_alarm_alarm;
5118221167Sgnn/* 0x05840 */	u64	tpa_error_reg;
5119221167Sgnn#define	VXGE_HAL_TPA_ERROR_REG_TPA_FSM_ERR_ALARM	    mBIT(3)
5120221167Sgnn#define	VXGE_HAL_TPA_ERROR_REG_TPA_TPA_DA_LKUP_PRT0_DB_ERR  mBIT(7)
5121221167Sgnn#define	VXGE_HAL_TPA_ERROR_REG_TPA_TPA_DA_LKUP_PRT0_SG_ERR  mBIT(11)
5122221167Sgnn/* 0x05848 */	u64	tpa_error_mask;
5123221167Sgnn/* 0x05850 */	u64	tpa_error_alarm;
5124221167Sgnn/* 0x05858 */	u64	tpa_global_cfg;
5125221167Sgnn#define	VXGE_HAL_TPA_GLOBAL_CFG_SUPPORT_SNAP_AB_N	    mBIT(7)
5126221167Sgnn#define	VXGE_HAL_TPA_GLOBAL_CFG_ECC_ENABLE_N		    mBIT(35)
5127221167Sgnn/* 0x05860 */	u64	tx_datapath_util;
5128221167Sgnn#define	VXGE_HAL_TX_DATAPATH_UTIL_TPA_TX_UTILIZATION(val)   vBIT(val, 7, 9)
5129221167Sgnn#define	VXGE_HAL_TX_DATAPATH_UTIL_TX_UTIL_CFG(val)	    vBIT(val, 16, 4)
5130221167Sgnn#define	VXGE_HAL_TX_DATAPATH_UTIL_TPA_TX_FRAC_UTIL(val)	    vBIT(val, 20, 4)
5131221167Sgnn#define	VXGE_HAL_TX_DATAPATH_UTIL_TX_PKT_WEIGHT(val)	    vBIT(val, 24, 4)
5132221167Sgnn/* 0x05868 */	u64	orp_cfg;
5133221167Sgnn#define	VXGE_HAL_ORP_CFG_FIFO_CREDITS(val)		    vBIT(val, 5, 3)
5134221167Sgnn#define	VXGE_HAL_ORP_CFG_ORP_FIFO_ECC_ENABLE_N		    mBIT(15)
5135221167Sgnn#define	VXGE_HAL_ORP_CFG_FIFO_PHASE_EN			    mBIT(23)
5136221167Sgnn/* 0x05870 */	u64	ptm_ecc_cfg;
5137221167Sgnn#define	VXGE_HAL_PTM_ECC_CFG_PTM_FRMM_ECC_EN_N		    mBIT(3)
5138221167Sgnn/* 0x05878 */	u64	ptm_phase_cfg;
5139221167Sgnn#define	VXGE_HAL_PTM_PHASE_CFG_FRMM_WR_PHASE_EN		    mBIT(3)
5140221167Sgnn#define	VXGE_HAL_PTM_PHASE_CFG_FRMM_RD_PHASE_EN		    mBIT(7)
5141221167Sgnn/* 0x05880 */	u64	orp_lro_events;
5142221167Sgnn#define	VXGE_HAL_ORP_LRO_EVENTS_ORP_LRO_EVENTS(val)	    vBIT(val, 0, 64)
5143221167Sgnn/* 0x05888 */	u64	orp_bs_events;
5144221167Sgnn#define	VXGE_HAL_ORP_BS_EVENTS_ORP_BS_EVENTS(val)	    vBIT(val, 0, 64)
5145221167Sgnn/* 0x05890 */	u64	orp_iwarp_events;
5146221167Sgnn#define	VXGE_HAL_ORP_IWARP_EVENTS_ORP_IWARP_EVENTS(val)	    vBIT(val, 0, 64)
5147221167Sgnn/* 0x05898 */	u64	dbg_stats_tpa_tx_path;
5148221167Sgnn#define	VXGE_HAL_DBG_STATS_TPA_TX_PATH_TX_PERMITTED_FRMS(val) vBIT(val, 32, 32)
5149221167Sgnn	u8	unused05900[0x05900 - 0x058a0];
5150221167Sgnn
5151221167Sgnn/* 0x05900 */	u64	tmac_int_status;
5152221167Sgnn#define	VXGE_HAL_TMAC_INT_STATUS_TXMAC_GEN_ERR_TXMAC_GEN_INT	mBIT(3)
5153221167Sgnn#define	VXGE_HAL_TMAC_INT_STATUS_TXMAC_ECC_ERR_TXMAC_ECC_INT	mBIT(7)
5154221167Sgnn/* 0x05908 */	u64	tmac_int_mask;
5155221167Sgnn/* 0x05910 */	u64	txmac_gen_err_reg;
5156221167Sgnn#define	VXGE_HAL_TXMAC_GEN_ERR_REG_TMACJ_PERMANENT_STOP	    mBIT(3)
5157221167Sgnn#define	VXGE_HAL_TXMAC_GEN_ERR_REG_TMACJ_NO_VALID_VSPORT    mBIT(7)
5158221167Sgnn/* 0x05918 */	u64	txmac_gen_err_mask;
5159221167Sgnn/* 0x05920 */	u64	txmac_gen_err_alarm;
5160221167Sgnn/* 0x05928 */	u64	txmac_ecc_err_reg;
5161221167Sgnn#define	VXGE_HAL_TXMAC_ECC_ERR_REG_TMACJ_TMAC_TPA2MAC_SG_ERR	mBIT(3)
5162221167Sgnn#define	VXGE_HAL_TXMAC_ECC_ERR_REG_TMACJ_TMAC_TPA2MAC_DB_ERR	mBIT(7)
5163221167Sgnn#define	VXGE_HAL_TXMAC_ECC_ERR_REG_TMACJ_TMAC_TPA2M_SB_SG_ERR	mBIT(11)
5164221167Sgnn#define	VXGE_HAL_TXMAC_ECC_ERR_REG_TMACJ_TMAC_TPA2M_SB_DB_ERR	mBIT(15)
5165221167Sgnn#define	VXGE_HAL_TXMAC_ECC_ERR_REG_TMACJ_TMAC_TPA2M_DA_SG_ERR	mBIT(19)
5166221167Sgnn#define	VXGE_HAL_TXMAC_ECC_ERR_REG_TMACJ_TMAC_TPA2M_DA_DB_ERR	mBIT(23)
5167221167Sgnn#define	VXGE_HAL_TXMAC_ECC_ERR_REG_TMAC_TMAC_PORT0_FSM_ERR  mBIT(27)
5168221167Sgnn#define	VXGE_HAL_TXMAC_ECC_ERR_REG_TMAC_TMAC_PORT1_FSM_ERR  mBIT(31)
5169221167Sgnn#define	VXGE_HAL_TXMAC_ECC_ERR_REG_TMAC_TMAC_PORT2_FSM_ERR  mBIT(35)
5170221167Sgnn#define	VXGE_HAL_TXMAC_ECC_ERR_REG_TMACJ_TMACJ_FSM_ERR	    mBIT(39)
5171221167Sgnn/* 0x05930 */	u64	txmac_ecc_err_mask;
5172221167Sgnn/* 0x05938 */	u64	txmac_ecc_err_alarm;
5173221167Sgnn	u8	unused05948[0x05948-0x05940];
5174221167Sgnn
5175221167Sgnn/* 0x05948 */	u64	txmac_gen_cfg1;
5176221167Sgnn#define	VXGE_HAL_TXMAC_GEN_CFG1_TX_SWITCH_DISABLE	    mBIT(7)
5177221167Sgnn#define	VXGE_HAL_TXMAC_GEN_CFG1_LOSSY_SWITCH		    mBIT(11)
5178221167Sgnn#define	VXGE_HAL_TXMAC_GEN_CFG1_LOSSY_WIRE		    mBIT(15)
5179221167Sgnn#define	VXGE_HAL_TXMAC_GEN_CFG1_SCALE_TMAC_UTIL		    mBIT(27)
5180221167Sgnn#define	VXGE_HAL_TXMAC_GEN_CFG1_DISCARD_WHEN_TMAC_DISABLED  mBIT(35)
5181221167Sgnn#define	VXGE_HAL_TXMAC_GEN_CFG1_IFS_EN			    mBIT(39)
5182221167Sgnn#define	VXGE_HAL_TXMAC_GEN_CFG1_IFS_STRETCH_RATIO(val)	    vBIT(val, 40, 16)
5183221167Sgnn#define	VXGE_HAL_TXMAC_GEN_CFG1_IFS_NUM_EXTENSION(val)	    vBIT(val, 59, 5)
5184221167Sgnn	u8	unused05958[0x05958 - 0x05950];
5185221167Sgnn
5186221167Sgnn/* 0x05958 */	u64	txmac_err_inject_cfg;
5187221167Sgnn#define	VXGE_HAL_TXMAC_ERR_INJECT_CFG_INJECTOR_ERROR_RATE(val) vBIT(val, 0, 32)
5188221167Sgnn/* 0x05960 */	u64	txmac_frmgen_cfg;
5189221167Sgnn#define	VXGE_HAL_TXMAC_FRMGEN_CFG_EN			    mBIT(3)
5190221167Sgnn#define	VXGE_HAL_TXMAC_FRMGEN_CFG_MODE(val)		    vBIT(val, 6, 2)
5191221167Sgnn#define	VXGE_HAL_TXMAC_FRMGEN_CFG_PERIOD(val)		    vBIT(val, 8, 4)
5192221167Sgnn#define	VXGE_HAL_TXMAC_FRMGEN_CFG_SEND_TO_WIRE		    mBIT(15)
5193221167Sgnn#define	VXGE_HAL_TXMAC_FRMGEN_CFG_VPATH_VECTOR(val)	    vBIT(val, 19, 17)
5194221167Sgnn#define	VXGE_HAL_TXMAC_FRMGEN_CFG_SRC_VPATH(val)	    vBIT(val, 39, 5)
5195221167Sgnn#define	VXGE_HAL_TXMAC_FRMGEN_CFG_HOST_STEERING(val)	    vBIT(val, 44, 2)
5196221167Sgnn#define	VXGE_HAL_TXMAC_FRMGEN_CFG_IFS_SEL(val)		    vBIT(val, 47, 3)
5197221167Sgnn/* 0x05968 */	u64	txmac_frmgen_contents;
5198221167Sgnn#define	VXGE_HAL_TXMAC_FRMGEN_CONTENTS_PATTERN_SEL(val)	    vBIT(val, 2, 2)
5199221167Sgnn#define	VXGE_HAL_TXMAC_FRMGEN_CONTENTS_DA_SEL(val)	    vBIT(val, 6, 2)
5200221167Sgnn#define	VXGE_HAL_TXMAC_FRMGEN_CONTENTS_LEN_SEL		    mBIT(11)
5201221167Sgnn#define	VXGE_HAL_TXMAC_FRMGEN_CONTENTS_MIN_LEN(val)	    vBIT(val, 14, 14)
5202221167Sgnn#define	VXGE_HAL_TXMAC_FRMGEN_CONTENTS_MAX_LEN(val)	    vBIT(val, 30, 14)
5203221167Sgnn#define	VXGE_HAL_TXMAC_FRMGEN_CONTENTS_LT_FIELD(val)	    vBIT(val, 44, 16)
5204221167Sgnn#define	VXGE_HAL_TXMAC_FRMGEN_CONTENTS_DATA_SEL(val)	    vBIT(val, 62, 2)
5205221167Sgnn/* 0x05970 */	u64	txmac_frmgen_data;
5206221167Sgnn#define	VXGE_HAL_TXMAC_FRMGEN_DATA_FRMDATA(val)		    vBIT(val, 0, 64)
5207221167Sgnn/* 0x05978 */	u64	dbg_stat_tx_any_frms;
5208221167Sgnn#define	VXGE_HAL_DBG_STAT_TX_ANY_FRMS_PORT0_TX_ANY_FRMS(val) vBIT(val, 0, 8)
5209221167Sgnn#define	VXGE_HAL_DBG_STAT_TX_ANY_FRMS_PORT1_TX_ANY_FRMS(val) vBIT(val, 8, 8)
5210221167Sgnn#define	VXGE_HAL_DBG_STAT_TX_ANY_FRMS_PORT2_TX_ANY_FRMS(val) vBIT(val, 16, 8)
5211221167Sgnn	u8	unused059a0[0x059a0 - 0x05980];
5212221167Sgnn
5213221167Sgnn/* 0x059a0 */	u64	txmac_link_util_port[3];
5214221167Sgnn#define	VXGE_HAL_TXMAC_LINK_UTIL_PORT_TMAC_TMAC_UTILIZATION(val) vBIT(val, 1, 7)
5215221167Sgnn#define	VXGE_HAL_TXMAC_LINK_UTIL_PORT_TMAC_UTIL_CFG(val)    vBIT(val, 8, 4)
5216221167Sgnn#define	VXGE_HAL_TXMAC_LINK_UTIL_PORT_TMAC_TMAC_FRAC_UTIL(val) vBIT(val, 12, 4)
5217221167Sgnn#define	VXGE_HAL_TXMAC_LINK_UTIL_PORT_TMAC_PKT_WEIGHT(val)  vBIT(val, 16, 4)
5218221167Sgnn#define	VXGE_HAL_TXMAC_LINK_UTIL_PORT_TMAC_TMAC_SCALE_FACTOR mBIT(23)
5219221167Sgnn/* 0x059b8 */	u64	txmac_cfg0_port[3];
5220221167Sgnn#define	VXGE_HAL_TXMAC_CFG0_PORT_TMAC_EN		    mBIT(3)
5221221167Sgnn#define	VXGE_HAL_TXMAC_CFG0_PORT_APPEND_PAD		    mBIT(7)
5222221167Sgnn#define	VXGE_HAL_TXMAC_CFG0_PORT_PAD_BYTE(val)		    vBIT(val, 8, 8)
5223221167Sgnn/* 0x059d0 */	u64	txmac_cfg1_port[3];
5224221167Sgnn#define	VXGE_HAL_TXMAC_CFG1_PORT_AVG_IPG(val)		    vBIT(val, 40, 8)
5225221167Sgnn/* 0x059e8 */	u64	txmac_status_port[3];
5226221167Sgnn#define	VXGE_HAL_TXMAC_STATUS_PORT_TMAC_TX_FRM_SENT	    mBIT(3)
5227221167Sgnn	u8	unused05a20[0x05a20 - 0x05a00];
5228221167Sgnn
5229221167Sgnn/* 0x05a20 */	u64	lag_distrib_dest;
5230221167Sgnn#define	VXGE_HAL_LAG_DISTRIB_DEST_MAP_VPATH(n)		    mBIT(n)
5231221167Sgnn/* 0x05a28 */	u64	lag_marker_cfg;
5232221167Sgnn#define	VXGE_HAL_LAG_MARKER_CFG_GEN_RCVR_EN		    mBIT(3)
5233221167Sgnn#define	VXGE_HAL_LAG_MARKER_CFG_RESP_EN			    mBIT(7)
5234221167Sgnn#define	VXGE_HAL_LAG_MARKER_CFG_RESP_TIMEOUT(val)	    vBIT(val, 16, 16)
5235221167Sgnn#define	VXGE_HAL_LAG_MARKER_CFG_SLOW_PROTO_MRKR_MIN_INTERVAL(val)\
5236221167Sgnn							    vBIT(val, 32, 16)
5237221167Sgnn#define	VXGE_HAL_LAG_MARKER_CFG_THROTTLE_MRKR_RESP	    mBIT(51)
5238221167Sgnn/* 0x05a30 */	u64	lag_tx_cfg;
5239221167Sgnn#define	VXGE_HAL_LAG_TX_CFG_INCR_TX_AGGR_STATS		    mBIT(3)
5240221167Sgnn#define	VXGE_HAL_LAG_TX_CFG_DISTRIB_ALG_SEL(val)	    vBIT(val, 6, 2)
5241221167Sgnn#define	VXGE_HAL_LAG_TX_CFG_DISTRIB_REMAP_IF_FAIL	    mBIT(11)
5242221167Sgnn#define	VXGE_HAL_LAG_TX_CFG_COLL_MAX_DELAY(val)		    vBIT(val, 16, 16)
5243221167Sgnn/* 0x05a38 */	u64	lag_tx_status;
5244221167Sgnn#define	VXGE_HAL_LAG_TX_STATUS_TLAG_TIMER_VAL_EMPTIED_LINK(val) vBIT(val, 0, 8)
5245221167Sgnn#define	VXGE_HAL_LAG_TX_STATUS_TLAG_TIMER_VAL_SLOW_PROTO_MRKR(val)\
5246221167Sgnn							    vBIT(val, 8, 8)
5247221167Sgnn#define	VXGE_HAL_LAG_TX_STATUS_TLAG_TIMER_VAL_SLOW_PROTO_MRKRRESP(val)\
5248221167Sgnn							    vBIT(val, 16, 8)
5249221167Sgnn	u8	unused05a50[0x05a50 - 0x05a40];
5250221167Sgnn
5251221167Sgnn/* 0x05a50 */	u64	txmac_stats_tx_xgmii_char;
5252221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_CHAR_LANE_CHAR1(val)  vBIT(val, 1, 3)
5253221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_CHAR_TXC_CHAR1	    mBIT(7)
5254221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_CHAR_TXD_CHAR1(val)   vBIT(val, 8, 8)
5255221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_CHAR_LANE_CHAR2(val)  vBIT(val, 17, 3)
5256221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_CHAR_TXC_CHAR2	    mBIT(23)
5257221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_CHAR_TXD_CHAR2(val)   vBIT(val, 24, 8)
5258221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_CHAR_BEHAV_CHAR2_NEAR_CHAR1 mBIT(39)
5259221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_CHAR_BEHAV_CHAR2_NUM_CHAR(val)\
5260221167Sgnn							    vBIT(val, 40, 16)
5261221167Sgnn/* 0x05a58 */	u64	txmac_stats_tx_xgmii_column1;
5262221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_COLUMN1_TXC_LANE0	    mBIT(7)
5263221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_COLUMN1_TXD_LANE0(val) vBIT(val, 8, 8)
5264221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_COLUMN1_TXC_LANE1	    mBIT(23)
5265221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_COLUMN1_TXD_LANE1(val) vBIT(val, 24, 8)
5266221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_COLUMN1_TXC_LANE2	    mBIT(39)
5267221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_COLUMN1_TXD_LANE2(val) vBIT(val, 40, 8)
5268221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_COLUMN1_TXC_LANE3	    mBIT(55)
5269221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_COLUMN1_TXD_LANE3(val) vBIT(val, 56, 8)
5270221167Sgnn/* 0x05a60 */	u64	txmac_stats_tx_xgmii_column2;
5271221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_COLUMN2_TXC_LANE0	    mBIT(7)
5272221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_COLUMN2_TXD_LANE0(val) vBIT(val, 8, 8)
5273221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_COLUMN2_TXC_LANE1	    mBIT(23)
5274221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_COLUMN2_TXD_LANE1(val) vBIT(val, 24, 8)
5275221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_COLUMN2_TXC_LANE2	    mBIT(39)
5276221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_COLUMN2_TXD_LANE2(val) vBIT(val, 40, 8)
5277221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_COLUMN2_TXC_LANE3	    mBIT(55)
5278221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_COLUMN2_TXD_LANE3(val) vBIT(val, 56, 8)
5279221167Sgnn/* 0x05a68 */	u64	txmac_stats_tx_xgmii_behav_column2;
5280221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_BEHAV_COLUMN2_NEAR_COL1 mBIT(7)
5281221167Sgnn#define	VXGE_HAL_TXMAC_STATS_TX_XGMII_BEHAV_COLUMN2_NUM_COL(val)\
5282221167Sgnn							    vBIT(val, 8, 16)
5283221167Sgnn	u8	unused05b00[0x05b00 - 0x05a70];
5284221167Sgnn
5285221167Sgnn/* 0x05b00 */	u64	sharedio_status;
5286221167Sgnn#define	VXGE_HAL_SHAREDIO_STATUS_PCI_NEGOTIATED_ACTIVE_VPLANE(val)\
5287221167Sgnn							    vBIT(val, 0, 17)
5288221167Sgnn#define	VXGE_HAL_SHAREDIO_STATUS_PCI_NEGOTIATED_VPLANE_COUNT(val)\
5289221167Sgnn							    vBIT(val, 20, 8)
5290221167Sgnn#define	VXGE_HAL_SHAREDIO_STATUS_PCI_NEGOTIATED_SHC	    mBIT(31)
5291221167Sgnn#define	VXGE_HAL_SHAREDIO_STATUS_PCI_SHARED_IO_MODE	    mBIT(34)
5292221167Sgnn#define	VXGE_HAL_SHAREDIO_STATUS_PCI_RX_ILLEGAL_TLP_VPLANE_VAL(val)\
5293221167Sgnn							    vBIT(val, 36, 8)
5294221167Sgnn/* 0x05b08 */	u64	crdt_status1_vplane[17];
5295221167Sgnn#define	VXGE_HAL_CRDT_STATUS1_VPLANE_PCI_ABS_PD(val)	    vBIT(val, 4, 12)
5296221167Sgnn#define	VXGE_HAL_CRDT_STATUS1_VPLANE_PCI_ABS_NPD(val)	    vBIT(val, 20, 12)
5297221167Sgnn#define	VXGE_HAL_CRDT_STATUS1_VPLANE_PCI_ABS_CPLD(val)	    vBIT(val, 36, 12)
5298221167Sgnn#define	VXGE_HAL_CRDT_STATUS1_VPLANE_PCI_ABS_PD_INFINITE    mBIT(51)
5299221167Sgnn#define	VXGE_HAL_CRDT_STATUS1_VPLANE_PCI_ABS_NPD_INFINITE   mBIT(55)
5300221167Sgnn#define	VXGE_HAL_CRDT_STATUS1_VPLANE_PCI_ABS_CPLD_INFINITE  mBIT(59)
5301221167Sgnn/* 0x05b90 */	u64	crdt_status2_vplane[17];
5302221167Sgnn#define	VXGE_HAL_CRDT_STATUS2_VPLANE_PCI_ABS_PH(val)	    vBIT(val, 0, 8)
5303221167Sgnn#define	VXGE_HAL_CRDT_STATUS2_VPLANE_PCI_ABS_NPH(val)	    vBIT(val, 8, 8)
5304221167Sgnn#define	VXGE_HAL_CRDT_STATUS2_VPLANE_PCI_ABS_CPLH(val)	    vBIT(val, 16, 8)
5305221167Sgnn#define	VXGE_HAL_CRDT_STATUS2_VPLANE_PCI_ABS_PH_INFINITE    mBIT(31)
5306221167Sgnn#define	VXGE_HAL_CRDT_STATUS2_VPLANE_PCI_ABS_NPH_INFINITE   mBIT(35)
5307221167Sgnn#define	VXGE_HAL_CRDT_STATUS2_VPLANE_PCI_ABS_CPLH_INFINITE  mBIT(39)
5308221167Sgnn/* 0x05c18 */	u64	crdt_status3_vplane[17];
5309221167Sgnn#define	VXGE_HAL_CRDT_STATUS3_VPLANE_PCI_AVAIL_ABS_BUF_PD(val) vBIT(val, 4, 12)
5310221167Sgnn#define	VXGE_HAL_CRDT_STATUS3_VPLANE_PCI_AVAIL_ABS_BUF_NPD(val)\
5311221167Sgnn							    vBIT(val, 20, 12)
5312221167Sgnn#define	VXGE_HAL_CRDT_STATUS3_VPLANE_PCI_AVAIL_ABS_BUF_CPLD(val)\
5313221167Sgnn							    vBIT(val, 36, 12)
5314221167Sgnn/* 0x05ca0 */	u64	crdt_status4_vplane[17];
5315221167Sgnn#define	VXGE_HAL_CRDT_STATUS4_VPLANE_PCI_AVAIL_ABS_BUF_PH(val) vBIT(val, 0, 8)
5316221167Sgnn#define	VXGE_HAL_CRDT_STATUS4_VPLANE_PCI_AVAIL_ABS_BUF_NPH(val) vBIT(val, 8, 8)
5317221167Sgnn#define	VXGE_HAL_CRDT_STATUS4_VPLANE_PCI_AVAIL_ABS_BUF_CPLH(val)\
5318221167Sgnn							    vBIT(val, 16, 8)
5319221167Sgnn/* 0x05d28 */	u64	crdt_status5;
5320221167Sgnn#define	VXGE_HAL_CRDT_STATUS5_PCI_DEPL_PH(val)		    vBIT(val, 0, 17)
5321221167Sgnn#define	VXGE_HAL_CRDT_STATUS5_PCI_DEPL_NPH(val)		    vBIT(val, 20, 17)
5322221167Sgnn#define	VXGE_HAL_CRDT_STATUS5_PCI_DEPL_CPLH(val)	    vBIT(val, 40, 17)
5323221167Sgnn/* 0x05d30 */	u64	crdt_status6;
5324221167Sgnn#define	VXGE_HAL_CRDT_STATUS6_PCI_DEPL_PD(val)		    vBIT(val, 0, 17)
5325221167Sgnn#define	VXGE_HAL_CRDT_STATUS6_PCI_DEPL_NPD(val)		    vBIT(val, 20, 17)
5326221167Sgnn#define	VXGE_HAL_CRDT_STATUS6_PCI_DEPL_CPLD(val)	    vBIT(val, 40, 17)
5327221167Sgnn/* 0x05d38 */	u64	crdt_status7;
5328221167Sgnn#define	VXGE_HAL_CRDT_STATUS7_PCI_ABS_PD(val)		    vBIT(val, 4, 12)
5329221167Sgnn#define	VXGE_HAL_CRDT_STATUS7_PCI_ABS_NPD(val)		    vBIT(val, 20, 12)
5330221167Sgnn#define	VXGE_HAL_CRDT_STATUS7_PCI_ABS_CPLD(val)		    vBIT(val, 36, 12)
5331221167Sgnn#define	VXGE_HAL_CRDT_STATUS7_PCI_ABS_PD_INFINITE	    mBIT(51)
5332221167Sgnn#define	VXGE_HAL_CRDT_STATUS7_PCI_ABS_NPD_INFINITE	    mBIT(55)
5333221167Sgnn#define	VXGE_HAL_CRDT_STATUS7_PCI_ABS_CPLD_INFINITE	    mBIT(59)
5334221167Sgnn/* 0x05d40 */	u64	crdt_status8;
5335221167Sgnn#define	VXGE_HAL_CRDT_STATUS8_PCI_ABS_PH(val)		    vBIT(val, 0, 8)
5336221167Sgnn#define	VXGE_HAL_CRDT_STATUS8_PCI_ABS_NPH(val)		    vBIT(val, 8, 8)
5337221167Sgnn#define	VXGE_HAL_CRDT_STATUS8_PCI_ABS_CPLH(val)		    vBIT(val, 16, 8)
5338221167Sgnn#define	VXGE_HAL_CRDT_STATUS8_PCI_ABS_PH_INFINITE	    mBIT(31)
5339221167Sgnn#define	VXGE_HAL_CRDT_STATUS8_PCI_ABS_NPH_INFINITE	    mBIT(35)
5340221167Sgnn#define	VXGE_HAL_CRDT_STATUS8_PCI_ABS_CPLH_INFINITE	    mBIT(39)
5341221167Sgnn/* 0x05d48 */	u64	srpcim_to_mrpcim_vplane_rmsg[17];
5342221167Sgnn#define	VXGE_HAL_SRPCIM_TO_MRPCIM_VPLANE_RMSG_RMSG(val)	    vBIT(val, 0, 64)
5343221167Sgnn	u8	unused06000[0x06000 - 0x05dd0];
5344221167Sgnn
5345221167Sgnn/* 0x06000 */	u64	pcie_lane_cfg1;
5346221167Sgnn#define	VXGE_HAL_PCIE_LANE_CFG1_RX_0_SEL(val)		    vBIT(val, 1, 3)
5347221167Sgnn#define	VXGE_HAL_PCIE_LANE_CFG1_RX_1_SEL(val)		    vBIT(val, 5, 3)
5348221167Sgnn#define	VXGE_HAL_PCIE_LANE_CFG1_RX_2_SEL(val)		    vBIT(val, 9, 3)
5349221167Sgnn#define	VXGE_HAL_PCIE_LANE_CFG1_RX_3_SEL(val)		    vBIT(val, 13, 3)
5350221167Sgnn#define	VXGE_HAL_PCIE_LANE_CFG1_RX_4_SEL(val)		    vBIT(val, 17, 3)
5351221167Sgnn#define	VXGE_HAL_PCIE_LANE_CFG1_RX_5_SEL(val)		    vBIT(val, 21, 3)
5352221167Sgnn#define	VXGE_HAL_PCIE_LANE_CFG1_RX_6_SEL(val)		    vBIT(val, 25, 3)
5353221167Sgnn#define	VXGE_HAL_PCIE_LANE_CFG1_RX_7_SEL(val)		    vBIT(val, 29, 3)
5354221167Sgnn#define	VXGE_HAL_PCIE_LANE_CFG1_TX_0_SEL(val)		    vBIT(val, 33, 3)
5355221167Sgnn#define	VXGE_HAL_PCIE_LANE_CFG1_TX_1_SEL(val)		    vBIT(val, 37, 3)
5356221167Sgnn#define	VXGE_HAL_PCIE_LANE_CFG1_TX_2_SEL(val)		    vBIT(val, 41, 3)
5357221167Sgnn#define	VXGE_HAL_PCIE_LANE_CFG1_TX_3_SEL(val)		    vBIT(val, 45, 3)
5358221167Sgnn#define	VXGE_HAL_PCIE_LANE_CFG1_TX_4_SEL(val)		    vBIT(val, 49, 3)
5359221167Sgnn#define	VXGE_HAL_PCIE_LANE_CFG1_TX_5_SEL(val)		    vBIT(val, 53, 3)
5360221167Sgnn#define	VXGE_HAL_PCIE_LANE_CFG1_TX_6_SEL(val)		    vBIT(val, 57, 3)
5361221167Sgnn#define	VXGE_HAL_PCIE_LANE_CFG1_TX_7_SEL(val)		    vBIT(val, 61, 3)
5362221167Sgnn/* 0x06008 */	u64	pcie_lane_cfg2;
5363221167Sgnn#define	VXGE_HAL_PCIE_LANE_CFG2_STROBE			    mBIT(0)
5364221167Sgnn/* 0x06010 */	u64	pcicfg_no_to_func_cfg[25];
5365221167Sgnn#define	VXGE_HAL_PCICFG_NO_TO_FUNC_CFG_PCICFG_NO_TO_FUNC_CFG(val)\
5366221167Sgnn							    vBIT(val, 3, 5)
5367221167Sgnn/* 0x060d8 */	u64	resource_to_vplane_cfg[17];
5368221167Sgnn#define	VXGE_HAL_RESOURCE_TO_VPLANE_CFG_RESOURCE_TO_VPLANE_CFG(val)\
5369221167Sgnn							    vBIT(val, 3, 5)
5370221167Sgnn/* 0x06160 */	u64	pcicfg_no_to_vplane_cfg[25];
5371221167Sgnn#define	VXGE_HAL_PCICFG_NO_TO_VPLANE_CFG_PCICFG_NO_TO_VPLANE_CFG(val)\
5372221167Sgnn							    vBIT(val, 3, 5)
5373221167Sgnn/* 0x06228 */	u64	general_cfg;
5374221167Sgnn#define	VXGE_HAL_GENERAL_CFG_ENABLE_FLR_ON_MRIOV_DIS	    mBIT(0)
5375221167Sgnn#define	VXGE_HAL_GENERAL_CFG_ENABLE_FLR_ON_SRIOV_DIS	    mBIT(1)
5376221167Sgnn#define	VXGE_HAL_GENERAL_CFG_MULTI_FUNC_8_MODE		    mBIT(2)
5377221167Sgnn#define	VXGE_HAL_GENERAL_CFG_EN_RST_CPLTO_IN_LUT	    mBIT(3)
5378221167Sgnn#define	VXGE_HAL_GENERAL_CFG_RST_CPLTO_VAL(val)		    vBIT(val, 4, 4)
5379221167Sgnn#define	VXGE_HAL_GENERAL_CFG_SHARED_IO_MODE		    mBIT(11)
5380221167Sgnn#define	VXGE_HAL_GENERAL_CFG_INIT_OSD_COUNT(val)	    vBIT(val, 12, 8)
5381221167Sgnn#define	VXGE_HAL_GENERAL_CFG_INIT_SHC(val)		    vBIT(val, 20, 8)
5382221167Sgnn#define	VXGE_HAL_GENERAL_CFG_INITOSD_VERSION(val)	    vBIT(val, 29, 3)
5383221167Sgnn#define	VXGE_HAL_GENERAL_CFG_SNOOP_CPLH_CRDT_ON_BUS	    mBIT(35)
5384221167Sgnn#define	VXGE_HAL_GENERAL_CFG_FC_UPDT_FREQ_VAL(val)	    vBIT(val, 36, 4)
5385221167Sgnn#define	VXGE_HAL_GENERAL_CFG_RX_MEM_ECC_ENABLE_N	    mBIT(43)
5386221167Sgnn#define	VXGE_HAL_GENERAL_CFG_TX_MEM_ECC_ENABLE_N	    mBIT(47)
5387221167Sgnn#define	VXGE_HAL_GENERAL_CFG_MRIOV_CFG_EN		    mBIT(51)
5388221167Sgnn#define	VXGE_HAL_GENERAL_CFG_HIDE_VPD_CAPABILITY	    mBIT(53)
5389221167Sgnn#define	VXGE_HAL_GENERAL_CFG_FORCE_RDS_TO_USE_PF_REQID	    mBIT(54)
5390221167Sgnn#define	VXGE_HAL_GENERAL_CFG_POISON_ADVISORY		    mBIT(55)
5391221167Sgnn#define	VXGE_HAL_GENERAL_CFG_CPL_TIMEOUT_ADVISORY	    mBIT(56)
5392221167Sgnn#define	VXGE_HAL_GENERAL_CFG_UNEXP_CPL_ADVISORY		    mBIT(57)
5393221167Sgnn#define	VXGE_HAL_GENERAL_CFG_UR_ADVISORY		    mBIT(58)
5394221167Sgnn#define	VXGE_HAL_GENERAL_CFG_CA_ADVISORY		    mBIT(59)
5395221167Sgnn#define	VXGE_HAL_GENERAL_CFG_WAIT_FOR_CPLH_CRDT_ON_BUS	    mBIT(60)
5396221167Sgnn#define	VXGE_HAL_GENERAL_CFG_EN_SEND_ERR_MSG_FOR_SERR	    mBIT(61)
5397221167Sgnn#define	VXGE_HAL_GENERAL_CFG_SEND_NF_MSG_FOR_SERR	    mBIT(62)
5398221167Sgnn#define	VXGE_HAL_GENERAL_CFG_VF_MUST_USE_CFG_TYPE0	    mBIT(63)
5399221167Sgnn/* 0x06230 */	u64	start_bist;
5400221167Sgnn#define	VXGE_HAL_START_BIST_START_BIST			    mBIT(0)
5401221167Sgnn/* 0x06238 */	u64	bist_cfg;
5402221167Sgnn#define	VXGE_HAL_BIST_CFG_IGNORE_MEM_RDY		    mBIT(3)
5403221167Sgnn#define	VXGE_HAL_BIST_CFG_ENABLE			    mBIT(7)
5404221167Sgnn#define	VXGE_HAL_BIST_CFG_JTAG_BIST_COMPLETION_CODE(val)    vBIT(val, 8, 4)
5405221167Sgnn/* 0x06240 */	u64	pci_link_control;
5406221167Sgnn#define	VXGE_HAL_PCI_LINK_CONTROL_APP_REQ_RETRY_EN	    mBIT(3)
5407221167Sgnn#define	VXGE_HAL_PCI_LINK_CONTROL_APP_LTSSM_EN		    mBIT(7)
5408221167Sgnn/* 0x06248 */	u64	show_sriov_cap;
5409221167Sgnn#define	VXGE_HAL_SHOW_SRIOV_CAP_SHOW_SRIOV_CAP(val)	    vBIT(val, 0, 9)
5410221167Sgnn/* 0x06250 */	u64	link_rst_wait_cnt;
5411221167Sgnn#define	VXGE_HAL_LINK_RST_WAIT_CNT_LINK_RST_WAIT_CNT(val)   vBIT(val, 0, 16)
5412221167Sgnn/* 0x06258 */	u64	pcie_based_crdt_cfg1;
5413221167Sgnn#define	VXGE_HAL_PCIE_BASED_CRDT_CFG1_INIT_PD(val)	    vBIT(val, 4, 12)
5414221167Sgnn#define	VXGE_HAL_PCIE_BASED_CRDT_CFG1_INIT_NPD(val)	    vBIT(val, 20, 12)
5415221167Sgnn#define	VXGE_HAL_PCIE_BASED_CRDT_CFG1_INIT_CPLD(val)	    vBIT(val, 36, 12)
5416221167Sgnn/* 0x06260 */	u64	pcie_based_crdt_cfg2;
5417221167Sgnn#define	VXGE_HAL_PCIE_BASED_CRDT_CFG2_INIT_PH(val)	    vBIT(val, 0, 8)
5418221167Sgnn#define	VXGE_HAL_PCIE_BASED_CRDT_CFG2_INIT_NPH(val)	    vBIT(val, 8, 8)
5419221167Sgnn#define	VXGE_HAL_PCIE_BASED_CRDT_CFG2_INIT_CPLH(val)	    vBIT(val, 16, 8)
5420221167Sgnn/* 0x06268 */	u64	sharedio_abs_based_crdt_cfg1_vplane[17];
5421221167Sgnn#define	VXGE_HAL_SHAREDIO_ABS_BASED_CRDT_CFG1_VPLANE_ABS_PD(val)\
5422221167Sgnn							    vBIT(val, 4, 12)
5423221167Sgnn#define	VXGE_HAL_SHAREDIO_ABS_BASED_CRDT_CFG1_VPLANE_ABS_NPD(val)\
5424221167Sgnn							    vBIT(val, 20, 12)
5425221167Sgnn#define	VXGE_HAL_SHAREDIO_ABS_BASED_CRDT_CFG1_VPLANE_ABS_CPLD(val)\
5426221167Sgnn							    vBIT(val, 36, 12)
5427221167Sgnn#define	VXGE_HAL_SHAREDIO_ABS_BASED_CRDT_CFG1_VPLANE_ABS_PD_INFINITE	mBIT(51)
5428221167Sgnn#define	VXGE_HAL_SHAREDIO_ABS_BASED_CRDT_CFG1_VPLANE_ABS_NPD_INFINITE	mBIT(55)
5429221167Sgnn#define	VXGE_HAL_SHAREDIO_ABS_BASED_CRDT_CFG1_VPLANE_ABS_CPLD_INFINITE	mBIT(59)
5430221167Sgnn/* 0x062f0 */	u64	sharedio_abs_based_crdt_cfg2_vplane[17];
5431221167Sgnn#define	VXGE_HAL_SHAREDIO_ABS_BASED_CRDT_CFG2_VPLANE_ABS_PH(val)\
5432221167Sgnn							    vBIT(val, 0, 8)
5433221167Sgnn#define	VXGE_HAL_SHAREDIO_ABS_BASED_CRDT_CFG2_VPLANE_ABS_NPH(val)\
5434221167Sgnn							    vBIT(val, 8, 8)
5435221167Sgnn#define	VXGE_HAL_SHAREDIO_ABS_BASED_CRDT_CFG2_VPLANE_ABS_CPLH(val)\
5436221167Sgnn							    vBIT(val, 16, 8)
5437221167Sgnn#define	VXGE_HAL_SHAREDIO_ABS_BASED_CRDT_CFG2_VPLANE_ABS_PH_INFINITE	mBIT(31)
5438221167Sgnn#define	VXGE_HAL_SHAREDIO_ABS_BASED_CRDT_CFG2_VPLANE_ABS_NPH_INFINITE	mBIT(35)
5439221167Sgnn#define	VXGE_HAL_SHAREDIO_ABS_BASED_CRDT_CFG2_VPLANE_ABS_CPLH_INFINITE	mBIT(39)
5440221167Sgnn/* 0x06378 */	u64	arbiter_cfg;
5441221167Sgnn#define	VXGE_HAL_ARBITER_CFG_CPL_PRIORITY(val)		    vBIT(val, 2, 2)
5442221167Sgnn#define	VXGE_HAL_ARBITER_CFG_MRD_PRIORITY(val)		    vBIT(val, 6, 2)
5443221167Sgnn#define	VXGE_HAL_ARBITER_CFG_MWR_PRIORITY(val)		    vBIT(val, 10, 2)
5444221167Sgnn#define	VXGE_HAL_ARBITER_CFG_CHK_PRIORITY_MATCH_ONLY	    mBIT(15)
5445221167Sgnn#define	VXGE_HAL_ARBITER_CFG_CALSTATE0_PRIORITY(val)	    vBIT(val, 18, 2)
5446221167Sgnn#define	VXGE_HAL_ARBITER_CFG_CALSTATE1_PRIORITY(val)	    vBIT(val, 22, 2)
5447221167Sgnn#define	VXGE_HAL_ARBITER_CFG_CALSTATE2_PRIORITY(val)	    vBIT(val, 26, 2)
5448221167Sgnn#define	VXGE_HAL_ARBITER_CFG_CALSTATE3_PRIORITY(val)	    vBIT(val, 30, 2)
5449221167Sgnn#define	VXGE_HAL_ARBITER_CFG_CALSTATE4_PRIORITY(val)	    vBIT(val, 34, 2)
5450221167Sgnn#define	VXGE_HAL_ARBITER_CFG_CALSTATE5_PRIORITY(val)	    vBIT(val, 38, 2)
5451221167Sgnn/* 0x06380 */	u64	serdes_cfg1;
5452221167Sgnn#define	VXGE_HAL_SERDES_CFG1_TX_CLOCK_ALIGN(val)	    vBIT(val, 0, 8)
5453221167Sgnn#define	VXGE_HAL_SERDES_CFG1_TX_CALC(val)		    vBIT(val, 8, 8)
5454221167Sgnn#define	VXGE_HAL_SERDES_CFG1_TX_LVL(val)		    vBIT(val, 19, 5)
5455221167Sgnn#define	VXGE_HAL_SERDES_CFG1_LOS_LVL(val)		    vBIT(val, 27, 5)
5456221167Sgnn/* 0x06388 */	u64	serdes_cfg2;
5457221167Sgnn#define	VXGE_HAL_SERDES_CFG2_TX_0_BOOST(val)		    vBIT(val, 0, 4)
5458221167Sgnn#define	VXGE_HAL_SERDES_CFG2_TX_1_BOOST(val)		    vBIT(val, 4, 4)
5459221167Sgnn#define	VXGE_HAL_SERDES_CFG2_TX_2_BOOST(val)		    vBIT(val, 8, 4)
5460221167Sgnn#define	VXGE_HAL_SERDES_CFG2_TX_3_BOOST(val)		    vBIT(val, 12, 4)
5461221167Sgnn#define	VXGE_HAL_SERDES_CFG2_TX_4_BOOST(val)		    vBIT(val, 16, 4)
5462221167Sgnn#define	VXGE_HAL_SERDES_CFG2_TX_5_BOOST(val)		    vBIT(val, 20, 4)
5463221167Sgnn#define	VXGE_HAL_SERDES_CFG2_TX_6_BOOST(val)		    vBIT(val, 24, 4)
5464221167Sgnn#define	VXGE_HAL_SERDES_CFG2_TX_7_BOOST(val)		    vBIT(val, 28, 4)
5465221167Sgnn#define	VXGE_HAL_SERDES_CFG2_TX_0_ATTEN(val)		    vBIT(val, 33, 3)
5466221167Sgnn#define	VXGE_HAL_SERDES_CFG2_TX_1_ATTEN(val)		    vBIT(val, 37, 3)
5467221167Sgnn#define	VXGE_HAL_SERDES_CFG2_TX_2_ATTEN(val)		    vBIT(val, 41, 3)
5468221167Sgnn#define	VXGE_HAL_SERDES_CFG2_TX_3_ATTEN(val)		    vBIT(val, 45, 3)
5469221167Sgnn#define	VXGE_HAL_SERDES_CFG2_TX_4_ATTEN(val)		    vBIT(val, 49, 3)
5470221167Sgnn#define	VXGE_HAL_SERDES_CFG2_TX_5_ATTEN(val)		    vBIT(val, 53, 3)
5471221167Sgnn#define	VXGE_HAL_SERDES_CFG2_TX_6_ATTEN(val)		    vBIT(val, 57, 3)
5472221167Sgnn#define	VXGE_HAL_SERDES_CFG2_TX_7_ATTEN(val)		    vBIT(val, 61, 3)
5473221167Sgnn/* 0x06390 */	u64	serdes_cfg3;
5474221167Sgnn#define	VXGE_HAL_SERDES_CFG3_TX_0_EDGERATE(val)		    vBIT(val, 2, 2)
5475221167Sgnn#define	VXGE_HAL_SERDES_CFG3_TX_1_EDGERATE(val)		    vBIT(val, 6, 2)
5476221167Sgnn#define	VXGE_HAL_SERDES_CFG3_TX_2_EDGERATE(val)		    vBIT(val, 10, 2)
5477221167Sgnn#define	VXGE_HAL_SERDES_CFG3_TX_3_EDGERATE(val)		    vBIT(val, 14, 2)
5478221167Sgnn#define	VXGE_HAL_SERDES_CFG3_TX_4_EDGERATE(val)		    vBIT(val, 18, 2)
5479221167Sgnn#define	VXGE_HAL_SERDES_CFG3_TX_5_EDGERATE(val)		    vBIT(val, 22, 2)
5480221167Sgnn#define	VXGE_HAL_SERDES_CFG3_TX_6_EDGERATE(val)		    vBIT(val, 26, 2)
5481221167Sgnn#define	VXGE_HAL_SERDES_CFG3_TX_7_EDGERATE(val)		    vBIT(val, 30, 2)
5482221167Sgnn#define	VXGE_HAL_SERDES_CFG3_RX_0_EQ_VAL(val)		    vBIT(val, 33, 3)
5483221167Sgnn#define	VXGE_HAL_SERDES_CFG3_RX_1_EQ_VAL(val)		    vBIT(val, 37, 3)
5484221167Sgnn#define	VXGE_HAL_SERDES_CFG3_RX_2_EQ_VAL(val)		    vBIT(val, 41, 3)
5485221167Sgnn#define	VXGE_HAL_SERDES_CFG3_RX_3_EQ_VAL(val)		    vBIT(val, 45, 3)
5486221167Sgnn#define	VXGE_HAL_SERDES_CFG3_RX_4_EQ_VAL(val)		    vBIT(val, 49, 3)
5487221167Sgnn#define	VXGE_HAL_SERDES_CFG3_RX_5_EQ_VAL(val)		    vBIT(val, 53, 3)
5488221167Sgnn#define	VXGE_HAL_SERDES_CFG3_RX_6_EQ_VAL(val)		    vBIT(val, 57, 3)
5489221167Sgnn#define	VXGE_HAL_SERDES_CFG3_RX_7_EQ_VAL(val)		    vBIT(val, 61, 3)
5490221167Sgnn/* 0x06398 */	u64	vhlabel_to_vplane_cfg[17];
5491221167Sgnn#define	VXGE_HAL_VHLABEL_TO_VPLANE_CFG_VHLABEL_TO_VPLANE_CFG(val)\
5492221167Sgnn							    vBIT(val, 3, 5)
5493221167Sgnn/* 0x06420 */	u64	mrpcim_to_srpcim_vplane_wmsg[17];
5494221167Sgnn#define	VXGE_HAL_MRPCIM_TO_SRPCIM_VPLANE_WMSG_WMSG(val)	    vBIT(val, 0, 64)
5495221167Sgnn/* 0x064a8 */	u64	mrpcim_to_srpcim_vplane_wmsg_trig[17];
5496221167Sgnn#define	VXGE_HAL_MRPCIM_TO_SRPCIM_VPLANE_WMSG_TRIG_TRIG	    mBIT(0)
5497221167Sgnn/* 0x06530 */	u64	debug_stats0;
5498221167Sgnn#define	VXGE_HAL_DEBUG_STATS0_RSTDROP_MSG(val)		    vBIT(val, 0, 32)
5499221167Sgnn#define	VXGE_HAL_DEBUG_STATS0_RSTDROP_CPL(val)		    vBIT(val, 32, 32)
5500221167Sgnn/* 0x06538 */	u64	debug_stats1;
5501221167Sgnn#define	VXGE_HAL_DEBUG_STATS1_RSTDROP_CLIENT0(val)	    vBIT(val, 0, 32)
5502221167Sgnn#define	VXGE_HAL_DEBUG_STATS1_RSTDROP_CLIENT1(val)	    vBIT(val, 32, 32)
5503221167Sgnn/* 0x06540 */	u64	debug_stats2;
5504221167Sgnn#define	VXGE_HAL_DEBUG_STATS2_RSTDROP_CLIENT2(val)	    vBIT(val, 0, 32)
5505221167Sgnn/* 0x06548 */	u64	debug_stats3_vplane[17];
5506221167Sgnn#define	VXGE_HAL_DEBUG_STATS3_VPLANE_DEPL_PH(val)	    vBIT(val, 0, 16)
5507221167Sgnn#define	VXGE_HAL_DEBUG_STATS3_VPLANE_DEPL_NPH(val)	    vBIT(val, 16, 16)
5508221167Sgnn#define	VXGE_HAL_DEBUG_STATS3_VPLANE_DEPL_CPLH(val)	    vBIT(val, 32, 16)
5509221167Sgnn/* 0x065d0 */	u64	debug_stats4_vplane[17];
5510221167Sgnn#define	VXGE_HAL_DEBUG_STATS4_VPLANE_DEPL_PD(val)	    vBIT(val, 0, 16)
5511221167Sgnn#define	VXGE_HAL_DEBUG_STATS4_VPLANE_DEPL_NPD(val)	    vBIT(val, 16, 16)
5512221167Sgnn#define	VXGE_HAL_DEBUG_STATS4_VPLANE_DEPL_CPLD(val)	    vBIT(val, 32, 16)
5513221167Sgnn	u8	unused06b00[0x06b00 - 0x06658];
5514221167Sgnn
5515221167Sgnn/* 0x06b00 */	u64	rc_rxdmem_end_ofst[16];
5516221167Sgnn#define	VXGE_HAL_RC_RXDMEM_END_OFST_RC_RXDMEM_END_OFST(val) vBIT(val, 49, 8)
5517221167Sgnn	u8	unused07000[0x07000 - 0x06b80];
5518221167Sgnn
5519221167Sgnn/* 0x07000 */	u64	mrpcim_general_int_status;
5520221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_PIC_INT	    mBIT(0)
5521221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_PCI_INT	    mBIT(1)
5522221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_RTDMA_INT	    mBIT(2)
5523221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_WRDMA_INT	    mBIT(3)
5524221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_G3CMCT_INT	    mBIT(4)
5525221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_GCMG1_INT	    mBIT(5)
5526221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_GCMG2_INT	    mBIT(6)
5527221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_GCMG3_INT	    mBIT(7)
5528221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_G3CMIFL_INT	    mBIT(8)
5529221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_G3CMIFU_INT	    mBIT(9)
5530221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_PCMG1_INT	    mBIT(10)
5531221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_PCMG2_INT	    mBIT(11)
5532221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_PCMG3_INT	    mBIT(12)
5533221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_XMAC_INT	    mBIT(13)
5534221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_RXMAC_INT	    mBIT(14)
5535221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_TMAC_INT	    mBIT(15)
5536221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_G3FBIF_INT	    mBIT(16)
5537221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_FBMC_INT	    mBIT(17)
5538221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_G3FBCT_INT	    mBIT(18)
5539221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_TPA_INT	    mBIT(19)
5540221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_DRBELL_INT	    mBIT(20)
5541221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_ONE_INT	    mBIT(21)
5542221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_STATUS_MSG_INT	    mBIT(22)
5543221167Sgnn/* 0x07008 */	u64	mrpcim_general_int_mask;
5544221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_PIC_INT	    mBIT(0)
5545221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_PCI_INT	    mBIT(1)
5546221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_RTDMA_INT	    mBIT(2)
5547221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_WRDMA_INT	    mBIT(3)
5548221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_G3CMCT_INT	    mBIT(4)
5549221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_GCMG1_INT	    mBIT(5)
5550221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_GCMG2_INT	    mBIT(6)
5551221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_GCMG3_INT	    mBIT(7)
5552221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_G3CMIFL_INT	    mBIT(8)
5553221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_G3CMIFU_INT	    mBIT(9)
5554221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_PCMG1_INT	    mBIT(10)
5555221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_PCMG2_INT	    mBIT(11)
5556221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_PCMG3_INT	    mBIT(12)
5557221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_XMAC_INT	    mBIT(13)
5558221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_RXMAC_INT	    mBIT(14)
5559221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_TMAC_INT	    mBIT(15)
5560221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_G3FBIF_INT	    mBIT(16)
5561221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_FBMC_INT	    mBIT(17)
5562221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_G3FBCT_INT	    mBIT(18)
5563221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_TPA_INT	    mBIT(19)
5564221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_DRBELL_INT	    mBIT(20)
5565221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_ONE_INT	    mBIT(21)
5566221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_INT_MASK_MSG_INT	    mBIT(22)
5567221167Sgnn/* 0x07010 */	u64	mrpcim_ppif_int_status;
5568221167Sgnn#define	VXGE_HAL_MRPCIM_PPIF_INT_STATUS_INI_ERRORS_INI_INT  mBIT(3)
5569221167Sgnn#define	VXGE_HAL_MRPCIM_PPIF_INT_STATUS_DMA_ERRORS_DMA_INT  mBIT(7)
5570221167Sgnn#define	VXGE_HAL_MRPCIM_PPIF_INT_STATUS_TGT_ERRORS_TGT_INT  mBIT(11)
5571221167Sgnn#define	VXGE_HAL_MRPCIM_PPIF_INT_STATUS_CONFIG_ERRORS_CONFIG_INT mBIT(15)
5572221167Sgnn#define	VXGE_HAL_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_CRDT_INT mBIT(19)
5573221167Sgnn#define	VXGE_HAL_MRPCIM_PPIF_INT_STATUS_MRPCIM_GENERAL_ERRORS_GENERAL_INT\
5574221167Sgnn							    mBIT(23)
5575221167Sgnn#define	VXGE_HAL_MRPCIM_PPIF_INT_STATUS_PLL_ERRORS_PLL_INT  mBIT(27)
5576221167Sgnn#define	VXGE_HAL_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE0_CRD_INT_VPLANE0_INT\
5577221167Sgnn							    mBIT(31)
5578221167Sgnn#define	VXGE_HAL_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE1_CRD_INT_VPLANE1_INT\
5579221167Sgnn							    mBIT(32)
5580221167Sgnn#define	VXGE_HAL_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE2_CRD_INT_VPLANE2_INT\
5581221167Sgnn							    mBIT(33)
5582221167Sgnn#define	VXGE_HAL_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE3_CRD_INT_VPLANE3_INT\
5583221167Sgnn							    mBIT(34)
5584221167Sgnn#define	VXGE_HAL_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE4_CRD_INT_VPLANE4_INT\
5585221167Sgnn							    mBIT(35)
5586221167Sgnn#define	VXGE_HAL_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE5_CRD_INT_VPLANE5_INT\
5587221167Sgnn							    mBIT(36)
5588221167Sgnn#define	VXGE_HAL_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE6_CRD_INT_VPLANE6_INT\
5589221167Sgnn							    mBIT(37)
5590221167Sgnn#define	VXGE_HAL_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE7_CRD_INT_VPLANE7_INT\
5591221167Sgnn							    mBIT(38)
5592221167Sgnn#define	VXGE_HAL_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE8_CRD_INT_VPLANE8_INT\
5593221167Sgnn							    mBIT(39)
5594221167Sgnn#define	VXGE_HAL_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE9_CRD_INT_VPLANE9_INT\
5595221167Sgnn							    mBIT(40)
5596221167Sgnn#define	\
5597221167Sgnn    VXGE_HAL_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE10_CRD_INT_VPLANE10_INT\
5598221167Sgnn							    mBIT(41)
5599221167Sgnn#define	\
5600221167Sgnn    VXGE_HAL_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE11_CRD_INT_VPLANE11_INT\
5601221167Sgnn							    mBIT(42)
5602221167Sgnn#define	\
5603221167Sgnn    VXGE_HAL_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE12_CRD_INT_VPLANE12_INT\
5604221167Sgnn							    mBIT(43)
5605221167Sgnn#define	\
5606221167Sgnn    VXGE_HAL_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE13_CRD_INT_VPLANE13_INT\
5607221167Sgnn							    mBIT(44)
5608221167Sgnn#define	\
5609221167Sgnn    VXGE_HAL_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE14_CRD_INT_VPLANE14_INT\
5610221167Sgnn							    mBIT(45)
5611221167Sgnn#define	\
5612221167Sgnn    VXGE_HAL_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE15_CRD_INT_VPLANE15_INT\
5613221167Sgnn							    mBIT(46)
5614221167Sgnn#define	\
5615221167Sgnn    VXGE_HAL_MRPCIM_PPIF_INT_STATUS_CRDT_ERRORS_VPLANE16_CRD_INT_VPLANE16_INT\
5616221167Sgnn							    mBIT(47)
5617221167Sgnn#define	VXGE_HAL_MRPCIM_PPIF_INT_STATUS_SRPCIM_TO_MRPCIM_ALARM_INT  mBIT(51)
5618221167Sgnn#define	VXGE_HAL_MRPCIM_PPIF_INT_STATUS_VPATH_TO_MRPCIM_ALARM_INT   mBIT(55)
5619221167Sgnn/* 0x07018 */	u64	mrpcim_ppif_int_mask;
5620221167Sgnn	u8	unused07028[0x07028 - 0x07020];
5621221167Sgnn
5622221167Sgnn/* 0x07028 */	u64	ini_errors_reg;
5623221167Sgnn#define	VXGE_HAL_INI_ERRORS_REG_SCPL_CPL_TIMEOUT_UNUSED_TAG mBIT(3)
5624221167Sgnn#define	VXGE_HAL_INI_ERRORS_REG_SCPL_CPL_TIMEOUT	    mBIT(7)
5625221167Sgnn#define	VXGE_HAL_INI_ERRORS_REG_DCPL_FSM_ERR		    mBIT(11)
5626221167Sgnn#define	VXGE_HAL_INI_ERRORS_REG_DCPL_POISON		    mBIT(12)
5627221167Sgnn#define	VXGE_HAL_INI_ERRORS_REG_DCPL_UNSUPPORTED	    mBIT(15)
5628221167Sgnn#define	VXGE_HAL_INI_ERRORS_REG_DCPL_ABORT		    mBIT(19)
5629221167Sgnn#define	VXGE_HAL_INI_ERRORS_REG_INI_TLP_ABORT		    mBIT(23)
5630221167Sgnn#define	VXGE_HAL_INI_ERRORS_REG_INI_DLLP_ABORT		    mBIT(27)
5631221167Sgnn#define	VXGE_HAL_INI_ERRORS_REG_INI_ECRC_ERR		    mBIT(31)
5632221167Sgnn#define	VXGE_HAL_INI_ERRORS_REG_INI_BUF_DB_ERR		    mBIT(35)
5633221167Sgnn#define	VXGE_HAL_INI_ERRORS_REG_INI_BUF_SG_ERR		    mBIT(39)
5634221167Sgnn#define	VXGE_HAL_INI_ERRORS_REG_INI_DATA_OVERFLOW	    mBIT(43)
5635221167Sgnn#define	VXGE_HAL_INI_ERRORS_REG_INI_HDR_OVERFLOW	    mBIT(47)
5636221167Sgnn#define	VXGE_HAL_INI_ERRORS_REG_INI_MRD_SYS_DROP	    mBIT(51)
5637221167Sgnn#define	VXGE_HAL_INI_ERRORS_REG_INI_MWR_SYS_DROP	    mBIT(55)
5638221167Sgnn#define	VXGE_HAL_INI_ERRORS_REG_INI_MRD_CLIENT_DROP	    mBIT(59)
5639221167Sgnn#define	VXGE_HAL_INI_ERRORS_REG_INI_MWR_CLIENT_DROP	    mBIT(63)
5640221167Sgnn/* 0x07030 */	u64	ini_errors_mask;
5641221167Sgnn/* 0x07038 */	u64	ini_errors_alarm;
5642221167Sgnn/* 0x07040 */	u64	dma_errors_reg;
5643221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_RDARB_FSM_ERR		    mBIT(3)
5644221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_WRARB_FSM_ERR		    mBIT(7)
5645221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DMA_WRDMA_WR_HDR_OVERFLOW   mBIT(8)
5646221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DMA_WRDMA_WR_HDR_UNDERFLOW  mBIT(9)
5647221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DMA_WRDMA_WR_DATA_OVERFLOW  mBIT(10)
5648221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DMA_WRDMA_WR_DATA_UNDERFLOW mBIT(11)
5649221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DMA_MSG_WR_HDR_OVERFLOW	    mBIT(12)
5650221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DMA_MSG_WR_HDR_UNDERFLOW    mBIT(13)
5651221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DMA_MSG_WR_DATA_OVERFLOW    mBIT(14)
5652221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DMA_MSG_WR_DATA_UNDERFLOW   mBIT(15)
5653221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DMA_STATS_WR_HDR_OVERFLOW   mBIT(16)
5654221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DMA_STATS_WR_HDR_UNDERFLOW  mBIT(17)
5655221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DMA_STATS_WR_DATA_OVERFLOW  mBIT(18)
5656221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DMA_STATS_WR_DATA_UNDERFLOW mBIT(19)
5657221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DMA_RTDMA_WR_HDR_OVERFLOW   mBIT(20)
5658221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DMA_RTDMA_WR_HDR_UNDERFLOW  mBIT(21)
5659221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DMA_RTDMA_WR_DATA_OVERFLOW  mBIT(22)
5660221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DMA_RTDMA_WR_DATA_UNDERFLOW mBIT(23)
5661221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DMA_WRDMA_RD_HDR_OVERFLOW   mBIT(24)
5662221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DMA_WRDMA_RD_HDR_UNDERFLOW  mBIT(25)
5663221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DMA_RTDMA_RD_HDR_OVERFLOW   mBIT(28)
5664221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DMA_RTDMA_RD_HDR_UNDERFLOW  mBIT(29)
5665221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DBLGEN_FSM_ERR		    mBIT(32)
5666221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DBLGEN_CREDIT_FSM_ERR	    mBIT(33)
5667221167Sgnn#define	VXGE_HAL_DMA_ERRORS_REG_DBLGEN_DMA_WRR_SM_ERR	    mBIT(34)
5668221167Sgnn/* 0x07048 */	u64	dma_errors_mask;
5669221167Sgnn/* 0x07050 */	u64	dma_errors_alarm;
5670221167Sgnn/* 0x07058 */	u64	tgt_errors_reg;
5671221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_VENDOR_MSG		    mBIT(0)
5672221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_MSG_UNLOCK		    mBIT(1)
5673221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_ILLEGAL_TLP_BE	    mBIT(2)
5674221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_BOOT_WRITE		    mBIT(3)
5675221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_PIF_WR_CROSS_QWRANGE    mBIT(4)
5676221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_PIF_READ_CROSS_QWRANGE  mBIT(5)
5677221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_KDFC_READ		    mBIT(6)
5678221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_USDC_READ		    mBIT(7)
5679221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_USDC_WR_CROSS_QWRANGE   mBIT(8)
5680221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_MSIX_BEYOND_RANGE	    mBIT(9)
5681221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_WR_TO_KDFC_POISON	    mBIT(10)
5682221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_WR_TO_USDC_POISON	    mBIT(11)
5683221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_WR_TO_PIF_POISON	    mBIT(12)
5684221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_WR_TO_MSIX_POISON	    mBIT(13)
5685221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_WR_TO_MRIOV_POISON	    mBIT(14)
5686221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_NOT_MEM_TLP		    mBIT(15)
5687221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_UNKNOWN_MEM_TLP	    mBIT(16)
5688221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_REQ_FSM_ERR		    mBIT(17)
5689221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_CPL_FSM_ERR		    mBIT(18)
5690221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_KDFC_PROT_ERR	    mBIT(19)
5691221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_SWIF_PROT_ERR	    mBIT(20)
5692221167Sgnn#define	VXGE_HAL_TGT_ERRORS_REG_TGT_MRIOV_MEM_MAP_CFG_ERR   mBIT(21)
5693221167Sgnn/* 0x07060 */	u64	tgt_errors_mask;
5694221167Sgnn/* 0x07068 */	u64	tgt_errors_alarm;
5695221167Sgnn/* 0x07070 */	u64	config_errors_reg;
5696221167Sgnn#define	VXGE_HAL_CONFIG_ERRORS_REG_I2C_ILLEGAL_STOP_COND    mBIT(3)
5697221167Sgnn#define	VXGE_HAL_CONFIG_ERRORS_REG_I2C_ILLEGAL_START_COND   mBIT(7)
5698221167Sgnn#define	VXGE_HAL_CONFIG_ERRORS_REG_I2C_EXP_RD_CNT	    mBIT(11)
5699221167Sgnn#define	VXGE_HAL_CONFIG_ERRORS_REG_I2C_EXTRA_CYCLE	    mBIT(15)
5700221167Sgnn#define	VXGE_HAL_CONFIG_ERRORS_REG_I2C_MAIN_FSM_ERR	    mBIT(19)
5701221167Sgnn#define	VXGE_HAL_CONFIG_ERRORS_REG_I2C_REQ_COLLISION	    mBIT(23)
5702221167Sgnn#define	VXGE_HAL_CONFIG_ERRORS_REG_I2C_REG_FSM_ERR	    mBIT(27)
5703221167Sgnn#define	VXGE_HAL_CONFIG_ERRORS_REG_CFGM_I2C_TIMEOUT	    mBIT(31)
5704221167Sgnn#define	VXGE_HAL_CONFIG_ERRORS_REG_RIC_I2C_TIMEOUT	    mBIT(35)
5705221167Sgnn#define	VXGE_HAL_CONFIG_ERRORS_REG_CFGM_FSM_ERR		    mBIT(39)
5706221167Sgnn#define	VXGE_HAL_CONFIG_ERRORS_REG_RIC_FSM_ERR		    mBIT(43)
5707221167Sgnn#define	VXGE_HAL_CONFIG_ERRORS_REG_PIFM_ILLEGAL_ACCESS	    mBIT(47)
5708221167Sgnn#define	VXGE_HAL_CONFIG_ERRORS_REG_PIFM_TIMEOUT		    mBIT(51)
5709221167Sgnn#define	VXGE_HAL_CONFIG_ERRORS_REG_PIFM_FSM_ERR		    mBIT(55)
5710221167Sgnn#define	VXGE_HAL_CONFIG_ERRORS_REG_PIFM_TO_FSM_ERR	    mBIT(59)
5711221167Sgnn#define	VXGE_HAL_CONFIG_ERRORS_REG_RIC_RIC_RD_TIMEOUT	    mBIT(63)
5712221167Sgnn/* 0x07078 */	u64	config_errors_mask;
5713221167Sgnn/* 0x07080 */	u64	config_errors_alarm;
5714221167Sgnn	u8	unused07090[0x07090 - 0x07088];
5715221167Sgnn
5716221167Sgnn/* 0x07090 */	u64	crdt_errors_reg;
5717221167Sgnn#define	VXGE_HAL_CRDT_ERRORS_REG_WRCRDTARB_FSM_ERR	    mBIT(11)
5718221167Sgnn#define	VXGE_HAL_CRDT_ERRORS_REG_WRCRDTARB_INTCTL_ILLEGAL_CRD_DEAL mBIT(15)
5719221167Sgnn#define	VXGE_HAL_CRDT_ERRORS_REG_WRCRDTARB_PDA_ILLEGAL_CRD_DEAL	mBIT(19)
5720221167Sgnn#define	VXGE_HAL_CRDT_ERRORS_REG_WRCRDTARB_PCI_MSG_ILLEGAL_CRD_DEAL mBIT(23)
5721221167Sgnn#define	VXGE_HAL_CRDT_ERRORS_REG_RDCRDTARB_FSM_ERR	    mBIT(35)
5722221167Sgnn#define	VXGE_HAL_CRDT_ERRORS_REG_RDCRDTARB_RDA_ILLEGAL_CRD_DEAL	mBIT(39)
5723221167Sgnn#define	VXGE_HAL_CRDT_ERRORS_REG_RDCRDTARB_PDA_ILLEGAL_CRD_DEAL	mBIT(43)
5724221167Sgnn#define	VXGE_HAL_CRDT_ERRORS_REG_RDCRDTARB_DBLGEN_ILLEGAL_CRD_DEAL mBIT(47)
5725221167Sgnn/* 0x07098 */	u64	crdt_errors_mask;
5726221167Sgnn/* 0x070a0 */	u64	crdt_errors_alarm;
5727221167Sgnn	u8	unused070b0[0x070b0 - 0x070a8];
5728221167Sgnn
5729221167Sgnn/* 0x070b0 */	u64	mrpcim_general_errors_reg;
5730221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_ERRORS_REG_STATSB_FSM_ERR   mBIT(3)
5731221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_ERRORS_REG_XGEN_FSM_ERR	    mBIT(7)
5732221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_ERRORS_REG_XMEM_FSM_ERR	    mBIT(11)
5733221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_ERRORS_REG_KDFCCTL_FSM_ERR  mBIT(15)
5734221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_ERRORS_REG_MRIOVCTL_FSM_ERR mBIT(19)
5735221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_ERRORS_REG_SPI_FLSH_ERR	    mBIT(23)
5736221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_ERRORS_REG_SPI_IIC_ACK_ERR  mBIT(27)
5737221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_ERRORS_REG_SPI_IIC_CHKSUM_ERR mBIT(31)
5738221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_ERRORS_REG_INI_SERR_DET	    mBIT(35)
5739221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_ERRORS_REG_INTCTL_MSIX_FSM_ERR mBIT(39)
5740221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_ERRORS_REG_INTCTL_MSI_OVERFLOW mBIT(43)
5741221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_ERRORS_REG_PPIF_PCI_NOT_FLUSH_SW_RESET\
5742221167Sgnn							    mBIT(47)
5743221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_ERRORS_REG_PPIF_SW_RESET_FSM_ERR mBIT(51)
5744221167Sgnn/* 0x070b8 */	u64	mrpcim_general_errors_mask;
5745221167Sgnn/* 0x070c0 */	u64	mrpcim_general_errors_alarm;
5746221167Sgnn	u8	unused070d0[0x070d0 - 0x070c8];
5747221167Sgnn
5748221167Sgnn/* 0x070d0 */	u64	pll_errors_reg;
5749221167Sgnn#define	VXGE_HAL_PLL_ERRORS_REG_CORE_CMG_PLL_OOL	    mBIT(3)
5750221167Sgnn#define	VXGE_HAL_PLL_ERRORS_REG_CORE_FB_PLL_OOL		    mBIT(7)
5751221167Sgnn#define	VXGE_HAL_PLL_ERRORS_REG_CORE_X_PLL_OOL		    mBIT(11)
5752221167Sgnn/* 0x070d8 */	u64	pll_errors_mask;
5753221167Sgnn/* 0x070e0 */	u64	pll_errors_alarm;
5754221167Sgnn/* 0x070e8 */	u64	srpcim_to_mrpcim_alarm_reg;
5755221167Sgnn#define	VXGE_HAL_SRPCIM_TO_MRPCIM_ALARM_REG_ALARM(val)	    vBIT(val, 0, 17)
5756221167Sgnn/* 0x070f0 */	u64	srpcim_to_mrpcim_alarm_mask;
5757221167Sgnn/* 0x070f8 */	u64	srpcim_to_mrpcim_alarm_alarm;
5758221167Sgnn/* 0x07100 */	u64	vpath_to_mrpcim_alarm_reg;
5759221167Sgnn#define	VXGE_HAL_VPATH_TO_MRPCIM_ALARM_REG_ALARM(val)	    vBIT(val, 0, 17)
5760221167Sgnn/* 0x07108 */	u64	vpath_to_mrpcim_alarm_mask;
5761221167Sgnn/* 0x07110 */	u64	vpath_to_mrpcim_alarm_alarm;
5762221167Sgnn	u8	unused07128[0x07128 - 0x07118];
5763221167Sgnn
5764221167Sgnn/* 0x07128 */	u64	crdt_errors_vplane_reg[17];
5765221167Sgnn#define	VXGE_HAL_CRDT_ERRORS_VPLANE_REG_WRCRDTARB_P_H_CONSUME_CRDT_ERR	mBIT(3)
5766221167Sgnn#define	VXGE_HAL_CRDT_ERRORS_VPLANE_REG_WRCRDTARB_P_D_CONSUME_CRDT_ERR	mBIT(7)
5767221167Sgnn#define	VXGE_HAL_CRDT_ERRORS_VPLANE_REG_WRCRDTARB_P_H_RETURN_CRDT_ERR	mBIT(11)
5768221167Sgnn#define	VXGE_HAL_CRDT_ERRORS_VPLANE_REG_WRCRDTARB_P_D_RETURN_CRDT_ERR	mBIT(15)
5769221167Sgnn#define	VXGE_HAL_CRDT_ERRORS_VPLANE_REG_RDCRDTARB_NP_H_CONSUME_CRDT_ERR	mBIT(19)
5770221167Sgnn#define	VXGE_HAL_CRDT_ERRORS_VPLANE_REG_RDCRDTARB_NP_H_RETURN_CRDT_ERR	mBIT(23)
5771221167Sgnn#define	VXGE_HAL_CRDT_ERRORS_VPLANE_REG_RDCRDTARB_TAG_CONSUME_TAG_ERR	mBIT(27)
5772221167Sgnn#define	VXGE_HAL_CRDT_ERRORS_VPLANE_REG_RDCRDTARB_TAG_RETURN_TAG_ERR	mBIT(31)
5773221167Sgnn/* 0x07130 */	u64	crdt_errors_vplane_mask[17];
5774221167Sgnn/* 0x07138 */	u64	crdt_errors_vplane_alarm[17];
5775221167Sgnn	u8	unused072f0[0x072f0 - 0x072c0];
5776221167Sgnn
5777221167Sgnn/* 0x072f0 */	u64	mrpcim_rst_in_prog;
5778221167Sgnn#define	VXGE_HAL_MRPCIM_RST_IN_PROG_MRPCIM_RST_IN_PROG	    mBIT(7)
5779221167Sgnn/* 0x072f8 */	u64	mrpcim_reg_modified;
5780221167Sgnn#define	VXGE_HAL_MRPCIM_REG_MODIFIED_MRPCIM_REG_MODIFIED    mBIT(7)
5781221167Sgnn/* 0x07300 */	u64	split_table_status1;
5782221167Sgnn#define	VXGE_HAL_SPLIT_TABLE_STATUS1_SCPL_TAG_ENTRY1(val)   vBIT(val, 0, 64)
5783221167Sgnn/* 0x07308 */	u64	split_table_status2;
5784221167Sgnn#define	VXGE_HAL_SPLIT_TABLE_STATUS2_SCPL_TAG_ENTRY2(val)   vBIT(val, 0, 64)
5785221167Sgnn/* 0x07310 */	u64	split_table_status3;
5786221167Sgnn#define	VXGE_HAL_SPLIT_TABLE_STATUS3_SCPL_TAG_ENTRY3(val)   vBIT(val, 0, 64)
5787221167Sgnn/* 0x07318 */	u64	mrpcim_general_status1;
5788221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS1_INI_RCPL_ERRSYND(val) vBIT(val, 0, 8)
5789221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS1_XGMAC_MISC_INT_ALARM  mBIT(11)
5790221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS1_SCPL_NUM_OUTSTANDING_RDS(val)\
5791221167Sgnn							    vBIT(val, 18, 6)
5792221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS1_TGT_VENDOR_MSG_PAYLOAD(val)\
5793221167Sgnn							    vBIT(val, 32, 32)
5794221167Sgnn/* 0x07320 */	u64	mrpcim_general_status2;
5795221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS2_CFGM_TIMEOUT_ADDR(val) vBIT(val, 6, 10)
5796221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS2_RIC_TIMEOUT_ADDR(val) vBIT(val, 22, 10)
5797221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS2_PIFM_ILLEGAL_CLIENT(val)\
5798221167Sgnn							    vBIT(val, 34, 2)
5799221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS2_PIFM_ILLEGAL_RD_WRN mBIT(39)
5800221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS2_PIFM_ILLEGAL_ADDR(val) vBIT(val, 44, 20)
5801221167Sgnn/* 0x07328 */	u64	mrpcim_general_status3;
5802221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_PIFM_TIMEOUT_ADDR(val) vBIT(val, 0, 20)
5803221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_TGT_NOT_MEM_TLP_FMT(val)\
5804221167Sgnn							    vBIT(val, 21, 2)
5805221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_TGT_NOT_MEM_TLP_TYPE(val)\
5806221167Sgnn							    vBIT(val, 23, 5)
5807221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_TGT_UNKNOWN_MEM_TLP_FMT(val)\
5808221167Sgnn							    vBIT(val, 29, 2)
5809221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_TGT_UNKNOWN_MEM_TLP_TYPE(val)\
5810221167Sgnn							    vBIT(val, 31, 5)
5811221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_REACHED_MAX_TAGS_FOR_VPLANE0\
5812221167Sgnn							    mBIT(40)
5813221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_REACHED_MAX_TAGS_FOR_VPLANE1\
5814221167Sgnn							    mBIT(41)
5815221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_REACHED_MAX_TAGS_FOR_VPLANE2\
5816221167Sgnn							    mBIT(42)
5817221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_REACHED_MAX_TAGS_FOR_VPLANE3\
5818221167Sgnn							    mBIT(43)
5819221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_REACHED_MAX_TAGS_FOR_VPLANE4\
5820221167Sgnn							    mBIT(44)
5821221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_REACHED_MAX_TAGS_FOR_VPLANE5\
5822221167Sgnn							    mBIT(45)
5823221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_REACHED_MAX_TAGS_FOR_VPLANE6\
5824221167Sgnn							    mBIT(46)
5825221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_REACHED_MAX_TAGS_FOR_VPLANE7\
5826221167Sgnn							    mBIT(47)
5827221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_REACHED_MAX_TAGS_FOR_VPLANE8\
5828221167Sgnn							    mBIT(48)
5829221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_REACHED_MAX_TAGS_FOR_VPLANE9\
5830221167Sgnn							    mBIT(49)
5831221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_REACHED_MAX_TAGS_FOR_VPLANE10\
5832221167Sgnn							    mBIT(50)
5833221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_REACHED_MAX_TAGS_FOR_VPLANE11\
5834221167Sgnn							    mBIT(51)
5835221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_REACHED_MAX_TAGS_FOR_VPLANE12\
5836221167Sgnn							    mBIT(52)
5837221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_REACHED_MAX_TAGS_FOR_VPLANE13\
5838221167Sgnn							    mBIT(53)
5839221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_REACHED_MAX_TAGS_FOR_VPLANE14\
5840221167Sgnn							    mBIT(54)
5841221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_REACHED_MAX_TAGS_FOR_VPLANE15\
5842221167Sgnn							    mBIT(55)
5843221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_REACHED_MAX_TAGS_FOR_VPLANE16\
5844221167Sgnn							    mBIT(56)
5845221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_TAGS_DEPLETED mBIT(60)
5846221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_REACHED_MAX_RDA_TAGS mBIT(61)
5847221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_REACHED_MAX_PDA_TAGS mBIT(62)
5848221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_STATUS3_RDCRDTARB_REACHED_MAX_DBLGEN_TAGS\
5849221167Sgnn							    mBIT(63)
5850221167Sgnn	u8	unused07338[0x07338 - 0x07330];
5851221167Sgnn
5852221167Sgnn/* 0x07338 */	u64	test_status;
5853221167Sgnn#define	VXGE_HAL_TEST_STATUS_PERR_INS_TX_WR_EP_DONE	    mBIT(3)
5854221167Sgnn#define	VXGE_HAL_TEST_STATUS_PERR_INS_TX_RD_EP_DONE	    mBIT(7)
5855221167Sgnn#define	VXGE_HAL_TEST_STATUS_PERR_INS_TX_CPL_EP_DONE	    mBIT(11)
5856221167Sgnn#define	VXGE_HAL_TEST_STATUS_PERR_INS_TX_ECRCERR_DONE	    mBIT(15)
5857221167Sgnn#define	VXGE_HAL_TEST_STATUS_PERR_INS_TX_LCRCERR_DONE	    mBIT(19)
5858221167Sgnn#define	VXGE_HAL_TEST_STATUS_PERR_INS_RX_ECRCERR_DONE	    mBIT(23)
5859221167Sgnn#define	VXGE_HAL_TEST_STATUS_PERR_INS_RX_LCRCERR_DONE	    mBIT(27)
5860221167Sgnn	u8	unused07348[0x07348 - 0x07340];
5861221167Sgnn
5862221167Sgnn/* 0x07348 */	u64	kdfcctl_dbg_status;
5863221167Sgnn#define	VXGE_HAL_KDFCCTL_DBG_STATUS_KDFCCTL_ADDR_ERR(val)   vBIT(val, 2, 22)
5864221167Sgnn#define	VXGE_HAL_KDFCCTL_DBG_STATUS_KDFCCTL_FIFO_NO_ERR(val) vBIT(val, 26, 6)
5865221167Sgnn/* 0x07350 */	u64	msix_addr;
5866221167Sgnn#define	VXGE_HAL_MSIX_ADDR_MSIX_ADDR(val)		    vBIT(val, 0, 64)
5867221167Sgnn/* 0x07358 */	u64	msix_table;
5868221167Sgnn#define	VXGE_HAL_MSIX_TABLE_DATA(val)			    vBIT(val, 0, 32)
5869221167Sgnn#define	VXGE_HAL_MSIX_TABLE_MASK			    mBIT(63)
5870221167Sgnn/* 0x07360 */	u64	msix_ctl;
5871221167Sgnn#define	VXGE_HAL_MSIX_CTL_VECTOR_NO(val)		    vBIT(val, 1, 7)
5872221167Sgnn#define	VXGE_HAL_MSIX_CTL_WRITE_OR_READ			    mBIT(15)
5873221167Sgnn/* 0x07368 */	u64	msix_access_table;
5874221167Sgnn#define	VXGE_HAL_MSIX_ACCESS_TABLE_MSIX_ACCESS_TABLE	    mBIT(0)
5875221167Sgnn	u8	unused07378[0x07378 - 0x07370];
5876221167Sgnn
5877221167Sgnn/* 0x07378 */	u64	write_arb_pending;
5878221167Sgnn#define	VXGE_HAL_WRITE_ARB_PENDING_WRARB_WRDMA		    mBIT(3)
5879221167Sgnn#define	VXGE_HAL_WRITE_ARB_PENDING_WRARB_RTDMA		    mBIT(7)
5880221167Sgnn#define	VXGE_HAL_WRITE_ARB_PENDING_WRARB_MSG		    mBIT(11)
5881221167Sgnn#define	VXGE_HAL_WRITE_ARB_PENDING_WRARB_STATSB		    mBIT(15)
5882221167Sgnn#define	VXGE_HAL_WRITE_ARB_PENDING_WRARB_INTCTL		    mBIT(19)
5883221167Sgnn/* 0x07380 */	u64	read_arb_pending;
5884221167Sgnn#define	VXGE_HAL_READ_ARB_PENDING_RDARB_WRDMA		    mBIT(3)
5885221167Sgnn#define	VXGE_HAL_READ_ARB_PENDING_RDARB_RTDMA		    mBIT(7)
5886221167Sgnn#define	VXGE_HAL_READ_ARB_PENDING_RDARB_DBLGEN		    mBIT(11)
5887221167Sgnn/* 0x07388 */	u64	dmaif_dmadbl_pending;
5888221167Sgnn#define	VXGE_HAL_DMAIF_DMADBL_PENDING_DMAIF_WRDMA_WR	    mBIT(0)
5889221167Sgnn#define	VXGE_HAL_DMAIF_DMADBL_PENDING_DMAIF_WRDMA_RD	    mBIT(1)
5890221167Sgnn#define	VXGE_HAL_DMAIF_DMADBL_PENDING_DMAIF_RTDMA_WR	    mBIT(2)
5891221167Sgnn#define	VXGE_HAL_DMAIF_DMADBL_PENDING_DMAIF_RTDMA_RD	    mBIT(3)
5892221167Sgnn#define	VXGE_HAL_DMAIF_DMADBL_PENDING_DMAIF_MSG_WR	    mBIT(4)
5893221167Sgnn#define	VXGE_HAL_DMAIF_DMADBL_PENDING_DMAIF_STATS_WR	    mBIT(5)
5894221167Sgnn#define	VXGE_HAL_DMAIF_DMADBL_PENDING_DBLGEN_IN_PROG(val)   vBIT(val, 13, 51)
5895221167Sgnn/* 0x07390 */	u64	wrcrdtarb_status0_vplane[17];
5896221167Sgnn#define	VXGE_HAL_WRCRDTARB_STATUS0_VPLANE_WRCRDTARB_ABS_AVAIL_P_H(val)\
5897221167Sgnn							    vBIT(val, 0, 8)
5898221167Sgnn/* 0x07418 */	u64	wrcrdtarb_status1_vplane[17];
5899221167Sgnn#define	VXGE_HAL_WRCRDTARB_STATUS1_VPLANE_WRCRDTARB_ABS_AVAIL_P_D(val)\
5900221167Sgnn							    vBIT(val, 4, 12)
5901221167Sgnn	u8	unused07500[0x07500 - 0x074a0];
5902221167Sgnn
5903221167Sgnn/* 0x07500 */	u64	mrpcim_general_cfg1;
5904221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG1_CLEAR_SERR		    mBIT(7)
5905221167Sgnn/* 0x07508 */	u64	mrpcim_general_cfg2;
5906221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG2_INS_TX_WR_TD	    mBIT(3)
5907221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG2_INS_TX_RD_TD	    mBIT(7)
5908221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG2_INS_TX_CPL_TD	    mBIT(11)
5909221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG2_INI_TIMEOUT_EN_MWR	    mBIT(15)
5910221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG2_INI_TIMEOUT_EN_MRD	    mBIT(19)
5911221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG2_IGNORE_VPATH_RST_FOR_MSIX mBIT(23)
5912221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG2_FLASH_READ_MSB	    mBIT(27)
5913221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG2_DIS_HOST_PIPELINE_WR   mBIT(31)
5914221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG2_MRPCIM_STATS_ENABLE    mBIT(43)
5915221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG2_MRPCIM_STATS_MAP_TO_VPATH(val)\
5916221167Sgnn							    vBIT(val, 47, 5)
5917221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG2_EN_BLOCK_MSIX_DUE_TO_SERR mBIT(55)
5918221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG2_FORCE_SENDING_INTA	    mBIT(59)
5919221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG2_DIS_SWIF_PROT_ON_RDS   mBIT(63)
5920221167Sgnn/* 0x07510 */	u64	mrpcim_general_cfg3;
5921221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG3_PROTECTION_CA_OR_UNSUPN mBIT(0)
5922221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG3_ILLEGAL_RD_CA_OR_UNSUPN mBIT(3)
5923221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG3_RD_BYTE_SWAPEN	    mBIT(7)
5924221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG3_RD_BIT_FLIPEN	    mBIT(11)
5925221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG3_WR_BYTE_SWAPEN	    mBIT(15)
5926221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG3_WR_BIT_FLIPEN	    mBIT(19)
5927221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG3_MR_MAX_MVFS(val)	    vBIT(val, 20, 16)
5928221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG3_MR_MVF_TBL_SIZE(val)   vBIT(val, 36, 16)
5929221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG3_PF0_SW_RESET_EN	    mBIT(55)
5930221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG3_REG_MODIFIED_CFG(val)  vBIT(val, 56, 2)
5931221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG3_CPL_ECC_ENABLE_N	    mBIT(59)
5932221167Sgnn#define	VXGE_HAL_MRPCIM_GENERAL_CFG3_BYPASS_DAISY_CHAIN	    mBIT(63)
5933221167Sgnn/* 0x07518 */	u64	mrpcim_stats_start_host_addr;
5934221167Sgnn#define	VXGE_HAL_MRPCIM_STATS_START_HOST_ADDR_MRPCIM_STATS_START_HOST_ADDR(val)\
5935221167Sgnn							    vBIT(val, 0, 57)
5936221167Sgnn/* 0x07520 */	u64	asic_mode;
5937221167Sgnn#define	VXGE_HAL_ASIC_MODE_PIC(val)			    vBIT(val, 2, 2)
5938221167Sgnn/* 0x07528 */	u64	dis_fw_pipeline_wr;
5939221167Sgnn#define	VXGE_HAL_DIS_FW_PIPELINE_WR_DIS_FW_PIPELINE_WR	    mBIT(0)
5940221167Sgnn/* 0x07530 */	u64	ini_timeout_val;
5941221167Sgnn#define	VXGE_HAL_INI_TIMEOUT_VAL_MWR(val)		    vBIT(val, 0, 32)
5942221167Sgnn#define	VXGE_HAL_INI_TIMEOUT_VAL_MRD(val)		    vBIT(val, 32, 32)
5943221167Sgnn/* 0x07538 */	u64	pic_arbiter_cfg;
5944221167Sgnn#define	VXGE_HAL_PIC_ARBITER_CFG_DMA_READ_EN		    mBIT(3)
5945221167Sgnn#define	VXGE_HAL_PIC_ARBITER_CFG_DMA_WRITE_EN		    mBIT(7)
5946221167Sgnn#define	VXGE_HAL_PIC_ARBITER_CFG_DBLGEN_WRR_EN		    mBIT(11)
5947221167Sgnn#define	VXGE_HAL_PIC_ARBITER_CFG_WRCRDTARB_EN		    mBIT(15)
5948221167Sgnn#define	VXGE_HAL_PIC_ARBITER_CFG_RDCRDTARB_EN		    mBIT(19)
5949221167Sgnn/* 0x07540 */	u64	read_arbiter;
5950221167Sgnn#define	VXGE_HAL_READ_ARBITER_WRDMA_PRIORITY(val)	    vBIT(val, 2, 2)
5951221167Sgnn#define	VXGE_HAL_READ_ARBITER_RTDMA_PRIORITY(val)	    vBIT(val, 6, 2)
5952221167Sgnn#define	VXGE_HAL_READ_ARBITER_DBLGEN_PRIORITY(val)	    vBIT(val, 10, 2)
5953221167Sgnn#define	VXGE_HAL_READ_ARBITER_CALSTATE0_PRIORITY(val)	    vBIT(val, 14, 2)
5954221167Sgnn#define	VXGE_HAL_READ_ARBITER_CALSTATE1_PRIORITY(val)	    vBIT(val, 18, 2)
5955221167Sgnn#define	VXGE_HAL_READ_ARBITER_CALSTATE2_PRIORITY(val)	    vBIT(val, 22, 2)
5956221167Sgnn#define	VXGE_HAL_READ_ARBITER_CALSTATE3_PRIORITY(val)	    vBIT(val, 26, 2)
5957221167Sgnn#define	VXGE_HAL_READ_ARBITER_CALSTATE4_PRIORITY(val)	    vBIT(val, 30, 2)
5958221167Sgnn#define	VXGE_HAL_READ_ARBITER_CALSTATE5_PRIORITY(val)	    vBIT(val, 34, 2)
5959221167Sgnn#define	VXGE_HAL_READ_ARBITER_CHECK_PRIORITY_MATCH_ONLY	    mBIT(39)
5960221167Sgnn/* 0x07548 */	u64	write_arbiter;
5961221167Sgnn#define	VXGE_HAL_WRITE_ARBITER_WRDMA_PRIORITY(val)	    vBIT(val, 2, 2)
5962221167Sgnn#define	VXGE_HAL_WRITE_ARBITER_RTDMA_PRIORITY(val)	    vBIT(val, 6, 2)
5963221167Sgnn#define	VXGE_HAL_WRITE_ARBITER_STATS_PRIORITY(val)	    vBIT(val, 10, 2)
5964221167Sgnn#define	VXGE_HAL_WRITE_ARBITER_MSG_PRIORITY(val)	    vBIT(val, 14, 2)
5965221167Sgnn#define	VXGE_HAL_WRITE_ARBITER_CALSTATE0_PRIORITY(val)	    vBIT(val, 18, 2)
5966221167Sgnn#define	VXGE_HAL_WRITE_ARBITER_CALSTATE1_PRIORITY(val)	    vBIT(val, 22, 2)
5967221167Sgnn#define	VXGE_HAL_WRITE_ARBITER_CALSTATE2_PRIORITY(val)	    vBIT(val, 26, 2)
5968221167Sgnn#define	VXGE_HAL_WRITE_ARBITER_CALSTATE3_PRIORITY(val)	    vBIT(val, 30, 2)
5969221167Sgnn#define	VXGE_HAL_WRITE_ARBITER_CALSTATE4_PRIORITY(val)	    vBIT(val, 34, 2)
5970221167Sgnn#define	VXGE_HAL_WRITE_ARBITER_CALSTATE5_PRIORITY(val)	    vBIT(val, 38, 2)
5971221167Sgnn#define	VXGE_HAL_WRITE_ARBITER_CALSTATE6_PRIORITY(val)	    vBIT(val, 42, 2)
5972221167Sgnn#define	VXGE_HAL_WRITE_ARBITER_CALSTATE7_PRIORITY(val)	    vBIT(val, 46, 2)
5973221167Sgnn#define	VXGE_HAL_WRITE_ARBITER_CALSTATE8_PRIORITY(val)	    vBIT(val, 50, 2)
5974221167Sgnn#define	VXGE_HAL_WRITE_ARBITER_CALSTATE9_PRIORITY(val)	    vBIT(val, 52, 2)
5975221167Sgnn#define	VXGE_HAL_WRITE_ARBITER_CHECK_PRIORITY_MATCH_ONLY    mBIT(55)
5976221167Sgnn/* 0x07550 */	u64	adapter_control;
5977221167Sgnn#define	VXGE_HAL_ADAPTER_CONTROL_ADAPTER_EN		    mBIT(7)
5978221167Sgnn#define	VXGE_HAL_ADAPTER_CONTROL_DISABLE_RIC		    mBIT(49)
5979221167Sgnn#define	VXGE_HAL_ADAPTER_CONTROL_ECC_ENABLE_N		    mBIT(55)
5980221167Sgnn/* 0x07558 */	u64	program_cfg0;
5981221167Sgnn#define	VXGE_HAL_PROGRAM_CFG0_I2C_SLAVE_ADDR(val)	    vBIT(val, 1, 7)
5982221167Sgnn#define	VXGE_HAL_PROGRAM_CFG0_CFGM_TIMEOUT_EN		    mBIT(11)
5983221167Sgnn#define	VXGE_HAL_PROGRAM_CFG0_PIFM_TIMEOUT_EN		    mBIT(15)
5984221167Sgnn/* 0x07560 */	u64	program_cfg1;
5985221167Sgnn#define	VXGE_HAL_PROGRAM_CFG1_CFGM_TIMEOUT_LOAD_VAL(val)    vBIT(val, 0, 32)
5986221167Sgnn#define	VXGE_HAL_PROGRAM_CFG1_PIFM_TIMEOUT_LOAD_VAL(val)    vBIT(val, 32, 32)
5987221167Sgnn/* 0x07568 */	u64	dblgen_wrr_cfg1;
5988221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG1_CTRL_SS_0_NUM(val)	    vBIT(val, 3, 5)
5989221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG1_CTRL_SS_1_NUM(val)	    vBIT(val, 11, 5)
5990221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG1_CTRL_SS_2_NUM(val)	    vBIT(val, 19, 5)
5991221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG1_CTRL_SS_3_NUM(val)	    vBIT(val, 27, 5)
5992221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG1_CTRL_SS_4_NUM(val)	    vBIT(val, 35, 5)
5993221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG1_CTRL_SS_5_NUM(val)	    vBIT(val, 43, 5)
5994221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG1_CTRL_SS_6_NUM(val)	    vBIT(val, 51, 5)
5995221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG1_CTRL_SS_7_NUM(val)	    vBIT(val, 59, 5)
5996221167Sgnn/* 0x07570 */	u64	dblgen_wrr_cfg2;
5997221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG2_CTRL_SS_8_NUM(val)	    vBIT(val, 3, 5)
5998221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG2_CTRL_SS_9_NUM(val)	    vBIT(val, 11, 5)
5999221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG2_CTRL_SS_10_NUM(val)	    vBIT(val, 19, 5)
6000221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG2_CTRL_SS_11_NUM(val)	    vBIT(val, 27, 5)
6001221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG2_CTRL_SS_12_NUM(val)	    vBIT(val, 35, 5)
6002221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG2_CTRL_SS_13_NUM(val)	    vBIT(val, 43, 5)
6003221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG2_CTRL_SS_14_NUM(val)	    vBIT(val, 51, 5)
6004221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG2_CTRL_SS_15_NUM(val)	    vBIT(val, 59, 5)
6005221167Sgnn/* 0x07578 */	u64	dblgen_wrr_cfg3;
6006221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG3_CTRL_SS_16_NUM(val)	    vBIT(val, 3, 5)
6007221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG3_CTRL_SS_17_NUM(val)	    vBIT(val, 11, 5)
6008221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG3_CTRL_SS_18_NUM(val)	    vBIT(val, 19, 5)
6009221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG3_CTRL_SS_19_NUM(val)	    vBIT(val, 27, 5)
6010221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG3_CTRL_SS_20_NUM(val)	    vBIT(val, 35, 5)
6011221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG3_CTRL_SS_21_NUM(val)	    vBIT(val, 43, 5)
6012221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG3_CTRL_SS_22_NUM(val)	    vBIT(val, 51, 5)
6013221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG3_CTRL_SS_23_NUM(val)	    vBIT(val, 59, 5)
6014221167Sgnn/* 0x07580 */	u64	dblgen_wrr_cfg4;
6015221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG4_CTRL_SS_24_NUM(val)	    vBIT(val, 3, 5)
6016221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG4_CTRL_SS_25_NUM(val)	    vBIT(val, 11, 5)
6017221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG4_CTRL_SS_26_NUM(val)	    vBIT(val, 19, 5)
6018221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG4_CTRL_SS_27_NUM(val)	    vBIT(val, 27, 5)
6019221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG4_CTRL_SS_28_NUM(val)	    vBIT(val, 35, 5)
6020221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG4_CTRL_SS_29_NUM(val)	    vBIT(val, 43, 5)
6021221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG4_CTRL_SS_30_NUM(val)	    vBIT(val, 51, 5)
6022221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG4_CTRL_SS_31_NUM(val)	    vBIT(val, 59, 5)
6023221167Sgnn/* 0x07588 */	u64	dblgen_wrr_cfg5;
6024221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG5_CTRL_SS_32_NUM(val)	    vBIT(val, 3, 5)
6025221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG5_CTRL_SS_33_NUM(val)	    vBIT(val, 11, 5)
6026221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG5_CTRL_SS_34_NUM(val)	    vBIT(val, 19, 5)
6027221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG5_CTRL_SS_35_NUM(val)	    vBIT(val, 27, 5)
6028221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG5_CTRL_SS_36_NUM(val)	    vBIT(val, 35, 5)
6029221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG5_CTRL_SS_37_NUM(val)	    vBIT(val, 43, 5)
6030221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG5_CTRL_SS_38_NUM(val)	    vBIT(val, 51, 5)
6031221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG5_CTRL_SS_39_NUM(val)	    vBIT(val, 59, 5)
6032221167Sgnn/* 0x07590 */	u64	dblgen_wrr_cfg6;
6033221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG6_CTRL_SS_40_NUM(val)	    vBIT(val, 3, 5)
6034221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG6_CTRL_SS_41_NUM(val)	    vBIT(val, 11, 5)
6035221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG6_CTRL_SS_42_NUM(val)	    vBIT(val, 19, 5)
6036221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG6_CTRL_SS_43_NUM(val)	    vBIT(val, 27, 5)
6037221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG6_CTRL_SS_44_NUM(val)	    vBIT(val, 35, 5)
6038221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG6_CTRL_SS_45_NUM(val)	    vBIT(val, 43, 5)
6039221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG6_CTRL_SS_46_NUM(val)	    vBIT(val, 51, 5)
6040221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG6_CTRL_SS_47_NUM(val)	    vBIT(val, 59, 5)
6041221167Sgnn/* 0x07598 */	u64	dblgen_wrr_cfg7;
6042221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG7_CTRL_SS_48_NUM(val)	    vBIT(val, 3, 5)
6043221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG7_CTRL_SS_49_NUM(val)	    vBIT(val, 11, 5)
6044221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG7_CTRL_SS_50_NUM(val)	    vBIT(val, 19, 5)
6045221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG7_CTRL_SS_51_NUM(val)	    vBIT(val, 27, 5)
6046221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG7_CTRL_SS_52_NUM(val)	    vBIT(val, 35, 5)
6047221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG7_CTRL_SS_53_NUM(val)	    vBIT(val, 43, 5)
6048221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG7_CTRL_SS_54_NUM(val)	    vBIT(val, 51, 5)
6049221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG7_CTRL_SS_55_NUM(val)	    vBIT(val, 59, 5)
6050221167Sgnn/* 0x075a0 */	u64	dblgen_wrr_cfg8;
6051221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG8_CTRL_SS_56_NUM(val)	    vBIT(val, 3, 5)
6052221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG8_CTRL_SS_57_NUM(val)	    vBIT(val, 11, 5)
6053221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG8_CTRL_SS_58_NUM(val)	    vBIT(val, 19, 5)
6054221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG8_CTRL_SS_59_NUM(val)	    vBIT(val, 27, 5)
6055221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG8_CTRL_SS_60_NUM(val)	    vBIT(val, 35, 5)
6056221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG8_CTRL_SS_61_NUM(val)	    vBIT(val, 43, 5)
6057221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG8_CTRL_SS_62_NUM(val)	    vBIT(val, 51, 5)
6058221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG8_CTRL_SS_63_NUM(val)	    vBIT(val, 59, 5)
6059221167Sgnn/* 0x075a8 */	u64	dblgen_wrr_cfg9;
6060221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG9_CTRL_SS_64_NUM(val)	    vBIT(val, 3, 5)
6061221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG9_CTRL_SS_65_NUM(val)	    vBIT(val, 11, 5)
6062221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG9_CTRL_SS_66_NUM(val)	    vBIT(val, 19, 5)
6063221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG9_CTRL_SS_67_NUM(val)	    vBIT(val, 27, 5)
6064221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG9_CTRL_SS_68_NUM(val)	    vBIT(val, 35, 5)
6065221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG9_CTRL_SS_69_NUM(val)	    vBIT(val, 43, 5)
6066221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG9_CTRL_SS_70_NUM(val)	    vBIT(val, 51, 5)
6067221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG9_CTRL_SS_71_NUM(val)	    vBIT(val, 59, 5)
6068221167Sgnn/* 0x075b0 */	u64	dblgen_wrr_cfg10;
6069221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG10_CTRL_SS_72_NUM(val)	    vBIT(val, 3, 5)
6070221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG10_CTRL_SS_73_NUM(val)	    vBIT(val, 11, 5)
6071221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG10_CTRL_SS_74_NUM(val)	    vBIT(val, 19, 5)
6072221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG10_CTRL_SS_75_NUM(val)	    vBIT(val, 27, 5)
6073221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG10_CTRL_SS_76_NUM(val)	    vBIT(val, 35, 5)
6074221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG10_CTRL_SS_77_NUM(val)	    vBIT(val, 43, 5)
6075221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG10_CTRL_SS_78_NUM(val)	    vBIT(val, 51, 5)
6076221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG10_CTRL_SS_79_NUM(val)	    vBIT(val, 59, 5)
6077221167Sgnn/* 0x075b8 */	u64	dblgen_wrr_cfg11;
6078221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG11_CTRL_SS_80_NUM(val)	    vBIT(val, 3, 5)
6079221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG11_CTRL_SS_81_NUM(val)	    vBIT(val, 11, 5)
6080221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG11_CTRL_SS_82_NUM(val)	    vBIT(val, 19, 5)
6081221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG11_CTRL_SS_83_NUM(val)	    vBIT(val, 27, 5)
6082221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG11_CTRL_SS_84_NUM(val)	    vBIT(val, 35, 5)
6083221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG11_CTRL_SS_85_NUM(val)	    vBIT(val, 43, 5)
6084221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG11_CTRL_SS_86_NUM(val)	    vBIT(val, 51, 5)
6085221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG11_CTRL_SS_87_NUM(val)	    vBIT(val, 59, 5)
6086221167Sgnn/* 0x075c0 */	u64	dblgen_wrr_cfg12;
6087221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG12_CTRL_SS_88_NUM(val)	    vBIT(val, 3, 5)
6088221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG12_CTRL_SS_89_NUM(val)	    vBIT(val, 11, 5)
6089221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG12_CTRL_SS_90_NUM(val)	    vBIT(val, 19, 5)
6090221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG12_CTRL_SS_91_NUM(val)	    vBIT(val, 27, 5)
6091221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG12_CTRL_SS_92_NUM(val)	    vBIT(val, 35, 5)
6092221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG12_CTRL_SS_93_NUM(val)	    vBIT(val, 43, 5)
6093221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG12_CTRL_SS_94_NUM(val)	    vBIT(val, 51, 5)
6094221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG12_CTRL_SS_95_NUM(val)	    vBIT(val, 59, 5)
6095221167Sgnn/* 0x075c8 */	u64	dblgen_wrr_cfg13;
6096221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG13_CTRL_SS_96_NUM(val)	    vBIT(val, 3, 5)
6097221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG13_CTRL_SS_97_NUM(val)	    vBIT(val, 11, 5)
6098221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG13_CTRL_SS_98_NUM(val)	    vBIT(val, 19, 5)
6099221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG13_CTRL_SS_99_NUM(val)	    vBIT(val, 27, 5)
6100221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG13_CTRL_SS_100_NUM(val)	    vBIT(val, 35, 5)
6101221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG13_CTRL_SS_101_NUM(val)	    vBIT(val, 43, 5)
6102221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG13_CTRL_SS_102_NUM(val)	    vBIT(val, 51, 5)
6103221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG13_CTRL_SS_103_NUM(val)	    vBIT(val, 59, 5)
6104221167Sgnn/* 0x075d0 */	u64	dblgen_wrr_cfg14;
6105221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG14_CTRL_SS_104_NUM(val)	    vBIT(val, 3, 5)
6106221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG14_CTRL_SS_105_NUM(val)	    vBIT(val, 11, 5)
6107221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG14_CTRL_SS_106_NUM(val)	    vBIT(val, 19, 5)
6108221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG14_CTRL_SS_107_NUM(val)	    vBIT(val, 27, 5)
6109221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG14_CTRL_SS_108_NUM(val)	    vBIT(val, 35, 5)
6110221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG14_CTRL_SS_109_NUM(val)	    vBIT(val, 43, 5)
6111221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG14_CTRL_SS_110_NUM(val)	    vBIT(val, 51, 5)
6112221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG14_CTRL_SS_111_NUM(val)	    vBIT(val, 59, 5)
6113221167Sgnn/* 0x075d8 */	u64	dblgen_wrr_cfg15;
6114221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG15_CTRL_SS_112_NUM(val)	    vBIT(val, 3, 5)
6115221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG15_CTRL_SS_113_NUM(val)	    vBIT(val, 11, 5)
6116221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG15_CTRL_SS_114_NUM(val)	    vBIT(val, 19, 5)
6117221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG15_CTRL_SS_115_NUM(val)	    vBIT(val, 27, 5)
6118221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG15_CTRL_SS_116_NUM(val)	    vBIT(val, 35, 5)
6119221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG15_CTRL_SS_117_NUM(val)	    vBIT(val, 43, 5)
6120221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG15_CTRL_SS_118_NUM(val)	    vBIT(val, 51, 5)
6121221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG15_CTRL_SS_119_NUM(val)	    vBIT(val, 59, 5)
6122221167Sgnn/* 0x075e0 */	u64	dblgen_wrr_cfg16;
6123221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG16_CTRL_SS_120_NUM(val)	    vBIT(val, 3, 5)
6124221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG16_CTRL_SS_121_NUM(val)	    vBIT(val, 11, 5)
6125221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG16_CTRL_SS_122_NUM(val)	    vBIT(val, 19, 5)
6126221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG16_CTRL_SS_123_NUM(val)	    vBIT(val, 27, 5)
6127221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG16_CTRL_SS_124_NUM(val)	    vBIT(val, 35, 5)
6128221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG16_CTRL_SS_125_NUM(val)	    vBIT(val, 43, 5)
6129221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG16_CTRL_SS_126_NUM(val)	    vBIT(val, 51, 5)
6130221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG16_CTRL_SS_127_NUM(val)	    vBIT(val, 59, 5)
6131221167Sgnn/* 0x075e8 */	u64	dblgen_wrr_cfg17;
6132221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG17_CTRL_SS_128_NUM(val)	    vBIT(val, 3, 5)
6133221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG17_CTRL_SS_129_NUM(val)	    vBIT(val, 11, 5)
6134221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG17_CTRL_SS_130_NUM(val)	    vBIT(val, 19, 5)
6135221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG17_CTRL_SS_131_NUM(val)	    vBIT(val, 27, 5)
6136221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG17_CTRL_SS_132_NUM(val)	    vBIT(val, 35, 5)
6137221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG17_CTRL_SS_133_NUM(val)	    vBIT(val, 43, 5)
6138221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG17_CTRL_SS_134_NUM(val)	    vBIT(val, 51, 5)
6139221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG17_CTRL_SS_135_NUM(val)	    vBIT(val, 59, 5)
6140221167Sgnn/* 0x075f0 */	u64	dblgen_wrr_cfg18;
6141221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG18_CTRL_SS_136_NUM(val)	    vBIT(val, 3, 5)
6142221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG18_CTRL_SS_137_NUM(val)	    vBIT(val, 11, 5)
6143221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG18_CTRL_SS_138_NUM(val)	    vBIT(val, 19, 5)
6144221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG18_CTRL_SS_139_NUM(val)	    vBIT(val, 27, 5)
6145221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG18_CTRL_SS_140_NUM(val)	    vBIT(val, 35, 5)
6146221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG18_CTRL_SS_141_NUM(val)	    vBIT(val, 43, 5)
6147221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG18_CTRL_SS_142_NUM(val)	    vBIT(val, 51, 5)
6148221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG18_CTRL_SS_143_NUM(val)	    vBIT(val, 59, 5)
6149221167Sgnn/* 0x075f8 */	u64	dblgen_wrr_cfg19;
6150221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG19_CTRL_SS_144_NUM(val)	    vBIT(val, 3, 5)
6151221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG19_CTRL_SS_145_NUM(val)	    vBIT(val, 11, 5)
6152221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG19_CTRL_SS_146_NUM(val)	    vBIT(val, 19, 5)
6153221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG19_CTRL_SS_147_NUM(val)	    vBIT(val, 27, 5)
6154221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG19_CTRL_SS_148_NUM(val)	    vBIT(val, 35, 5)
6155221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG19_CTRL_SS_149_NUM(val)	    vBIT(val, 43, 5)
6156221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG19_CTRL_SS_150_NUM(val)	    vBIT(val, 51, 5)
6157221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG19_CTRL_SS_151_NUM(val)	    vBIT(val, 59, 5)
6158221167Sgnn/* 0x07600 */	u64	dblgen_wrr_cfg20;
6159221167Sgnn#define	VXGE_HAL_DBLGEN_WRR_CFG20_CTRL_SS_152_NUM(val)	    vBIT(val, 3, 5)
6160221167Sgnn/* 0x07608 */	u64	debug_cfg1;
6161221167Sgnn#define	VXGE_HAL_DEBUG_CFG1_TAG_TO_OBSERVE(val)		    vBIT(val, 3, 5)
6162221167Sgnn#define	VXGE_HAL_DEBUG_CFG1_DIS_REL_OF_TAG_DUE_TO_ERR	    mBIT(11)
6163221167Sgnn	u8	unused07900[0x07900 - 0x07610];
6164221167Sgnn
6165221167Sgnn/* 0x07900 */	u64	test_cfg1;
6166221167Sgnn#define	VXGE_HAL_TEST_CFG1_PERR_INS_TX_WR_EP		    mBIT(19)
6167221167Sgnn#define	VXGE_HAL_TEST_CFG1_PERR_INS_TX_RD_EP		    mBIT(23)
6168221167Sgnn#define	VXGE_HAL_TEST_CFG1_PERR_INS_TX_CPL_EP		    mBIT(27)
6169221167Sgnn#define	VXGE_HAL_TEST_CFG1_PERR_INS_TX_ECRCERR		    mBIT(31)
6170221167Sgnn#define	VXGE_HAL_TEST_CFG1_PERR_INS_TX_LCRCERR		    mBIT(35)
6171221167Sgnn#define	VXGE_HAL_TEST_CFG1_PERR_INS_RX_ECRCERR		    mBIT(39)
6172221167Sgnn#define	VXGE_HAL_TEST_CFG1_PERR_INS_RX_LCRCERR		    mBIT(43)
6173221167Sgnn/* 0x07908 */	u64	test_cfg2;
6174221167Sgnn#define	VXGE_HAL_TEST_CFG2_PERR_TIMEOUT_VAL(val)	    vBIT(val, 0, 32)
6175221167Sgnn/* 0x07910 */	u64	test_cfg3;
6176221167Sgnn#define	VXGE_HAL_TEST_CFG3_PERR_TRIGGER_TIMER		    mBIT(0)
6177221167Sgnn/* 0x07918 */	u64	wrcrdtarb_cfg0;
6178221167Sgnn#define	VXGE_HAL_WRCRDTARB_CFG0_WAIT_CNT(val)		    vBIT(val, 48, 4)
6179221167Sgnn#define	VXGE_HAL_WRCRDTARB_CFG0_STATS_PRTY_TIMEOUT_EN	    mBIT(55)
6180221167Sgnn#define	VXGE_HAL_WRCRDTARB_CFG0_STATS_DROP_TIMEOUT_EN	    mBIT(59)
6181221167Sgnn#define	VXGE_HAL_WRCRDTARB_CFG0_EN_XON			    mBIT(63)
6182221167Sgnn/* 0x07920 */	u64	wrcrdtarb_cfg1;
6183221167Sgnn#define	VXGE_HAL_WRCRDTARB_CFG1_RST_CREDIT		    mBIT(0)
6184221167Sgnn/* 0x07928 */	u64	wrcrdtarb_cfg2;
6185221167Sgnn#define	VXGE_HAL_WRCRDTARB_CFG2_STATS_PRTY_TIMEOUT_VAL(val) vBIT(val, 0, 32)
6186221167Sgnn#define	VXGE_HAL_WRCRDTARB_CFG2_STATS_DROP_TIMEOUT_VAL(val) vBIT(val, 32, 32)
6187221167Sgnn/* 0x07930 */	u64	test_wrcrdtarb_cfg1;
6188221167Sgnn#define	VXGE_HAL_TEST_WRCRDTARB_CFG1_BLOCK_VPLANE_TIMEOUT1_VAL(val)\
6189221167Sgnn							    vBIT(val, 0, 32)
6190221167Sgnn#define	VXGE_HAL_TEST_WRCRDTARB_CFG1_BLOCK_VPLANE_TIMEOUT2_VAL(val)\
6191221167Sgnn							    vBIT(val, 32, 32)
6192221167Sgnn/* 0x07938 */	u64	test_wrcrdtarb_cfg2;
6193221167Sgnn#define	VXGE_HAL_TEST_WRCRDTARB_CFG2_BLOCK_VPLANE_TIMEOUT3_VAL(val)\
6194221167Sgnn							    vBIT(val, 0, 32)
6195221167Sgnn#define	VXGE_HAL_TEST_WRCRDTARB_CFG2_BLOCK_VPLANE_TIMEOUT4_VAL(val)\
6196221167Sgnn							    vBIT(val, 32, 32)
6197221167Sgnn/* 0x07940 */	u64	test_wrcrdtarb_cfg3;
6198221167Sgnn#define	VXGE_HAL_TEST_WRCRDTARB_CFG3_TIMEOUT1_MAP(val)	    vBIT(val, 3, 5)
6199221167Sgnn#define	VXGE_HAL_TEST_WRCRDTARB_CFG3_TIMEOUT2_MAP(val)	    vBIT(val, 11, 5)
6200221167Sgnn#define	VXGE_HAL_TEST_WRCRDTARB_CFG3_TIMEOUT3_MAP(val)	    vBIT(val, 19, 5)
6201221167Sgnn#define	VXGE_HAL_TEST_WRCRDTARB_CFG3_TIMEOUT4_MAP(val)	    vBIT(val, 27, 5)
6202221167Sgnn/* 0x07948 */	u64	test_wrcrdtarb_cfg4;
6203221167Sgnn#define	VXGE_HAL_TEST_WRCRDTARB_CFG4_BLOCK_VPLANE_TIMEOUT1_EN mBIT(3)
6204221167Sgnn#define	VXGE_HAL_TEST_WRCRDTARB_CFG4_BLOCK_VPLANE_TIMEOUT2_EN mBIT(7)
6205221167Sgnn#define	VXGE_HAL_TEST_WRCRDTARB_CFG4_BLOCK_VPLANE_TIMEOUT3_EN mBIT(11)
6206221167Sgnn#define	VXGE_HAL_TEST_WRCRDTARB_CFG4_BLOCK_VPLANE_TIMEOUT4_EN mBIT(15)
6207221167Sgnn/* 0x07950 */	u64	rdcrdtarb_cfg0;
6208221167Sgnn#define	VXGE_HAL_RDCRDTARB_CFG0_RDA_MAX_OUTSTANDING_RDS(val) vBIT(val, 18, 6)
6209221167Sgnn#define	VXGE_HAL_RDCRDTARB_CFG0_PDA_MAX_OUTSTANDING_RDS(val) vBIT(val, 26, 6)
6210221167Sgnn#define	VXGE_HAL_RDCRDTARB_CFG0_DBLGEN_MAX_OUTSTANDING_RDS(val) vBIT(val, 34, 6)
6211221167Sgnn#define	VXGE_HAL_RDCRDTARB_CFG0_WAIT_CNT(val)		    vBIT(val, 48, 4)
6212221167Sgnn#define	VXGE_HAL_RDCRDTARB_CFG0_MAX_OUTSTANDING_RDS(val)    vBIT(val, 54, 6)
6213221167Sgnn#define	VXGE_HAL_RDCRDTARB_CFG0_EN_XON			    mBIT(63)
6214221167Sgnn/* 0x07958 */	u64	rdcrdtarb_cfg1;
6215221167Sgnn#define	VXGE_HAL_RDCRDTARB_CFG1_RST_CREDIT		    mBIT(0)
6216221167Sgnn/* 0x07960 */	u64	rdcrdtarb_cfg2;
6217221167Sgnn#define	VXGE_HAL_RDCRDTARB_CFG2_SOFTNAK_TIMER_VAL_DIV4(val) vBIT(val, 0, 32)
6218221167Sgnn/* 0x07968 */	u64	test_rdcrdtarb_cfg1;
6219221167Sgnn#define	VXGE_HAL_TEST_RDCRDTARB_CFG1_BLOCK_VPLANE_TIMEOUT1_VAL(val)\
6220221167Sgnn							    vBIT(val, 0, 32)
6221221167Sgnn#define	VXGE_HAL_TEST_RDCRDTARB_CFG1_BLOCK_VPLANE_TIMEOUT2_VAL(val)\
6222221167Sgnn							    vBIT(val, 32, 32)
6223221167Sgnn/* 0x07970 */	u64	test_rdcrdtarb_cfg2;
6224221167Sgnn#define	VXGE_HAL_TEST_RDCRDTARB_CFG2_BLOCK_VPLANE_TIMEOUT3_VAL(val)\
6225221167Sgnn							    vBIT(val, 0, 32)
6226221167Sgnn#define	VXGE_HAL_TEST_RDCRDTARB_CFG2_BLOCK_VPLANE_TIMEOUT4_VAL(val)\
6227221167Sgnn							    vBIT(val, 32, 32)
6228221167Sgnn/* 0x07978 */	u64	test_rdcrdtarb_cfg3;
6229221167Sgnn#define	VXGE_HAL_TEST_RDCRDTARB_CFG3_TIMEOUT1_MAP(val)	    vBIT(val, 3, 5)
6230221167Sgnn#define	VXGE_HAL_TEST_RDCRDTARB_CFG3_TIMEOUT2_MAP(val)	    vBIT(val, 11, 5)
6231221167Sgnn#define	VXGE_HAL_TEST_RDCRDTARB_CFG3_TIMEOUT3_MAP(val)	    vBIT(val, 19, 5)
6232221167Sgnn#define	VXGE_HAL_TEST_RDCRDTARB_CFG3_TIMEOUT4_MAP(val)	    vBIT(val, 27, 5)
6233221167Sgnn/* 0x07980 */	u64	test_rdcrdtarb_cfg4;
6234221167Sgnn#define	VXGE_HAL_TEST_RDCRDTARB_CFG4_BLOCK_VPLANE_TIMEOUT1_EN mBIT(3)
6235221167Sgnn#define	VXGE_HAL_TEST_RDCRDTARB_CFG4_BLOCK_VPLANE_TIMEOUT2_EN mBIT(7)
6236221167Sgnn#define	VXGE_HAL_TEST_RDCRDTARB_CFG4_BLOCK_VPLANE_TIMEOUT3_EN mBIT(11)
6237221167Sgnn#define	VXGE_HAL_TEST_RDCRDTARB_CFG4_BLOCK_VPLANE_TIMEOUT4_EN mBIT(15)
6238221167Sgnn/* 0x07988 */	u64	pic_debug_control;
6239221167Sgnn#define	VXGE_HAL_PIC_DEBUG_CONTROL_DBG_ALL_CLKA_SEL(val)    vBIT(val, 0, 4)
6240221167Sgnn#define	VXGE_HAL_PIC_DEBUG_CONTROL_DBG_ALL_CLKB_SEL(val)    vBIT(val, 4, 4)
6241221167Sgnn#define	VXGE_HAL_PIC_DEBUG_CONTROL_DBG_ALL_DA_SEL(val)	    vBIT(val, 10, 6)
6242221167Sgnn#define	VXGE_HAL_PIC_DEBUG_CONTROL_DBG_ALL_DB_SEL(val)	    vBIT(val, 18, 6)
6243221167Sgnn#define	VXGE_HAL_PIC_DEBUG_CONTROL_DBGA_SEL(val)	    vBIT(val, 28, 4)
6244221167Sgnn#define	VXGE_HAL_PIC_DEBUG_CONTROL_DBGB_SEL(val)	    vBIT(val, 32, 4)
6245221167Sgnn	u8	unused079d8[0x079d8 - 0x07990];
6246221167Sgnn
6247221167Sgnn/* 0x079d8 */	u64	spi_control_3_reg;
6248221167Sgnn#define	VXGE_HAL_SPI_CONTROL_3_REG_SECTOR_0_WR_EN(val)	    vBIT(val, 0, 32)
6249221167Sgnn/* 0x079e0 */	u64	clock_cfg0;
6250221167Sgnn#define	VXGE_HAL_CLOCK_CFG0_ONE_LRO_EN			    mBIT(3)
6251221167Sgnn#define	VXGE_HAL_CLOCK_CFG0_ONE_IWARP_EN		    mBIT(7)
6252221167Sgnn/* 0x079e8 */	u64	stats_bp_ctrl;
6253221167Sgnn#define	VXGE_HAL_STATS_BP_CTRL_WR_XON			    mBIT(7)
6254221167Sgnn/* 0x079f0 */	u64	kdfcdma_bp_ctrl;
6255221167Sgnn#define	VXGE_HAL_KDFCDMA_BP_CTRL_RD_XON			    mBIT(3)
6256221167Sgnn/* 0x079f8 */	u64	intctl_bp_ctrl;
6257221167Sgnn#define	VXGE_HAL_INTCTL_BP_CTRL_WR_XON			    mBIT(3)
6258221167Sgnn/* 0x07a00 */	u64	vector_srpcim_alarm_map[9];
6259221167Sgnn#define	VXGE_HAL_VECTOR_SRPCIM_ALARM_MAP_VECTOR_SRPCIM_ALARM_MAP(val)\
6260221167Sgnn							    vBIT(val, 17, 7)
6261221167Sgnn	u8	unused07b10[0x07b10 - 0x07a48];
6262221167Sgnn
6263221167Sgnn/* 0x07b10 */	u64	vplane_rdcrdtarb_cfg0[17];
6264221167Sgnn#define	VXGE_HAL_VPLANE_RDCRDTARB_CFG0_TAGS_THRESHOLD_XOFF(val)\
6265221167Sgnn							    vBIT(val, 27, 5)
6266221167Sgnn#define	VXGE_HAL_VPLANE_RDCRDTARB_CFG0_MAX_OUTSTANDING_RDS(val)\
6267221167Sgnn							    vBIT(val, 34, 6)
6268221167Sgnn	u8	unused07ba0[0x07ba0 - 0x07b98];
6269221167Sgnn
6270221167Sgnn/* 0x07ba0 */	u64	mrpcim_spi_control;
6271221167Sgnn#define	VXGE_HAL_MRPCIM_SPI_CONTROL_KEY(val)		    vBIT(val, 0, 4)
6272221167Sgnn#define	VXGE_HAL_MRPCIM_SPI_CONTROL_SEL1		    mBIT(4)
6273221167Sgnn#define	VXGE_HAL_MRPCIM_SPI_CONTROL_NACK		    mBIT(5)
6274221167Sgnn#define	VXGE_HAL_MRPCIM_SPI_CONTROL_DONE		    mBIT(6)
6275221167Sgnn#define	VXGE_HAL_MRPCIM_SPI_CONTROL_REQ			    mBIT(7)
6276221167Sgnn#define	VXGE_HAL_MRPCIM_SPI_CONTROL_BYTE_CNT(val)	    vBIT(val, 29, 3)
6277221167Sgnn#define	VXGE_HAL_MRPCIM_SPI_CONTROL_CMD(val)		    vBIT(val, 32, 8)
6278221167Sgnn#define	VXGE_HAL_MRPCIM_SPI_CONTROL_ADD(val)		    vBIT(val, 40, 24)
6279221167Sgnn/* 0x07ba8 */	u64	mrpcim_spi_data;
6280221167Sgnn#define	VXGE_HAL_MRPCIM_SPI_DATA_SPI_RWDATA(val)	    vBIT(val, 0, 64)
6281221167Sgnn/* 0x07bb0 */	u64	mrpcim_spi_write_protect;
6282221167Sgnn#define	VXGE_HAL_MRPCIM_SPI_WRITE_PROTECT_HWPE		    mBIT(7)
6283221167Sgnn#define	VXGE_HAL_MRPCIM_SPI_WRITE_PROTECT_SPI_16ADDR_EN	    mBIT(14)
6284221167Sgnn#define	VXGE_HAL_MRPCIM_SPI_WRITE_PROTECT_SPI_2DEV_EN	    mBIT(15)
6285221167Sgnn#define	VXGE_HAL_MRPCIM_SPI_WRITE_PROTECT_SLOWCK	    mBIT(63)
6286221167Sgnn	u8	unused07be0[0x07be0 - 0x07bb8];
6287221167Sgnn
6288221167Sgnn/* 0x07be0 */	u64	chip_full_reset;
6289221167Sgnn#define	VXGE_HAL_CHIP_FULL_RESET_CHIP_FULL_RESET(val)	    vBIT(val, 0, 8)
6290221167Sgnn/* 0x07be8 */	u64	bf_sw_reset;
6291221167Sgnn#define	VXGE_HAL_BF_SW_RESET_BF_SW_RESET(val)		    vBIT(val, 0, 8)
6292221167Sgnn/* 0x07bf0 */	u64	sw_reset_status;
6293221167Sgnn#define	VXGE_HAL_SW_RESET_STATUS_RESET_CMPLT		    mBIT(7)
6294221167Sgnn#define	VXGE_HAL_SW_RESET_STATUS_INIT_CMPLT		    mBIT(15)
6295221167Sgnn	u8	unused07c28[0x07c20 - 0x07bf8];
6296221167Sgnn
6297221167Sgnn/* 0x07c20 */	u64	sw_reset_cfg1;
6298221167Sgnn#define	VXGE_HAL_SW_RESET_CFG1_TYPE			    mBIT(0)
6299221167Sgnn#define	VXGE_HAL_SW_RESET_CFG1_WAIT_TIME_FOR_FLUSH_PCI(val) vBIT(val, 7, 25)
6300221167Sgnn#define	VXGE_HAL_SW_RESET_CFG1_SOPR_ASSERT_TIME(val)	    vBIT(val, 32, 4)
6301221167Sgnn#define	VXGE_HAL_SW_RESET_CFG1_WAIT_TIME_AFTER_RESET(val)   vBIT(val, 38, 25)
6302221167Sgnn/* 0x07c28 */	u64	ric_timeout;
6303221167Sgnn#define	VXGE_HAL_RIC_TIMEOUT_EN				    mBIT(3)
6304221167Sgnn#define	VXGE_HAL_RIC_TIMEOUT_VAL(val)			    vBIT(val, 32, 32)
6305221167Sgnn/* 0x07c30 */	u64	mrpcim_pci_config_access_cfg1;
6306221167Sgnn#define	VXGE_HAL_MRPCIM_PCI_CONFIG_ACCESS_CFG1_ADDRESS(val) vBIT(val, 4, 10)
6307221167Sgnn#define	VXGE_HAL_MRPCIM_PCI_CONFIG_ACCESS_CFG1_VPLANE(val)  vBIT(val, 19, 5)
6308221167Sgnn#define	VXGE_HAL_MRPCIM_PCI_CONFIG_ACCESS_CFG1_FUNC(val)    vBIT(val, 27, 5)
6309221167Sgnn#define	VXGE_HAL_MRPCIM_PCI_CONFIG_ACCESS_CFG1_RD_OR_WRN    mBIT(39)
6310221167Sgnn/* 0x07c38 */	u64	mrpcim_pci_config_access_cfg2;
6311221167Sgnn#define	VXGE_HAL_MRPCIM_PCI_CONFIG_ACCESS_CFG2_REQ	    mBIT(0)
6312221167Sgnn/* 0x07c40 */	u64	mrpcim_pci_config_access_status;
6313221167Sgnn#define	VXGE_HAL_MRPCIM_PCI_CONFIG_ACCESS_STATUS_ACCESS_ERR mBIT(0)
6314221167Sgnn#define	VXGE_HAL_MRPCIM_PCI_CONFIG_ACCESS_STATUS_DATA(val)  vBIT(val, 32, 32)
6315221167Sgnn	u8	unused07ca8[0x07ca8 - 0x07c48];
6316221167Sgnn
6317221167Sgnn/* 0x07ca8 */	u64	rdcrdtarb_status0_vplane[17];
6318221167Sgnn#define	VXGE_HAL_RDCRDTARB_STATUS0_VPLANE_RDCRDTARB_ABS_AVAIL_NP_H(val)\
6319221167Sgnn							    vBIT(val, 0, 8)
6320221167Sgnn/* 0x07d30 */	u64	mrpcim_debug_stats0;
6321221167Sgnn#define	VXGE_HAL_MRPCIM_DEBUG_STATS0_INI_WR_DROP(val)	    vBIT(val, 0, 32)
6322221167Sgnn#define	VXGE_HAL_MRPCIM_DEBUG_STATS0_INI_RD_DROP(val)	    vBIT(val, 32, 32)
6323221167Sgnn/* 0x07d38 */	u64	mrpcim_debug_stats1_vplane[17];
6324221167Sgnn#define	VXGE_HAL_MRPCIM_DEBUG_STATS1_VPLANE_WRCRDTARB_PH_CRDT_DEPLETED(val)\
6325221167Sgnn							    vBIT(val, 32, 32)
6326221167Sgnn/* 0x07dc0 */	u64	mrpcim_debug_stats2_vplane[17];
6327221167Sgnn#define	VXGE_HAL_MRPCIM_DEBUG_STATS2_VPLANE_WRCRDTARB_PD_CRDT_DEPLETED(val)\
6328221167Sgnn							    vBIT(val, 32, 32)
6329221167Sgnn/* 0x07e48 */	u64	mrpcim_debug_stats3_vplane[17];
6330221167Sgnn#define	VXGE_HAL_MRPCIM_DEBUG_STATS3_VPLANE_RDCRDTARB_NPH_CRDT_DEPLETED(val)\
6331221167Sgnn							    vBIT(val, 32, 32)
6332221167Sgnn/* 0x07ed0 */	u64	mrpcim_debug_stats4;
6333221167Sgnn#define	VXGE_HAL_MRPCIM_DEBUG_STATS4_INI_WR_VPIN_DROP(val)  vBIT(val, 0, 32)
6334221167Sgnn#define	VXGE_HAL_MRPCIM_DEBUG_STATS4_INI_RD_VPIN_DROP(val)  vBIT(val, 32, 32)
6335221167Sgnn/* 0x07ed8 */	u64	genstats_count01;
6336221167Sgnn#define	VXGE_HAL_GENSTATS_COUNT01_GENSTATS_COUNT1(val)	    vBIT(val, 0, 32)
6337221167Sgnn#define	VXGE_HAL_GENSTATS_COUNT01_GENSTATS_COUNT0(val)	    vBIT(val, 32, 32)
6338221167Sgnn/* 0x07ee0 */	u64	genstats_count23;
6339221167Sgnn#define	VXGE_HAL_GENSTATS_COUNT23_GENSTATS_COUNT3(val)	    vBIT(val, 0, 32)
6340221167Sgnn#define	VXGE_HAL_GENSTATS_COUNT23_GENSTATS_COUNT2(val)	    vBIT(val, 32, 32)
6341221167Sgnn/* 0x07ee8 */	u64	genstats_count4;
6342221167Sgnn#define	VXGE_HAL_GENSTATS_COUNT4_GENSTATS_COUNT4(val)	    vBIT(val, 32, 32)
6343221167Sgnn/* 0x07ef0 */	u64	genstats_count5;
6344221167Sgnn#define	VXGE_HAL_GENSTATS_COUNT5_GENSTATS_COUNT5(val)	    vBIT(val, 32, 32)
6345221167Sgnn/* 0x07ef8 */	u64	mrpcim_mmio_cfg1;
6346221167Sgnn#define	VXGE_HAL_MRPCIM_MMIO_CFG1_WRITE_DATA(val)	    vBIT(val, 0, 32)
6347221167Sgnn#define	VXGE_HAL_MRPCIM_MMIO_CFG1_ADDRESS(val)		    vBIT(val, 34, 6)
6348221167Sgnn#define	VXGE_HAL_MRPCIM_MMIO_CFG1_MRIOVCTL_READ_DATA(val)   vBIT(val, 48, 16)
6349221167Sgnn/* 0x07f00 */	u64	mrpcim_mmio_cfg2;
6350221167Sgnn#define	VXGE_HAL_MRPCIM_MMIO_CFG2_WRITE_CS		    mBIT(0)
6351221167Sgnn/* 0x07f08 */	u64	genstats_cfg[6];
6352221167Sgnn#define	VXGE_HAL_GENSTATS_CFG_DTYPE_SEL(val)		    vBIT(val, 3, 5)
6353221167Sgnn#define	VXGE_HAL_GENSTATS_CFG_CLIENT_NO_SEL(val)	    vBIT(val, 9, 3)
6354221167Sgnn#define	VXGE_HAL_GENSTATS_CFG_WR_RD_CPL_SEL(val)	    vBIT(val, 14, 2)
6355221167Sgnn#define	VXGE_HAL_GENSTATS_CFG_VPATH_SEL(val)		    vBIT(val, 31, 17)
6356221167Sgnn/* 0x07f38 */	u64	genstat_64bit_cfg;
6357221167Sgnn#define	VXGE_HAL_GENSTAT_64BIT_CFG_EN_FOR_GENSTATS0	    mBIT(3)
6358221167Sgnn#define	VXGE_HAL_GENSTAT_64BIT_CFG_EN_FOR_GENSTATS2	    mBIT(7)
6359221167Sgnn/* 0x07f40 */	u64	pll_slip_counters;
6360221167Sgnn#define	VXGE_HAL_PLL_SLIP_COUNTERS_CMG(val)		    vBIT(val, 0, 16)
6361221167Sgnn#define	VXGE_HAL_PLL_SLIP_COUNTERS_FB(val)		    vBIT(val, 16, 16)
6362221167Sgnn#define	VXGE_HAL_PLL_SLIP_COUNTERS_X(val)		    vBIT(val, 32, 16)
6363221167Sgnn	u8	unused08000[0x08000 - 0x07f48];
6364221167Sgnn
6365221167Sgnn/* 0x08000 */	u64	gcmg3_int_status;
6366221167Sgnn#define	VXGE_HAL_GCMG3_INT_STATUS_GSTC_ERR0_GSTC0_INT	    mBIT(0)
6367221167Sgnn#define	VXGE_HAL_GCMG3_INT_STATUS_GSTC_ERR1_GSTC1_INT	    mBIT(1)
6368221167Sgnn#define	VXGE_HAL_GCMG3_INT_STATUS_GH2L_ERR0_GH2L0_INT	    mBIT(2)
6369221167Sgnn#define	VXGE_HAL_GCMG3_INT_STATUS_GHSQ_ERR_GH2L1_INT	    mBIT(3)
6370221167Sgnn#define	VXGE_HAL_GCMG3_INT_STATUS_GHSQ_ERR2_GH2L2_INT	    mBIT(4)
6371221167Sgnn#define	VXGE_HAL_GCMG3_INT_STATUS_GH2L_SMERR0_GH2L3_INT	    mBIT(5)
6372221167Sgnn#define	VXGE_HAL_GCMG3_INT_STATUS_GHSQ_ERR3_GH2L4_INT	    mBIT(6)
6373221167Sgnn/* 0x08008 */	u64	gcmg3_int_mask;
6374221167Sgnn/* 0x08010 */	u64	gstc_err0_reg;
6375221167Sgnn#define	VXGE_HAL_GSTC_ERR0_REG_STC_BDM_CACHE_DB_ERR(val)    vBIT(val, 0, 3)
6376221167Sgnn#define	VXGE_HAL_GSTC_ERR0_REG_STC_BDM_CMRSP_DB_ERR(val)    vBIT(val, 3, 5)
6377221167Sgnn#define	VXGE_HAL_GSTC_ERR0_REG_STC_ECI_CACHE0_DB_ERR(val)   vBIT(val, 8, 4)
6378221167Sgnn#define	VXGE_HAL_GSTC_ERR0_REG_STC_ECI_CACHE1_DB_ERR(val)   vBIT(val, 12, 4)
6379221167Sgnn#define	VXGE_HAL_GSTC_ERR0_REG_STC_H2L_EVENT_DB_ERR(val)    vBIT(val, 16, 5)
6380221167Sgnn#define	VXGE_HAL_GSTC_ERR0_REG_STC_PRM_EVENT_DB_ERR(val)    vBIT(val, 21, 3)
6381221167Sgnn#define	VXGE_HAL_GSTC_ERR0_REG_STC_SRCH_MEM_DB_ERR(val)	    vBIT(val, 24, 2)
6382221167Sgnn#define	VXGE_HAL_GSTC_ERR0_REG_STC_CMCIF_RD_DATA_DB_ERR	    mBIT(26)
6383221167Sgnn#define	VXGE_HAL_GSTC_ERR0_REG_STC_BDM_CACHE_SG_ERR(val)    vBIT(val, 32, 3)
6384221167Sgnn#define	VXGE_HAL_GSTC_ERR0_REG_STC_BDM_CMRSP_SG_ERR(val)    vBIT(val, 35, 5)
6385221167Sgnn#define	VXGE_HAL_GSTC_ERR0_REG_STC_ECI_CACHE0_SG_ERR(val)   vBIT(val, 40, 4)
6386221167Sgnn#define	VXGE_HAL_GSTC_ERR0_REG_STC_ECI_CACHE1_SG_ERR(val)   vBIT(val, 44, 4)
6387221167Sgnn#define	VXGE_HAL_GSTC_ERR0_REG_STC_H2L_EVENT_SG_ERR(val)    vBIT(val, 48, 5)
6388221167Sgnn#define	VXGE_HAL_GSTC_ERR0_REG_STC_PRM_EVENT_SG_ERR(val)    vBIT(val, 53, 3)
6389221167Sgnn#define	VXGE_HAL_GSTC_ERR0_REG_STC_SRCH_MEM_SG_ERR(val)	    vBIT(val, 56, 2)
6390221167Sgnn/* 0x08018 */	u64	gstc_err0_mask;
6391221167Sgnn/* 0x08020 */	u64	gstc_err0_alarm;
6392221167Sgnn/* 0x08028 */	u64	gstc_err1_reg;
6393221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_RPEIF_REQ_FIFO_ERR	    mBIT(0)
6394221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_RPEIF_ECRESP_FIFO_ERR    mBIT(1)
6395221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_RPEIF_BUFFRESP_FIFO_ERR  mBIT(2)
6396221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_H2L_EVENT_FIFO_ERR	    mBIT(3)
6397221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_ARB_RPE_FIFO_ERR	    mBIT(4)
6398221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_ARB_REQ_FIFO_ERR	    mBIT(5)
6399221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_SSM_EVENT_FIFO_ERR	    mBIT(6)
6400221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_SSM_CMRSP_FIFO_ERR	    mBIT(7)
6401221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_ECI_ARB_FIFO_ERR	    mBIT(8)
6402221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_PRM_EVENT_FIFO_ERR	    mBIT(9)
6403221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_PRM_PAC_FIFO_ERR	    mBIT(10)
6404221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_BDM_EVENT_FIFO_ERR	    mBIT(11)
6405221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_BDM_CMRSP_FIFO_ERR	    mBIT(12)
6406221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_CMCIF_FIFO_ERR	    mBIT(13)
6407221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_CP2STC_FIFO_ERR	    mBIT(14)
6408221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_CPIF_CREDIT_FIFO_ERR	    mBIT(15)
6409221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_RPEIF_SHADOW_ERR	    mBIT(16)
6410221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_ARB_REQ_SHADOW_ERR	    mBIT(17)
6411221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_ARB_CTL_SHADOW_ERR	    mBIT(18)
6412221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_SCC_SHADOW_ERR	    mBIT(19)
6413221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_SSM_SHADOW_ERR	    mBIT(20)
6414221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_SSM_SYNC_SHADOW_ERR	    mBIT(21)
6415221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_ECI_ARB_SHADOW_ERR	    mBIT(22)
6416221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_ECI_SYNC_SHADOW_ERR	    mBIT(23)
6417221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_ECI_EPE_SHADOW_ERR	    mBIT(24)
6418221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_PRM_PAC_SHADOW_ERR	    mBIT(25)
6419221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_PRM_PSM_SHADOW_ERR	    mBIT(26)
6420221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_PRM_PRC_SHADOW_ERR	    mBIT(27)
6421221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_BDM_SHADOW_ERR	    mBIT(28)
6422221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_CMCIF_SHADOW_ERR	    mBIT(29)
6423221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_CPIF_SHADOW_ERR	    mBIT(30)
6424221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_SCC_CLM_ERR		    mBIT(32)
6425221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_SCC_RMM_FSM_ERR	    mBIT(33)
6426221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_ECI_EPE_FSM_ERR	    mBIT(34)
6427221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_PRM_PAC_PBLESIZE0_ERR    mBIT(35)
6428221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_PRM_PAC_QUOTIENT_ERR	    mBIT(36)
6429221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_PRM_PRC_FSM_ERR	    mBIT(37)
6430221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_BDM_FSM_ERR		    mBIT(38)
6431221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_BDM_WRAP_ERR		    mBIT(39)
6432221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_RPEIF_BUFFER_ERR	    mBIT(40)
6433221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_CMCIF_FSM_ERR	    mBIT(41)
6434221167Sgnn#define	VXGE_HAL_GSTC_ERR1_REG_STC_UNK_CP_MSG_TYPE	    mBIT(42)
6435221167Sgnn/* 0x08030 */	u64	gstc_err1_mask;
6436221167Sgnn/* 0x08038 */	u64	gstc_err1_alarm;
6437221167Sgnn/* 0x08040 */	u64	gh2l_err0_reg;
6438221167Sgnn#define	VXGE_HAL_GH2L_ERR0_REG_H2L_HOC_DATX_DB_ERR(val)	    vBIT(val, 0, 2)
6439221167Sgnn#define	VXGE_HAL_GH2L_ERR0_REG_H2L_WRDBL0_DB_ERR(val)	    vBIT(val, 2, 2)
6440221167Sgnn#define	VXGE_HAL_GH2L_ERR0_REG_H2L_WRDBL1_DB_ERR(val)	    vBIT(val, 4, 2)
6441221167Sgnn#define	VXGE_HAL_GH2L_ERR0_REG_H2L_WRBUF_DB_ERR(val)	    vBIT(val, 6, 2)
6442221167Sgnn#define	VXGE_HAL_GH2L_ERR0_REG_H2L_RD_RSP_DB_ERR	    mBIT(8)
6443221167Sgnn#define	VXGE_HAL_GH2L_ERR0_REG_H2L_CMCRSP_DB_ERR(val)	    vBIT(val, 9, 4)
6444221167Sgnn#define	VXGE_HAL_GH2L_ERR0_REG_H2L_HOC_HEAD_DB_ERR(val)	    vBIT(val, 13, 2)
6445221167Sgnn#define	VXGE_HAL_GH2L_ERR0_REG_H2L_OD_MEM_PA_DB_ERR	    mBIT(15)
6446221167Sgnn#define	VXGE_HAL_GH2L_ERR0_REG_H2L_OD_MEM_PB_DB_ERR	    mBIT(16)
6447221167Sgnn#define	VXGE_HAL_GH2L_ERR0_REG_H2L_HOC_DATX_SG_ERR(val)	    vBIT(val, 32, 2)
6448221167Sgnn#define	VXGE_HAL_GH2L_ERR0_REG_H2L_WRDBL0_SG_ERR(val)	    vBIT(val, 34, 2)
6449221167Sgnn#define	VXGE_HAL_GH2L_ERR0_REG_H2L_WRDBL1_SG_ERR(val)	    vBIT(val, 36, 2)
6450221167Sgnn#define	VXGE_HAL_GH2L_ERR0_REG_H2L_WRBUF_SG_ERR(val)	    vBIT(val, 38, 2)
6451221167Sgnn#define	VXGE_HAL_GH2L_ERR0_REG_H2L_CMCRSP_SG_ERR(val)	    vBIT(val, 41, 4)
6452221167Sgnn#define	VXGE_HAL_GH2L_ERR0_REG_H2L_HOC_HEAD_SG_ERR(val)	    vBIT(val, 45, 2)
6453221167Sgnn#define	VXGE_HAL_GH2L_ERR0_REG_H2L_OD_MEM_PA_SG_ERR	    mBIT(47)
6454221167Sgnn#define	VXGE_HAL_GH2L_ERR0_REG_H2L_OD_MEM_PB_SG_ERR	    mBIT(48)
6455221167Sgnn/* 0x08048 */	u64	gh2l_err0_mask;
6456221167Sgnn/* 0x08050 */	u64	gh2l_err0_alarm;
6457221167Sgnn/* 0x08058 */	u64	ghsq_err_reg;
6458221167Sgnn#define	VXGE_HAL_GHSQ_ERR_REG_H2L_CMP_WR_COMP_OFLOW_ERR	    mBIT(0)
6459221167Sgnn#define	VXGE_HAL_GHSQ_ERR_REG_H2L_CMP_WR_COMP_UFLOW_ERR	    mBIT(1)
6460221167Sgnn#define	VXGE_HAL_GHSQ_ERR_REG_H2L_DAT_CTL_OFLOW_ERR	    mBIT(2)
6461221167Sgnn#define	VXGE_HAL_GHSQ_ERR_REG_H2L_DAT_CTL_UFLOW_ERR	    mBIT(3)
6462221167Sgnn#define	VXGE_HAL_GHSQ_ERR_REG_H2L_DAT_OFLOW_ERR		    mBIT(4)
6463221167Sgnn#define	VXGE_HAL_GHSQ_ERR_REG_H2L_DAT_UFLOW_ERR		    mBIT(5)
6464221167Sgnn#define	VXGE_HAL_GHSQ_ERR_REG_H2L_WR_DAT224_BB_OFLOW_ERR    mBIT(6)
6465221167Sgnn#define	VXGE_HAL_GHSQ_ERR_REG_H2L_WR_DAT224_BB_UFLOW_ERR    mBIT(7)
6466221167Sgnn#define	VXGE_HAL_GHSQ_ERR_REG_H2L_WR_REQ_OFLOW_ERR	    mBIT(8)
6467221167Sgnn#define	VXGE_HAL_GHSQ_ERR_REG_H2L_WR_REQ_UFLOW_ERR	    mBIT(9)
6468221167Sgnn#define	VXGE_HAL_GHSQ_ERR_REG_H2L_WRDBL_OFLOW_ERR	    mBIT(10)
6469221167Sgnn#define	VXGE_HAL_GHSQ_ERR_REG_H2L_WRDBL_UFLOW_ERR	    mBIT(11)
6470221167Sgnn#define	VXGE_HAL_GHSQ_ERR_REG_H2L_HOC_XFER_DATX_UFLOW_ERR   mBIT(12)
6471221167Sgnn#define	VXGE_HAL_GHSQ_ERR_REG_H2L_HOC_XFER_CTLX_UFLOW_ERR   mBIT(13)
6472221167Sgnn#define	VXGE_HAL_GHSQ_ERR_REG_H2L_CMP_RD_RSP_OFLOW_ERR	    mBIT(14)
6473221167Sgnn#define	VXGE_HAL_GHSQ_ERR_REG_H2L_CMP_RD_RSP_UFLOW_ERR	    mBIT(15)
6474221167Sgnn#define	VXGE_HAL_GHSQ_ERR_REG_H2L_CMP_RD_TRANS_POPCRDCNT_OFLOW_ERR mBIT(16)
6475221167Sgnn#define	VXGE_HAL_GHSQ_ERR_REG_H2L_CMP_RD_TRANS_POPCRDCNT_UFLOW_ERR mBIT(17)
6476221167Sgnn/* 0x08060 */	u64	ghsq_err_mask;
6477221167Sgnn/* 0x08068 */	u64	ghsq_err_alarm;
6478221167Sgnn/* 0x08070 */	u64	ghsq_err2_reg;
6479221167Sgnn#define	VXGE_HAL_GHSQ_ERR2_REG_H2L_OFLOW_ERR(n)		    mBIT(n)
6480221167Sgnn#define	VXGE_HAL_GHSQ_ERR2_REG_H2L_UFLOW_ERR(n)		    mBIT(n)
6481221167Sgnn/* 0x08078 */	u64	ghsq_err2_mask;
6482221167Sgnn/* 0x08080 */	u64	ghsq_err2_alarm;
6483221167Sgnn/* 0x08088 */	u64	ghsq_err3_reg;
6484221167Sgnn#define	VXGE_HAL_GHSQ_ERR3_REG_H2L_OFLOW_ERR(n)		    mBIT(n)
6485221167Sgnn#define	VXGE_HAL_GHSQ_ERR3_REG_H2L_UFLOW_ERR(n)		    mBIT(n)
6486221167Sgnn/* 0x08090 */	u64	ghsq_err3_mask;
6487221167Sgnn/* 0x08098 */	u64	ghsq_err3_alarm;
6488221167Sgnn/* 0x080a0 */	u64	gh2l_smerr0_reg;
6489221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_OAE_HOPIF_SM_ERR	    mBIT(0)
6490221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_OAE_NR_SM_ERR	    mBIT(1)
6491221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_OAE_HOF_SM_ERR	    mBIT(2)
6492221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_OAE_ROP_SM_ERR	    mBIT(3)
6493221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_OAE_OADE_SM_ERR	    mBIT(4)
6494221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_OAE_ODOG_SM_ERR	    mBIT(5)
6495221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_BATCH_DONE_SM_ERROR0 mBIT(6)
6496221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_BATCH_DONE_SM_ERROR1 mBIT(7)
6497221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_BATCH_DONE_SM_ERROR2 mBIT(8)
6498221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_BATCH_DONE_SM_ERROR3 mBIT(9)
6499221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_DOGLE_SM_ERROR0    mBIT(10)
6500221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_DOGLE_SM_ERROR1    mBIT(11)
6501221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_DOGLE_SM_ERROR2    mBIT(12)
6502221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_DOGLE_SM_ERROR3    mBIT(13)
6503221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_ERR_KILL_SM_ERROR0 mBIT(14)
6504221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_ERR_KILL_SM_ERROR1 mBIT(15)
6505221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_ERR_KILL_SM_ERROR2 mBIT(16)
6506221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_ERR_KILL_SM_ERROR3 mBIT(17)
6507221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_MSG_GEN_SM_ERROR0  mBIT(18)
6508221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_MSG_GEN_SM_ERROR1  mBIT(19)
6509221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_MSG_GEN_SM_ERROR2  mBIT(20)
6510221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_MSG_GEN_SM_ERROR3  mBIT(21)
6511221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_ORD_SM_ERROR0	    mBIT(22)
6512221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_ORD_SM_ERROR1	    mBIT(23)
6513221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_ORD_SM_ERROR2	    mBIT(24)
6514221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_ORD_SM_ERROR3	    mBIT(25)
6515221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_DOG_STAG_KILL_SM_ERROR mBIT(26)
6516221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_H2L_CPIF_IMP_SM_ERROR  mBIT(27)
6517221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_H2L_CPIF_OMP_SM_ERROR  mBIT(28)
6518221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_H2L_CPIF_RECALL_SM_ERROR mBIT(29)
6519221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_LOG_CCTL_FIFO_ERR	    mBIT(30)
6520221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_RETXK_CCTL_FIFO_ERR    mBIT(31)
6521221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_HOP_HCC_HANDSHAKE_ERR  mBIT(32)
6522221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_HOP_ARB_HANDSHAKE_ERR  mBIT(33)
6523221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_HOP_RETXK_HANDSHAKE_ERR mBIT(34)
6524221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_HOP_OAE_HANDSHAKE_ERR  mBIT(35)
6525221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_HOP_VPATH_ERR	    mBIT(36)
6526221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_HOP_HO_SIZE_ERR	    mBIT(37)
6527221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_HOP_HO_PARSE_ERR	    mBIT(38)
6528221167Sgnn#define	VXGE_HAL_GH2L_SMERR0_REG_H2L_HOP_ARB_SM_ERR	    mBIT(39)
6529221167Sgnn/* 0x080a8 */	u64	gh2l_smerr0_mask;
6530221167Sgnn/* 0x080b0 */	u64	gh2l_smerr0_alarm;
6531221167Sgnn/* 0x080b8 */	u64	hcc_alarm_reg;
6532221167Sgnn#define	VXGE_HAL_HCC_ALARM_REG_H2L_RWCRA_RW0_SG_ERR(val)    vBIT(val, 0, 4)
6533221167Sgnn#define	VXGE_HAL_HCC_ALARM_REG_H2L_RWCRA_RW0_DB_ERR(val)    vBIT(val, 4, 4)
6534221167Sgnn#define	VXGE_HAL_HCC_ALARM_REG_H2L_RWCRA_RW1_SG_ERR(val)    vBIT(val, 8, 4)
6535221167Sgnn#define	VXGE_HAL_HCC_ALARM_REG_H2L_RWCRA_RW1_DB_ERR(val)    vBIT(val, 12, 4)
6536221167Sgnn#define	VXGE_HAL_HCC_ALARM_REG_H2L_CWBC_FSM_ERR		    mBIT(19)
6537221167Sgnn#define	VXGE_HAL_HCC_ALARM_REG_H2L_RCC_FSM_ERR		    mBIT(23)
6538221167Sgnn/* 0x080c0 */	u64	hcc_alarm_mask;
6539221167Sgnn/* 0x080c8 */	u64	hcc_alarm_alarm;
6540221167Sgnn/* 0x080d0 */	u64	gstc_cfg0;
6541221167Sgnn#define	VXGE_HAL_GSTC_CFG0_RPE_PF_ENA			    mBIT(7)
6542221167Sgnn#define	VXGE_HAL_GSTC_CFG0_SCC_MODE			    mBIT(15)
6543221167Sgnn#define	VXGE_HAL_GSTC_CFG0_SCC_NBR_FREE_SLOTS(val)	    vBIT(val, 18, 6)
6544221167Sgnn#define	VXGE_HAL_GSTC_CFG0_STC_LEFT_HASH_INDEX(val)	    vBIT(val, 27, 5)
6545221167Sgnn#define	VXGE_HAL_GSTC_CFG0_STC_RIGHT_HASH_INDEX(val)	    vBIT(val, 35, 5)
6546221167Sgnn#define	VXGE_HAL_GSTC_CFG0_INCL_ECI_FIFOS_PBL_SYNC	    mBIT(47)
6547221167Sgnn#define	VXGE_HAL_GSTC_CFG0_MW_LOCAL_ACCESS_ENA		    mBIT(55)
6548221167Sgnn#define	VXGE_HAL_GSTC_CFG0_LD_FW_CTRL_FIELDS		    mBIT(62)
6549221167Sgnn#define	VXGE_HAL_GSTC_CFG0_ONLY_ROW0_DUSE1_WRITABLE	    mBIT(63)
6550221167Sgnn/* 0x080d8 */	u64	gstc_cfg1;
6551221167Sgnn#define	VXGE_HAL_GSTC_CFG1_INDIRECT_MODE(val)		    vBIT(val, 0, 17)
6552221167Sgnn#define	VXGE_HAL_GSTC_CFG1_RPE_PF_COUNTDOWN(val)	    vBIT(val, 36, 12)
6553221167Sgnn#define	VXGE_HAL_GSTC_CFG1_BDM_RATE_CTRL(val)		    vBIT(val, 54, 2)
6554221167Sgnn#define	VXGE_HAL_GSTC_CFG1_BDM_EXTRA_RPE_PRM_RD		    mBIT(63)
6555221167Sgnn/* 0x080e0 */	u64	gstc_cfg2;
6556221167Sgnn#define	VXGE_HAL_GSTC_CFG2_MAX_FRE_CMREQ_ENTRIES(val)	    vBIT(val, 5, 3)
6557221167Sgnn#define	VXGE_HAL_GSTC_CFG2_NO_STAG_KILL_WIRE_INV	    mBIT(12)
6558221167Sgnn#define	VXGE_HAL_GSTC_CFG2_NO_STAG_KILL_CP_INV		    mBIT(13)
6559221167Sgnn#define	VXGE_HAL_GSTC_CFG2_NO_STAG_KILL_CP_DEALLOC	    mBIT(14)
6560221167Sgnn#define	VXGE_HAL_GSTC_CFG2_NO_STAG_KILL_CP_SUSP		    mBIT(15)
6561221167Sgnn#define	VXGE_HAL_GSTC_CFG2_BDM_CACHE_ECC_ENABLE_N	    mBIT(16)
6562221167Sgnn#define	VXGE_HAL_GSTC_CFG2_BDM_CMRSP_ECC_ENABLE_N	    mBIT(17)
6563221167Sgnn#define	VXGE_HAL_GSTC_CFG2_ECI_CACHE0_ECC_ENABLE_N	    mBIT(18)
6564221167Sgnn#define	VXGE_HAL_GSTC_CFG2_ECI_CACHE1_ECC_ENABLE_N	    mBIT(19)
6565221167Sgnn#define	VXGE_HAL_GSTC_CFG2_H2L_EVENT_ECC_ENABLE_N	    mBIT(20)
6566221167Sgnn#define	VXGE_HAL_GSTC_CFG2_PRM_EVENT_ECC_ENABLE_N	    mBIT(21)
6567221167Sgnn#define	VXGE_HAL_GSTC_CFG2_SRCH_MEM_ECC_ENABLE_N	    mBIT(22)
6568221167Sgnn#define	VXGE_HAL_GSTC_CFG2_GPSYNC_WAIT_TOKEN_ENABLE	    mBIT(29)
6569221167Sgnn#define	VXGE_HAL_GSTC_CFG2_GPSYNC_CNTDOWN_TIMER_ENABLE	    mBIT(30)
6570221167Sgnn#define	VXGE_HAL_GSTC_CFG2_GPSYNC_SRC_NOTIFY_ENABLE	    mBIT(31)
6571221167Sgnn#define	VXGE_HAL_GSTC_CFG2_GPSYNC_CNTDOWN_START_VALUE(val)  vBIT(val, 36, 4)
6572221167Sgnn/* 0x080e8 */	u64	stc_arb_cfg0;
6573221167Sgnn#define	VXGE_HAL_STC_ARB_CFG0_RPE_PRI(val)		    vBIT(val, 6, 2)
6574221167Sgnn#define	VXGE_HAL_STC_ARB_CFG0_H2L_PRI(val)		    vBIT(val, 14, 2)
6575221167Sgnn#define	VXGE_HAL_STC_ARB_CFG0_CP_PRI(val)		    vBIT(val, 22, 2)
6576221167Sgnn#define	VXGE_HAL_STC_ARB_CFG0_CAL0_PRI(val)		    vBIT(val, 30, 2)
6577221167Sgnn#define	VXGE_HAL_STC_ARB_CFG0_CAL1_PRI(val)		    vBIT(val, 38, 2)
6578221167Sgnn#define	VXGE_HAL_STC_ARB_CFG0_CAL2_PRI(val)		    vBIT(val, 46, 2)
6579221167Sgnn#define	VXGE_HAL_STC_ARB_CFG0_CAL3_PRI(val)		    vBIT(val, 54, 2)
6580221167Sgnn#define	VXGE_HAL_STC_ARB_CFG0_CAL4_PRI(val)		    vBIT(val, 62, 2)
6581221167Sgnn/* 0x080f0 */	u64	stc_arb_cfg1;
6582221167Sgnn#define	VXGE_HAL_STC_ARB_CFG1_CAL5_PRI(val)		    vBIT(val, 6, 2)
6583221167Sgnn#define	VXGE_HAL_STC_ARB_CFG1_CAL6_PRI(val)		    vBIT(val, 14, 2)
6584221167Sgnn#define	VXGE_HAL_STC_ARB_CFG1_CAL7_PRI(val)		    vBIT(val, 22, 2)
6585221167Sgnn#define	VXGE_HAL_STC_ARB_CFG1_CAL8_PRI(val)		    vBIT(val, 30, 2)
6586221167Sgnn/* 0x080f8 */	u64	stc_arb_cfg2;
6587221167Sgnn#define	VXGE_HAL_STC_ARB_CFG2_MAX_NBR_H2L0_EVENTS(val)	    vBIT(val, 4, 4)
6588221167Sgnn#define	VXGE_HAL_STC_ARB_CFG2_MAX_NBR_H2L1_EVENTS(val)	    vBIT(val, 12, 4)
6589221167Sgnn#define	VXGE_HAL_STC_ARB_CFG2_MAX_NBR_H2L2_EVENTS(val)	    vBIT(val, 20, 4)
6590221167Sgnn#define	VXGE_HAL_STC_ARB_CFG2_MAX_NBR_H2L3_EVENTS(val)	    vBIT(val, 28, 4)
6591221167Sgnn#define	VXGE_HAL_STC_ARB_CFG2_MAX_NBR_RPE_EVENTS(val)	    vBIT(val, 35, 5)
6592221167Sgnn#define	VXGE_HAL_STC_ARB_CFG2_MAX_NBR_MR_EVENTS(val)	    vBIT(val, 45, 3)
6593221167Sgnn/* 0x08100 */	u64	stc_arb_cfg3;
6594221167Sgnn#define	VXGE_HAL_STC_ARB_CFG3_MAX_NBR_H2L0_FETCHES(val)	    vBIT(val, 5, 3)
6595221167Sgnn#define	VXGE_HAL_STC_ARB_CFG3_MAX_NBR_H2L1_FETCHES(val)	    vBIT(val, 13, 3)
6596221167Sgnn#define	VXGE_HAL_STC_ARB_CFG3_MAX_NBR_H2L2_FETCHES(val)	    vBIT(val, 21, 3)
6597221167Sgnn#define	VXGE_HAL_STC_ARB_CFG3_MAX_NBR_H2L3_FETCHES(val)	    vBIT(val, 29, 3)
6598221167Sgnn#define	VXGE_HAL_STC_ARB_CFG3_MAX_NBR_RPE_FETCHES(val)	    vBIT(val, 37, 3)
6599221167Sgnn#define	VXGE_HAL_STC_ARB_CFG3_MAX_NBR_RPE_PF_FETCHES(val)   vBIT(val, 46, 2)
6600221167Sgnn/* 0x08108 */	u64	stc_jhash_cfg;
6601221167Sgnn#define	VXGE_HAL_STC_JHASH_CFG_GOLDEN(val)		    vBIT(val, 0, 32)
6602221167Sgnn#define	VXGE_HAL_STC_JHASH_CFG_INIT_VAL(val)		    vBIT(val, 32, 32)
6603221167Sgnn/* 0x08110 */	u64	stc_smi_arb_cfg0;
6604221167Sgnn#define	VXGE_HAL_STC_SMI_ARB_CFG0_RPE_PRI(val)		    vBIT(val, 6, 2)
6605221167Sgnn#define	VXGE_HAL_STC_SMI_ARB_CFG0_H2L_PRI(val)		    vBIT(val, 14, 2)
6606221167Sgnn#define	VXGE_HAL_STC_SMI_ARB_CFG0_CP_PRI(val)		    vBIT(val, 22, 2)
6607221167Sgnn#define	VXGE_HAL_STC_SMI_ARB_CFG0_CAL0_PRI(val)		    vBIT(val, 30, 2)
6608221167Sgnn#define	VXGE_HAL_STC_SMI_ARB_CFG0_CAL1_PRI(val)		    vBIT(val, 38, 2)
6609221167Sgnn#define	VXGE_HAL_STC_SMI_ARB_CFG0_CAL2_PRI(val)		    vBIT(val, 46, 2)
6610221167Sgnn#define	VXGE_HAL_STC_SMI_ARB_CFG0_CAL3_PRI(val)		    vBIT(val, 54, 2)
6611221167Sgnn#define	VXGE_HAL_STC_SMI_ARB_CFG0_CAL4_PRI(val)		    vBIT(val, 62, 2)
6612221167Sgnn/* 0x08118 */	u64	stc_smi_arb_cfg1;
6613221167Sgnn#define	VXGE_HAL_STC_SMI_ARB_CFG1_CAL5_PRI(val)		    vBIT(val, 6, 2)
6614221167Sgnn#define	VXGE_HAL_STC_SMI_ARB_CFG1_CAL6_PRI(val)		    vBIT(val, 14, 2)
6615221167Sgnn#define	VXGE_HAL_STC_SMI_ARB_CFG1_CAL7_PRI(val)		    vBIT(val, 22, 2)
6616221167Sgnn#define	VXGE_HAL_STC_SMI_ARB_CFG1_CAL8_PRI(val)		    vBIT(val, 30, 2)
6617221167Sgnn#define	VXGE_HAL_STC_SMI_ARB_CFG1_CAL9_PRI(val)		    vBIT(val, 38, 2)
6618221167Sgnn#define	VXGE_HAL_STC_SMI_ARB_CFG1_SAME_PRI_B2B_CAL	    mBIT(48)
6619221167Sgnn/* 0x08120 */	u64	stc_caa_arb_cfg0;
6620221167Sgnn#define	VXGE_HAL_STC_CAA_ARB_CFG0_RPE_PRI(val)		    vBIT(val, 6, 2)
6621221167Sgnn#define	VXGE_HAL_STC_CAA_ARB_CFG0_H2L_PRI(val)		    vBIT(val, 14, 2)
6622221167Sgnn#define	VXGE_HAL_STC_CAA_ARB_CFG0_CP_PRI(val)		    vBIT(val, 22, 2)
6623221167Sgnn#define	VXGE_HAL_STC_CAA_ARB_CFG0_CAL0_PRI(val)		    vBIT(val, 30, 2)
6624221167Sgnn#define	VXGE_HAL_STC_CAA_ARB_CFG0_CAL1_PRI(val)		    vBIT(val, 38, 2)
6625221167Sgnn#define	VXGE_HAL_STC_CAA_ARB_CFG0_CAL2_PRI(val)		    vBIT(val, 46, 2)
6626221167Sgnn#define	VXGE_HAL_STC_CAA_ARB_CFG0_CAL3_PRI(val)		    vBIT(val, 54, 2)
6627221167Sgnn#define	VXGE_HAL_STC_CAA_ARB_CFG0_CAL4_PRI(val)		    vBIT(val, 62, 2)
6628221167Sgnn/* 0x08128 */	u64	stc_caa_arb_cfg1;
6629221167Sgnn#define	VXGE_HAL_STC_CAA_ARB_CFG1_CAL5_PRI(val)		    vBIT(val, 6, 2)
6630221167Sgnn#define	VXGE_HAL_STC_CAA_ARB_CFG1_CAL6_PRI(val)		    vBIT(val, 14, 2)
6631221167Sgnn#define	VXGE_HAL_STC_CAA_ARB_CFG1_CAL7_PRI(val)		    vBIT(val, 22, 2)
6632221167Sgnn#define	VXGE_HAL_STC_CAA_ARB_CFG1_CAL8_PRI(val)		    vBIT(val, 30, 2)
6633221167Sgnn#define	VXGE_HAL_STC_CAA_ARB_CFG1_SAME_PRI_B2B_CAL	    mBIT(39)
6634221167Sgnn/* 0x08130 */	u64	stc_eci_arb_cfg0;
6635221167Sgnn#define	VXGE_HAL_STC_ECI_ARB_CFG0_RPE_PRI(val)		    vBIT(val, 6, 2)
6636221167Sgnn#define	VXGE_HAL_STC_ECI_ARB_CFG0_H2L_PRI(val)		    vBIT(val, 14, 2)
6637221167Sgnn#define	VXGE_HAL_STC_ECI_ARB_CFG0_CP_PRI(val)		    vBIT(val, 22, 2)
6638221167Sgnn#define	VXGE_HAL_STC_ECI_ARB_CFG0_CAL0_PRI(val)		    vBIT(val, 30, 2)
6639221167Sgnn#define	VXGE_HAL_STC_ECI_ARB_CFG0_CAL1_PRI(val)		    vBIT(val, 38, 2)
6640221167Sgnn#define	VXGE_HAL_STC_ECI_ARB_CFG0_CAL2_PRI(val)		    vBIT(val, 46, 2)
6641221167Sgnn#define	VXGE_HAL_STC_ECI_ARB_CFG0_CAL3_PRI(val)		    vBIT(val, 54, 2)
6642221167Sgnn#define	VXGE_HAL_STC_ECI_ARB_CFG0_CAL4_PRI(val)		    vBIT(val, 62, 2)
6643221167Sgnn/* 0x08138 */	u64	stc_eci_arb_cfg1;
6644221167Sgnn#define	VXGE_HAL_STC_ECI_ARB_CFG1_CAL5_PRI(val)		    vBIT(val, 6, 2)
6645221167Sgnn#define	VXGE_HAL_STC_ECI_ARB_CFG1_CAL6_PRI(val)		    vBIT(val, 14, 2)
6646221167Sgnn#define	VXGE_HAL_STC_ECI_ARB_CFG1_CAL7_PRI(val)		    vBIT(val, 22, 2)
6647221167Sgnn#define	VXGE_HAL_STC_ECI_ARB_CFG1_CAL8_PRI(val)		    vBIT(val, 30, 2)
6648221167Sgnn/* 0x08140 */	u64	stc_eci_cfg0;
6649221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_SUSPEND_DEALLOC_STAGS_ENA	    mBIT(4)
6650221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_MULT_SUSPEND_ERR_ENA	    mBIT(5)
6651221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_SUSPEND_PDID_CHECK_ENA	    mBIT(6)
6652221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_UNSUSPEND_PDID_CHECK_ENA	    mBIT(7)
6653221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_ALTER_NUM_MWS_KEY_CHECK_ENA   mBIT(14)
6654221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_ALTER_NUM_MWS_PDID_CHECK_ENA  mBIT(15)
6655221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_SET_SHARED_KEY_CHECK_ENA	    mBIT(23)
6656221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_STAG_WR_FAIL_IF_DEALLOC	    mBIT(31)
6657221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_PLACEMENT_MR_DEFERRAL_ENA	    mBIT(34)
6658221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_SUSPEND_MR_DEFERRAL_ENA	    mBIT(35)
6659221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_ALTER_NUM_MWS_MR_DEFERRAL_ENA mBIT(36)
6660221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_BIND_MW_MR_DEFERRAL_ENA	    mBIT(37)
6661221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_SET_SHARED_MR_DEFERRAL_ENA    mBIT(38)
6662221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_STAG_WR_MR_DEFERRAL_ENA	    mBIT(39)
6663221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_RESUBMIT_INTERVAL(val)	    vBIT(val, 40, 8)
6664221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_SUSP_STAG_PLACE_STALL_ENA	    mBIT(54)
6665221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_SUSP_STAG_WIRE_INV_STALL_ENA  mBIT(55)
6666221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_SUSP_STAG_WIRE_INV_ENA	    mBIT(56)
6667221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_SUSP_STAG_CP_INV_ENA	    mBIT(57)
6668221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_SUSP_STAG_MR_EVENT_ENA	    mBIT(58)
6669221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_SUSP_STAG_DEALLOC_ENA	    mBIT(59)
6670221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_SUSP_STAG_ALTER_NUM_MWS_ENA   mBIT(60)
6671221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_SUSP_STAG_BIND_MW_ENA	    mBIT(61)
6672221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_SUSP_STAG_SET_SHARED_ENA	    mBIT(62)
6673221167Sgnn#define	VXGE_HAL_STC_ECI_CFG0_SUSP_STAG_STAG_WR_ENA	    mBIT(63)
6674221167Sgnn/* 0x08148 */	u64	stc_prm_cfg0;
6675221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_PAC_RPE_PRI		    mBIT(6)
6676221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_PAC_H2L_PRI		    mBIT(7)
6677221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_PAC_CAL0_PRI		    mBIT(8)
6678221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_PAC_CAL1_PRI		    mBIT(9)
6679221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_PAC_CAL2_PRI		    mBIT(10)
6680221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_PAC_CAL3_PRI		    mBIT(11)
6681221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_PAC_CAL4_PRI		    mBIT(12)
6682221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_PAC_CAL5_PRI		    mBIT(13)
6683221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_PAC_CAL6_PRI		    mBIT(14)
6684221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_PAC_CAL7_PRI		    mBIT(15)
6685221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_PRC_RPE_PRI		    mBIT(22)
6686221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_PRC_H2L_PRI		    mBIT(23)
6687221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_PRC_CAL0_PRI		    mBIT(24)
6688221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_PRC_CAL1_PRI		    mBIT(25)
6689221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_PRC_CAL2_PRI		    mBIT(26)
6690221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_PRC_CAL3_PRI		    mBIT(27)
6691221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_PRC_CAL4_PRI		    mBIT(28)
6692221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_PRC_CAL5_PRI		    mBIT(29)
6693221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_PRC_CAL6_PRI		    mBIT(30)
6694221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_PRC_CAL7_PRI		    mBIT(31)
6695221167Sgnn#define	VXGE_HAL_STC_PRM_CFG0_RDUSE_ENA			    mBIT(39)
6696221167Sgnn/* 0x08150 */	u64	h2l_misc_cfg;
6697221167Sgnn#define	VXGE_HAL_H2L_MISC_CFG_HSQ_FORCE_CMP		    mBIT(0)
6698221167Sgnn#define	VXGE_HAL_H2L_MISC_CFG_HOP_IPID_MSB		    mBIT(1)
6699221167Sgnn#define	VXGE_HAL_H2L_MISC_CFG_HOP_ARB_ENABLE		    mBIT(2)
6700221167Sgnn#define	VXGE_HAL_H2L_MISC_CFG_HOP_ENFORCE_HSN		    mBIT(3)
6701221167Sgnn#define	VXGE_HAL_H2L_MISC_CFG_HOP_ENFORCE_RD_XON	    mBIT(4)
6702221167Sgnn#define	VXGE_HAL_H2L_MISC_CFG_HOP_ENFORCE_PDA_VPBP	    mBIT(5)
6703221167Sgnn#define	VXGE_HAL_H2L_MISC_CFG_OAE_VPBP_CHECK_ENA	    mBIT(6)
6704221167Sgnn#define	VXGE_HAL_H2L_MISC_CFG_OAE_XON_CHECK_ENA		    mBIT(7)
6705221167Sgnn#define	VXGE_HAL_H2L_MISC_CFG_HOCHEAD_RD_THRES(val)	    vBIT(val, 10, 6)
6706221167Sgnn#define	VXGE_HAL_H2L_MISC_CFG_HCC_WB_THRESHOLD(val)	    vBIT(val, 19, 5)
6707221167Sgnn#define	VXGE_HAL_H2L_MISC_CFG_HOP_BCK_STATS_MODE(val)	    vBIT(val, 25, 2)
6708221167Sgnn#define	VXGE_HAL_H2L_MISC_CFG_HOP_BCK_STATS_VPATH(val)	    vBIT(val, 27, 5)
6709221167Sgnn#define	VXGE_HAL_H2L_MISC_CFG_HOC_DATX_ECC_ENABLE_N	    mBIT(35)
6710221167Sgnn#define	VXGE_HAL_H2L_MISC_CFG_WRDBL_ECC_ENABLE_N	    mBIT(36)
6711221167Sgnn#define	VXGE_HAL_H2L_MISC_CFG_WRBUF_ECC_ENABLE_N	    mBIT(37)
6712221167Sgnn#define	VXGE_HAL_H2L_MISC_CFG_CMCRSP_ECC_ENABLE_N	    mBIT(38)
6713221167Sgnn#define	VXGE_HAL_H2L_MISC_CFG_HOC_HEAD_ECC_ENABLE_N	    mBIT(39)
6714221167Sgnn#define	VXGE_HAL_H2L_MISC_CFG_OD_MEM_ECC_ENABLE_N	    mBIT(40)
6715221167Sgnn#define	VXGE_HAL_H2L_MISC_CFG_RW_CACHE_ECC_ENABLE_N	    mBIT(41)
6716221167Sgnn/* 0x08158 */	u64	hsq_cfg[17];
6717221167Sgnn#define	VXGE_HAL_HSQ_CFG_BASE_ADDR(val)			    vBIT(val, 8, 24)
6718221167Sgnn#define	VXGE_HAL_HSQ_CFG_SIZE224(val)			    vBIT(val, 40, 24)
6719221167Sgnn/* 0x081e0 */	u64	usdc_vpbp_cfg;
6720221167Sgnn#define	VXGE_HAL_USDC_VPBP_CFG_THRES224(val)		    vBIT(val, 8, 24)
6721221167Sgnn#define	VXGE_HAL_USDC_VPBP_CFG_HYST224(val)		    vBIT(val, 40, 24)
6722221167Sgnn/* 0x081e8 */	u64	kdfc_vpbp_cfg;
6723221167Sgnn#define	VXGE_HAL_KDFC_VPBP_CFG_THRES224(val)		    vBIT(val, 8, 24)
6724221167Sgnn#define	VXGE_HAL_KDFC_VPBP_CFG_HYST224(val)		    vBIT(val, 40, 24)
6725221167Sgnn/* 0x081f0 */	u64	txpe_vpbp_cfg;
6726221167Sgnn#define	VXGE_HAL_TXPE_VPBP_CFG_THRES224(val)		    vBIT(val, 8, 24)
6727221167Sgnn#define	VXGE_HAL_TXPE_VPBP_CFG_HYST224(val)		    vBIT(val, 40, 24)
6728221167Sgnn/* 0x081f8 */	u64	one_vpbp_cfg;
6729221167Sgnn#define	VXGE_HAL_ONE_VPBP_CFG_THRES224(val)		    vBIT(val, 8, 24)
6730221167Sgnn#define	VXGE_HAL_ONE_VPBP_CFG_HYST224(val)		    vBIT(val, 40, 24)
6731221167Sgnn/* 0x08200 */	u64	hoparb_wrr_ctrl_0;
6732221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_0_SS_0_NUM(val)	    vBIT(val, 3, 5)
6733221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_0_SS_1_NUM(val)	    vBIT(val, 11, 5)
6734221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_0_SS_2_NUM(val)	    vBIT(val, 19, 5)
6735221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_0_SS_3_NUM(val)	    vBIT(val, 27, 5)
6736221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_0_SS_4_NUM(val)	    vBIT(val, 35, 5)
6737221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_0_SS_5_NUM(val)	    vBIT(val, 43, 5)
6738221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_0_SS_6_NUM(val)	    vBIT(val, 51, 5)
6739221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_0_SS_7_NUM(val)	    vBIT(val, 59, 5)
6740221167Sgnn/* 0x08208 */	u64	hoparb_wrr_ctrl_1;
6741221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_1_SS_8_NUM(val)	    vBIT(val, 3, 5)
6742221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_1_SS_9_NUM(val)	    vBIT(val, 11, 5)
6743221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_1_SS_10_NUM(val)	    vBIT(val, 19, 5)
6744221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_1_SS_11_NUM(val)	    vBIT(val, 27, 5)
6745221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_1_SS_12_NUM(val)	    vBIT(val, 35, 5)
6746221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_1_SS_13_NUM(val)	    vBIT(val, 43, 5)
6747221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_1_SS_14_NUM(val)	    vBIT(val, 51, 5)
6748221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_1_SS_15_NUM(val)	    vBIT(val, 59, 5)
6749221167Sgnn/* 0x08210 */	u64	hoparb_wrr_ctrl_2;
6750221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_2_SS_16_NUM(val)	    vBIT(val, 3, 5)
6751221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_2_SS_17_NUM(val)	    vBIT(val, 11, 5)
6752221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_2_SS_18_NUM(val)	    vBIT(val, 19, 5)
6753221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_2_SS_19_NUM(val)	    vBIT(val, 27, 5)
6754221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_2_SS_20_NUM(val)	    vBIT(val, 35, 5)
6755221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_2_SS_21_NUM(val)	    vBIT(val, 43, 5)
6756221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_2_SS_22_NUM(val)	    vBIT(val, 51, 5)
6757221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_2_SS_23_NUM(val)	    vBIT(val, 59, 5)
6758221167Sgnn/* 0x08218 */	u64	hoparb_wrr_ctrl_3;
6759221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_3_SS_24_NUM(val)	    vBIT(val, 3, 5)
6760221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_3_SS_25_NUM(val)	    vBIT(val, 11, 5)
6761221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_3_SS_26_NUM(val)	    vBIT(val, 19, 5)
6762221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_3_SS_27_NUM(val)	    vBIT(val, 27, 5)
6763221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_3_SS_28_NUM(val)	    vBIT(val, 35, 5)
6764221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_3_SS_29_NUM(val)	    vBIT(val, 43, 5)
6765221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_3_SS_30_NUM(val)	    vBIT(val, 51, 5)
6766221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_3_SS_31_NUM(val)	    vBIT(val, 59, 5)
6767221167Sgnn/* 0x08220 */	u64	hoparb_wrr_ctrl_4;
6768221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_4_SS_32_NUM(val)	    vBIT(val, 3, 5)
6769221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_4_SS_33_NUM(val)	    vBIT(val, 11, 5)
6770221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_4_SS_34_NUM(val)	    vBIT(val, 19, 5)
6771221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_4_SS_35_NUM(val)	    vBIT(val, 27, 5)
6772221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_4_SS_36_NUM(val)	    vBIT(val, 35, 5)
6773221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_4_SS_37_NUM(val)	    vBIT(val, 43, 5)
6774221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_4_SS_38_NUM(val)	    vBIT(val, 51, 5)
6775221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_4_SS_39_NUM(val)	    vBIT(val, 59, 5)
6776221167Sgnn/* 0x08228 */	u64	hoparb_wrr_ctrl_5;
6777221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_5_SS_40_NUM(val)	    vBIT(val, 3, 5)
6778221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_5_SS_41_NUM(val)	    vBIT(val, 11, 5)
6779221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_5_SS_42_NUM(val)	    vBIT(val, 19, 5)
6780221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_5_SS_43_NUM(val)	    vBIT(val, 27, 5)
6781221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_5_SS_44_NUM(val)	    vBIT(val, 35, 5)
6782221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_5_SS_45_NUM(val)	    vBIT(val, 43, 5)
6783221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_5_SS_46_NUM(val)	    vBIT(val, 51, 5)
6784221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_5_SS_47_NUM(val)	    vBIT(val, 59, 5)
6785221167Sgnn/* 0x08230 */	u64	hoparb_wrr_ctrl_6;
6786221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_6_SS_48_NUM(val)	    vBIT(val, 3, 5)
6787221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_6_SS_49_NUM(val)	    vBIT(val, 11, 5)
6788221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_6_SS_50_NUM(val)	    vBIT(val, 19, 5)
6789221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_6_SS_51_NUM(val)	    vBIT(val, 27, 5)
6790221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_6_SS_52_NUM(val)	    vBIT(val, 35, 5)
6791221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_6_SS_53_NUM(val)	    vBIT(val, 43, 5)
6792221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_6_SS_54_NUM(val)	    vBIT(val, 51, 5)
6793221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_6_SS_55_NUM(val)	    vBIT(val, 59, 5)
6794221167Sgnn/* 0x08238 */	u64	hoparb_wrr_ctrl_7;
6795221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_7_SS_56_NUM(val)	    vBIT(val, 3, 5)
6796221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_7_SS_57_NUM(val)	    vBIT(val, 11, 5)
6797221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_7_SS_58_NUM(val)	    vBIT(val, 19, 5)
6798221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_7_SS_59_NUM(val)	    vBIT(val, 27, 5)
6799221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_7_SS_60_NUM(val)	    vBIT(val, 35, 5)
6800221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_7_SS_61_NUM(val)	    vBIT(val, 43, 5)
6801221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_7_SS_62_NUM(val)	    vBIT(val, 51, 5)
6802221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_7_SS_63_NUM(val)	    vBIT(val, 59, 5)
6803221167Sgnn/* 0x08240 */	u64	hoparb_wrr_ctrl_8;
6804221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_8_SS_64_NUM(val)	    vBIT(val, 3, 5)
6805221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_8_SS_65_NUM(val)	    vBIT(val, 11, 5)
6806221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_8_SS_66_NUM(val)	    vBIT(val, 19, 5)
6807221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_8_SS_67_NUM(val)	    vBIT(val, 27, 5)
6808221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_8_SS_68_NUM(val)	    vBIT(val, 35, 5)
6809221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_8_SS_69_NUM(val)	    vBIT(val, 43, 5)
6810221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_8_SS_70_NUM(val)	    vBIT(val, 51, 5)
6811221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_8_SS_71_NUM(val)	    vBIT(val, 59, 5)
6812221167Sgnn/* 0x08248 */	u64	hoparb_wrr_ctrl_9;
6813221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_9_SS_72_NUM(val)	    vBIT(val, 3, 5)
6814221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_9_SS_73_NUM(val)	    vBIT(val, 11, 5)
6815221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_9_SS_74_NUM(val)	    vBIT(val, 19, 5)
6816221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_9_SS_75_NUM(val)	    vBIT(val, 27, 5)
6817221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_9_SS_76_NUM(val)	    vBIT(val, 35, 5)
6818221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_9_SS_77_NUM(val)	    vBIT(val, 43, 5)
6819221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_9_SS_78_NUM(val)	    vBIT(val, 51, 5)
6820221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_9_SS_79_NUM(val)	    vBIT(val, 59, 5)
6821221167Sgnn/* 0x08250 */	u64	hoparb_wrr_ctrl_10;
6822221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_10_SS_80_NUM(val)	    vBIT(val, 3, 5)
6823221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_10_SS_81_NUM(val)	    vBIT(val, 11, 5)
6824221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_10_SS_82_NUM(val)	    vBIT(val, 19, 5)
6825221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_10_SS_83_NUM(val)	    vBIT(val, 27, 5)
6826221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_10_SS_84_NUM(val)	    vBIT(val, 35, 5)
6827221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_10_SS_85_NUM(val)	    vBIT(val, 43, 5)
6828221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_10_SS_86_NUM(val)	    vBIT(val, 51, 5)
6829221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_10_SS_87_NUM(val)	    vBIT(val, 59, 5)
6830221167Sgnn/* 0x08258 */	u64	hoparb_wrr_ctrl_11;
6831221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_11_SS_88_NUM(val)	    vBIT(val, 3, 5)
6832221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_11_SS_89_NUM(val)	    vBIT(val, 11, 5)
6833221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_11_SS_90_NUM(val)	    vBIT(val, 19, 5)
6834221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_11_SS_91_NUM(val)	    vBIT(val, 27, 5)
6835221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_11_SS_92_NUM(val)	    vBIT(val, 35, 5)
6836221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_11_SS_93_NUM(val)	    vBIT(val, 43, 5)
6837221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_11_SS_94_NUM(val)	    vBIT(val, 51, 5)
6838221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_11_SS_95_NUM(val)	    vBIT(val, 59, 5)
6839221167Sgnn/* 0x08260 */	u64	hoparb_wrr_ctrl_12;
6840221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_12_SS_96_NUM(val)	    vBIT(val, 3, 5)
6841221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_12_SS_97_NUM(val)	    vBIT(val, 11, 5)
6842221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_12_SS_98_NUM(val)	    vBIT(val, 19, 5)
6843221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_12_SS_99_NUM(val)	    vBIT(val, 27, 5)
6844221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_12_SS_100_NUM(val)	    vBIT(val, 35, 5)
6845221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_12_SS_101_NUM(val)	    vBIT(val, 43, 5)
6846221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_12_SS_102_NUM(val)	    vBIT(val, 51, 5)
6847221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_12_SS_103_NUM(val)	    vBIT(val, 59, 5)
6848221167Sgnn/* 0x08268 */	u64	hoparb_wrr_ctrl_13;
6849221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_13_SS_104_NUM(val)	    vBIT(val, 3, 5)
6850221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_13_SS_105_NUM(val)	    vBIT(val, 11, 5)
6851221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_13_SS_106_NUM(val)	    vBIT(val, 19, 5)
6852221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_13_SS_107_NUM(val)	    vBIT(val, 27, 5)
6853221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_13_SS_108_NUM(val)	    vBIT(val, 35, 5)
6854221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_13_SS_109_NUM(val)	    vBIT(val, 43, 5)
6855221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_13_SS_110_NUM(val)	    vBIT(val, 51, 5)
6856221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_13_SS_111_NUM(val)	    vBIT(val, 59, 5)
6857221167Sgnn/* 0x08270 */	u64	hoparb_wrr_ctrl_14;
6858221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_14_SS_112_NUM(val)	    vBIT(val, 3, 5)
6859221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_14_SS_113_NUM(val)	    vBIT(val, 11, 5)
6860221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_14_SS_114_NUM(val)	    vBIT(val, 19, 5)
6861221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_14_SS_115_NUM(val)	    vBIT(val, 27, 5)
6862221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_14_SS_116_NUM(val)	    vBIT(val, 35, 5)
6863221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_14_SS_117_NUM(val)	    vBIT(val, 43, 5)
6864221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_14_SS_118_NUM(val)	    vBIT(val, 51, 5)
6865221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_14_SS_119_NUM(val)	    vBIT(val, 59, 5)
6866221167Sgnn/* 0x08278 */	u64	hoparb_wrr_ctrl_15;
6867221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_15_SS_120_NUM(val)	    vBIT(val, 3, 5)
6868221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_15_SS_121_NUM(val)	    vBIT(val, 11, 5)
6869221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_15_SS_122_NUM(val)	    vBIT(val, 19, 5)
6870221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_15_SS_123_NUM(val)	    vBIT(val, 27, 5)
6871221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_15_SS_124_NUM(val)	    vBIT(val, 35, 5)
6872221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_15_SS_125_NUM(val)	    vBIT(val, 43, 5)
6873221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_15_SS_126_NUM(val)	    vBIT(val, 51, 5)
6874221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_15_SS_127_NUM(val)	    vBIT(val, 59, 5)
6875221167Sgnn/* 0x08280 */	u64	hoparb_wrr_ctrl_16;
6876221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_16_SS_128_NUM(val)	    vBIT(val, 3, 5)
6877221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_16_SS_129_NUM(val)	    vBIT(val, 11, 5)
6878221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_16_SS_130_NUM(val)	    vBIT(val, 19, 5)
6879221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_16_SS_131_NUM(val)	    vBIT(val, 27, 5)
6880221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_16_SS_132_NUM(val)	    vBIT(val, 35, 5)
6881221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_16_SS_133_NUM(val)	    vBIT(val, 43, 5)
6882221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_16_SS_134_NUM(val)	    vBIT(val, 51, 5)
6883221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_16_SS_135_NUM(val)	    vBIT(val, 59, 5)
6884221167Sgnn/* 0x08288 */	u64	hoparb_wrr_ctrl_17;
6885221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_17_SS_136_NUM(val)	    vBIT(val, 3, 5)
6886221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_17_SS_137_NUM(val)	    vBIT(val, 11, 5)
6887221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_17_SS_138_NUM(val)	    vBIT(val, 19, 5)
6888221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_17_SS_139_NUM(val)	    vBIT(val, 27, 5)
6889221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_17_SS_140_NUM(val)	    vBIT(val, 35, 5)
6890221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_17_SS_141_NUM(val)	    vBIT(val, 43, 5)
6891221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_17_SS_142_NUM(val)	    vBIT(val, 51, 5)
6892221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_17_SS_143_NUM(val)	    vBIT(val, 59, 5)
6893221167Sgnn/* 0x08290 */	u64	hoparb_wrr_ctrl_18;
6894221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_18_SS_144_NUM(val)	    vBIT(val, 3, 5)
6895221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_18_SS_145_NUM(val)	    vBIT(val, 11, 5)
6896221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_18_SS_146_NUM(val)	    vBIT(val, 19, 5)
6897221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_18_SS_147_NUM(val)	    vBIT(val, 27, 5)
6898221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_18_SS_148_NUM(val)	    vBIT(val, 35, 5)
6899221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_18_SS_149_NUM(val)	    vBIT(val, 43, 5)
6900221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_18_SS_150_NUM(val)	    vBIT(val, 51, 5)
6901221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_18_SS_151_NUM(val)	    vBIT(val, 59, 5)
6902221167Sgnn/* 0x08298 */	u64	hoparb_wrr_ctrl_19;
6903221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CTRL_19_SS_152_NUM(val)	    vBIT(val, 3, 5)
6904221167Sgnn/* 0x082a0 */	u64	hoparb_wrr_cmp_0;
6905221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CMP_0_VP0_NUM(val)		    vBIT(val, 3, 5)
6906221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CMP_0_VP1_NUM(val)		    vBIT(val, 11, 5)
6907221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CMP_0_VP2_NUM(val)		    vBIT(val, 19, 5)
6908221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CMP_0_VP3_NUM(val)		    vBIT(val, 27, 5)
6909221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CMP_0_VP4_NUM(val)		    vBIT(val, 35, 5)
6910221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CMP_0_VP5_NUM(val)		    vBIT(val, 43, 5)
6911221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CMP_0_VP6_NUM(val)		    vBIT(val, 51, 5)
6912221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CMP_0_VP7_NUM(val)		    vBIT(val, 59, 5)
6913221167Sgnn/* 0x082a8 */	u64	hoparb_wrr_cmp_1;
6914221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CMP_1_VP8_NUM(val)		    vBIT(val, 3, 5)
6915221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CMP_1_VP9_NUM(val)		    vBIT(val, 11, 5)
6916221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CMP_1_VP10_NUM(val)		    vBIT(val, 19, 5)
6917221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CMP_1_VP11_NUM(val)		    vBIT(val, 27, 5)
6918221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CMP_1_VP12_NUM(val)		    vBIT(val, 35, 5)
6919221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CMP_1_VP13_NUM(val)		    vBIT(val, 43, 5)
6920221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CMP_1_VP14_NUM(val)		    vBIT(val, 51, 5)
6921221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CMP_1_VP15_NUM(val)		    vBIT(val, 59, 5)
6922221167Sgnn/* 0x082b0 */	u64	hoparb_wrr_cmp_2;
6923221167Sgnn#define	VXGE_HAL_HOPARB_WRR_CMP_2_VP16_NUM(val)		    vBIT(val, 3, 5)
6924221167Sgnn	u8	unused082e8[0x082e8 - 0x082b8];
6925221167Sgnn
6926221167Sgnn/* 0x082e8 */	u64	hop_bck_stats0;
6927221167Sgnn#define	VXGE_HAL_HOP_BCK_STATS0_HO_DISPATCH_CNT(val)	    vBIT(val, 0, 32)
6928221167Sgnn#define	VXGE_HAL_HOP_BCK_STATS0_HO_DROP_CNT(val)	    vBIT(val, 32, 32)
6929221167Sgnn	u8	unused08400[0x08400 - 0x082f0];
6930221167Sgnn
6931221167Sgnn/* 0x08400 */	u64	pcmg3_int_status;
6932221167Sgnn#define	VXGE_HAL_PCMG3_INT_STATUS_DAM_ERR_DAM_INT	    mBIT(0)
6933221167Sgnn#define	VXGE_HAL_PCMG3_INT_STATUS_PSTC_ERR_PSTC_INT	    mBIT(1)
6934221167Sgnn#define	VXGE_HAL_PCMG3_INT_STATUS_PH2L_ERR0_PH2L_INT	    mBIT(2)
6935221167Sgnn/* 0x08408 */	u64	pcmg3_int_mask;
6936221167Sgnn/* 0x08410 */	u64	dam_err_reg;
6937221167Sgnn#define	VXGE_HAL_DAM_ERR_REG_DAM_RDSB_ECC_SG_ERR	    mBIT(0)
6938221167Sgnn#define	VXGE_HAL_DAM_ERR_REG_DAM_WRSB_ECC_SG_ERR	    mBIT(1)
6939221167Sgnn#define	VXGE_HAL_DAM_ERR_REG_DAM_HPPEDAT_ECC_SG_ERR	    mBIT(3)
6940221167Sgnn#define	VXGE_HAL_DAM_ERR_REG_DAM_LPPEDAT_ECC_SG_ERR	    mBIT(4)
6941221167Sgnn#define	VXGE_HAL_DAM_ERR_REG_DAM_WRRESP_ECC_SG_ERR	    mBIT(5)
6942221167Sgnn#define	VXGE_HAL_DAM_ERR_REG_DAM_RDSB_ECC_DB_ERR	    mBIT(32)
6943221167Sgnn#define	VXGE_HAL_DAM_ERR_REG_DAM_WRSB_ECC_DB_ERR	    mBIT(33)
6944221167Sgnn#define	VXGE_HAL_DAM_ERR_REG_DAM_HPPEDAT_ECC_DB_ERR	    mBIT(34)
6945221167Sgnn#define	VXGE_HAL_DAM_ERR_REG_DAM_LPPEDAT_ECC_DB_ERR	    mBIT(35)
6946221167Sgnn#define	VXGE_HAL_DAM_ERR_REG_DAM_WRRESP_ECC_DB_ERR	    mBIT(36)
6947221167Sgnn#define	VXGE_HAL_DAM_ERR_REG_DAM_HPRD_ERR		    mBIT(40)
6948221167Sgnn#define	VXGE_HAL_DAM_ERR_REG_DAM_LPRD_0_ERR		    mBIT(41)
6949221167Sgnn#define	VXGE_HAL_DAM_ERR_REG_DAM_LPRD_1_ERR		    mBIT(42)
6950221167Sgnn#define	VXGE_HAL_DAM_ERR_REG_DAM_HPPEDAT_OVERFLOW_ERR	    mBIT(48)
6951221167Sgnn#define	VXGE_HAL_DAM_ERR_REG_DAM_LPPEDAT_OVERFLOW_ERR	    mBIT(49)
6952221167Sgnn#define	VXGE_HAL_DAM_ERR_REG_DAM_WRRESP_OVERFLOW_ERR	    mBIT(50)
6953221167Sgnn#define	VXGE_HAL_DAM_ERR_REG_DAM_SM_ERR			    mBIT(56)
6954221167Sgnn/* 0x08418 */	u64	dam_err_mask;
6955221167Sgnn/* 0x08420 */	u64	dam_err_alarm;
6956221167Sgnn/* 0x08428 */	u64	pstc_err_reg;
6957221167Sgnn#define	VXGE_HAL_PSTC_ERR_REG_STC_RPEIF_REQ_FIFO_ERR	    mBIT(0)
6958221167Sgnn#define	VXGE_HAL_PSTC_ERR_REG_STC_RPEIF_ECRESP_FIFO_ERR	    mBIT(1)
6959221167Sgnn#define	VXGE_HAL_PSTC_ERR_REG_STC_RPEIF_BUFFRESP_FIFO_ERR   mBIT(2)
6960221167Sgnn#define	VXGE_HAL_PSTC_ERR_REG_STC_ARB_RPE_FIFO_ERR	    mBIT(3)
6961221167Sgnn#define	VXGE_HAL_PSTC_ERR_REG_STC_CP2STC_FIFO_ERR	    mBIT(4)
6962221167Sgnn/* 0x08430 */	u64	pstc_err_mask;
6963221167Sgnn/* 0x08438 */	u64	pstc_err_alarm;
6964221167Sgnn/* 0x08440 */	u64	ph2l_err0_reg;
6965221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_HOC_XFER_DATX_OFLOW_ERR  mBIT(0)
6966221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_HOC_XFER_CTLX_OFLOW_ERR  mBIT(1)
6967221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_HOC_XFER_PARSE_ERR	    mBIT(2)
6968221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_HOC_XFER_TCPOP_BYTES_ERR mBIT(3)
6969221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_HOC_XFER_IDATA_BYTES_ERR mBIT(4)
6970221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_HOC_XFER_PLDTYPE_ERR	    mBIT(5)
6971221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_HOC_XFER_OD_ODLIST_LEN_ERR mBIT(6)
6972221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_HOC_XFER_VPATH_ERR	    mBIT(7)
6973221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_PHDR_MEM_DB_ERR(val)	    vBIT(val, 8, 2)
6974221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_IDATA_MEM_DB_ERR(val)    vBIT(val, 10, 2)
6975221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_RO_CACHE_DB_ERR(val)	    vBIT(val, 12, 3)
6976221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_RETXK_TBL_DB_ERR	    mBIT(15)
6977221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_LOG_MUX_FIFO_ERR	    mBIT(16)
6978221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_LOG_CCTL_FIFO_ERR	    mBIT(17)
6979221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_RETXK_CCTL_FIFO_ERR	    mBIT(18)
6980221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_LOG_MUX_CRED_CNT_ERR	    mBIT(19)
6981221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_LOG_PDI_CRED_CNT_ERR	    mBIT(20)
6982221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_LOG_PCTL_SHADOW_ERR	    mBIT(21)
6983221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_LOG_OPC_SHADOW_ERR	    mBIT(22)
6984221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_LOG_MUX_SHADOW_ERR	    mBIT(23)
6985221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_LOG_PDI_SHADOW_ERR	    mBIT(24)
6986221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_RETXK_LCTL_SHADOW_ERR    mBIT(26)
6987221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_RETXK_TXI_SHADOW_ERR	    mBIT(27)
6988221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_RETXK_RXI_SHADOW_ERR	    mBIT(28)
6989221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_RETXK_HPI_SHADOW_ERR	    mBIT(29)
6990221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_RETXK_CCTL_SHADOW_ERR    mBIT(30)
6991221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_LOG_PCTL_FSM_ERR	    mBIT(31)
6992221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_LOG_MUX_FSM_ERR	    mBIT(32)
6993221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_LOG_LO_COMPL_ERR	    mBIT(33)
6994221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_RETXK_LCTL_FSM_ERR	    mBIT(34)
6995221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_RETXK_TXI_FSM_ERR	    mBIT(35)
6996221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_RETXK_SLOT_MGMT_ERR	    mBIT(36)
6997221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_RETXK_HPI_FSM_ERR	    mBIT(37)
6998221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_RETXK_CCTL_FSM_ERR	    mBIT(38)
6999221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_ROCRC_HOP_OFLOW_ERR	    mBIT(39)
7000221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_PDA_H2L_DONE_FIFO_OVERFLOW mBIT(40)
7001221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_PHDR_MEM_SG_ERR(val)	    vBIT(val, 48, 2)
7002221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_IDATA_MEM_SG_ERR(val)    vBIT(val, 50, 2)
7003221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_RO_CACHE_SG_ERR(val)	    vBIT(val, 52, 3)
7004221167Sgnn#define	VXGE_HAL_PH2L_ERR0_REG_H2L_RETXK_TBL_SG_ERR	    mBIT(55)
7005221167Sgnn/* 0x08448 */	u64	ph2l_err0_mask;
7006221167Sgnn/* 0x08450 */	u64	ph2l_err0_alarm;
7007221167Sgnn/* 0x08458 */	u64	dam_bypass_queue_0;
7008221167Sgnn#define	VXGE_HAL_DAM_BYPASS_QUEUE_0_ENABLE		    mBIT(0)
7009221167Sgnn#define	VXGE_HAL_DAM_BYPASS_QUEUE_0_BASE(val)		    vBIT(val, 8, 24)
7010221167Sgnn#define	VXGE_HAL_DAM_BYPASS_QUEUE_0_LENGTH(val)		    vBIT(val, 40, 24)
7011221167Sgnn/* 0x08460 */	u64	dam_bypass_queue_1;
7012221167Sgnn#define	VXGE_HAL_DAM_BYPASS_QUEUE_1_BASE(val)		    vBIT(val, 8, 24)
7013221167Sgnn#define	VXGE_HAL_DAM_BYPASS_QUEUE_1_LENGTH(val)		    vBIT(val, 40, 24)
7014221167Sgnn/* 0x08468 */	u64	dam_bypass_queue_2;
7015221167Sgnn#define	VXGE_HAL_DAM_BYPASS_QUEUE_2_BASE(val)		    vBIT(val, 8, 24)
7016221167Sgnn#define	VXGE_HAL_DAM_BYPASS_QUEUE_2_LENGTH(val)		    vBIT(val, 40, 24)
7017221167Sgnn/* 0x08470 */	u64	dam_ecc_ctrl;
7018221167Sgnn#define	VXGE_HAL_DAM_ECC_CTRL_DISABLE			    mBIT(0)
7019221167Sgnn/* 0x08478 */	u64	ph2l_cfg0;
7020221167Sgnn#define	VXGE_HAL_PH2L_CFG0_PHDR_MEM_ECC_ENABLE_N	    mBIT(15)
7021221167Sgnn#define	VXGE_HAL_PH2L_CFG0_IDATA_MEM_ECC_ENABLE_N	    mBIT(23)
7022221167Sgnn#define	VXGE_HAL_PH2L_CFG0_RO_CACHE_ECC_ENABLE_N	    mBIT(31)
7023221167Sgnn#define	VXGE_HAL_PH2L_CFG0_RETXK_TBL_ECC_ENABLE_N	    mBIT(39)
7024221167Sgnn#define	VXGE_HAL_PH2L_CFG0_LOG_XON_CHECK_ENA		    mBIT(47)
7025221167Sgnn#define	VXGE_HAL_PH2L_CFG0_LOG_VPBP_CHECK_ENA		    mBIT(55)
7026221167Sgnn#define	VXGE_HAL_PH2L_CFG0_NBR_RETX_SLOTS_PER_VP(val)	    vBIT(val, 62, 2)
7027221167Sgnn/* 0x08480 */	u64	pstc_cfg0;
7028221167Sgnn#define	VXGE_HAL_PSTC_CFG0_PGSYNC_WAIT_TOKEN_ENABLE	    mBIT(5)
7029221167Sgnn#define	VXGE_HAL_PSTC_CFG0_PGSYNC_CNTDOWN_TIMER_ENABLE	    mBIT(6)
7030221167Sgnn#define	VXGE_HAL_PSTC_CFG0_PGSYNC_SRC_NOTIFY_ENABLE	    mBIT(7)
7031221167Sgnn#define	VXGE_HAL_PSTC_CFG0_PGSYNC_CNTDOWN_START_VALUE(val)  vBIT(val, 12, 4)
7032221167Sgnn	u8	unused08510[0x08510 - 0x08488];
7033221167Sgnn
7034221167Sgnn/* 0x08510 */	u64	neterion_membist_control;
7035221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_CONTROL_INC_CMG1	    mBIT(0)
7036221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_CONTROL_INC_CMG2	    mBIT(1)
7037221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_CONTROL_INC_CMG3	    mBIT(2)
7038221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_CONTROL_INC_DRBELL	    mBIT(3)
7039221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_CONTROL_INC_FBIF	    mBIT(4)
7040221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_CONTROL_INC_MSG	    mBIT(5)
7041221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_CONTROL_INC_ONE	    mBIT(6)
7042221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_CONTROL_INC_PCI	    mBIT(7)
7043221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_CONTROL_INC_RTDMA	    mBIT(8)
7044221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_CONTROL_INC_WRDMA	    mBIT(9)
7045221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_CONTROL_INC_XGMAC	    mBIT(10)
7046221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_CONTROL_INC_FB	    mBIT(11)
7047221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_CONTROL_INC_CM	    mBIT(12)
7048221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_CONTROL_OVERRIDE_FB_DONE  mBIT(16)
7049221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_CONTROL_OVERRIDE_CM_DONE  mBIT(17)
7050221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_CONTROL_INCLUDE_PCIE_MEMS mBIT(24)
7051221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_CONTROL_LAUNCH	    mBIT(31)
7052221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_CONTROL_NMBC_DONE	    mBIT(48)
7053221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_CONTROL_NMBC_ERROR(val)   vBIT(val, 56, 4)
7054221167Sgnn/* 0x08518 */	u64	neterion_membist_errors;
7055221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_ERRORS_NMBC_CMG1(val)	    vBIT(val, 0, 3)
7056221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_ERRORS_NMBC_CMG2(val)	    vBIT(val, 3, 3)
7057221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_ERRORS_NMBC_CMG3(val)	    vBIT(val, 6, 3)
7058221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_ERRORS_NMBC_DRBELL(val)   vBIT(val, 9, 3)
7059221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_ERRORS_NMBC_FBif (val)    vBIT(val, 12, 3)
7060221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_ERRORS_NMBC_MSG(val)	    vBIT(val, 15, 3)
7061221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_ERRORS_NMBC_ONE(val)	    vBIT(val, 18, 3)
7062221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_ERRORS_NMBC_PCI(val)	    vBIT(val, 21, 3)
7063221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_ERRORS_NMBC_RTDMA(val)    vBIT(val, 24, 3)
7064221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_ERRORS_NMBC_WRDMA(val)    vBIT(val, 27, 3)
7065221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_ERRORS_NMBC_XGMAC(val)    vBIT(val, 30, 3)
7066221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_ERRORS_NMBC_FB	    mBIT(33)
7067221167Sgnn#define	VXGE_HAL_NETERION_MEMBIST_ERRORS_NMBC_CM	    mBIT(34)
7068221167Sgnn/* 0x08520 */	u64	rr_cqm_cache_rtl_top_0;
7069221167Sgnn#define	VXGE_HAL_RR_CQM_CACHE_RTL_TOP_0_CMG1_NMB_IO_REPAIR_STATUS(val)\
7070221167Sgnn							    vBIT(val, 0, 2)
7071221167Sgnn#define	VXGE_HAL_RR_CQM_CACHE_RTL_TOP_0_CMG1_NMB_IO_BANK1_FUSE(val)\
7072221167Sgnn							    vBIT(val, 2, 8)
7073221167Sgnn#define	VXGE_HAL_RR_CQM_CACHE_RTL_TOP_0_CMG1_NMB_IO_BANK1_ADD_FUSE(val)\
7074221167Sgnn							    vBIT(val, 10, 2)
7075221167Sgnn#define	VXGE_HAL_RR_CQM_CACHE_RTL_TOP_0_CMG1_NMB_IO_BANK0_FUSE(val)\
7076221167Sgnn							    vBIT(val, 12, 8)
7077221167Sgnn#define	VXGE_HAL_RR_CQM_CACHE_RTL_TOP_0_CMG1_NMB_IO_BANK0_ADD_FUSE(val)\
7078221167Sgnn							    vBIT(val, 20, 2)
7079221167Sgnn/* 0x08528 */	u64	rr_cqm_cache_rtl_top_1;
7080221167Sgnn#define	VXGE_HAL_RR_CQM_CACHE_RTL_TOP_1_CMG1_NMB_IO_REPAIR_STATUS(val)\
7081221167Sgnn							    vBIT(val, 0, 2)
7082221167Sgnn#define	VXGE_HAL_RR_CQM_CACHE_RTL_TOP_1_CMG1_NMB_IO_BANK1_FUSE(val)\
7083221167Sgnn							    vBIT(val, 2, 8)
7084221167Sgnn#define	VXGE_HAL_RR_CQM_CACHE_RTL_TOP_1_CMG1_NMB_IO_BANK1_ADD_FUSE(val)\
7085221167Sgnn							    vBIT(val, 10, 2)
7086221167Sgnn#define	VXGE_HAL_RR_CQM_CACHE_RTL_TOP_1_CMG1_NMB_IO_BANK0_FUSE(val)\
7087221167Sgnn							    vBIT(val, 12, 8)
7088221167Sgnn#define	VXGE_HAL_RR_CQM_CACHE_RTL_TOP_1_CMG1_NMB_IO_BANK0_ADD_FUSE(val)\
7089221167Sgnn							    vBIT(val, 20, 2)
7090221167Sgnn/* 0x08530 */	u64	rr_sqm_cache_rtl_top_0;
7091221167Sgnn#define	VXGE_HAL_RR_SQM_CACHE_RTL_TOP_0_CMG1_NMB_IO_REPAIR_STATUS(val)\
7092221167Sgnn							    vBIT(val, 0, 2)
7093221167Sgnn#define	VXGE_HAL_RR_SQM_CACHE_RTL_TOP_0_CMG1_NMB_IO_BANK1_FUSE(val)\
7094221167Sgnn							    vBIT(val, 2, 8)
7095221167Sgnn#define	VXGE_HAL_RR_SQM_CACHE_RTL_TOP_0_CMG1_NMB_IO_BANK1_ADD_FUSE(val)\
7096221167Sgnn							    vBIT(val, 10, 2)
7097221167Sgnn#define	VXGE_HAL_RR_SQM_CACHE_RTL_TOP_0_CMG1_NMB_IO_BANK0_FUSE(val)\
7098221167Sgnn							    vBIT(val, 12, 8)
7099221167Sgnn#define	VXGE_HAL_RR_SQM_CACHE_RTL_TOP_0_CMG1_NMB_IO_BANK0_ADD_FUSE(val)\
7100221167Sgnn							    vBIT(val, 20, 2)
7101221167Sgnn/* 0x08538 */	u64	rr_sqm_cache_rtl_top_1;
7102221167Sgnn#define	VXGE_HAL_RR_SQM_CACHE_RTL_TOP_1_CMG1_NMB_IO_REPAIR_STATUS(val)\
7103221167Sgnn							    vBIT(val, 0, 2)
7104221167Sgnn#define	VXGE_HAL_RR_SQM_CACHE_RTL_TOP_1_CMG1_NMB_IO_BANK1_FUSE(val)\
7105221167Sgnn							    vBIT(val, 2, 8)
7106221167Sgnn#define	VXGE_HAL_RR_SQM_CACHE_RTL_TOP_1_CMG1_NMB_IO_BANK1_ADD_FUSE(val)\
7107221167Sgnn							    vBIT(val, 10, 2)
7108221167Sgnn#define	VXGE_HAL_RR_SQM_CACHE_RTL_TOP_1_CMG1_NMB_IO_BANK0_FUSE(val)\
7109221167Sgnn							    vBIT(val, 12, 8)
7110221167Sgnn#define	VXGE_HAL_RR_SQM_CACHE_RTL_TOP_1_CMG1_NMB_IO_BANK0_ADD_FUSE(val)\
7111221167Sgnn							    vBIT(val, 20, 2)
7112221167Sgnn/* 0x08540 */	u64	rf_sqm_lprpedat_rtl_top_0;
7113221167Sgnn#define	VXGE_HAL_RF_SQM_LPRPEDAT_RTL_TOP_0_CMG1_NMB_IO_REPAIR_STATUS(val)\
7114221167Sgnn							    vBIT(val, 0, 2)
7115221167Sgnn#define	VXGE_HAL_RF_SQM_LPRPEDAT_RTL_TOP_0_CMG1_NMB_IO_ALL_FUSE(val)\
7116221167Sgnn							    vBIT(val, 2, 8)
7117221167Sgnn/* 0x08548 */	u64	rf_sqm_lprpedat_rtl_top_1;
7118221167Sgnn#define	VXGE_HAL_RF_SQM_LPRPEDAT_RTL_TOP_1_CMG1_NMB_IO_REPAIR_STATUS(val)\
7119221167Sgnn							    vBIT(val, 0, 2)
7120221167Sgnn#define	VXGE_HAL_RF_SQM_LPRPEDAT_RTL_TOP_1_CMG1_NMB_IO_ALL_FUSE(val)\
7121221167Sgnn							    vBIT(val, 2, 8)
7122221167Sgnn/* 0x08550 */	u64	rr_sqm_dmawqersp_rtl_top_0;
7123221167Sgnn#define	VXGE_HAL_RR_SQM_DMAWQERSP_RTL_TOP_0_CMG1_NMB_IO_REPAIR_STATUS(val)\
7124221167Sgnn							    vBIT(val, 0, 2)
7125221167Sgnn#define	VXGE_HAL_RR_SQM_DMAWQERSP_RTL_TOP_0_CMG1_NMB_IO_BANK1_FUSE(val)\
7126221167Sgnn							    vBIT(val, 2, 7)
7127221167Sgnn#define	VXGE_HAL_RR_SQM_DMAWQERSP_RTL_TOP_0_CMG1_NMB_IO_BANK1_ADD_FUSE(val)\
7128221167Sgnn							    vBIT(val, 9, 3)
7129221167Sgnn#define	VXGE_HAL_RR_SQM_DMAWQERSP_RTL_TOP_0_CMG1_NMB_IO_BANK0_FUSE(val)\
7130221167Sgnn							    vBIT(val, 12, 7)
7131221167Sgnn#define	VXGE_HAL_RR_SQM_DMAWQERSP_RTL_TOP_0_CMG1_NMB_IO_BANK0_ADD_FUSE(val)\
7132221167Sgnn							    vBIT(val, 19, 3)
7133221167Sgnn/* 0x08558 */	u64	rr_sqm_dmawqersp_rtl_top_1;
7134221167Sgnn#define	VXGE_HAL_RR_SQM_DMAWQERSP_RTL_TOP_1_CMG1_NMB_IO_REPAIR_STATUS(val)\
7135221167Sgnn							    vBIT(val, 0, 2)
7136221167Sgnn#define	VXGE_HAL_RR_SQM_DMAWQERSP_RTL_TOP_1_CMG1_NMB_IO_BANK1_FUSE(val)\
7137221167Sgnn							    vBIT(val, 2, 7)
7138221167Sgnn#define	VXGE_HAL_RR_SQM_DMAWQERSP_RTL_TOP_1_CMG1_NMB_IO_BANK1_ADD_FUSE(val)\
7139221167Sgnn							    vBIT(val, 9, 3)
7140221167Sgnn#define	VXGE_HAL_RR_SQM_DMAWQERSP_RTL_TOP_1_CMG1_NMB_IO_BANK0_FUSE(val)\
7141221167Sgnn							    vBIT(val, 12, 7)
7142221167Sgnn#define	VXGE_HAL_RR_SQM_DMAWQERSP_RTL_TOP_1_CMG1_NMB_IO_BANK0_ADD_FUSE(val)\
7143221167Sgnn							    vBIT(val, 19, 3)
7144221167Sgnn/* 0x08560 */	u64	rf_cqm_dmacqersp_rtl_top;
7145221167Sgnn#define	VXGE_HAL_RF_CQM_DMACQERSP_RTL_TOP_CMG1_NMB_IO_REPAIR_STATUS(val)\
7146221167Sgnn							    vBIT(val, 0, 2)
7147221167Sgnn#define	VXGE_HAL_RF_CQM_DMACQERSP_RTL_TOP_CMG1_NMB_IO_ALL_FUSE(val)\
7148221167Sgnn							    vBIT(val, 2, 8)
7149221167Sgnn/* 0x08568 */	u64	rf_sqm_rpereqdat_rtl_top_0;
7150221167Sgnn#define	VXGE_HAL_RF_SQM_RPEREQDAT_RTL_TOP_0_CMG1_NMB_IO_REPAIR_STATUS(val)\
7151221167Sgnn							    vBIT(val, 0, 2)
7152221167Sgnn#define	VXGE_HAL_RF_SQM_RPEREQDAT_RTL_TOP_0_CMG1_NMB_IO_ALL_FUSE(val)\
7153221167Sgnn							    vBIT(val, 2, 8)
7154221167Sgnn/* 0x08570 */	u64	rf_sqm_rpereqdat_rtl_top_1;
7155221167Sgnn#define	VXGE_HAL_RF_SQM_RPEREQDAT_RTL_TOP_1_CMG1_NMB_IO_REPAIR_STATUS(val)\
7156221167Sgnn							    vBIT(val, 0, 2)
7157221167Sgnn#define	VXGE_HAL_RF_SQM_RPEREQDAT_RTL_TOP_1_CMG1_NMB_IO_ALL_FUSE(val)\
7158221167Sgnn							    vBIT(val, 2, 8)
7159221167Sgnn/* 0x08578 */	u64	rf_sscc_ssr_rtl_top_0_0;
7160221167Sgnn#define	VXGE_HAL_RF_SSCC_SSR_RTL_TOP_0_0_CMG1_NMB_IO_REPAIR_STATUS(val)\
7161221167Sgnn							    vBIT(val, 0, 2)
7162221167Sgnn#define	VXGE_HAL_RF_SSCC_SSR_RTL_TOP_0_0_CMG1_NMB_IO_ALL_FUSE(val)\
7163221167Sgnn							    vBIT(val, 2, 7)
7164221167Sgnn/* 0x08580 */	u64	rf_sscc_ssr_rtl_top_1_0;
7165221167Sgnn#define	VXGE_HAL_RF_SSCC_SSR_RTL_TOP_1_0_CMG1_NMB_IO_REPAIR_STATUS(val)\
7166221167Sgnn							    vBIT(val, 0, 2)
7167221167Sgnn#define	VXGE_HAL_RF_SSCC_SSR_RTL_TOP_1_0_CMG1_NMB_IO_ALL_FUSE(val)\
7168221167Sgnn							    vBIT(val, 2, 7)
7169221167Sgnn/* 0x08588 */	u64	rf_sscc_ssr_rtl_top_0_1;
7170221167Sgnn#define	VXGE_HAL_RF_SSCC_SSR_RTL_TOP_0_1_CMG1_NMB_IO_REPAIR_STATUS(val)\
7171221167Sgnn							    vBIT(val, 0, 2)
7172221167Sgnn#define	VXGE_HAL_RF_SSCC_SSR_RTL_TOP_0_1_CMG1_NMB_IO_ALL_FUSE(val)\
7173221167Sgnn							    vBIT(val, 2, 7)
7174221167Sgnn/* 0x08590 */	u64	rf_sscc_ssr_rtl_top_1_1;
7175221167Sgnn#define	VXGE_HAL_RF_SSCC_SSR_RTL_TOP_1_1_CMG1_NMB_IO_REPAIR_STATUS(val)\
7176221167Sgnn							    vBIT(val, 0, 2)
7177221167Sgnn#define	VXGE_HAL_RF_SSCC_SSR_RTL_TOP_1_1_CMG1_NMB_IO_ALL_FUSE(val)\
7178221167Sgnn							    vBIT(val, 2, 7)
7179221167Sgnn/* 0x08598 */	u64	rf_ssc_cm_resp_rtl_top_1_ssc0;
7180221167Sgnn#define	VXGE_HAL_RF_SSC_CM_RESP_RTL_TOP_1_SSC0_CMG1_NMB_IO_REPAIR_STATUS(val)\
7181221167Sgnn							    vBIT(val, 0, 2)
7182221167Sgnn#define	VXGE_HAL_RF_SSC_CM_RESP_RTL_TOP_1_SSC0_CMG1_NMB_IO_ALL_FUSE(val)\
7183221167Sgnn							    vBIT(val, 2, 8)
7184221167Sgnn/* 0x085a0 */	u64	rf_ssc_cm_resp_rtl_top_0_ssc1;
7185221167Sgnn#define	VXGE_HAL_RF_SSC_CM_RESP_RTL_TOP_0_SSC1_CMG1_NMB_IO_REPAIR_STATUS(val)\
7186221167Sgnn							    vBIT(val, 0, 2)
7187221167Sgnn#define	VXGE_HAL_RF_SSC_CM_RESP_RTL_TOP_0_SSC1_CMG1_NMB_IO_ALL_FUSE(val)\
7188221167Sgnn							    vBIT(val, 2, 8)
7189221167Sgnn/* 0x085a8 */	u64	rf_ssc_cm_resp_rtl_top_1_sscl;
7190221167Sgnn#define	VXGE_HAL_RF_SSC_CM_RESP_RTL_TOP_1_SSCL_CMG1_NMB_IO_REPAIR_STATUS(val)\
7191221167Sgnn							    vBIT(val, 0, 2)
7192221167Sgnn#define	VXGE_HAL_RF_SSC_CM_RESP_RTL_TOP_1_SSCL_CMG1_NMB_IO_ALL_FUSE(val)\
7193221167Sgnn							    vBIT(val, 2, 8)
7194221167Sgnn/* 0x085b0 */	u64	rf_ssc_cm_resp_rtl_top_0_ssc0;
7195221167Sgnn#define	VXGE_HAL_RF_SSC_CM_RESP_RTL_TOP_0_SSC0_CMG1_NMB_IO_REPAIR_STATUS(val)\
7196221167Sgnn							    vBIT(val, 0, 2)
7197221167Sgnn#define	VXGE_HAL_RF_SSC_CM_RESP_RTL_TOP_0_SSC0_CMG1_NMB_IO_ALL_FUSE(val)\
7198221167Sgnn							    vBIT(val, 2, 8)
7199221167Sgnn/* 0x085b8 */	u64	rf_ssc_cm_resp_rtl_top_1_ssc1;
7200221167Sgnn#define	VXGE_HAL_RF_SSC_CM_RESP_RTL_TOP_1_SSC1_CMG1_NMB_IO_REPAIR_STATUS(val)\
7201221167Sgnn							    vBIT(val, 0, 2)
7202221167Sgnn#define	VXGE_HAL_RF_SSC_CM_RESP_RTL_TOP_1_SSC1_CMG1_NMB_IO_ALL_FUSE(val)\
7203221167Sgnn							    vBIT(val, 2, 8)
7204221167Sgnn/* 0x085c0 */	u64	rf_ssc_cm_resp_rtl_top_0_sscl;
7205221167Sgnn#define	VXGE_HAL_RF_SSC_CM_RESP_RTL_TOP_0_SSCL_CMG1_NMB_IO_REPAIR_STATUS(val)\
7206221167Sgnn							    vBIT(val, 0, 2)
7207221167Sgnn#define	VXGE_HAL_RF_SSC_CM_RESP_RTL_TOP_0_SSCL_CMG1_NMB_IO_ALL_FUSE(val)\
7208221167Sgnn							    vBIT(val, 2, 8)
7209221167Sgnn/* 0x085c8 */	u64	rf_ssc_ssr_resp_rtl_top_ssc0;
7210221167Sgnn#define	VXGE_HAL_RF_SSC_SSR_RESP_RTL_TOP_SSC0_CMG1_NMB_IO_REPAIR_STATUS(val)\
7211221167Sgnn							    vBIT(val, 0, 2)
7212221167Sgnn#define	VXGE_HAL_RF_SSC_SSR_RESP_RTL_TOP_SSC0_CMG1_NMB_IO_ALL_FUSE(val)\
7213221167Sgnn							    vBIT(val, 2, 8)
7214221167Sgnn/* 0x085d0 */	u64	rf_ssc_ssr_resp_rtl_top_ssc1;
7215221167Sgnn#define	VXGE_HAL_RF_SSC_SSR_RESP_RTL_TOP_SSC1_CMG1_NMB_IO_REPAIR_STATUS(val)\
7216221167Sgnn							    vBIT(val, 0, 2)
7217221167Sgnn#define	VXGE_HAL_RF_SSC_SSR_RESP_RTL_TOP_SSC1_CMG1_NMB_IO_ALL_FUSE(val)\
7218221167Sgnn							    vBIT(val, 2, 8)
7219221167Sgnn/* 0x085d8 */	u64	rf_ssc_ssr_resp_rtl_top_sscl;
7220221167Sgnn#define	VXGE_HAL_RF_SSC_SSR_RESP_RTL_TOP_SSCL_CMG1_NMB_IO_REPAIR_STATUS(val)\
7221221167Sgnn							    vBIT(val, 0, 2)
7222221167Sgnn#define	VXGE_HAL_RF_SSC_SSR_RESP_RTL_TOP_SSCL_CMG1_NMB_IO_ALL_FUSE(val)\
7223221167Sgnn							    vBIT(val, 2, 8)
7224221167Sgnn/* 0x085e0 */	u64	rf_ssc_tsr_resp_rtl_top_1_ssc0;
7225221167Sgnn#define	VXGE_HAL_RF_SSC_TSR_RESP_RTL_TOP_1_SSC0_CMG1_NMB_IO_REPAIR_STATUS(val)\
7226221167Sgnn							    vBIT(val, 0, 2)
7227221167Sgnn#define	VXGE_HAL_RF_SSC_TSR_RESP_RTL_TOP_1_SSC0_CMG1_NMB_IO_ALL_FUSE(val)\
7228221167Sgnn							    vBIT(val, 2, 8)
7229221167Sgnn/* 0x085e8 */	u64	rf_ssc_tsr_resp_rtl_top_2_ssc0;
7230221167Sgnn#define	VXGE_HAL_RF_SSC_TSR_RESP_RTL_TOP_2_SSC0_CMG1_NMB_IO_REPAIR_STATUS(val)\
7231221167Sgnn							    vBIT(val, 0, 2)
7232221167Sgnn#define	VXGE_HAL_RF_SSC_TSR_RESP_RTL_TOP_2_SSC0_CMG1_NMB_IO_ALL_FUSE(val)\
7233221167Sgnn							    vBIT(val, 2, 8)
7234221167Sgnn/* 0x085f0 */	u64	rf_ssc_tsr_resp_rtl_top_2_ssc1;
7235221167Sgnn#define	VXGE_HAL_RF_SSC_TSR_RESP_RTL_TOP_2_SSC1_CMG1_NMB_IO_REPAIR_STATUS(val)\
7236221167Sgnn							    vBIT(val, 0, 2)
7237221167Sgnn#define	VXGE_HAL_RF_SSC_TSR_RESP_RTL_TOP_2_SSC1_CMG1_NMB_IO_ALL_FUSE(val)\
7238221167Sgnn							    vBIT(val, 2, 8)
7239221167Sgnn/* 0x085f8 */	u64	rf_ssc_tsr_resp_rtl_top_0_sscl;
7240221167Sgnn#define	VXGE_HAL_RF_SSC_TSR_RESP_RTL_TOP_0_SSCL_CMG1_NMB_IO_REPAIR_STATUS(val)\
7241221167Sgnn							    vBIT(val, 0, 2)
7242221167Sgnn#define	VXGE_HAL_RF_SSC_TSR_RESP_RTL_TOP_0_SSCL_CMG1_NMB_IO_ALL_FUSE(val)\
7243221167Sgnn							    vBIT(val, 2, 8)
7244221167Sgnn/* 0x08600 */	u64	rf_ssc_tsr_resp_rtl_top_0_ssc0;
7245221167Sgnn#define	VXGE_HAL_RF_SSC_TSR_RESP_RTL_TOP_0_SSC0_CMG1_NMB_IO_REPAIR_STATUS(val)\
7246221167Sgnn							    vBIT(val, 0, 2)
7247221167Sgnn#define	VXGE_HAL_RF_SSC_TSR_RESP_RTL_TOP_0_SSC0_CMG1_NMB_IO_ALL_FUSE(val)\
7248221167Sgnn							    vBIT(val, 2, 8)
7249221167Sgnn/* 0x08608 */	u64	rf_ssc_tsr_resp_rtl_top_0_ssc1;
7250221167Sgnn#define	VXGE_HAL_RF_SSC_TSR_RESP_RTL_TOP_0_SSC1_CMG1_NMB_IO_REPAIR_STATUS(val)\
7251221167Sgnn							    vBIT(val, 0, 2)
7252221167Sgnn#define	VXGE_HAL_RF_SSC_TSR_RESP_RTL_TOP_0_SSC1_CMG1_NMB_IO_ALL_FUSE(val)\
7253221167Sgnn							    vBIT(val, 2, 8)
7254221167Sgnn/* 0x08610 */	u64	rf_ssc_tsr_resp_rtl_top_1_ssc1;
7255221167Sgnn#define	VXGE_HAL_RF_SSC_TSR_RESP_RTL_TOP_1_SSC1_CMG1_NMB_IO_REPAIR_STATUS(val)\
7256221167Sgnn							    vBIT(val, 0, 2)
7257221167Sgnn#define	VXGE_HAL_RF_SSC_TSR_RESP_RTL_TOP_1_SSC1_CMG1_NMB_IO_ALL_FUSE(val)\
7258221167Sgnn							    vBIT(val, 2, 8)
7259221167Sgnn/* 0x08618 */	u64	rf_ssc_tsr_resp_rtl_top_1_sscl;
7260221167Sgnn#define	VXGE_HAL_RF_SSC_TSR_RESP_RTL_TOP_1_SSCL_CMG1_NMB_IO_REPAIR_STATUS(val)\
7261221167Sgnn							    vBIT(val, 0, 2)
7262221167Sgnn#define	VXGE_HAL_RF_SSC_TSR_RESP_RTL_TOP_1_SSCL_CMG1_NMB_IO_ALL_FUSE(val)\
7263221167Sgnn							    vBIT(val, 2, 8)
7264221167Sgnn/* 0x08620 */	u64	rf_ssc_tsr_resp_rtl_top_2_sscl;
7265221167Sgnn#define	VXGE_HAL_RF_SSC_TSR_RESP_RTL_TOP_2_SSCL_CMG1_NMB_IO_REPAIR_STATUS(val)\
7266221167Sgnn							    vBIT(val, 0, 2)
7267221167Sgnn#define	VXGE_HAL_RF_SSC_TSR_RESP_RTL_TOP_2_SSCL_CMG1_NMB_IO_ALL_FUSE(val)\
7268221167Sgnn							    vBIT(val, 2, 8)
7269221167Sgnn/* 0x08628 */	u64	rf_ssc_state_rtl_top_1_ssc0;
7270221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_1_SSC0_CMG1_NMB_IO_REPAIR_STATUS(val)\
7271221167Sgnn							    vBIT(val, 0, 2)
7272221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_1_SSC0_CMG1_NMB_IO_ALL_FUSE(val)\
7273221167Sgnn							    vBIT(val, 2, 8)
7274221167Sgnn/* 0x08630 */	u64	rf_ssc_state_rtl_top_2_ssc0;
7275221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_2_SSC0_CMG1_NMB_IO_REPAIR_STATUS(val)\
7276221167Sgnn							    vBIT(val, 0, 2)
7277221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_2_SSC0_CMG1_NMB_IO_ALL_FUSE(val)\
7278221167Sgnn							    vBIT(val, 2, 8)
7279221167Sgnn/* 0x08638 */	u64	rf_ssc_state_rtl_top_1_ssc1;
7280221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_1_SSC1_CMG1_NMB_IO_REPAIR_STATUS(val)\
7281221167Sgnn							    vBIT(val, 0, 2)
7282221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_1_SSC1_CMG1_NMB_IO_ALL_FUSE(val)\
7283221167Sgnn							    vBIT(val, 2, 8)
7284221167Sgnn/* 0x08640 */	u64	rf_ssc_state_rtl_top_2_ssc1;
7285221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_2_SSC1_CMG1_NMB_IO_REPAIR_STATUS(val)\
7286221167Sgnn							    vBIT(val, 0, 2)
7287221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_2_SSC1_CMG1_NMB_IO_ALL_FUSE(val)\
7288221167Sgnn							    vBIT(val, 2, 8)
7289221167Sgnn/* 0x08648 */	u64	rf_ssc_state_rtl_top_1_sscl;
7290221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_1_SSCL_CMG1_NMB_IO_REPAIR_STATUS(val)\
7291221167Sgnn							    vBIT(val, 0, 2)
7292221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_1_SSCL_CMG1_NMB_IO_ALL_FUSE(val)\
7293221167Sgnn							    vBIT(val, 2, 8)
7294221167Sgnn/* 0x08650 */	u64	rf_ssc_state_rtl_top_2_sscl;
7295221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_2_SSCL_CMG1_NMB_IO_REPAIR_STATUS(val)\
7296221167Sgnn							    vBIT(val, 0, 2)
7297221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_2_SSCL_CMG1_NMB_IO_ALL_FUSE(val)\
7298221167Sgnn							    vBIT(val, 2, 8)
7299221167Sgnn/* 0x08658 */	u64	rf_ssc_state_rtl_top_0_ssc0;
7300221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_0_SSC0_CMG1_NMB_IO_REPAIR_STATUS(val)\
7301221167Sgnn							    vBIT(val, 0, 2)
7302221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_0_SSC0_CMG1_NMB_IO_ALL_FUSE(val)\
7303221167Sgnn							    vBIT(val, 2, 8)
7304221167Sgnn/* 0x08660 */	u64	rf_ssc_state_rtl_top_3_ssc0;
7305221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_3_SSC0_CMG1_NMB_IO_REPAIR_STATUS(val)\
7306221167Sgnn							    vBIT(val, 0, 2)
7307221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_3_SSC0_CMG1_NMB_IO_ALL_FUSE(val)\
7308221167Sgnn							    vBIT(val, 2, 8)
7309221167Sgnn/* 0x08668 */	u64	rf_ssc_state_rtl_top_0_ssc1;
7310221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_0_SSC1_CMG1_NMB_IO_REPAIR_STATUS(val)\
7311221167Sgnn							    vBIT(val, 0, 2)
7312221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_0_SSC1_CMG1_NMB_IO_ALL_FUSE(val)\
7313221167Sgnn							    vBIT(val, 2, 8)
7314221167Sgnn/* 0x08670 */	u64	rf_ssc_state_rtl_top_3_ssc1;
7315221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_3_SSC1_CMG1_NMB_IO_REPAIR_STATUS(val)\
7316221167Sgnn							    vBIT(val, 0, 2)
7317221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_3_SSC1_CMG1_NMB_IO_ALL_FUSE(val)\
7318221167Sgnn							    vBIT(val, 2, 8)
7319221167Sgnn/* 0x08678 */	u64	rf_ssc_state_rtl_top_0_sscl;
7320221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_0_SSCL_CMG1_NMB_IO_REPAIR_STATUS(val)\
7321221167Sgnn							    vBIT(val, 0, 2)
7322221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_0_SSCL_CMG1_NMB_IO_ALL_FUSE(val)\
7323221167Sgnn							    vBIT(val, 2, 8)
7324221167Sgnn/* 0x08680 */	u64	rf_ssc_state_rtl_top_3_sscl;
7325221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_3_SSCL_CMG1_NMB_IO_REPAIR_STATUS(val)\
7326221167Sgnn							    vBIT(val, 0, 2)
7327221167Sgnn#define	VXGE_HAL_RF_SSC_STATE_RTL_TOP_3_SSCL_CMG1_NMB_IO_ALL_FUSE(val)\
7328221167Sgnn							    vBIT(val, 2, 8)
7329221167Sgnn/* 0x08688 */	u64	rf_sscc_tsr_rtl_top_0;
7330221167Sgnn#define	VXGE_HAL_RF_SSCC_TSR_RTL_TOP_0_CMG1_NMB_IO_REPAIR_STATUS(val)\
7331221167Sgnn							    vBIT(val, 0, 2)
7332221167Sgnn#define	VXGE_HAL_RF_SSCC_TSR_RTL_TOP_0_CMG1_NMB_IO_ALL_FUSE(val)\
7333221167Sgnn							    vBIT(val, 2, 8)
7334221167Sgnn/* 0x08690 */	u64	rf_sscc_tsr_rtl_top_1;
7335221167Sgnn#define	VXGE_HAL_RF_SSCC_TSR_RTL_TOP_1_CMG1_NMB_IO_REPAIR_STATUS(val)\
7336221167Sgnn							    vBIT(val, 0, 2)
7337221167Sgnn#define	VXGE_HAL_RF_SSCC_TSR_RTL_TOP_1_CMG1_NMB_IO_ALL_FUSE(val)\
7338221167Sgnn							    vBIT(val, 2, 8)
7339221167Sgnn/* 0x08698 */	u64	rf_sscc_tsr_rtl_top_2;
7340221167Sgnn#define	VXGE_HAL_RF_SSCC_TSR_RTL_TOP_2_CMG1_NMB_IO_REPAIR_STATUS(val)\
7341221167Sgnn							    vBIT(val, 0, 2)
7342221167Sgnn#define	VXGE_HAL_RF_SSCC_TSR_RTL_TOP_2_CMG1_NMB_IO_ALL_FUSE(val)\
7343221167Sgnn							    vBIT(val, 2, 8)
7344221167Sgnn/* 0x086a0 */	u64	rf_uqm_cmcreq_rtl_top;
7345221167Sgnn#define	VXGE_HAL_RF_UQM_CMCREQ_RTL_TOP_CMG1_NMB_IO_REPAIR_STATUS(val)\
7346221167Sgnn							    vBIT(val, 0, 2)
7347221167Sgnn#define	VXGE_HAL_RF_UQM_CMCREQ_RTL_TOP_CMG1_NMB_IO_ALL_FUSE(val)\
7348221167Sgnn							    vBIT(val, 2, 8)
7349221167Sgnn/* 0x086a8 */	u64	rr0_g3if_cm_ctrl_rtl_top;
7350221167Sgnn#define	VXGE_HAL_RR0_G3IF_CM_CTRL_RTL_TOP_CMG2_NMB_IO_REPAIR_STATUS(val)\
7351221167Sgnn							    vBIT(val, 0, 2)
7352221167Sgnn#define	VXGE_HAL_RR0_G3IF_CM_CTRL_RTL_TOP_CMG2_NMB_IO_ALL_FUSE(val)\
7353221167Sgnn							    vBIT(val, 2, 8)
7354221167Sgnn/* 0x086b0 */	u64	rr1_g3if_cm_ctrl_rtl_top;
7355221167Sgnn#define	VXGE_HAL_RR1_G3IF_CM_CTRL_RTL_TOP_CMG2_NMB_IO_REPAIR_STATUS(val)\
7356221167Sgnn							    vBIT(val, 0, 2)
7357221167Sgnn#define	VXGE_HAL_RR1_G3IF_CM_CTRL_RTL_TOP_CMG2_NMB_IO_ALL_FUSE(val)\
7358221167Sgnn							    vBIT(val, 2, 8)
7359221167Sgnn/* 0x086b8 */	u64	rr2_g3if_cm_ctrl_rtl_top;
7360221167Sgnn#define	VXGE_HAL_RR2_G3IF_CM_CTRL_RTL_TOP_CMG2_NMB_IO_REPAIR_STATUS(val)\
7361221167Sgnn							    vBIT(val, 0, 2)
7362221167Sgnn#define	VXGE_HAL_RR2_G3IF_CM_CTRL_RTL_TOP_CMG2_NMB_IO_ALL_FUSE(val)\
7363221167Sgnn							    vBIT(val, 2, 8)
7364221167Sgnn/* 0x086c0 */	u64	rf_g3if_cm_rd_rtl_top0;
7365221167Sgnn#define	VXGE_HAL_RF_G3IF_CM_RD_RTL_TOP0_CMG2_NMB_IO_REPAIR_STATUS(val)\
7366221167Sgnn							    vBIT(val, 0, 2)
7367221167Sgnn#define	VXGE_HAL_RF_G3IF_CM_RD_RTL_TOP0_CMG2_NMB_IO_ALL_FUSE(val)\
7368221167Sgnn							    vBIT(val, 2, 8)
7369221167Sgnn/* 0x086c8 */	u64	rf_g3if_cm_rd_rtl_top1;
7370221167Sgnn#define	VXGE_HAL_RF_G3IF_CM_RD_RTL_TOP1_CMG2_NMB_IO_REPAIR_STATUS(val)\
7371221167Sgnn							    vBIT(val, 0, 2)
7372221167Sgnn#define	VXGE_HAL_RF_G3IF_CM_RD_RTL_TOP1_CMG2_NMB_IO_ALL_FUSE(val)\
7373221167Sgnn							    vBIT(val, 2, 8)
7374221167Sgnn/* 0x086d0 */	u64	rf_g3if_cm_rd_rtl_top2;
7375221167Sgnn#define	VXGE_HAL_RF_G3IF_CM_RD_RTL_TOP2_CMG2_NMB_IO_REPAIR_STATUS(val)\
7376221167Sgnn							    vBIT(val, 0, 2)
7377221167Sgnn#define	VXGE_HAL_RF_G3IF_CM_RD_RTL_TOP2_CMG2_NMB_IO_ALL_FUSE(val)\
7378221167Sgnn							    vBIT(val, 2, 8)
7379221167Sgnn/* 0x086d8 */	u64	rf_cmg_msg2cmg_rtl_top_0_0;
7380221167Sgnn#define	VXGE_HAL_RF_CMG_MSG2CMG_RTL_TOP_0_0_CMG2_NMB_IO_REPAIR_STATUS(val)\
7381221167Sgnn							    vBIT(val, 0, 2)
7382221167Sgnn#define	VXGE_HAL_RF_CMG_MSG2CMG_RTL_TOP_0_0_CMG2_NMB_IO_ALL_FUSE(val)\
7383221167Sgnn							    vBIT(val, 2, 6)
7384221167Sgnn/* 0x086e0 */	u64	rf_cmg_msg2cmg_rtl_top_1_0;
7385221167Sgnn#define	VXGE_HAL_RF_CMG_MSG2CMG_RTL_TOP_1_0_CMG2_NMB_IO_REPAIR_STATUS(val)\
7386221167Sgnn							    vBIT(val, 0, 2)
7387221167Sgnn#define	VXGE_HAL_RF_CMG_MSG2CMG_RTL_TOP_1_0_CMG2_NMB_IO_ALL_FUSE(val)\
7388221167Sgnn							    vBIT(val, 2, 6)
7389221167Sgnn/* 0x086e8 */	u64	rf_cmg_msg2cmg_rtl_top_0_1;
7390221167Sgnn#define	VXGE_HAL_RF_CMG_MSG2CMG_RTL_TOP_0_1_CMG2_NMB_IO_REPAIR_STATUS(val)\
7391221167Sgnn							    vBIT(val, 0, 2)
7392221167Sgnn#define	VXGE_HAL_RF_CMG_MSG2CMG_RTL_TOP_0_1_CMG2_NMB_IO_ALL_FUSE(val)\
7393221167Sgnn							    vBIT(val, 2, 6)
7394221167Sgnn/* 0x086f0 */	u64	rf_cmg_msg2cmg_rtl_top_1_1;
7395221167Sgnn#define	VXGE_HAL_RF_CMG_MSG2CMG_RTL_TOP_1_1_CMG2_NMB_IO_REPAIR_STATUS(val)\
7396221167Sgnn							    vBIT(val, 0, 2)
7397221167Sgnn#define	VXGE_HAL_RF_CMG_MSG2CMG_RTL_TOP_1_1_CMG2_NMB_IO_ALL_FUSE(val)\
7398221167Sgnn							    vBIT(val, 2, 6)
7399221167Sgnn/* 0x086f8 */	u64	rf_cp_dma_resp_rtl_top_0;
7400221167Sgnn#define	VXGE_HAL_RF_CP_DMA_RESP_RTL_TOP_0_CMG2_NMB_IO_REPAIR_STATUS(val)\
7401221167Sgnn							    vBIT(val, 0, 2)
7402221167Sgnn#define	VXGE_HAL_RF_CP_DMA_RESP_RTL_TOP_0_CMG2_NMB_IO_ALL_FUSE(val)\
7403221167Sgnn							    vBIT(val, 2, 6)
7404221167Sgnn/* 0x08700 */	u64	rf_cp_dma_resp_rtl_top_1;
7405221167Sgnn#define	VXGE_HAL_RF_CP_DMA_RESP_RTL_TOP_1_CMG2_NMB_IO_REPAIR_STATUS(val)\
7406221167Sgnn							    vBIT(val, 0, 2)
7407221167Sgnn#define	VXGE_HAL_RF_CP_DMA_RESP_RTL_TOP_1_CMG2_NMB_IO_ALL_FUSE(val)\
7408221167Sgnn							    vBIT(val, 2, 6)
7409221167Sgnn/* 0x08708 */	u64	rf_cp_dma_resp_rtl_top_2;
7410221167Sgnn#define	VXGE_HAL_RF_CP_DMA_RESP_RTL_TOP_2_CMG2_NMB_IO_REPAIR_STATUS(val)\
7411221167Sgnn							    vBIT(val, 0, 2)
7412221167Sgnn#define	VXGE_HAL_RF_CP_DMA_RESP_RTL_TOP_2_CMG2_NMB_IO_ALL_FUSE(val)\
7413221167Sgnn							    vBIT(val, 2, 6)
7414221167Sgnn/* 0x08710 */	u64	rf_cp_qcc2cxp_rtl_top;
7415221167Sgnn#define	VXGE_HAL_RF_CP_QCC2CXP_RTL_TOP_CMG2_NMB_IO_REPAIR_STATUS(val)\
7416221167Sgnn							    vBIT(val, 0, 2)
7417221167Sgnn#define	VXGE_HAL_RF_CP_QCC2CXP_RTL_TOP_CMG2_NMB_IO_ALL_FUSE(val)\
7418221167Sgnn							    vBIT(val, 2, 7)
7419221167Sgnn/* 0x08718 */	u64	rf_cp_stc2cp_rtl_top;
7420221167Sgnn#define	VXGE_HAL_RF_CP_STC2CP_RTL_TOP_CMG2_NMB_IO_REPAIR_STATUS(val)\
7421221167Sgnn							    vBIT(val, 0, 2)
7422221167Sgnn#define	VXGE_HAL_RF_CP_STC2CP_RTL_TOP_CMG2_NMB_IO_ALL_FUSE(val)\
7423221167Sgnn							    vBIT(val, 2, 8)
7424221167Sgnn/* 0x08720 */	u64	rf_cp_xt_trace_rtl_top;
7425221167Sgnn#define	VXGE_HAL_RF_CP_XT_TRACE_RTL_TOP_CMG2_NMB_IO_REPAIR_STATUS(val)\
7426221167Sgnn							    vBIT(val, 0, 2)
7427221167Sgnn#define	VXGE_HAL_RF_CP_XT_TRACE_RTL_TOP_CMG2_NMB_IO_ALL_FUSE(val)\
7428221167Sgnn							    vBIT(val, 2, 8)
7429221167Sgnn/* 0x08728 */	u64	rf_cp_xt_dtag_rtl_top;
7430221167Sgnn#define	VXGE_HAL_RF_CP_XT_DTAG_RTL_TOP_CMG2_NMB_IO_REPAIR_STATUS(val)\
7431221167Sgnn							    vBIT(val, 0, 2)
7432221167Sgnn#define	VXGE_HAL_RF_CP_XT_DTAG_RTL_TOP_CMG2_NMB_IO_ALL_FUSE(val)\
7433221167Sgnn							    vBIT(val, 2, 6)
7434221167Sgnn/* 0x08730 */	u64	rf_cp_xt_icache_rtl_top_0_0;
7435221167Sgnn#define	VXGE_HAL_RF_CP_XT_ICACHE_RTL_TOP_0_0_CMG2_NMB_IO_REPAIR_STATUS(val)\
7436221167Sgnn							    vBIT(val, 0, 2)
7437221167Sgnn#define	VXGE_HAL_RF_CP_XT_ICACHE_RTL_TOP_0_0_CMG2_NMB_IO_ALL_FUSE(val)\
7438221167Sgnn							    vBIT(val, 2, 7)
7439221167Sgnn/* 0x08738 */	u64	rf_cp_xt_icache_rtl_top_1_0;
7440221167Sgnn#define	VXGE_HAL_RF_CP_XT_ICACHE_RTL_TOP_1_0_CMG2_NMB_IO_REPAIR_STATUS(val)\
7441221167Sgnn							    vBIT(val, 0, 2)
7442221167Sgnn#define	VXGE_HAL_RF_CP_XT_ICACHE_RTL_TOP_1_0_CMG2_NMB_IO_ALL_FUSE(val)\
7443221167Sgnn							    vBIT(val, 2, 7)
7444221167Sgnn/* 0x08740 */	u64	rf_cp_xt_icache_rtl_top_0_1;
7445221167Sgnn#define	VXGE_HAL_RF_CP_XT_ICACHE_RTL_TOP_0_1_CMG2_NMB_IO_REPAIR_STATUS(val)\
7446221167Sgnn							    vBIT(val, 0, 2)
7447221167Sgnn#define	VXGE_HAL_RF_CP_XT_ICACHE_RTL_TOP_0_1_CMG2_NMB_IO_ALL_FUSE(val)\
7448221167Sgnn							    vBIT(val, 2, 7)
7449221167Sgnn/* 0x08748 */	u64	rf_cp_xt_icache_rtl_top_1_1;
7450221167Sgnn#define	VXGE_HAL_RF_CP_XT_ICACHE_RTL_TOP_1_1_CMG2_NMB_IO_REPAIR_STATUS(val)\
7451221167Sgnn							    vBIT(val, 0, 2)
7452221167Sgnn#define	VXGE_HAL_RF_CP_XT_ICACHE_RTL_TOP_1_1_CMG2_NMB_IO_ALL_FUSE(val)\
7453221167Sgnn							    vBIT(val, 2, 7)
7454221167Sgnn/* 0x08750 */	u64	rf_cp_xt_itag_rtl_top;
7455221167Sgnn#define	VXGE_HAL_RF_CP_XT_ITAG_RTL_TOP_CMG2_NMB_IO_REPAIR_STATUS(val)\
7456221167Sgnn							    vBIT(val, 0, 2)
7457221167Sgnn#define	VXGE_HAL_RF_CP_XT_ITAG_RTL_TOP_CMG2_NMB_IO_ALL_FUSE(val)\
7458221167Sgnn							    vBIT(val, 2, 6)
7459221167Sgnn/* 0x08758 */	u64	rf_cp_xt_dcache_rtl_top_0_0;
7460221167Sgnn#define	VXGE_HAL_RF_CP_XT_DCACHE_RTL_TOP_0_0_CMG2_NMB_IO_REPAIR_STATUS(val)\
7461221167Sgnn							    vBIT(val, 0, 2)
7462221167Sgnn#define	VXGE_HAL_RF_CP_XT_DCACHE_RTL_TOP_0_0_CMG2_NMB_IO_ALL_FUSE(val)\
7463221167Sgnn							    vBIT(val, 2, 7)
7464221167Sgnn/* 0x08760 */	u64	rf_cp_xt_dcache_rtl_top_1_0;
7465221167Sgnn#define	VXGE_HAL_RF_CP_XT_DCACHE_RTL_TOP_1_0_CMG2_NMB_IO_REPAIR_STATUS(val)\
7466221167Sgnn							    vBIT(val, 0, 2)
7467221167Sgnn#define	VXGE_HAL_RF_CP_XT_DCACHE_RTL_TOP_1_0_CMG2_NMB_IO_ALL_FUSE(val)\
7468221167Sgnn							    vBIT(val, 2, 7)
7469221167Sgnn/* 0x08768 */	u64	rf_cp_xt_dcache_rtl_top_0_1;
7470221167Sgnn#define	VXGE_HAL_RF_CP_XT_DCACHE_RTL_TOP_0_1_CMG2_NMB_IO_REPAIR_STATUS(val)\
7471221167Sgnn							    vBIT(val, 0, 2)
7472221167Sgnn#define	VXGE_HAL_RF_CP_XT_DCACHE_RTL_TOP_0_1_CMG2_NMB_IO_ALL_FUSE(val)\
7473221167Sgnn							    vBIT(val, 2, 7)
7474221167Sgnn/* 0x08770 */	u64	rf_cp_xt_dcache_rtl_top_1_1;
7475221167Sgnn#define	VXGE_HAL_RF_CP_XT_DCACHE_RTL_TOP_1_1_CMG2_NMB_IO_REPAIR_STATUS(val)\
7476221167Sgnn							    vBIT(val, 0, 2)
7477221167Sgnn#define	VXGE_HAL_RF_CP_XT_DCACHE_RTL_TOP_1_1_CMG2_NMB_IO_ALL_FUSE(val)\
7478221167Sgnn							    vBIT(val, 2, 7)
7479221167Sgnn/* 0x08778 */	u64	rf_xtmc_bdt_mem_rtl_top_0;
7480221167Sgnn#define	VXGE_HAL_RF_XTMC_BDT_MEM_RTL_TOP_0_CMG2_NMB_IO_REPAIR_STATUS(val)\
7481221167Sgnn							    vBIT(val, 0, 2)
7482221167Sgnn#define	VXGE_HAL_RF_XTMC_BDT_MEM_RTL_TOP_0_CMG2_NMB_IO_ALL_FUSE(val)\
7483221167Sgnn							    vBIT(val, 2, 8)
7484221167Sgnn/* 0x08780 */	u64	rf_xtmc_bdt_mem_rtl_top_1;
7485221167Sgnn#define	VXGE_HAL_RF_XTMC_BDT_MEM_RTL_TOP_1_CMG2_NMB_IO_REPAIR_STATUS(val)\
7486221167Sgnn							    vBIT(val, 0, 2)
7487221167Sgnn#define	VXGE_HAL_RF_XTMC_BDT_MEM_RTL_TOP_1_CMG2_NMB_IO_ALL_FUSE(val)\
7488221167Sgnn							    vBIT(val, 2, 8)
7489221167Sgnn/* 0x08788 */	u64	rf_xt_pif_sram_rtl_top_sram0;
7490221167Sgnn#define	VXGE_HAL_RF_XT_PIF_SRAM_RTL_TOP_SRAM0_CMG2_NMB_IO_REPAIR_STATUS(val)\
7491221167Sgnn							    vBIT(val, 0, 2)
7492221167Sgnn#define	VXGE_HAL_RF_XT_PIF_SRAM_RTL_TOP_SRAM0_CMG2_NMB_IO_ALL_FUSE(val)\
7493221167Sgnn							    vBIT(val, 2, 8)
7494221167Sgnn/* 0x08790 */	u64	rf_xt_pif_sram_rtl_top_sram1;
7495221167Sgnn#define	VXGE_HAL_RF_XT_PIF_SRAM_RTL_TOP_SRAM1_CMG2_NMB_IO_REPAIR_STATUS(val)\
7496221167Sgnn							    vBIT(val, 0, 2)
7497221167Sgnn#define	VXGE_HAL_RF_XT_PIF_SRAM_RTL_TOP_SRAM1_CMG2_NMB_IO_ALL_FUSE(val)\
7498221167Sgnn							    vBIT(val, 2, 8)
7499221167Sgnn/* 0x08798 */	u64	rf_stc_srch_mem_rtl_top_0_0;
7500221167Sgnn#define	VXGE_HAL_RF_STC_SRCH_MEM_RTL_TOP_0_0_CMG3_NMB_IO_REPAIR_STATUS(val)\
7501221167Sgnn							    vBIT(val, 0, 2)
7502221167Sgnn#define	VXGE_HAL_RF_STC_SRCH_MEM_RTL_TOP_0_0_CMG3_NMB_IO_ALL_FUSE(val)\
7503221167Sgnn							    vBIT(val, 2, 8)
7504221167Sgnn/* 0x087a0 */	u64	rf_stc_srch_mem_rtl_top_1_0;
7505221167Sgnn#define	VXGE_HAL_RF_STC_SRCH_MEM_RTL_TOP_1_0_CMG3_NMB_IO_REPAIR_STATUS(val)\
7506221167Sgnn							    vBIT(val, 0, 2)
7507221167Sgnn#define	VXGE_HAL_RF_STC_SRCH_MEM_RTL_TOP_1_0_CMG3_NMB_IO_ALL_FUSE(val)\
7508221167Sgnn							    vBIT(val, 2, 8)
7509221167Sgnn/* 0x087a8 */	u64	rf_stc_srch_mem_rtl_top_0_1;
7510221167Sgnn#define	VXGE_HAL_RF_STC_SRCH_MEM_RTL_TOP_0_1_CMG3_NMB_IO_REPAIR_STATUS(val)\
7511221167Sgnn							    vBIT(val, 0, 2)
7512221167Sgnn#define	VXGE_HAL_RF_STC_SRCH_MEM_RTL_TOP_0_1_CMG3_NMB_IO_ALL_FUSE(val)\
7513221167Sgnn							    vBIT(val, 2, 8)
7514221167Sgnn/* 0x087b0 */	u64	rf_stc_srch_mem_rtl_top_1_1;
7515221167Sgnn#define	VXGE_HAL_RF_STC_SRCH_MEM_RTL_TOP_1_1_CMG3_NMB_IO_REPAIR_STATUS(val)\
7516221167Sgnn							    vBIT(val, 0, 2)
7517221167Sgnn#define	VXGE_HAL_RF_STC_SRCH_MEM_RTL_TOP_1_1_CMG3_NMB_IO_ALL_FUSE(val)\
7518221167Sgnn							    vBIT(val, 2, 8)
7519221167Sgnn/* 0x087b8 */	u64	rf_dam_wrresp_rtl_top;
7520221167Sgnn#define	VXGE_HAL_RF_DAM_WRRESP_RTL_TOP_CMG3_NMB_IO_REPAIR_STATUS(val)\
7521221167Sgnn							    vBIT(val, 0, 2)
7522221167Sgnn#define	VXGE_HAL_RF_DAM_WRRESP_RTL_TOP_CMG3_NMB_IO_ALL_FUSE(val)\
7523221167Sgnn							    vBIT(val, 2, 6)
7524221167Sgnn/* 0x087c0 */	u64	rf_dam_rdsb_fifo_rtl_top;
7525221167Sgnn#define	VXGE_HAL_RF_DAM_RDSB_FIFO_RTL_TOP_CMG3_NMB_IO_REPAIR_STATUS(val)\
7526221167Sgnn							    vBIT(val, 0, 2)
7527221167Sgnn#define	VXGE_HAL_RF_DAM_RDSB_FIFO_RTL_TOP_CMG3_NMB_IO_ALL_FUSE(val)\
7528221167Sgnn							    vBIT(val, 2, 7)
7529221167Sgnn/* 0x087c8 */	u64	rf_dam_wrsb_fifo_rtl_top;
7530221167Sgnn#define	VXGE_HAL_RF_DAM_WRSB_FIFO_RTL_TOP_CMG3_NMB_IO_REPAIR_STATUS(val)\
7531221167Sgnn							    vBIT(val, 0, 2)
7532221167Sgnn#define	VXGE_HAL_RF_DAM_WRSB_FIFO_RTL_TOP_CMG3_NMB_IO_ALL_FUSE(val)\
7533221167Sgnn							    vBIT(val, 2, 7)
7534221167Sgnn/* 0x087d0 */	u64	rr_dbf_ladd_0_dbl_rtl_top;
7535221167Sgnn#define	VXGE_HAL_RR_DBF_LADD_0_DBL_RTL_TOP_DRBELL_NMB_IO_REPAIR_STATUS(val)\
7536221167Sgnn							    vBIT(val, 0, 2)
7537221167Sgnn#define	VXGE_HAL_RR_DBF_LADD_0_DBL_RTL_TOP_DRBELL_NMB_IO_BANK1_FUSE(val)\
7538221167Sgnn							    vBIT(val, 2, 6)
7539221167Sgnn#define	VXGE_HAL_RR_DBF_LADD_0_DBL_RTL_TOP_DRBELL_NMB_IO_BANK1_ADD_FUSE(val)\
7540221167Sgnn							    vBIT(val, 8, 5)
7541221167Sgnn#define	VXGE_HAL_RR_DBF_LADD_0_DBL_RTL_TOP_DRBELL_NMB_IO_BANK0_FUSE(val)\
7542221167Sgnn							    vBIT(val, 13, 6)
7543221167Sgnn#define	VXGE_HAL_RR_DBF_LADD_0_DBL_RTL_TOP_DRBELL_NMB_IO_BANK0_ADD_FUSE(val)\
7544221167Sgnn							    vBIT(val, 19, 5)
7545221167Sgnn/* 0x087d8 */	u64	rr_dbf_ladd_1_dbl_rtl_top;
7546221167Sgnn#define	VXGE_HAL_RR_DBF_LADD_1_DBL_RTL_TOP_DRBELL_NMB_IO_REPAIR_STATUS(val)\
7547221167Sgnn							    vBIT(val, 0, 2)
7548221167Sgnn#define	VXGE_HAL_RR_DBF_LADD_1_DBL_RTL_TOP_DRBELL_NMB_IO_BANK1_FUSE(val)\
7549221167Sgnn							    vBIT(val, 2, 6)
7550221167Sgnn#define	VXGE_HAL_RR_DBF_LADD_1_DBL_RTL_TOP_DRBELL_NMB_IO_BANK1_ADD_FUSE(val)\
7551221167Sgnn							    vBIT(val, 8, 5)
7552221167Sgnn#define	VXGE_HAL_RR_DBF_LADD_1_DBL_RTL_TOP_DRBELL_NMB_IO_BANK0_FUSE(val)\
7553221167Sgnn							    vBIT(val, 13, 6)
7554221167Sgnn#define	VXGE_HAL_RR_DBF_LADD_1_DBL_RTL_TOP_DRBELL_NMB_IO_BANK0_ADD_FUSE(val)\
7555221167Sgnn							    vBIT(val, 19, 5)
7556221167Sgnn/* 0x087e0 */	u64	rr_dbf_ladd_2_dbl_rtl_top;
7557221167Sgnn#define	VXGE_HAL_RR_DBF_LADD_2_DBL_RTL_TOP_DRBELL_NMB_IO_REPAIR_STATUS(val)\
7558221167Sgnn							    vBIT(val, 0, 2)
7559221167Sgnn#define	VXGE_HAL_RR_DBF_LADD_2_DBL_RTL_TOP_DRBELL_NMB_IO_BANK1_FUSE(val)\
7560221167Sgnn							    vBIT(val, 2, 6)
7561221167Sgnn#define	VXGE_HAL_RR_DBF_LADD_2_DBL_RTL_TOP_DRBELL_NMB_IO_BANK1_ADD_FUSE(val)\
7562221167Sgnn							    vBIT(val, 8, 5)
7563221167Sgnn#define	VXGE_HAL_RR_DBF_LADD_2_DBL_RTL_TOP_DRBELL_NMB_IO_BANK0_FUSE(val)\
7564221167Sgnn							    vBIT(val, 13, 6)
7565221167Sgnn#define	VXGE_HAL_RR_DBF_LADD_2_DBL_RTL_TOP_DRBELL_NMB_IO_BANK0_ADD_FUSE(val)\
7566221167Sgnn							    vBIT(val, 19, 5)
7567221167Sgnn/* 0x087e8 */	u64	rr_dbf_hadd_0_dbl_rtl_top;
7568221167Sgnn#define	VXGE_HAL_RR_DBF_HADD_0_DBL_RTL_TOP_DRBELL_NMB_IO_REPAIR_STATUS(val)\
7569221167Sgnn							    vBIT(val, 0, 2)
7570221167Sgnn#define	VXGE_HAL_RR_DBF_HADD_0_DBL_RTL_TOP_DRBELL_NMB_IO_BANK1_FUSE(val)\
7571221167Sgnn							    vBIT(val, 2, 6)
7572221167Sgnn#define	VXGE_HAL_RR_DBF_HADD_0_DBL_RTL_TOP_DRBELL_NMB_IO_BANK1_ADD_FUSE(val)\
7573221167Sgnn							    vBIT(val, 8, 5)
7574221167Sgnn#define	VXGE_HAL_RR_DBF_HADD_0_DBL_RTL_TOP_DRBELL_NMB_IO_BANK0_FUSE(val)\
7575221167Sgnn							    vBIT(val, 13, 6)
7576221167Sgnn#define	VXGE_HAL_RR_DBF_HADD_0_DBL_RTL_TOP_DRBELL_NMB_IO_BANK0_ADD_FUSE(val)\
7577221167Sgnn							    vBIT(val, 19, 5)
7578221167Sgnn/* 0x087f0 */	u64	rr_dbf_hadd_1_dbl_rtl_top;
7579221167Sgnn#define	VXGE_HAL_RR_DBF_HADD_1_DBL_RTL_TOP_DRBELL_NMB_IO_REPAIR_STATUS(val)\
7580221167Sgnn							    vBIT(val, 0, 2)
7581221167Sgnn#define	VXGE_HAL_RR_DBF_HADD_1_DBL_RTL_TOP_DRBELL_NMB_IO_BANK1_FUSE(val)\
7582221167Sgnn							    vBIT(val, 2, 6)
7583221167Sgnn#define	VXGE_HAL_RR_DBF_HADD_1_DBL_RTL_TOP_DRBELL_NMB_IO_BANK1_ADD_FUSE(val)\
7584221167Sgnn							    vBIT(val, 8, 5)
7585221167Sgnn#define	VXGE_HAL_RR_DBF_HADD_1_DBL_RTL_TOP_DRBELL_NMB_IO_BANK0_FUSE(val)\
7586221167Sgnn							    vBIT(val, 13, 6)
7587221167Sgnn#define	VXGE_HAL_RR_DBF_HADD_1_DBL_RTL_TOP_DRBELL_NMB_IO_BANK0_ADD_FUSE(val)\
7588221167Sgnn							    vBIT(val, 19, 5)
7589221167Sgnn/* 0x087f8 */	u64	rr_dbf_hadd_2_dbl_rtl_top;
7590221167Sgnn#define	VXGE_HAL_RR_DBF_HADD_2_DBL_RTL_TOP_DRBELL_NMB_IO_REPAIR_STATUS(val)\
7591221167Sgnn							    vBIT(val, 0, 2)
7592221167Sgnn#define	VXGE_HAL_RR_DBF_HADD_2_DBL_RTL_TOP_DRBELL_NMB_IO_BANK1_FUSE(val)\
7593221167Sgnn							    vBIT(val, 2, 6)
7594221167Sgnn#define	VXGE_HAL_RR_DBF_HADD_2_DBL_RTL_TOP_DRBELL_NMB_IO_BANK1_ADD_FUSE(val)\
7595221167Sgnn							    vBIT(val, 8, 5)
7596221167Sgnn#define	VXGE_HAL_RR_DBF_HADD_2_DBL_RTL_TOP_DRBELL_NMB_IO_BANK0_FUSE(val)\
7597221167Sgnn							    vBIT(val, 13, 6)
7598221167Sgnn#define	VXGE_HAL_RR_DBF_HADD_2_DBL_RTL_TOP_DRBELL_NMB_IO_BANK0_ADD_FUSE(val)\
7599221167Sgnn							    vBIT(val, 19, 5)
7600221167Sgnn/* 0x08800 */	u64	rf_usdc_0_fifo_rtl_top;
7601221167Sgnn#define	VXGE_HAL_RF_USDC_0_FIFO_RTL_TOP_DRBELL_NMB_IO_REPAIR_STATUS(val)\
7602221167Sgnn							    vBIT(val, 0, 2)
7603221167Sgnn#define	VXGE_HAL_RF_USDC_0_FIFO_RTL_TOP_DRBELL_NMB_IO_ALL_FUSE(val)\
7604221167Sgnn							    vBIT(val, 2, 7)
7605221167Sgnn/* 0x08808 */	u64	rf_usdc_1_fifo_rtl_top;
7606221167Sgnn#define	VXGE_HAL_RF_USDC_1_FIFO_RTL_TOP_DRBELL_NMB_IO_REPAIR_STATUS(val)\
7607221167Sgnn							    vBIT(val, 0, 2)
7608221167Sgnn#define	VXGE_HAL_RF_USDC_1_FIFO_RTL_TOP_DRBELL_NMB_IO_ALL_FUSE(val)\
7609221167Sgnn							    vBIT(val, 2, 7)
7610221167Sgnn/* 0x08810 */	u64	rf_usdc_0_wa_rtl_top;
7611221167Sgnn#define	VXGE_HAL_RF_USDC_0_WA_RTL_TOP_DRBELL_NMB_IO_REPAIR_STATUS(val)\
7612221167Sgnn							    vBIT(val, 0, 2)
7613221167Sgnn#define	VXGE_HAL_RF_USDC_0_WA_RTL_TOP_DRBELL_NMB_IO_ALL_FUSE(val)\
7614221167Sgnn							    vBIT(val, 2, 7)
7615221167Sgnn/* 0x08818 */	u64	rf_usdc_1_wa_rtl_top;
7616221167Sgnn#define	VXGE_HAL_RF_USDC_1_WA_RTL_TOP_DRBELL_NMB_IO_REPAIR_STATUS(val)\
7617221167Sgnn							    vBIT(val, 0, 2)
7618221167Sgnn#define	VXGE_HAL_RF_USDC_1_WA_RTL_TOP_DRBELL_NMB_IO_ALL_FUSE(val)\
7619221167Sgnn							    vBIT(val, 2, 7)
7620221167Sgnn/* 0x08820 */	u64	rf_usdc_0_sa_rtl_top;
7621221167Sgnn#define	VXGE_HAL_RF_USDC_0_SA_RTL_TOP_DRBELL_NMB_IO_REPAIR_STATUS(val)\
7622221167Sgnn							    vBIT(val, 0, 2)
7623221167Sgnn#define	VXGE_HAL_RF_USDC_0_SA_RTL_TOP_DRBELL_NMB_IO_ALL_FUSE(val)\
7624221167Sgnn							    vBIT(val, 2, 7)
7625221167Sgnn/* 0x08828 */	u64	rf_usdc_1_sa_rtl_top;
7626221167Sgnn#define	VXGE_HAL_RF_USDC_1_SA_RTL_TOP_DRBELL_NMB_IO_REPAIR_STATUS(val)\
7627221167Sgnn							    vBIT(val, 0, 2)
7628221167Sgnn#define	VXGE_HAL_RF_USDC_1_SA_RTL_TOP_DRBELL_NMB_IO_ALL_FUSE(val)\
7629221167Sgnn							    vBIT(val, 2, 7)
7630221167Sgnn/* 0x08830 */	u64	rf_usdc_0_ca_rtl_top;
7631221167Sgnn#define	VXGE_HAL_RF_USDC_0_CA_RTL_TOP_DRBELL_NMB_IO_REPAIR_STATUS(val)\
7632221167Sgnn							    vBIT(val, 0, 2)
7633221167Sgnn#define	VXGE_HAL_RF_USDC_0_CA_RTL_TOP_DRBELL_NMB_IO_ALL_FUSE(val)\
7634221167Sgnn							    vBIT(val, 2, 7)
7635221167Sgnn/* 0x08838 */	u64	rf_usdc_1_ca_rtl_top;
7636221167Sgnn#define	VXGE_HAL_RF_USDC_1_CA_RTL_TOP_DRBELL_NMB_IO_REPAIR_STATUS(val)\
7637221167Sgnn							    vBIT(val, 0, 2)
7638221167Sgnn#define	VXGE_HAL_RF_USDC_1_CA_RTL_TOP_DRBELL_NMB_IO_ALL_FUSE(val)\
7639221167Sgnn							    vBIT(val, 2, 7)
7640221167Sgnn/* 0x08840 */	u64	rf_g3if_fb_rd1;
7641221167Sgnn#define	VXGE_HAL_RF_G3IF_FB_RD1_FBIF_NMB_IO_REPAIR_STATUS(val)\
7642221167Sgnn							    vBIT(val, 0, 2)
7643221167Sgnn#define	VXGE_HAL_RF_G3IF_FB_RD1_FBIF_NMB_IO_ALL_FUSE(val)   vBIT(val, 2, 8)
7644221167Sgnn/* 0x08848 */	u64	rf_g3if_fb_rd2;
7645221167Sgnn#define	VXGE_HAL_RF_G3IF_FB_RD2_FBIF_NMB_IO_REPAIR_STATUS(val) vBIT(val, 0, 2)
7646221167Sgnn#define	VXGE_HAL_RF_G3IF_FB_RD2_FBIF_NMB_IO_ALL_FUSE(val)   vBIT(val, 2, 8)
7647221167Sgnn/* 0x08850 */	u64	rf_g3if_fb_ctrl_rtl_top1;
7648221167Sgnn#define	VXGE_HAL_RF_G3IF_FB_CTRL_RTL_TOP1_FBIF_NMB_IO_REPAIR_STATUS(val)\
7649221167Sgnn							    vBIT(val, 0, 2)
7650221167Sgnn#define	VXGE_HAL_RF_G3IF_FB_CTRL_RTL_TOP1_FBIF_NMB_IO_ALL_FUSE(val)\
7651221167Sgnn							    vBIT(val, 2, 8)
7652221167Sgnn/* 0x08858 */	u64	rf_g3if_fb_ctrl_rtl_top;
7653221167Sgnn#define	VXGE_HAL_RF_G3IF_FB_CTRL_RTL_TOP_FBIF_NMB_IO_REPAIR_STATUS(val)\
7654221167Sgnn							    vBIT(val, 0, 2)
7655221167Sgnn#define	VXGE_HAL_RF_G3IF_FB_CTRL_RTL_TOP_FBIF_NMB_IO_ALL_FUSE(val)\
7656221167Sgnn							    vBIT(val, 2, 8)
7657221167Sgnn/* 0x08860 */	u64	rr_rocrc_frmbuf_rtl_top_0;
7658221167Sgnn#define	VXGE_HAL_RR_ROCRC_FRMBUF_RTL_TOP_0_FBIF_NMB_IO_REPAIR_STATUS(val)\
7659221167Sgnn							    vBIT(val, 0, 2)
7660221167Sgnn#define	VXGE_HAL_RR_ROCRC_FRMBUF_RTL_TOP_0_FBIF_NMB_IO_BANK1_FUSE(val)\
7661221167Sgnn							    vBIT(val, 2, 8)
7662221167Sgnn#define	VXGE_HAL_RR_ROCRC_FRMBUF_RTL_TOP_0_FBIF_NMB_IO_BANK1_ADD_FUSE(val)\
7663221167Sgnn							    vBIT(val, 10, 2)
7664221167Sgnn#define	VXGE_HAL_RR_ROCRC_FRMBUF_RTL_TOP_0_FBIF_NMB_IO_BANK0_FUSE(val)\
7665221167Sgnn							    vBIT(val, 12, 8)
7666221167Sgnn#define	VXGE_HAL_RR_ROCRC_FRMBUF_RTL_TOP_0_FBIF_NMB_IO_BANK0_ADD_FUSE(val)\
7667221167Sgnn							    vBIT(val, 20, 2)
7668221167Sgnn/* 0x08868 */	u64	rr_rocrc_frmbuf_rtl_top_1;
7669221167Sgnn#define	VXGE_HAL_RR_ROCRC_FRMBUF_RTL_TOP_1_FBIF_NMB_IO_REPAIR_STATUS(val)\
7670221167Sgnn							    vBIT(val, 0, 2)
7671221167Sgnn#define	VXGE_HAL_RR_ROCRC_FRMBUF_RTL_TOP_1_FBIF_NMB_IO_BANK1_FUSE(val)\
7672221167Sgnn							    vBIT(val, 2, 8)
7673221167Sgnn#define	VXGE_HAL_RR_ROCRC_FRMBUF_RTL_TOP_1_FBIF_NMB_IO_BANK1_ADD_FUSE(val)\
7674221167Sgnn							    vBIT(val, 10, 2)
7675221167Sgnn#define	VXGE_HAL_RR_ROCRC_FRMBUF_RTL_TOP_1_FBIF_NMB_IO_BANK0_FUSE(val)\
7676221167Sgnn							    vBIT(val, 12, 8)
7677221167Sgnn#define	VXGE_HAL_RR_ROCRC_FRMBUF_RTL_TOP_1_FBIF_NMB_IO_BANK0_ADD_FUSE(val)\
7678221167Sgnn							    vBIT(val, 20, 2)
7679221167Sgnn/* 0x08870 */	u64	rr_fau_xfmd_ins_rtl_top;
7680221167Sgnn#define	VXGE_HAL_RR_FAU_XFMD_INS_RTL_TOP_FBIF_NMB_IO_REPAIR_STATUS(val)\
7681221167Sgnn							    vBIT(val, 0, 2)
7682221167Sgnn#define	VXGE_HAL_RR_FAU_XFMD_INS_RTL_TOP_FBIF_NMB_IO_BANK1_FUSE(val)\
7683221167Sgnn							    vBIT(val, 2, 8)
7684221167Sgnn#define	VXGE_HAL_RR_FAU_XFMD_INS_RTL_TOP_FBIF_NMB_IO_BANK1_ADD_FUSE(val)\
7685221167Sgnn							    vBIT(val, 10, 2)
7686221167Sgnn#define	VXGE_HAL_RR_FAU_XFMD_INS_RTL_TOP_FBIF_NMB_IO_BANK0_FUSE(val)\
7687221167Sgnn							    vBIT(val, 12, 8)
7688221167Sgnn#define	VXGE_HAL_RR_FAU_XFMD_INS_RTL_TOP_FBIF_NMB_IO_BANK0_ADD_FUSE(val)\
7689221167Sgnn							    vBIT(val, 20, 2)
7690221167Sgnn/* 0x08878 */	u64	rf_fbmc_xfmd_rtl_top_a1;
7691221167Sgnn#define	VXGE_HAL_RF_FBMC_XFMD_RTL_TOP_A1_FBIF_NMB_IO_REPAIR_STATUS(val)\
7692221167Sgnn							    vBIT(val, 0, 2)
7693221167Sgnn#define	VXGE_HAL_RF_FBMC_XFMD_RTL_TOP_A1_FBIF_NMB_IO_ALL_FUSE(val)\
7694221167Sgnn							    vBIT(val, 2, 7)
7695221167Sgnn/* 0x08880 */	u64	rf_fbmc_xfmd_rtl_top_a2;
7696221167Sgnn#define	VXGE_HAL_RF_FBMC_XFMD_RTL_TOP_A2_FBIF_NMB_IO_REPAIR_STATUS(val)\
7697221167Sgnn							    vBIT(val, 0, 2)
7698221167Sgnn#define	VXGE_HAL_RF_FBMC_XFMD_RTL_TOP_A2_FBIF_NMB_IO_ALL_FUSE(val)\
7699221167Sgnn							    vBIT(val, 2, 7)
7700221167Sgnn/* 0x08888 */	u64	rf_fbmc_xfmd_rtl_top_a3;
7701221167Sgnn#define	VXGE_HAL_RF_FBMC_XFMD_RTL_TOP_A3_FBIF_NMB_IO_REPAIR_STATUS(val)\
7702221167Sgnn							    vBIT(val, 0, 2)
7703221167Sgnn#define	VXGE_HAL_RF_FBMC_XFMD_RTL_TOP_A3_FBIF_NMB_IO_ALL_FUSE(val)\
7704221167Sgnn							    vBIT(val, 2, 7)
7705221167Sgnn/* 0x08890 */	u64	rf_fbmc_xfmd_rtl_top_b1;
7706221167Sgnn#define	VXGE_HAL_RF_FBMC_XFMD_RTL_TOP_B1_FBIF_NMB_IO_REPAIR_STATUS(val)\
7707221167Sgnn							    vBIT(val, 0, 2)
7708221167Sgnn#define	VXGE_HAL_RF_FBMC_XFMD_RTL_TOP_B1_FBIF_NMB_IO_ALL_FUSE(val)\
7709221167Sgnn							    vBIT(val, 2, 7)
7710221167Sgnn/* 0x08898 */	u64	rf_fbmc_xfmd_rtl_top_b2;
7711221167Sgnn#define	VXGE_HAL_RF_FBMC_XFMD_RTL_TOP_B2_FBIF_NMB_IO_REPAIR_STATUS(val)\
7712221167Sgnn							    vBIT(val, 0, 2)
7713221167Sgnn#define	VXGE_HAL_RF_FBMC_XFMD_RTL_TOP_B2_FBIF_NMB_IO_ALL_FUSE(val)\
7714221167Sgnn							    vBIT(val, 2, 7)
7715221167Sgnn/* 0x088a0 */	u64	rf_fbmc_xfmd_rtl_top_b3;
7716221167Sgnn#define	VXGE_HAL_RF_FBMC_XFMD_RTL_TOP_B3_FBIF_NMB_IO_REPAIR_STATUS(val)\
7717221167Sgnn							    vBIT(val, 0, 2)
7718221167Sgnn#define	VXGE_HAL_RF_FBMC_XFMD_RTL_TOP_B3_FBIF_NMB_IO_ALL_FUSE(val)\
7719221167Sgnn							    vBIT(val, 2, 7)
7720221167Sgnn/* 0x088a8 */	u64	rr_fau_mac2f_w_h_rtl_top_port0;
7721221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_W_H_RTL_TOP_PORT0_FBIF_NMB_IO_REPAIR_STATUS(val)\
7722221167Sgnn							    vBIT(val, 0, 2)
7723221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_W_H_RTL_TOP_PORT0_FBIF_NMB_IO_BANK1_FUSE(val)\
7724221167Sgnn							    vBIT(val, 2, 8)
7725221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_W_H_RTL_TOP_PORT0_FBIF_NMB_IO_BANK1_ADD_FUSE(val)\
7726221167Sgnn							    vBIT(val, 10, 2)
7727221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_W_H_RTL_TOP_PORT0_FBIF_NMB_IO_BANK0_FUSE(val)\
7728221167Sgnn							    vBIT(val, 12, 8)
7729221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_W_H_RTL_TOP_PORT0_FBIF_NMB_IO_BANK0_ADD_FUSE(val)\
7730221167Sgnn							    vBIT(val, 20, 2)
7731221167Sgnn/* 0x088b0 */	u64	rr_fau_mac2f_w_h_rtl_top_port1;
7732221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_W_H_RTL_TOP_PORT1_FBIF_NMB_IO_REPAIR_STATUS(val)\
7733221167Sgnn							    vBIT(val, 0, 2)
7734221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_W_H_RTL_TOP_PORT1_FBIF_NMB_IO_BANK1_FUSE(val)\
7735221167Sgnn							    vBIT(val, 2, 8)
7736221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_W_H_RTL_TOP_PORT1_FBIF_NMB_IO_BANK1_ADD_FUSE(val)\
7737221167Sgnn							    vBIT(val, 10, 2)
7738221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_W_H_RTL_TOP_PORT1_FBIF_NMB_IO_BANK0_FUSE(val)\
7739221167Sgnn							    vBIT(val, 12, 8)
7740221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_W_H_RTL_TOP_PORT1_FBIF_NMB_IO_BANK0_ADD_FUSE(val)\
7741221167Sgnn							    vBIT(val, 20, 2)
7742221167Sgnn/* 0x088b8 */	u64	rr_fau_mac2f_n_h_rtl_top_port0;
7743221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_N_H_RTL_TOP_PORT0_FBIF_NMB_IO_REPAIR_STATUS(val)\
7744221167Sgnn							    vBIT(val, 0, 2)
7745221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_N_H_RTL_TOP_PORT0_FBIF_NMB_IO_BANK1_FUSE(val)\
7746221167Sgnn							    vBIT(val, 2, 7)
7747221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_N_H_RTL_TOP_PORT0_FBIF_NMB_IO_BANK1_ADD_FUSE(val)\
7748221167Sgnn							    vBIT(val, 9, 3)
7749221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_N_H_RTL_TOP_PORT0_FBIF_NMB_IO_BANK0_FUSE(val)\
7750221167Sgnn							    vBIT(val, 12, 7)
7751221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_N_H_RTL_TOP_PORT0_FBIF_NMB_IO_BANK0_ADD_FUSE(val)\
7752221167Sgnn							    vBIT(val, 19, 3)
7753221167Sgnn/* 0x088c0 */	u64	rr_fau_mac2f_n_h_rtl_top_port1;
7754221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_N_H_RTL_TOP_PORT1_FBIF_NMB_IO_REPAIR_STATUS(val)\
7755221167Sgnn							    vBIT(val, 0, 2)
7756221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_N_H_RTL_TOP_PORT1_FBIF_NMB_IO_BANK1_FUSE(val)\
7757221167Sgnn							    vBIT(val, 2, 7)
7758221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_N_H_RTL_TOP_PORT1_FBIF_NMB_IO_BANK1_ADD_FUSE(val)\
7759221167Sgnn							    vBIT(val, 9, 3)
7760221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_N_H_RTL_TOP_PORT1_FBIF_NMB_IO_BANK0_FUSE(val)\
7761221167Sgnn							    vBIT(val, 12, 7)
7762221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_N_H_RTL_TOP_PORT1_FBIF_NMB_IO_BANK0_ADD_FUSE(val)\
7763221167Sgnn							    vBIT(val, 19, 3)
7764221167Sgnn/* 0x088c8 */	u64	rr_fau_mac2f_w_l_rtl_top_port2;
7765221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_W_L_RTL_TOP_PORT2_FBIF_NMB_IO_REPAIR_STATUS(val)\
7766221167Sgnn							    vBIT(val, 0, 2)
7767221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_W_L_RTL_TOP_PORT2_FBIF_NMB_IO_BANK1_FUSE(val)\
7768221167Sgnn							    vBIT(val, 2, 8)
7769221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_W_L_RTL_TOP_PORT2_FBIF_NMB_IO_BANK1_ADD_FUSE(val)\
7770221167Sgnn							    vBIT(val, 10, 2)
7771221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_W_L_RTL_TOP_PORT2_FBIF_NMB_IO_BANK0_FUSE(val)\
7772221167Sgnn							    vBIT(val, 12, 8)
7773221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_W_L_RTL_TOP_PORT2_FBIF_NMB_IO_BANK0_ADD_FUSE(val)\
7774221167Sgnn							    vBIT(val, 20, 2)
7775221167Sgnn/* 0x088d0 */	u64	rr_fau_mac2f_n_l_rtl_top_port2;
7776221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_N_L_RTL_TOP_PORT2_FBIF_NMB_IO_REPAIR_STATUS(val)\
7777221167Sgnn							    vBIT(val, 0, 2)
7778221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_N_L_RTL_TOP_PORT2_FBIF_NMB_IO_BANK1_FUSE(val)\
7779221167Sgnn							    vBIT(val, 2, 7)
7780221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_N_L_RTL_TOP_PORT2_FBIF_NMB_IO_BANK1_ADD_FUSE(val)\
7781221167Sgnn							    vBIT(val, 9, 3)
7782221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_N_L_RTL_TOP_PORT2_FBIF_NMB_IO_BANK0_FUSE(val)\
7783221167Sgnn							    vBIT(val, 12, 7)
7784221167Sgnn#define	VXGE_HAL_RR_FAU_MAC2F_N_L_RTL_TOP_PORT2_FBIF_NMB_IO_BANK0_ADD_FUSE(val)\
7785221167Sgnn							    vBIT(val, 19, 3)
7786221167Sgnn/* 0x088d8 */	u64	rf_orp_frm_fifo_rtl_top_0;
7787221167Sgnn#define	VXGE_HAL_RF_ORP_FRM_FIFO_RTL_TOP_0_FBIF_NMB_IO_REPAIR_STATUS(val)\
7788221167Sgnn							    vBIT(val, 0, 2)
7789221167Sgnn#define	VXGE_HAL_RF_ORP_FRM_FIFO_RTL_TOP_0_FBIF_NMB_IO_ALL_FUSE(val)\
7790221167Sgnn							    vBIT(val, 2, 7)
7791221167Sgnn/* 0x088e0 */	u64	rf_orp_frm_fifo_rtl_top_1;
7792221167Sgnn#define	VXGE_HAL_RF_ORP_FRM_FIFO_RTL_TOP_1_FBIF_NMB_IO_REPAIR_STATUS(val)\
7793221167Sgnn							    vBIT(val, 0, 2)
7794221167Sgnn#define	VXGE_HAL_RF_ORP_FRM_FIFO_RTL_TOP_1_FBIF_NMB_IO_ALL_FUSE(val)\
7795221167Sgnn							    vBIT(val, 2, 7)
7796221167Sgnn/* 0x088e8 */	u64	rf_tpa_da_lkp_rtl_top_0_0;
7797221167Sgnn#define	VXGE_HAL_RF_TPA_DA_LKP_RTL_TOP_0_0_FBIF_NMB_IO_REPAIR_STATUS(val)\
7798221167Sgnn							    vBIT(val, 0, 2)
7799221167Sgnn#define	VXGE_HAL_RF_TPA_DA_LKP_RTL_TOP_0_0_FBIF_NMB_IO_ALL_FUSE(val)\
7800221167Sgnn							    vBIT(val, 2, 7)
7801221167Sgnn/* 0x088f0 */	u64	rf_tpa_da_lkp_rtl_top_1_0;
7802221167Sgnn#define	VXGE_HAL_RF_TPA_DA_LKP_RTL_TOP_1_0_FBIF_NMB_IO_REPAIR_STATUS(val)\
7803221167Sgnn							    vBIT(val, 0, 2)
7804221167Sgnn#define	VXGE_HAL_RF_TPA_DA_LKP_RTL_TOP_1_0_FBIF_NMB_IO_ALL_FUSE(val)\
7805221167Sgnn							    vBIT(val, 2, 7)
7806221167Sgnn/* 0x088f8 */	u64	rf_tpa_da_lkp_rtl_top_0_1;
7807221167Sgnn#define	VXGE_HAL_RF_TPA_DA_LKP_RTL_TOP_0_1_FBIF_NMB_IO_REPAIR_STATUS(val)\
7808221167Sgnn							    vBIT(val, 0, 2)
7809221167Sgnn#define	VXGE_HAL_RF_TPA_DA_LKP_RTL_TOP_0_1_FBIF_NMB_IO_ALL_FUSE(val)\
7810221167Sgnn							    vBIT(val, 2, 7)
7811221167Sgnn/* 0x08900 */	u64	rf_tpa_da_lkp_rtl_top_1_1;
7812221167Sgnn#define	VXGE_HAL_RF_TPA_DA_LKP_RTL_TOP_1_1_FBIF_NMB_IO_REPAIR_STATUS(val)\
7813221167Sgnn							    vBIT(val, 0, 2)
7814221167Sgnn#define	VXGE_HAL_RF_TPA_DA_LKP_RTL_TOP_1_1_FBIF_NMB_IO_ALL_FUSE(val)\
7815221167Sgnn							    vBIT(val, 2, 7)
7816221167Sgnn/* 0x08908 */	u64	rf_tmac_tpa2mac_rtl_top_0_0;
7817221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2MAC_RTL_TOP_0_0_FBIF_NMB_IO_REPAIR_STATUS(val)\
7818221167Sgnn							    vBIT(val, 0, 2)
7819221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2MAC_RTL_TOP_0_0_FBIF_NMB_IO_ALL_FUSE(val)\
7820221167Sgnn							    vBIT(val, 2, 6)
7821221167Sgnn/* 0x08910 */	u64	rf_tmac_tpa2mac_rtl_top_1_0;
7822221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2MAC_RTL_TOP_1_0_FBIF_NMB_IO_REPAIR_STATUS(val)\
7823221167Sgnn							    vBIT(val, 0, 2)
7824221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2MAC_RTL_TOP_1_0_FBIF_NMB_IO_ALL_FUSE(val)\
7825221167Sgnn							    vBIT(val, 2, 6)
7826221167Sgnn/* 0x08918 */	u64	rf_tmac_tpa2mac_rtl_top_2_0;
7827221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2MAC_RTL_TOP_2_0_FBIF_NMB_IO_REPAIR_STATUS(val)\
7828221167Sgnn							    vBIT(val, 0, 2)
7829221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2MAC_RTL_TOP_2_0_FBIF_NMB_IO_ALL_FUSE(val)\
7830221167Sgnn							    vBIT(val, 2, 6)
7831221167Sgnn/* 0x08920 */	u64	rf_tmac_tpa2mac_rtl_top_0_1;
7832221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2MAC_RTL_TOP_0_1_FBIF_NMB_IO_REPAIR_STATUS(val)\
7833221167Sgnn							    vBIT(val, 0, 2)
7834221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2MAC_RTL_TOP_0_1_FBIF_NMB_IO_ALL_FUSE(val)\
7835221167Sgnn							    vBIT(val, 2, 6)
7836221167Sgnn/* 0x08928 */	u64	rf_tmac_tpa2mac_rtl_top_1_1;
7837221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2MAC_RTL_TOP_1_1_FBIF_NMB_IO_REPAIR_STATUS(val)\
7838221167Sgnn							    vBIT(val, 0, 2)
7839221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2MAC_RTL_TOP_1_1_FBIF_NMB_IO_ALL_FUSE(val)\
7840221167Sgnn							    vBIT(val, 2, 6)
7841221167Sgnn/* 0x08930 */	u64	rf_tmac_tpa2mac_rtl_top_2_1;
7842221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2MAC_RTL_TOP_2_1_FBIF_NMB_IO_REPAIR_STATUS(val)\
7843221167Sgnn							    vBIT(val, 0, 2)
7844221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2MAC_RTL_TOP_2_1_FBIF_NMB_IO_ALL_FUSE(val)\
7845221167Sgnn							    vBIT(val, 2, 6)
7846221167Sgnn/* 0x08938 */	u64	rf_tmac_tpa2mac_rtl_top_0_2;
7847221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2MAC_RTL_TOP_0_2_FBIF_NMB_IO_REPAIR_STATUS(val)\
7848221167Sgnn							    vBIT(val, 0, 2)
7849221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2MAC_RTL_TOP_0_2_FBIF_NMB_IO_ALL_FUSE(val)\
7850221167Sgnn							    vBIT(val, 2, 6)
7851221167Sgnn/* 0x08940 */	u64	rf_tmac_tpa2mac_rtl_top_1_2;
7852221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2MAC_RTL_TOP_1_2_FBIF_NMB_IO_REPAIR_STATUS(val)\
7853221167Sgnn							    vBIT(val, 0, 2)
7854221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2MAC_RTL_TOP_1_2_FBIF_NMB_IO_ALL_FUSE(val)\
7855221167Sgnn							    vBIT(val, 2, 6)
7856221167Sgnn/* 0x08948 */	u64	rf_tmac_tpa2mac_rtl_top_2_2;
7857221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2MAC_RTL_TOP_2_2_FBIF_NMB_IO_REPAIR_STATUS(val)\
7858221167Sgnn							    vBIT(val, 0, 2)
7859221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2MAC_RTL_TOP_2_2_FBIF_NMB_IO_ALL_FUSE(val)\
7860221167Sgnn							    vBIT(val, 2, 6)
7861221167Sgnn/* 0x08950 */	u64	rf_tmac_tpa2m_da_rtl_top;
7862221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2M_DA_RTL_TOP_FBIF_NMB_IO_REPAIR_STATUS(val)\
7863221167Sgnn							    vBIT(val, 0, 2)
7864221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2M_DA_RTL_TOP_FBIF_NMB_IO_ALL_FUSE(val)\
7865221167Sgnn							    vBIT(val, 2, 6)
7866221167Sgnn/* 0x08958 */	u64	rf_tmac_tpa2m_sb_rtl_top;
7867221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2M_SB_RTL_TOP_FBIF_NMB_IO_REPAIR_STATUS(val)\
7868221167Sgnn							    vBIT(val, 0, 2)
7869221167Sgnn#define	VXGE_HAL_RF_TMAC_TPA2M_SB_RTL_TOP_FBIF_NMB_IO_ALL_FUSE(val)\
7870221167Sgnn							    vBIT(val, 2, 8)
7871221167Sgnn/* 0x08960 */	u64	rf_xt_trace_rtl_top_mp;
7872221167Sgnn#define	VXGE_HAL_RF_XT_TRACE_RTL_TOP_MP_MSG_NMB_IO_REPAIR_STATUS(val)\
7873221167Sgnn							    vBIT(val, 0, 2)
7874221167Sgnn#define	VXGE_HAL_RF_XT_TRACE_RTL_TOP_MP_MSG_NMB_IO_ALL_FUSE(val)\
7875221167Sgnn							    vBIT(val, 2, 8)
7876221167Sgnn/* 0x08968 */	u64	rf_mp_xt_dtag_rtl_top;
7877221167Sgnn#define	VXGE_HAL_RF_MP_XT_DTAG_RTL_TOP_MSG_NMB_IO_REPAIR_STATUS(val)\
7878221167Sgnn							    vBIT(val, 0, 2)
7879221167Sgnn#define	VXGE_HAL_RF_MP_XT_DTAG_RTL_TOP_MSG_NMB_IO_ALL_FUSE(val) vBIT(val, 2, 6)
7880221167Sgnn/* 0x08970 */	u64	rf_mp_xt_icache_rtl_top_0_0;
7881221167Sgnn#define	VXGE_HAL_RF_MP_XT_ICACHE_RTL_TOP_0_0_MSG_NMB_IO_REPAIR_STATUS(val)\
7882221167Sgnn							    vBIT(val, 0, 2)
7883221167Sgnn#define	VXGE_HAL_RF_MP_XT_ICACHE_RTL_TOP_0_0_MSG_NMB_IO_ALL_FUSE(val)\
7884221167Sgnn							    vBIT(val, 2, 7)
7885221167Sgnn/* 0x08978 */	u64	rf_mp_xt_icache_rtl_top_1_0;
7886221167Sgnn#define	VXGE_HAL_RF_MP_XT_ICACHE_RTL_TOP_1_0_MSG_NMB_IO_REPAIR_STATUS(val)\
7887221167Sgnn							    vBIT(val, 0, 2)
7888221167Sgnn#define	VXGE_HAL_RF_MP_XT_ICACHE_RTL_TOP_1_0_MSG_NMB_IO_ALL_FUSE(val)\
7889221167Sgnn							    vBIT(val, 2, 7)
7890221167Sgnn/* 0x08980 */	u64	rf_mp_xt_icache_rtl_top_0_1;
7891221167Sgnn#define	VXGE_HAL_RF_MP_XT_ICACHE_RTL_TOP_0_1_MSG_NMB_IO_REPAIR_STATUS(val)\
7892221167Sgnn							    vBIT(val, 0, 2)
7893221167Sgnn#define	VXGE_HAL_RF_MP_XT_ICACHE_RTL_TOP_0_1_MSG_NMB_IO_ALL_FUSE(val)\
7894221167Sgnn							    vBIT(val, 2, 7)
7895221167Sgnn/* 0x08988 */	u64	rf_mp_xt_icache_rtl_top_1_1;
7896221167Sgnn#define	VXGE_HAL_RF_MP_XT_ICACHE_RTL_TOP_1_1_MSG_NMB_IO_REPAIR_STATUS(val)\
7897221167Sgnn							    vBIT(val, 0, 2)
7898221167Sgnn#define	VXGE_HAL_RF_MP_XT_ICACHE_RTL_TOP_1_1_MSG_NMB_IO_ALL_FUSE(val)\
7899221167Sgnn							    vBIT(val, 2, 7)
7900221167Sgnn/* 0x08990 */	u64	rf_mp_xt_itag_rtl_top;
7901221167Sgnn#define	VXGE_HAL_RF_MP_XT_ITAG_RTL_TOP_MSG_NMB_IO_REPAIR_STATUS(val)\
7902221167Sgnn							    vBIT(val, 0, 2)
7903221167Sgnn#define	VXGE_HAL_RF_MP_XT_ITAG_RTL_TOP_MSG_NMB_IO_ALL_FUSE(val) vBIT(val, 2, 6)
7904221167Sgnn/* 0x08998 */	u64	rf_mp_xt_dcache_rtl_top_0_0;
7905221167Sgnn#define	VXGE_HAL_RF_MP_XT_DCACHE_RTL_TOP_0_0_MSG_NMB_IO_REPAIR_STATUS(val)\
7906221167Sgnn							    vBIT(val, 0, 2)
7907221167Sgnn#define	VXGE_HAL_RF_MP_XT_DCACHE_RTL_TOP_0_0_MSG_NMB_IO_ALL_FUSE(val)\
7908221167Sgnn							    vBIT(val, 2, 7)
7909221167Sgnn/* 0x089a0 */	u64	rf_mp_xt_dcache_rtl_top_1_0;
7910221167Sgnn#define	VXGE_HAL_RF_MP_XT_DCACHE_RTL_TOP_1_0_MSG_NMB_IO_REPAIR_STATUS(val)\
7911221167Sgnn							    vBIT(val, 0, 2)
7912221167Sgnn#define	VXGE_HAL_RF_MP_XT_DCACHE_RTL_TOP_1_0_MSG_NMB_IO_ALL_FUSE(val)\
7913221167Sgnn							    vBIT(val, 2, 7)
7914221167Sgnn/* 0x089a8 */	u64	rf_mp_xt_dcache_rtl_top_0_1;
7915221167Sgnn#define	VXGE_HAL_RF_MP_XT_DCACHE_RTL_TOP_0_1_MSG_NMB_IO_REPAIR_STATUS(val)\
7916221167Sgnn							    vBIT(val, 0, 2)
7917221167Sgnn#define	VXGE_HAL_RF_MP_XT_DCACHE_RTL_TOP_0_1_MSG_NMB_IO_ALL_FUSE(val)\
7918221167Sgnn							    vBIT(val, 2, 7)
7919221167Sgnn/* 0x089b0 */	u64	rf_mp_xt_dcache_rtl_top_1_1;
7920221167Sgnn#define	VXGE_HAL_RF_MP_XT_DCACHE_RTL_TOP_1_1_MSG_NMB_IO_REPAIR_STATUS(val)\
7921221167Sgnn							    vBIT(val, 0, 2)
7922221167Sgnn#define	VXGE_HAL_RF_MP_XT_DCACHE_RTL_TOP_1_1_MSG_NMB_IO_ALL_FUSE(val)\
7923221167Sgnn							    vBIT(val, 2, 7)
7924221167Sgnn/* 0x089b8 */	u64	rf_msg_bwr_pf_rtl_top_0;
7925221167Sgnn#define	VXGE_HAL_RF_MSG_BWR_PF_RTL_TOP_0_MSG_NMB_IO_REPAIR_STATUS(val)\
7926221167Sgnn							    vBIT(val, 0, 2)
7927221167Sgnn#define	VXGE_HAL_RF_MSG_BWR_PF_RTL_TOP_0_MSG_NMB_IO_ALL_FUSE(val)\
7928221167Sgnn							    vBIT(val, 2, 8)
7929221167Sgnn/* 0x089c0 */	u64	rf_msg_bwr_pf_rtl_top_1;
7930221167Sgnn#define	VXGE_HAL_RF_MSG_BWR_PF_RTL_TOP_1_MSG_NMB_IO_REPAIR_STATUS(val)\
7931221167Sgnn							    vBIT(val, 0, 2)
7932221167Sgnn#define	VXGE_HAL_RF_MSG_BWR_PF_RTL_TOP_1_MSG_NMB_IO_ALL_FUSE(val)\
7933221167Sgnn							    vBIT(val, 2, 8)
7934221167Sgnn/* 0x089c8 */	u64	rf_msg_umq_rtl_top_0;
7935221167Sgnn#define	VXGE_HAL_RF_MSG_UMQ_RTL_TOP_0_MSG_NMB_IO_REPAIR_STATUS(val)\
7936221167Sgnn							    vBIT(val, 0, 2)
7937221167Sgnn#define	VXGE_HAL_RF_MSG_UMQ_RTL_TOP_0_MSG_NMB_IO_ALL_FUSE(val) vBIT(val, 2, 7)
7938221167Sgnn/* 0x089d0 */	u64	rf_msg_umq_rtl_top_1;
7939221167Sgnn#define	VXGE_HAL_RF_MSG_UMQ_RTL_TOP_1_MSG_NMB_IO_REPAIR_STATUS(val)\
7940221167Sgnn							    vBIT(val, 0, 2)
7941221167Sgnn#define	VXGE_HAL_RF_MSG_UMQ_RTL_TOP_1_MSG_NMB_IO_ALL_FUSE(val) vBIT(val, 2, 7)
7942221167Sgnn/* 0x089d8 */	u64	rf_msg_dmq_rtl_top_0;
7943221167Sgnn#define	VXGE_HAL_RF_MSG_DMQ_RTL_TOP_0_MSG_NMB_IO_REPAIR_STATUS(val)\
7944221167Sgnn							    vBIT(val, 0, 2)
7945221167Sgnn#define	VXGE_HAL_RF_MSG_DMQ_RTL_TOP_0_MSG_NMB_IO_ALL_FUSE(val) vBIT(val, 2, 6)
7946221167Sgnn/* 0x089e0 */	u64	rf_msg_dmq_rtl_top_1;
7947221167Sgnn#define	VXGE_HAL_RF_MSG_DMQ_RTL_TOP_1_MSG_NMB_IO_REPAIR_STATUS(val)\
7948221167Sgnn							    vBIT(val, 0, 2)
7949221167Sgnn#define	VXGE_HAL_RF_MSG_DMQ_RTL_TOP_1_MSG_NMB_IO_ALL_FUSE(val) vBIT(val, 2, 6)
7950221167Sgnn/* 0x089e8 */	u64	rf_msg_dmq_rtl_top_2;
7951221167Sgnn#define	VXGE_HAL_RF_MSG_DMQ_RTL_TOP_2_MSG_NMB_IO_REPAIR_STATUS(val)\
7952221167Sgnn							    vBIT(val, 0, 2)
7953221167Sgnn#define	VXGE_HAL_RF_MSG_DMQ_RTL_TOP_2_MSG_NMB_IO_ALL_FUSE(val) vBIT(val, 2, 6)
7954221167Sgnn/* 0x089f0 */	u64	rf_msg_dma_resp_rtl_top_0;
7955221167Sgnn#define	VXGE_HAL_RF_MSG_DMA_RESP_RTL_TOP_0_MSG_NMB_IO_REPAIR_STATUS(val)\
7956221167Sgnn							    vBIT(val, 0, 2)
7957221167Sgnn#define	VXGE_HAL_RF_MSG_DMA_RESP_RTL_TOP_0_MSG_NMB_IO_ALL_FUSE(val)\
7958221167Sgnn							    vBIT(val, 2, 6)
7959221167Sgnn/* 0x089f8 */	u64	rf_msg_dma_resp_rtl_top_1;
7960221167Sgnn#define	VXGE_HAL_RF_MSG_DMA_RESP_RTL_TOP_1_MSG_NMB_IO_REPAIR_STATUS(val)\
7961221167Sgnn							    vBIT(val, 0, 2)
7962221167Sgnn#define	VXGE_HAL_RF_MSG_DMA_RESP_RTL_TOP_1_MSG_NMB_IO_ALL_FUSE(val)\
7963221167Sgnn							    vBIT(val, 2, 6)
7964221167Sgnn/* 0x08a00 */	u64	rf_msg_dma_resp_rtl_top_2;
7965221167Sgnn#define	VXGE_HAL_RF_MSG_DMA_RESP_RTL_TOP_2_MSG_NMB_IO_REPAIR_STATUS(val)\
7966221167Sgnn							    vBIT(val, 0, 2)
7967221167Sgnn#define	VXGE_HAL_RF_MSG_DMA_RESP_RTL_TOP_2_MSG_NMB_IO_ALL_FUSE(val)\
7968221167Sgnn							    vBIT(val, 2, 6)
7969221167Sgnn/* 0x08a08 */	u64	rf_msg_cmg2msg_rtl_top_0_0;
7970221167Sgnn#define	VXGE_HAL_RF_MSG_CMG2MSG_RTL_TOP_0_0_MSG_NMB_IO_REPAIR_STATUS(val)\
7971221167Sgnn							    vBIT(val, 0, 2)
7972221167Sgnn#define	VXGE_HAL_RF_MSG_CMG2MSG_RTL_TOP_0_0_MSG_NMB_IO_ALL_FUSE(val)\
7973221167Sgnn							    vBIT(val, 2, 6)
7974221167Sgnn/* 0x08a10 */	u64	rf_msg_cmg2msg_rtl_top_1_0;
7975221167Sgnn#define	VXGE_HAL_RF_MSG_CMG2MSG_RTL_TOP_1_0_MSG_NMB_IO_REPAIR_STATUS(val)\
7976221167Sgnn							    vBIT(val, 0, 2)
7977221167Sgnn#define	VXGE_HAL_RF_MSG_CMG2MSG_RTL_TOP_1_0_MSG_NMB_IO_ALL_FUSE(val)\
7978221167Sgnn							    vBIT(val, 2, 6)
7979221167Sgnn/* 0x08a18 */	u64	rf_msg_cmg2msg_rtl_top_0_1;
7980221167Sgnn#define	VXGE_HAL_RF_MSG_CMG2MSG_RTL_TOP_0_1_MSG_NMB_IO_REPAIR_STATUS(val)\
7981221167Sgnn							    vBIT(val, 0, 2)
7982221167Sgnn#define	VXGE_HAL_RF_MSG_CMG2MSG_RTL_TOP_0_1_MSG_NMB_IO_ALL_FUSE(val)\
7983221167Sgnn							    vBIT(val, 2, 6)
7984221167Sgnn/* 0x08a20 */	u64	rf_msg_cmg2msg_rtl_top_1_1;
7985221167Sgnn#define	VXGE_HAL_RF_MSG_CMG2MSG_RTL_TOP_1_1_MSG_NMB_IO_REPAIR_STATUS(val)\
7986221167Sgnn							    vBIT(val, 0, 2)
7987221167Sgnn#define	VXGE_HAL_RF_MSG_CMG2MSG_RTL_TOP_1_1_MSG_NMB_IO_ALL_FUSE(val)\
7988221167Sgnn							    vBIT(val, 2, 6)
7989221167Sgnn/* 0x08a28 */	u64	rf_msg_txpe2msg_rtl_top;
7990221167Sgnn#define	VXGE_HAL_RF_MSG_TXPE2MSG_RTL_TOP_MSG_NMB_IO_REPAIR_STATUS(val)\
7991221167Sgnn							    vBIT(val, 0, 2)
7992221167Sgnn#define	VXGE_HAL_RF_MSG_TXPE2MSG_RTL_TOP_MSG_NMB_IO_ALL_FUSE(val)\
7993221167Sgnn							    vBIT(val, 2, 7)
7994221167Sgnn/* 0x08a30 */	u64	rf_msg_rxpe2msg_rtl_top;
7995221167Sgnn#define	VXGE_HAL_RF_MSG_RXPE2MSG_RTL_TOP_MSG_NMB_IO_REPAIR_STATUS(val)\
7996221167Sgnn							    vBIT(val, 0, 2)
7997221167Sgnn#define	VXGE_HAL_RF_MSG_RXPE2MSG_RTL_TOP_MSG_NMB_IO_ALL_FUSE(val)\
7998221167Sgnn							    vBIT(val, 2, 7)
7999221167Sgnn/* 0x08a38 */	u64	rf_msg_rpe2msg_rtl_top;
8000221167Sgnn#define	VXGE_HAL_RF_MSG_RPE2MSG_RTL_TOP_MSG_NMB_IO_REPAIR_STATUS(val)\
8001221167Sgnn							    vBIT(val, 0, 2)
8002221167Sgnn#define	VXGE_HAL_RF_MSG_RPE2MSG_RTL_TOP_MSG_NMB_IO_ALL_FUSE(val)\
8003221167Sgnn							    vBIT(val, 2, 7)
8004221167Sgnn/* 0x08a40 */	u64	rr_tim_bmap_rtl_top;
8005221167Sgnn#define	VXGE_HAL_RR_TIM_BMAP_RTL_TOP_MSG_NMB_IO_REPAIR_STATUS(val)\
8006221167Sgnn							    vBIT(val, 0, 2)
8007221167Sgnn#define	VXGE_HAL_RR_TIM_BMAP_RTL_TOP_MSG_NMB_IO_BANK1_FUSE(val) vBIT(val, 2, 8)
8008221167Sgnn#define	VXGE_HAL_RR_TIM_BMAP_RTL_TOP_MSG_NMB_IO_BANK1_ADD_FUSE(val)\
8009221167Sgnn							    vBIT(val, 10, 2)
8010221167Sgnn#define	VXGE_HAL_RR_TIM_BMAP_RTL_TOP_MSG_NMB_IO_BANK0_FUSE(val) vBIT(val, 12, 8)
8011221167Sgnn#define	VXGE_HAL_RR_TIM_BMAP_RTL_TOP_MSG_NMB_IO_BANK0_ADD_FUSE(val)\
8012221167Sgnn							    vBIT(val, 20, 2)
8013221167Sgnn/* 0x08a48 */	u64	rf_tim_vbls_rtl_top;
8014221167Sgnn#define	VXGE_HAL_RF_TIM_VBLS_RTL_TOP_MSG_NMB_IO_REPAIR_STATUS(val)\
8015221167Sgnn							    vBIT(val, 0, 2)
8016221167Sgnn#define	VXGE_HAL_RF_TIM_VBLS_RTL_TOP_MSG_NMB_IO_ALL_FUSE(val) vBIT(val, 2, 8)
8017221167Sgnn/* 0x08a50 */	u64	rf_tim_bmap_msg_rtl_top_0_0;
8018221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_0_0_MSG_NMB_IO_REPAIR_STATUS(val)\
8019221167Sgnn							    vBIT(val, 0, 2)
8020221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_0_0_MSG_NMB_IO_ALL_FUSE(val)\
8021221167Sgnn							    vBIT(val, 2, 6)
8022221167Sgnn/* 0x08a58 */	u64	rf_tim_bmap_msg_rtl_top_1_0;
8023221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_1_0_MSG_NMB_IO_REPAIR_STATUS(val)\
8024221167Sgnn							    vBIT(val, 0, 2)
8025221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_1_0_MSG_NMB_IO_ALL_FUSE(val)\
8026221167Sgnn							    vBIT(val, 2, 6)
8027221167Sgnn/* 0x08a60 */	u64	rf_tim_bmap_msg_rtl_top_2_0;
8028221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_2_0_MSG_NMB_IO_REPAIR_STATUS(val)\
8029221167Sgnn							    vBIT(val, 0, 2)
8030221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_2_0_MSG_NMB_IO_ALL_FUSE(val)\
8031221167Sgnn							    vBIT(val, 2, 6)
8032221167Sgnn/* 0x08a68 */	u64	rf_tim_bmap_msg_rtl_top_0_1;
8033221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_0_1_MSG_NMB_IO_REPAIR_STATUS(val)\
8034221167Sgnn							    vBIT(val, 0, 2)
8035221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_0_1_MSG_NMB_IO_ALL_FUSE(val)\
8036221167Sgnn							    vBIT(val, 2, 6)
8037221167Sgnn/* 0x08a70 */	u64	rf_tim_bmap_msg_rtl_top_1_1;
8038221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_1_1_MSG_NMB_IO_REPAIR_STATUS(val)\
8039221167Sgnn							    vBIT(val, 0, 2)
8040221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_1_1_MSG_NMB_IO_ALL_FUSE(val)\
8041221167Sgnn							    vBIT(val, 2, 6)
8042221167Sgnn/* 0x08a78 */	u64	rf_tim_bmap_msg_rtl_top_2_1;
8043221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_2_1_MSG_NMB_IO_REPAIR_STATUS(val)\
8044221167Sgnn							    vBIT(val, 0, 2)
8045221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_2_1_MSG_NMB_IO_ALL_FUSE(val)\
8046221167Sgnn							    vBIT(val, 2, 6)
8047221167Sgnn/* 0x08a80 */	u64	rf_tim_bmap_msg_rtl_top_0_2;
8048221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_0_2_MSG_NMB_IO_REPAIR_STATUS(val)\
8049221167Sgnn							    vBIT(val, 0, 2)
8050221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_0_2_MSG_NMB_IO_ALL_FUSE(val)\
8051221167Sgnn							    vBIT(val, 2, 6)
8052221167Sgnn/* 0x08a88 */	u64	rf_tim_bmap_msg_rtl_top_1_2;
8053221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_1_2_MSG_NMB_IO_REPAIR_STATUS(val)\
8054221167Sgnn							    vBIT(val, 0, 2)
8055221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_1_2_MSG_NMB_IO_ALL_FUSE(val)\
8056221167Sgnn							    vBIT(val, 2, 6)
8057221167Sgnn/* 0x08a90 */	u64	rf_tim_bmap_msg_rtl_top_2_2;
8058221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_2_2_MSG_NMB_IO_REPAIR_STATUS(val)\
8059221167Sgnn							    vBIT(val, 0, 2)
8060221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_2_2_MSG_NMB_IO_ALL_FUSE(val)\
8061221167Sgnn							    vBIT(val, 2, 6)
8062221167Sgnn/* 0x08a98 */	u64	rf_tim_bmap_msg_rtl_top_0_3;
8063221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_0_3_MSG_NMB_IO_REPAIR_STATUS(val)\
8064221167Sgnn							    vBIT(val, 0, 2)
8065221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_0_3_MSG_NMB_IO_ALL_FUSE(val)\
8066221167Sgnn							    vBIT(val, 2, 6)
8067221167Sgnn/* 0x08aa0 */	u64	rf_tim_bmap_msg_rtl_top_1_3;
8068221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_1_3_MSG_NMB_IO_REPAIR_STATUS(val)\
8069221167Sgnn							    vBIT(val, 0, 2)
8070221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_1_3_MSG_NMB_IO_ALL_FUSE(val)\
8071221167Sgnn							    vBIT(val, 2, 6)
8072221167Sgnn/* 0x08aa8 */	u64	rf_tim_bmap_msg_rtl_top_2_3;
8073221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_2_3_MSG_NMB_IO_REPAIR_STATUS(val)\
8074221167Sgnn							    vBIT(val, 0, 2)
8075221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_2_3_MSG_NMB_IO_ALL_FUSE(val)\
8076221167Sgnn							    vBIT(val, 2, 6)
8077221167Sgnn/* 0x08ab0 */	u64	rf_tim_bmap_msg_rtl_top_0_4;
8078221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_0_4_MSG_NMB_IO_REPAIR_STATUS(val)\
8079221167Sgnn							    vBIT(val, 0, 2)
8080221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_0_4_MSG_NMB_IO_ALL_FUSE(val)\
8081221167Sgnn							    vBIT(val, 2, 6)
8082221167Sgnn/* 0x08ab8 */	u64	rf_tim_bmap_msg_rtl_top_1_4;
8083221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_1_4_MSG_NMB_IO_REPAIR_STATUS(val)\
8084221167Sgnn							    vBIT(val, 0, 2)
8085221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_1_4_MSG_NMB_IO_ALL_FUSE(val)\
8086221167Sgnn							    vBIT(val, 2, 6)
8087221167Sgnn/* 0x08ac0 */	u64	rf_tim_bmap_msg_rtl_top_2_4;
8088221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_2_4_MSG_NMB_IO_REPAIR_STATUS(val)\
8089221167Sgnn							    vBIT(val, 0, 2)
8090221167Sgnn#define	VXGE_HAL_RF_TIM_BMAP_MSG_RTL_TOP_2_4_MSG_NMB_IO_ALL_FUSE(val)\
8091221167Sgnn							    vBIT(val, 2, 6)
8092221167Sgnn/* 0x08ac8 */	u64	rf_xt_trace_rtl_top_up;
8093221167Sgnn#define	VXGE_HAL_RF_XT_TRACE_RTL_TOP_UP_MSG_NMB_IO_REPAIR_STATUS(val)\
8094221167Sgnn							    vBIT(val, 0, 2)
8095221167Sgnn#define	VXGE_HAL_RF_XT_TRACE_RTL_TOP_UP_MSG_NMB_IO_ALL_FUSE(val)\
8096221167Sgnn							    vBIT(val, 2, 8)
8097221167Sgnn/* 0x08ad0 */	u64	rf_up_xt_dtag_rtl_top;
8098221167Sgnn#define	VXGE_HAL_RF_UP_XT_DTAG_RTL_TOP_MSG_NMB_IO_REPAIR_STATUS(val)\
8099221167Sgnn							    vBIT(val, 0, 2)
8100221167Sgnn#define	VXGE_HAL_RF_UP_XT_DTAG_RTL_TOP_MSG_NMB_IO_ALL_FUSE(val) vBIT(val, 2, 6)
8101221167Sgnn/* 0x08ad8 */	u64	rf_up_xt_icache_rtl_top_0_0;
8102221167Sgnn#define	VXGE_HAL_RF_UP_XT_ICACHE_RTL_TOP_0_0_MSG_NMB_IO_REPAIR_STATUS(val)\
8103221167Sgnn							    vBIT(val, 0, 2)
8104221167Sgnn#define	VXGE_HAL_RF_UP_XT_ICACHE_RTL_TOP_0_0_MSG_NMB_IO_ALL_FUSE(val)\
8105221167Sgnn							    vBIT(val, 2, 7)
8106221167Sgnn/* 0x08ae0 */	u64	rf_up_xt_icache_rtl_top_1_0;
8107221167Sgnn#define	VXGE_HAL_RF_UP_XT_ICACHE_RTL_TOP_1_0_MSG_NMB_IO_REPAIR_STATUS(val)\
8108221167Sgnn							    vBIT(val, 0, 2)
8109221167Sgnn#define	VXGE_HAL_RF_UP_XT_ICACHE_RTL_TOP_1_0_MSG_NMB_IO_ALL_FUSE(val)\
8110221167Sgnn							    vBIT(val, 2, 7)
8111221167Sgnn/* 0x08ae8 */	u64	rf_up_xt_icache_rtl_top_0_1;
8112221167Sgnn#define	VXGE_HAL_RF_UP_XT_ICACHE_RTL_TOP_0_1_MSG_NMB_IO_REPAIR_STATUS(val)\
8113221167Sgnn							    vBIT(val, 0, 2)
8114221167Sgnn#define	VXGE_HAL_RF_UP_XT_ICACHE_RTL_TOP_0_1_MSG_NMB_IO_ALL_FUSE(val)\
8115221167Sgnn							    vBIT(val, 2, 7)
8116221167Sgnn/* 0x08af0 */	u64	rf_up_xt_icache_rtl_top_1_1;
8117221167Sgnn#define	VXGE_HAL_RF_UP_XT_ICACHE_RTL_TOP_1_1_MSG_NMB_IO_REPAIR_STATUS(val)\
8118221167Sgnn							    vBIT(val, 0, 2)
8119221167Sgnn#define	VXGE_HAL_RF_UP_XT_ICACHE_RTL_TOP_1_1_MSG_NMB_IO_ALL_FUSE(val)\
8120221167Sgnn							    vBIT(val, 2, 7)
8121221167Sgnn/* 0x08af8 */	u64	rf_up_xt_itag_rtl_top;
8122221167Sgnn#define	VXGE_HAL_RF_UP_XT_ITAG_RTL_TOP_MSG_NMB_IO_REPAIR_STATUS(val)\
8123221167Sgnn							    vBIT(val, 0, 2)
8124221167Sgnn#define	VXGE_HAL_RF_UP_XT_ITAG_RTL_TOP_MSG_NMB_IO_ALL_FUSE(val) vBIT(val, 2, 6)
8125221167Sgnn/* 0x08b00 */	u64	rf_up_xt_dcache_rtl_top_0_0;
8126221167Sgnn#define	VXGE_HAL_RF_UP_XT_DCACHE_RTL_TOP_0_0_MSG_NMB_IO_REPAIR_STATUS(val)\
8127221167Sgnn							    vBIT(val, 0, 2)
8128221167Sgnn#define	VXGE_HAL_RF_UP_XT_DCACHE_RTL_TOP_0_0_MSG_NMB_IO_ALL_FUSE(val)\
8129221167Sgnn							    vBIT(val, 2, 7)
8130221167Sgnn/* 0x08b08 */	u64	rf_up_xt_dcache_rtl_top_1_0;
8131221167Sgnn#define	VXGE_HAL_RF_UP_XT_DCACHE_RTL_TOP_1_0_MSG_NMB_IO_REPAIR_STATUS(val)\
8132221167Sgnn							    vBIT(val, 0, 2)
8133221167Sgnn#define	VXGE_HAL_RF_UP_XT_DCACHE_RTL_TOP_1_0_MSG_NMB_IO_ALL_FUSE(val)\
8134221167Sgnn							    vBIT(val, 2, 7)
8135221167Sgnn/* 0x08b10 */	u64	rf_up_xt_dcache_rtl_top_0_1;
8136221167Sgnn#define	VXGE_HAL_RF_UP_XT_DCACHE_RTL_TOP_0_1_MSG_NMB_IO_REPAIR_STATUS(val)\
8137221167Sgnn							    vBIT(val, 0, 2)
8138221167Sgnn#define	VXGE_HAL_RF_UP_XT_DCACHE_RTL_TOP_0_1_MSG_NMB_IO_ALL_FUSE(val)\
8139221167Sgnn							    vBIT(val, 2, 7)
8140221167Sgnn/* 0x08b18 */	u64	rf_up_xt_dcache_rtl_top_1_1;
8141221167Sgnn#define	VXGE_HAL_RF_UP_XT_DCACHE_RTL_TOP_1_1_MSG_NMB_IO_REPAIR_STATUS(val)\
8142221167Sgnn							    vBIT(val, 0, 2)
8143221167Sgnn#define	VXGE_HAL_RF_UP_XT_DCACHE_RTL_TOP_1_1_MSG_NMB_IO_ALL_FUSE(val)\
8144221167Sgnn							    vBIT(val, 2, 7)
8145221167Sgnn/* 0x08b20 */	u64	rr_rxpe_xt0_iram_rtl_top_0;
8146221167Sgnn#define	VXGE_HAL_RR_RXPE_XT0_IRAM_RTL_TOP_0_ONE_NMB_IO_REPAIR_STATUS(val)\
8147221167Sgnn							    vBIT(val, 0, 2)
8148221167Sgnn#define	VXGE_HAL_RR_RXPE_XT0_IRAM_RTL_TOP_0_ONE_NMB_IO_BANK1_FUSE(val)\
8149221167Sgnn							    vBIT(val, 2, 7)
8150221167Sgnn#define	VXGE_HAL_RR_RXPE_XT0_IRAM_RTL_TOP_0_ONE_NMB_IO_BANK1_ADD_FUSE(val)\
8151221167Sgnn							    vBIT(val, 9, 4)
8152221167Sgnn#define	VXGE_HAL_RR_RXPE_XT0_IRAM_RTL_TOP_0_ONE_NMB_IO_BANK0_FUSE(val)\
8153221167Sgnn							    vBIT(val, 13, 7)
8154221167Sgnn#define	VXGE_HAL_RR_RXPE_XT0_IRAM_RTL_TOP_0_ONE_NMB_IO_BANK0_ADD_FUSE(val)\
8155221167Sgnn							    vBIT(val, 20, 4)
8156221167Sgnn/* 0x08b28 */	u64	rr_rxpe_xt0_iram_rtl_top_1;
8157221167Sgnn#define	VXGE_HAL_RR_RXPE_XT0_IRAM_RTL_TOP_1_ONE_NMB_IO_REPAIR_STATUS(val)\
8158221167Sgnn							    vBIT(val, 0, 2)
8159221167Sgnn#define	VXGE_HAL_RR_RXPE_XT0_IRAM_RTL_TOP_1_ONE_NMB_IO_BANK1_FUSE(val)\
8160221167Sgnn							    vBIT(val, 2, 7)
8161221167Sgnn#define	VXGE_HAL_RR_RXPE_XT0_IRAM_RTL_TOP_1_ONE_NMB_IO_BANK1_ADD_FUSE(val)\
8162221167Sgnn							    vBIT(val, 9, 4)
8163221167Sgnn#define	VXGE_HAL_RR_RXPE_XT0_IRAM_RTL_TOP_1_ONE_NMB_IO_BANK0_FUSE(val)\
8164221167Sgnn							    vBIT(val, 13, 7)
8165221167Sgnn#define	VXGE_HAL_RR_RXPE_XT0_IRAM_RTL_TOP_1_ONE_NMB_IO_BANK0_ADD_FUSE(val)\
8166221167Sgnn							    vBIT(val, 20, 4)
8167221167Sgnn/* 0x08b30 */	u64	rr_rxpe_xt_dram_rtl_top_0;
8168221167Sgnn#define	VXGE_HAL_RR_RXPE_XT_DRAM_RTL_TOP_0_ONE_NMB_IO_REPAIR_STATUS(val)\
8169221167Sgnn							    vBIT(val, 0, 2)
8170221167Sgnn#define	VXGE_HAL_RR_RXPE_XT_DRAM_RTL_TOP_0_ONE_NMB_IO_BANK1_FUSE(val)\
8171221167Sgnn							    vBIT(val, 2, 7)
8172221167Sgnn#define	VXGE_HAL_RR_RXPE_XT_DRAM_RTL_TOP_0_ONE_NMB_IO_BANK1_ADD_FUSE(val)\
8173221167Sgnn							    vBIT(val, 9, 3)
8174221167Sgnn#define	VXGE_HAL_RR_RXPE_XT_DRAM_RTL_TOP_0_ONE_NMB_IO_BANK0_FUSE(val)\
8175221167Sgnn							    vBIT(val, 12, 7)
8176221167Sgnn#define	VXGE_HAL_RR_RXPE_XT_DRAM_RTL_TOP_0_ONE_NMB_IO_BANK0_ADD_FUSE(val)\
8177221167Sgnn							    vBIT(val, 19, 3)
8178221167Sgnn/* 0x08b38 */	u64	rr_rxpe_xt_dram_rtl_top_1;
8179221167Sgnn#define	VXGE_HAL_RR_RXPE_XT_DRAM_RTL_TOP_1_ONE_NMB_IO_REPAIR_STATUS(val)\
8180221167Sgnn							    vBIT(val, 0, 2)
8181221167Sgnn#define	VXGE_HAL_RR_RXPE_XT_DRAM_RTL_TOP_1_ONE_NMB_IO_BANK1_FUSE(val)\
8182221167Sgnn							    vBIT(val, 2, 7)
8183221167Sgnn#define	VXGE_HAL_RR_RXPE_XT_DRAM_RTL_TOP_1_ONE_NMB_IO_BANK1_ADD_FUSE(val)\
8184221167Sgnn							    vBIT(val, 9, 3)
8185221167Sgnn#define	VXGE_HAL_RR_RXPE_XT_DRAM_RTL_TOP_1_ONE_NMB_IO_BANK0_FUSE(val)\
8186221167Sgnn							    vBIT(val, 12, 7)
8187221167Sgnn#define	VXGE_HAL_RR_RXPE_XT_DRAM_RTL_TOP_1_ONE_NMB_IO_BANK0_ADD_FUSE(val)\
8188221167Sgnn							    vBIT(val, 19, 3)
8189221167Sgnn/* 0x08b40 */	u64	rf_rxpe_msg2rxpe_rtl_top_0;
8190221167Sgnn#define	VXGE_HAL_RF_RXPE_MSG2RXPE_RTL_TOP_0_ONE_NMB_IO_REPAIR_STATUS(val)\
8191221167Sgnn							    vBIT(val, 0, 2)
8192221167Sgnn#define	VXGE_HAL_RF_RXPE_MSG2RXPE_RTL_TOP_0_ONE_NMB_IO_ALL_FUSE(val)\
8193221167Sgnn							    vBIT(val, 2, 7)
8194221167Sgnn/* 0x08b48 */	u64	rf_rxpe_msg2rxpe_rtl_top_1;
8195221167Sgnn#define	VXGE_HAL_RF_RXPE_MSG2RXPE_RTL_TOP_1_ONE_NMB_IO_REPAIR_STATUS(val)\
8196221167Sgnn							    vBIT(val, 0, 2)
8197221167Sgnn#define	VXGE_HAL_RF_RXPE_MSG2RXPE_RTL_TOP_1_ONE_NMB_IO_ALL_FUSE(val)\
8198221167Sgnn							    vBIT(val, 2, 7)
8199221167Sgnn/* 0x08b50 */	u64	rf_rxpe_xt0_frm_rtl_top;
8200221167Sgnn#define	VXGE_HAL_RF_RXPE_XT0_FRM_RTL_TOP_ONE_NMB_IO_REPAIR_STATUS(val)\
8201221167Sgnn							    vBIT(val, 0, 2)
8202221167Sgnn#define	VXGE_HAL_RF_RXPE_XT0_FRM_RTL_TOP_ONE_NMB_IO_ALL_FUSE(val)\
8203221167Sgnn							    vBIT(val, 2, 8)
8204221167Sgnn/* 0x08b58 */	u64	rf_rpe_pdm_rcmd_rtl_top;
8205221167Sgnn#define	VXGE_HAL_RF_RPE_PDM_RCMD_RTL_TOP_ONE_NMB_IO_REPAIR_STATUS(val)\
8206221167Sgnn							    vBIT(val, 0, 2)
8207221167Sgnn#define	VXGE_HAL_RF_RPE_PDM_RCMD_RTL_TOP_ONE_NMB_IO_ALL_FUSE(val)\
8208221167Sgnn							    vBIT(val, 2, 8)
8209221167Sgnn/* 0x08b60 */	u64	rf_rpe_rcq_rtl_top;
8210221167Sgnn#define	VXGE_HAL_RF_RPE_RCQ_RTL_TOP_ONE_NMB_IO_REPAIR_STATUS(val)\
8211221167Sgnn							    vBIT(val, 0, 2)
8212221167Sgnn#define	VXGE_HAL_RF_RPE_RCQ_RTL_TOP_ONE_NMB_IO_ALL_FUSE(val) vBIT(val, 2, 8)
8213221167Sgnn/* 0x08b68 */	u64	rf_rpe_rco_pble_rtl_top;
8214221167Sgnn#define	VXGE_HAL_RF_RPE_RCO_PBLE_RTL_TOP_ONE_NMB_IO_REPAIR_STATUS(val)\
8215221167Sgnn							    vBIT(val, 0, 2)
8216221167Sgnn#define	VXGE_HAL_RF_RPE_RCO_PBLE_RTL_TOP_ONE_NMB_IO_ALL_FUSE(val)\
8217221167Sgnn							    vBIT(val, 2, 8)
8218221167Sgnn/* 0x08b70 */	u64	rr_rxpe_xt1_iram_rtl_top_0;
8219221167Sgnn#define	VXGE_HAL_RR_RXPE_XT1_IRAM_RTL_TOP_0_ONE_NMB_IO_REPAIR_STATUS(val)\
8220221167Sgnn							    vBIT(val, 0, 2)
8221221167Sgnn#define	VXGE_HAL_RR_RXPE_XT1_IRAM_RTL_TOP_0_ONE_NMB_IO_BANK1_FUSE(val)\
8222221167Sgnn							    vBIT(val, 2, 7)
8223221167Sgnn#define	VXGE_HAL_RR_RXPE_XT1_IRAM_RTL_TOP_0_ONE_NMB_IO_BANK1_ADD_FUSE(val)\
8224221167Sgnn							    vBIT(val, 9, 4)
8225221167Sgnn#define	VXGE_HAL_RR_RXPE_XT1_IRAM_RTL_TOP_0_ONE_NMB_IO_BANK0_FUSE(val)\
8226221167Sgnn							    vBIT(val, 13, 7)
8227221167Sgnn#define	VXGE_HAL_RR_RXPE_XT1_IRAM_RTL_TOP_0_ONE_NMB_IO_BANK0_ADD_FUSE(val)\
8228221167Sgnn							    vBIT(val, 20, 4)
8229221167Sgnn/* 0x08b78 */	u64	rr_rxpe_xt1_iram_rtl_top_1;
8230221167Sgnn#define	VXGE_HAL_RR_RXPE_XT1_IRAM_RTL_TOP_1_ONE_NMB_IO_REPAIR_STATUS(val)\
8231221167Sgnn							    vBIT(val, 0, 2)
8232221167Sgnn#define	VXGE_HAL_RR_RXPE_XT1_IRAM_RTL_TOP_1_ONE_NMB_IO_BANK1_FUSE(val)\
8233221167Sgnn							    vBIT(val, 2, 7)
8234221167Sgnn#define	VXGE_HAL_RR_RXPE_XT1_IRAM_RTL_TOP_1_ONE_NMB_IO_BANK1_ADD_FUSE(val)\
8235221167Sgnn							    vBIT(val, 9, 4)
8236221167Sgnn#define	VXGE_HAL_RR_RXPE_XT1_IRAM_RTL_TOP_1_ONE_NMB_IO_BANK0_FUSE(val)\
8237221167Sgnn							    vBIT(val, 13, 7)
8238221167Sgnn#define	VXGE_HAL_RR_RXPE_XT1_IRAM_RTL_TOP_1_ONE_NMB_IO_BANK0_ADD_FUSE(val)\
8239221167Sgnn							    vBIT(val, 20, 4)
8240221167Sgnn/* 0x08b80 */	u64	rr_rpe_sccm_rtl_top_0;
8241221167Sgnn#define	VXGE_HAL_RR_RPE_SCCM_RTL_TOP_0_ONE_NMB_IO_REPAIR_STATUS(val)\
8242221167Sgnn							    vBIT(val, 0, 2)
8243221167Sgnn#define	VXGE_HAL_RR_RPE_SCCM_RTL_TOP_0_ONE_NMB_IO_BANK1_FUSE(val)\
8244221167Sgnn							    vBIT(val, 2, 8)
8245221167Sgnn#define	VXGE_HAL_RR_RPE_SCCM_RTL_TOP_0_ONE_NMB_IO_BANK1_ADD_FUSE(val)\
8246221167Sgnn							    vBIT(val, 10, 2)
8247221167Sgnn#define	VXGE_HAL_RR_RPE_SCCM_RTL_TOP_0_ONE_NMB_IO_BANK0_FUSE(val)\
8248221167Sgnn							    vBIT(val, 12, 8)
8249221167Sgnn#define	VXGE_HAL_RR_RPE_SCCM_RTL_TOP_0_ONE_NMB_IO_BANK0_ADD_FUSE(val)\
8250221167Sgnn							    vBIT(val, 20, 2)
8251221167Sgnn/* 0x08b88 */	u64	rr_rpe_sccm_rtl_top_1;
8252221167Sgnn#define	VXGE_HAL_RR_RPE_SCCM_RTL_TOP_1_ONE_NMB_IO_REPAIR_STATUS(val)\
8253221167Sgnn							    vBIT(val, 0, 2)
8254221167Sgnn#define	VXGE_HAL_RR_RPE_SCCM_RTL_TOP_1_ONE_NMB_IO_BANK1_FUSE(val)\
8255221167Sgnn							    vBIT(val, 2, 8)
8256221167Sgnn#define	VXGE_HAL_RR_RPE_SCCM_RTL_TOP_1_ONE_NMB_IO_BANK1_ADD_FUSE(val)\
8257221167Sgnn							    vBIT(val, 10, 2)
8258221167Sgnn#define	VXGE_HAL_RR_RPE_SCCM_RTL_TOP_1_ONE_NMB_IO_BANK0_FUSE(val)\
8259221167Sgnn							    vBIT(val, 12, 8)
8260221167Sgnn#define	VXGE_HAL_RR_RPE_SCCM_RTL_TOP_1_ONE_NMB_IO_BANK0_ADD_FUSE(val)\
8261221167Sgnn							    vBIT(val, 20, 2)
8262221167Sgnn/* 0x08b90 */	u64	rr_pe_pet_timer_rtl_top_0;
8263221167Sgnn#define	VXGE_HAL_RR_PE_PET_TIMER_RTL_TOP_0_ONE_NMB_IO_REPAIR_STATUS(val)\
8264221167Sgnn							    vBIT(val, 0, 2)
8265221167Sgnn#define	VXGE_HAL_RR_PE_PET_TIMER_RTL_TOP_0_ONE_NMB_IO_BANK1_FUSE(val)\
8266221167Sgnn							    vBIT(val, 2, 7)
8267221167Sgnn#define	VXGE_HAL_RR_PE_PET_TIMER_RTL_TOP_0_ONE_NMB_IO_BANK1_ADD_FUSE(val)\
8268221167Sgnn							    vBIT(val, 9, 3)
8269221167Sgnn#define	VXGE_HAL_RR_PE_PET_TIMER_RTL_TOP_0_ONE_NMB_IO_BANK0_FUSE(val)\
8270221167Sgnn							    vBIT(val, 12, 7)
8271221167Sgnn#define	VXGE_HAL_RR_PE_PET_TIMER_RTL_TOP_0_ONE_NMB_IO_BANK0_ADD_FUSE(val)\
8272221167Sgnn							    vBIT(val, 19, 3)
8273221167Sgnn/* 0x08b98 */	u64	rr_pe_pet_timer_rtl_top_1;
8274221167Sgnn#define	VXGE_HAL_RR_PE_PET_TIMER_RTL_TOP_1_ONE_NMB_IO_REPAIR_STATUS(val)\
8275221167Sgnn							    vBIT(val, 0, 2)
8276221167Sgnn#define	VXGE_HAL_RR_PE_PET_TIMER_RTL_TOP_1_ONE_NMB_IO_BANK1_FUSE(val)\
8277221167Sgnn							    vBIT(val, 2, 7)
8278221167Sgnn#define	VXGE_HAL_RR_PE_PET_TIMER_RTL_TOP_1_ONE_NMB_IO_BANK1_ADD_FUSE(val)\
8279221167Sgnn							    vBIT(val, 9, 3)
8280221167Sgnn#define	VXGE_HAL_RR_PE_PET_TIMER_RTL_TOP_1_ONE_NMB_IO_BANK0_FUSE(val)\
8281221167Sgnn							    vBIT(val, 12, 7)
8282221167Sgnn#define	VXGE_HAL_RR_PE_PET_TIMER_RTL_TOP_1_ONE_NMB_IO_BANK0_ADD_FUSE(val)\
8283221167Sgnn							    vBIT(val, 19, 3)
8284221167Sgnn/* 0x08ba0 */	u64	rf_pe_dlm_lwrq_rtl_top_0;
8285221167Sgnn#define	VXGE_HAL_RF_PE_DLM_LWRQ_RTL_TOP_0_ONE_NMB_IO_REPAIR_STATUS(val)\
8286221167Sgnn							    vBIT(val, 0, 2)
8287221167Sgnn#define	VXGE_HAL_RF_PE_DLM_LWRQ_RTL_TOP_0_ONE_NMB_IO_ALL_FUSE(val)\
8288221167Sgnn							    vBIT(val, 2, 8)
8289221167Sgnn/* 0x08ba8 */	u64	rf_pe_dlm_lwrq_rtl_top_1;
8290221167Sgnn#define	VXGE_HAL_RF_PE_DLM_LWRQ_RTL_TOP_1_ONE_NMB_IO_REPAIR_STATUS(val)\
8291221167Sgnn							    vBIT(val, 0, 2)
8292221167Sgnn#define	VXGE_HAL_RF_PE_DLM_LWRQ_RTL_TOP_1_ONE_NMB_IO_ALL_FUSE(val)\
8293221167Sgnn							    vBIT(val, 2, 8)
8294221167Sgnn/* 0x08bb0 */	u64	rf_txpe_msg2txpe_rtl_top_0;
8295221167Sgnn#define	VXGE_HAL_RF_TXPE_MSG2TXPE_RTL_TOP_0_ONE_NMB_IO_REPAIR_STATUS(val)\
8296221167Sgnn							    vBIT(val, 0, 2)
8297221167Sgnn#define	VXGE_HAL_RF_TXPE_MSG2TXPE_RTL_TOP_0_ONE_NMB_IO_ALL_FUSE(val)\
8298221167Sgnn							    vBIT(val, 2, 8)
8299221167Sgnn/* 0x08bb8 */	u64	rf_txpe_msg2txpe_rtl_top_1;
8300221167Sgnn#define	VXGE_HAL_RF_TXPE_MSG2TXPE_RTL_TOP_1_ONE_NMB_IO_REPAIR_STATUS(val)\
8301221167Sgnn							    vBIT(val, 0, 2)
8302221167Sgnn#define	VXGE_HAL_RF_TXPE_MSG2TXPE_RTL_TOP_1_ONE_NMB_IO_ALL_FUSE(val)\
8303221167Sgnn							    vBIT(val, 2, 8)
8304221167Sgnn/* 0x08bc0 */	u64	rf_pci_retry_buf_rtl_top_0;
8305221167Sgnn#define	VXGE_HAL_RF_PCI_RETRY_BUF_RTL_TOP_0_PCI_NMB_IO_REPAIR_STATUS(val)\
8306221167Sgnn							    vBIT(val, 0, 2)
8307221167Sgnn#define	VXGE_HAL_RF_PCI_RETRY_BUF_RTL_TOP_0_PCI_NMB_IO_ALL_FUSE(val)\
8308221167Sgnn							    vBIT(val, 2, 8)
8309221167Sgnn/* 0x08bc8 */	u64	rf_pci_retry_buf_rtl_top_1;
8310221167Sgnn#define	VXGE_HAL_RF_PCI_RETRY_BUF_RTL_TOP_1_PCI_NMB_IO_REPAIR_STATUS(val)\
8311221167Sgnn							    vBIT(val, 0, 2)
8312221167Sgnn#define	VXGE_HAL_RF_PCI_RETRY_BUF_RTL_TOP_1_PCI_NMB_IO_ALL_FUSE(val)\
8313221167Sgnn							    vBIT(val, 2, 8)
8314221167Sgnn/* 0x08bd0 */	u64	rf_pci_retry_buf_rtl_top_2;
8315221167Sgnn#define	VXGE_HAL_RF_PCI_RETRY_BUF_RTL_TOP_2_PCI_NMB_IO_REPAIR_STATUS(val)\
8316221167Sgnn							    vBIT(val, 0, 2)
8317221167Sgnn#define	VXGE_HAL_RF_PCI_RETRY_BUF_RTL_TOP_2_PCI_NMB_IO_ALL_FUSE(val)\
8318221167Sgnn							    vBIT(val, 2, 8)
8319221167Sgnn/* 0x08bd8 */	u64	rf_pci_retry_buf_rtl_top_3;
8320221167Sgnn#define	VXGE_HAL_RF_PCI_RETRY_BUF_RTL_TOP_3_PCI_NMB_IO_REPAIR_STATUS(val)\
8321221167Sgnn							    vBIT(val, 0, 2)
8322221167Sgnn#define	VXGE_HAL_RF_PCI_RETRY_BUF_RTL_TOP_3_PCI_NMB_IO_ALL_FUSE(val)\
8323221167Sgnn							    vBIT(val, 2, 8)
8324221167Sgnn/* 0x08be0 */	u64	rf_pci_retry_buf_rtl_top_4;
8325221167Sgnn#define	VXGE_HAL_RF_PCI_RETRY_BUF_RTL_TOP_4_PCI_NMB_IO_REPAIR_STATUS(val)\
8326221167Sgnn							    vBIT(val, 0, 2)
8327221167Sgnn#define	VXGE_HAL_RF_PCI_RETRY_BUF_RTL_TOP_4_PCI_NMB_IO_ALL_FUSE(val)\
8328221167Sgnn							    vBIT(val, 2, 8)
8329221167Sgnn/* 0x08be8 */	u64	rf_pci_retry_buf_rtl_top_5;
8330221167Sgnn#define	VXGE_HAL_RF_PCI_RETRY_BUF_RTL_TOP_5_PCI_NMB_IO_REPAIR_STATUS(val)\
8331221167Sgnn							    vBIT(val, 0, 2)
8332221167Sgnn#define	VXGE_HAL_RF_PCI_RETRY_BUF_RTL_TOP_5_PCI_NMB_IO_ALL_FUSE(val)\
8333221167Sgnn							    vBIT(val, 2, 8)
8334221167Sgnn/* 0x08bf0 */	u64	rf_pci_sot_buf_rtl_top;
8335221167Sgnn#define	VXGE_HAL_RF_PCI_SOT_BUF_RTL_TOP_PCI_NMB_IO_REPAIR_STATUS(val)\
8336221167Sgnn							    vBIT(val, 0, 2)
8337221167Sgnn#define	VXGE_HAL_RF_PCI_SOT_BUF_RTL_TOP_PCI_NMB_IO_ALL_FUSE(val)\
8338221167Sgnn							    vBIT(val, 2, 6)
8339221167Sgnn/* 0x08bf8 */	u64	rf_pci_rx_ph_rtl_top;
8340221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PH_RTL_TOP_PCI_NMB_IO_REPAIR_STATUS(val)\
8341221167Sgnn							    vBIT(val, 0, 2)
8342221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PH_RTL_TOP_PCI_NMB_IO_ALL_FUSE(val) vBIT(val, 2, 8)
8343221167Sgnn/* 0x08c00 */	u64	rf_pci_rx_nph_rtl_top;
8344221167Sgnn#define	VXGE_HAL_RF_PCI_RX_NPH_RTL_TOP_PCI_NMB_IO_REPAIR_STATUS(val)\
8345221167Sgnn							    vBIT(val, 0, 2)
8346221167Sgnn#define	VXGE_HAL_RF_PCI_RX_NPH_RTL_TOP_PCI_NMB_IO_ALL_FUSE(val) vBIT(val, 2, 8)
8347221167Sgnn/* 0x08c08 */	u64	rf_pci_rx_pd_rtl_top_0;
8348221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_0_PCI_NMB_IO_REPAIR_STATUS(val)\
8349221167Sgnn							    vBIT(val, 0, 2)
8350221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_0_PCI_NMB_IO_ALL_FUSE(val)\
8351221167Sgnn							    vBIT(val, 2, 7)
8352221167Sgnn/* 0x08c10 */	u64	rf_pci_rx_pd_rtl_top_1;
8353221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_1_PCI_NMB_IO_REPAIR_STATUS(val)\
8354221167Sgnn							    vBIT(val, 0, 2)
8355221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_1_PCI_NMB_IO_ALL_FUSE(val)\
8356221167Sgnn							    vBIT(val, 2, 7)
8357221167Sgnn/* 0x08c18 */	u64	rf_pci_rx_pd_rtl_top_2;
8358221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_2_PCI_NMB_IO_REPAIR_STATUS(val)\
8359221167Sgnn							    vBIT(val, 0, 2)
8360221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_2_PCI_NMB_IO_ALL_FUSE(val)\
8361221167Sgnn							    vBIT(val, 2, 7)
8362221167Sgnn/* 0x08c20 */	u64	rf_pci_rx_pd_rtl_top_3;
8363221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_3_PCI_NMB_IO_REPAIR_STATUS(val)\
8364221167Sgnn							    vBIT(val, 0, 2)
8365221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_3_PCI_NMB_IO_ALL_FUSE(val)\
8366221167Sgnn							    vBIT(val, 2, 7)
8367221167Sgnn/* 0x08c28 */	u64	rf_pci_rx_pd_rtl_top_4;
8368221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_4_PCI_NMB_IO_REPAIR_STATUS(val)\
8369221167Sgnn							    vBIT(val, 0, 2)
8370221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_4_PCI_NMB_IO_ALL_FUSE(val)\
8371221167Sgnn							    vBIT(val, 2, 7)
8372221167Sgnn/* 0x08c30 */	u64	rf_pci_rx_pd_rtl_top_5;
8373221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_5_PCI_NMB_IO_REPAIR_STATUS(val)\
8374221167Sgnn							    vBIT(val, 0, 2)
8375221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_5_PCI_NMB_IO_ALL_FUSE(val)\
8376221167Sgnn							    vBIT(val, 2, 7)
8377221167Sgnn/* 0x08c38 */	u64	rf_pci_rx_pd_rtl_top_6;
8378221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_6_PCI_NMB_IO_REPAIR_STATUS(val)\
8379221167Sgnn							    vBIT(val, 0, 2)
8380221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_6_PCI_NMB_IO_ALL_FUSE(val)\
8381221167Sgnn							    vBIT(val, 2, 7)
8382221167Sgnn/* 0x08c40 */	u64	rf_pci_rx_pd_rtl_top_7;
8383221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_7_PCI_NMB_IO_REPAIR_STATUS(val)\
8384221167Sgnn							    vBIT(val, 0, 2)
8385221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_7_PCI_NMB_IO_ALL_FUSE(val)\
8386221167Sgnn							    vBIT(val, 2, 7)
8387221167Sgnn/* 0x08c48 */	u64	rf_pci_rx_pd_rtl_top_8;
8388221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_8_PCI_NMB_IO_REPAIR_STATUS(val)\
8389221167Sgnn							    vBIT(val, 0, 2)
8390221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_8_PCI_NMB_IO_ALL_FUSE(val)\
8391221167Sgnn							    vBIT(val, 2, 7)
8392221167Sgnn/* 0x08c50 */	u64	rf_pci_rx_pd_rtl_top_9;
8393221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_9_PCI_NMB_IO_REPAIR_STATUS(val)\
8394221167Sgnn							    vBIT(val, 0, 2)
8395221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_9_PCI_NMB_IO_ALL_FUSE(val)\
8396221167Sgnn							    vBIT(val, 2, 7)
8397221167Sgnn/* 0x08c58 */	u64	rf_pci_rx_pd_rtl_top_10;
8398221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_10_PCI_NMB_IO_REPAIR_STATUS(val)\
8399221167Sgnn							    vBIT(val, 0, 2)
8400221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_10_PCI_NMB_IO_ALL_FUSE(val)\
8401221167Sgnn							    vBIT(val, 2, 7)
8402221167Sgnn/* 0x08c60 */	u64	rf_pci_rx_pd_rtl_top_11;
8403221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_11_PCI_NMB_IO_REPAIR_STATUS(val)\
8404221167Sgnn							    vBIT(val, 0, 2)
8405221167Sgnn#define	VXGE_HAL_RF_PCI_RX_PD_RTL_TOP_11_PCI_NMB_IO_ALL_FUSE(val)\
8406221167Sgnn							    vBIT(val, 2, 7)
8407221167Sgnn/* 0x08c68 */	u64	rf_pci_rx_npd_rtl_top_0;
8408221167Sgnn#define	VXGE_HAL_RF_PCI_RX_NPD_RTL_TOP_0_PCI_NMB_IO_REPAIR_STATUS(val)\
8409221167Sgnn							    vBIT(val, 0, 2)
8410221167Sgnn#define	VXGE_HAL_RF_PCI_RX_NPD_RTL_TOP_0_PCI_NMB_IO_ALL_FUSE(val)\
8411221167Sgnn							    vBIT(val, 2, 7)
8412221167Sgnn/* 0x08c70 */	u64	rf_pci_rx_npd_rtl_top_1;
8413221167Sgnn#define	VXGE_HAL_RF_PCI_RX_NPD_RTL_TOP_1_PCI_NMB_IO_REPAIR_STATUS(val)\
8414221167Sgnn							    vBIT(val, 0, 2)
8415221167Sgnn#define	VXGE_HAL_RF_PCI_RX_NPD_RTL_TOP_1_PCI_NMB_IO_ALL_FUSE(val)\
8416221167Sgnn							    vBIT(val, 2, 7)
8417221167Sgnn/* 0x08c78 */	u64	rf_pic_kdfc_dbl_rtl_top_0;
8418221167Sgnn#define	VXGE_HAL_RF_PIC_KDFC_DBL_RTL_TOP_0_PCI_NMB_IO_REPAIR_STATUS(val)\
8419221167Sgnn							    vBIT(val, 0, 2)
8420221167Sgnn#define	VXGE_HAL_RF_PIC_KDFC_DBL_RTL_TOP_0_PCI_NMB_IO_ALL_FUSE(val)\
8421221167Sgnn							    vBIT(val, 2, 8)
8422221167Sgnn/* 0x08c80 */	u64	rf_pic_kdfc_dbl_rtl_top_1;
8423221167Sgnn#define	VXGE_HAL_RF_PIC_KDFC_DBL_RTL_TOP_1_PCI_NMB_IO_REPAIR_STATUS(val)\
8424221167Sgnn							    vBIT(val, 0, 2)
8425221167Sgnn#define	VXGE_HAL_RF_PIC_KDFC_DBL_RTL_TOP_1_PCI_NMB_IO_ALL_FUSE(val)\
8426221167Sgnn							    vBIT(val, 2, 8)
8427221167Sgnn/* 0x08c88 */	u64	rf_pic_kdfc_dbl_rtl_top_2;
8428221167Sgnn#define	VXGE_HAL_RF_PIC_KDFC_DBL_RTL_TOP_2_PCI_NMB_IO_REPAIR_STATUS(val)\
8429221167Sgnn							    vBIT(val, 0, 2)
8430221167Sgnn#define	VXGE_HAL_RF_PIC_KDFC_DBL_RTL_TOP_2_PCI_NMB_IO_ALL_FUSE(val)\
8431221167Sgnn							    vBIT(val, 2, 8)
8432221167Sgnn/* 0x08c90 */	u64	rf_pic_kdfc_dbl_rtl_top_3;
8433221167Sgnn#define	VXGE_HAL_RF_PIC_KDFC_DBL_RTL_TOP_3_PCI_NMB_IO_REPAIR_STATUS(val)\
8434221167Sgnn							    vBIT(val, 0, 2)
8435221167Sgnn#define	VXGE_HAL_RF_PIC_KDFC_DBL_RTL_TOP_3_PCI_NMB_IO_ALL_FUSE(val)\
8436221167Sgnn							    vBIT(val, 2, 8)
8437221167Sgnn/* 0x08c98 */	u64	rf_pic_kdfc_dbl_rtl_top_4;
8438221167Sgnn#define	VXGE_HAL_RF_PIC_KDFC_DBL_RTL_TOP_4_PCI_NMB_IO_REPAIR_STATUS(val)\
8439221167Sgnn							    vBIT(val, 0, 2)
8440221167Sgnn#define	VXGE_HAL_RF_PIC_KDFC_DBL_RTL_TOP_4_PCI_NMB_IO_ALL_FUSE(val)\
8441221167Sgnn							    vBIT(val, 2, 8)
8442221167Sgnn/* 0x08ca0 */	u64	rf_pcc_txdo_rtl_top_pcc0;
8443221167Sgnn#define	VXGE_HAL_RF_PCC_TXDO_RTL_TOP_PCC0_RTDMA_NMB_IO_REPAIR_STATUS(val)\
8444221167Sgnn							    vBIT(val, 0, 2)
8445221167Sgnn#define	VXGE_HAL_RF_PCC_TXDO_RTL_TOP_PCC0_RTDMA_NMB_IO_ALL_FUSE(val)\
8446221167Sgnn							    vBIT(val, 2, 8)
8447221167Sgnn/* 0x08ca8 */	u64	rf_pcc_txdo_rtl_top_pcc1;
8448221167Sgnn#define	VXGE_HAL_RF_PCC_TXDO_RTL_TOP_PCC1_RTDMA_NMB_IO_REPAIR_STATUS(val)\
8449221167Sgnn							    vBIT(val, 0, 2)
8450221167Sgnn#define	VXGE_HAL_RF_PCC_TXDO_RTL_TOP_PCC1_RTDMA_NMB_IO_ALL_FUSE(val)\
8451221167Sgnn							    vBIT(val, 2, 8)
8452221167Sgnn/* 0x08cb0 */	u64	rf_pcc_txdo_rtl_top_pcc2;
8453221167Sgnn#define	VXGE_HAL_RF_PCC_TXDO_RTL_TOP_PCC2_RTDMA_NMB_IO_REPAIR_STATUS(val)\
8454221167Sgnn							    vBIT(val, 0, 2)
8455221167Sgnn#define	VXGE_HAL_RF_PCC_TXDO_RTL_TOP_PCC2_RTDMA_NMB_IO_ALL_FUSE(val)\
8456221167Sgnn							    vBIT(val, 2, 8)
8457221167Sgnn/* 0x08cb8 */	u64	rf_pcc_txdo_rtl_top_pcc3;
8458221167Sgnn#define	VXGE_HAL_RF_PCC_TXDO_RTL_TOP_PCC3_RTDMA_NMB_IO_REPAIR_STATUS(val)\
8459221167Sgnn							    vBIT(val, 0, 2)
8460221167Sgnn#define	VXGE_HAL_RF_PCC_TXDO_RTL_TOP_PCC3_RTDMA_NMB_IO_ALL_FUSE(val)\
8461221167Sgnn							    vBIT(val, 2, 8)
8462221167Sgnn/* 0x08cc0 */	u64	rf_pcc_txdo_rtl_top_pcc4;
8463221167Sgnn#define	VXGE_HAL_RF_PCC_TXDO_RTL_TOP_PCC4_RTDMA_NMB_IO_REPAIR_STATUS(val)\
8464221167Sgnn							    vBIT(val, 0, 2)
8465221167Sgnn#define	VXGE_HAL_RF_PCC_TXDO_RTL_TOP_PCC4_RTDMA_NMB_IO_ALL_FUSE(val)\
8466221167Sgnn							    vBIT(val, 2, 8)
8467221167Sgnn/* 0x08cc8 */	u64	rf_pcc_txdo_rtl_top_pcc5;
8468221167Sgnn#define	VXGE_HAL_RF_PCC_TXDO_RTL_TOP_PCC5_RTDMA_NMB_IO_REPAIR_STATUS(val)\
8469221167Sgnn							    vBIT(val, 0, 2)
8470221167Sgnn#define	VXGE_HAL_RF_PCC_TXDO_RTL_TOP_PCC5_RTDMA_NMB_IO_ALL_FUSE(val)\
8471221167Sgnn							    vBIT(val, 2, 8)
8472221167Sgnn/* 0x08cd0 */	u64	rf_pcc_txdo_rtl_top_pcc6;
8473221167Sgnn#define	VXGE_HAL_RF_PCC_TXDO_RTL_TOP_PCC6_RTDMA_NMB_IO_REPAIR_STATUS(val)\
8474221167Sgnn							    vBIT(val, 0, 2)
8475221167Sgnn#define	VXGE_HAL_RF_PCC_TXDO_RTL_TOP_PCC6_RTDMA_NMB_IO_ALL_FUSE(val)\
8476221167Sgnn							    vBIT(val, 2, 8)
8477221167Sgnn/* 0x08cd8 */	u64	rf_pcc_txdo_rtl_top_pcc7;
8478221167Sgnn#define	VXGE_HAL_RF_PCC_TXDO_RTL_TOP_PCC7_RTDMA_NMB_IO_REPAIR_STATUS(val)\
8479221167Sgnn							    vBIT(val, 0, 2)
8480221167Sgnn#define	VXGE_HAL_RF_PCC_TXDO_RTL_TOP_PCC7_RTDMA_NMB_IO_ALL_FUSE(val)\
8481221167Sgnn							    vBIT(val, 2, 8)
8482221167Sgnn/* 0x08ce0 */	u64	rr_pcc_ass_buf_rtl_top_pcc1;
8483221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC1_RTDMA_NMB_IO_REPAIR_STATUS(val)\
8484221167Sgnn							    vBIT(val, 0, 2)
8485221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC1_RTDMA_NMB_IO_BANK1_FUSE(val)\
8486221167Sgnn							    vBIT(val, 2, 8)
8487221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC1_RTDMA_NMB_IO_BANK1_ADD_FUSE(val)\
8488221167Sgnn							    vBIT(val, 10, 2)
8489221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC1_RTDMA_NMB_IO_BANK0_FUSE(val)\
8490221167Sgnn							    vBIT(val, 12, 8)
8491221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC1_RTDMA_NMB_IO_BANK0_ADD_FUSE(val)\
8492221167Sgnn							    vBIT(val, 20, 2)
8493221167Sgnn/* 0x08ce8 */	u64	rr_pcc_ass_buf_rtl_top_pcc3;
8494221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC3_RTDMA_NMB_IO_REPAIR_STATUS(val)\
8495221167Sgnn							    vBIT(val, 0, 2)
8496221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC3_RTDMA_NMB_IO_BANK1_FUSE(val)\
8497221167Sgnn							    vBIT(val, 2, 8)
8498221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC3_RTDMA_NMB_IO_BANK1_ADD_FUSE(val)\
8499221167Sgnn							    vBIT(val, 10, 2)
8500221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC3_RTDMA_NMB_IO_BANK0_FUSE(val)\
8501221167Sgnn							    vBIT(val, 12, 8)
8502221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC3_RTDMA_NMB_IO_BANK0_ADD_FUSE(val)\
8503221167Sgnn							    vBIT(val, 20, 2)
8504221167Sgnn/* 0x08cf0 */	u64	rr_pcc_ass_buf_rtl_top_pcc5;
8505221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC5_RTDMA_NMB_IO_REPAIR_STATUS(val)\
8506221167Sgnn							    vBIT(val, 0, 2)
8507221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC5_RTDMA_NMB_IO_BANK1_FUSE(val)\
8508221167Sgnn							    vBIT(val, 2, 8)
8509221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC5_RTDMA_NMB_IO_BANK1_ADD_FUSE(val)\
8510221167Sgnn							    vBIT(val, 10, 2)
8511221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC5_RTDMA_NMB_IO_BANK0_FUSE(val)\
8512221167Sgnn							    vBIT(val, 12, 8)
8513221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC5_RTDMA_NMB_IO_BANK0_ADD_FUSE(val)\
8514221167Sgnn							    vBIT(val, 20, 2)
8515221167Sgnn/* 0x08cf8 */	u64	rr_pcc_ass_buf_rtl_top_pcc7;
8516221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC7_RTDMA_NMB_IO_REPAIR_STATUS(val)\
8517221167Sgnn							    vBIT(val, 0, 2)
8518221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC7_RTDMA_NMB_IO_BANK1_FUSE(val)\
8519221167Sgnn							    vBIT(val, 2, 8)
8520221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC7_RTDMA_NMB_IO_BANK1_ADD_FUSE(val)\
8521221167Sgnn							    vBIT(val, 10, 2)
8522221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC7_RTDMA_NMB_IO_BANK0_FUSE(val)\
8523221167Sgnn							    vBIT(val, 12, 8)
8524221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC7_RTDMA_NMB_IO_BANK0_ADD_FUSE(val)\
8525221167Sgnn							    vBIT(val, 20, 2)
8526221167Sgnn/* 0x08d00 */	u64	rr_pcc_ass_buf_rtl_top_pcc0;
8527221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC0_RTDMA_NMB_IO_REPAIR_STATUS(val)\
8528221167Sgnn							    vBIT(val, 0, 2)
8529221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC0_RTDMA_NMB_IO_BANK1_FUSE(val)\
8530221167Sgnn							    vBIT(val, 2, 8)
8531221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC0_RTDMA_NMB_IO_BANK1_ADD_FUSE(val)\
8532221167Sgnn							    vBIT(val, 10, 2)
8533221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC0_RTDMA_NMB_IO_BANK0_FUSE(val)\
8534221167Sgnn							    vBIT(val, 12, 8)
8535221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC0_RTDMA_NMB_IO_BANK0_ADD_FUSE(val)\
8536221167Sgnn							    vBIT(val, 20, 2)
8537221167Sgnn/* 0x08d08 */	u64	rr_pcc_ass_buf_rtl_top_pcc2;
8538221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC2_RTDMA_NMB_IO_REPAIR_STATUS(val)\
8539221167Sgnn							    vBIT(val, 0, 2)
8540221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC2_RTDMA_NMB_IO_BANK1_FUSE(val)\
8541221167Sgnn							    vBIT(val, 2, 8)
8542221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC2_RTDMA_NMB_IO_BANK1_ADD_FUSE(val)\
8543221167Sgnn							    vBIT(val, 10, 2)
8544221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC2_RTDMA_NMB_IO_BANK0_FUSE(val)\
8545221167Sgnn							    vBIT(val, 12, 8)
8546221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC2_RTDMA_NMB_IO_BANK0_ADD_FUSE(val)\
8547221167Sgnn							    vBIT(val, 20, 2)
8548221167Sgnn/* 0x08d10 */	u64	rr_pcc_ass_buf_rtl_top_pcc6;
8549221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC6_RTDMA_NMB_IO_REPAIR_STATUS(val)\
8550221167Sgnn							    vBIT(val, 0, 2)
8551221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC6_RTDMA_NMB_IO_BANK1_FUSE(val)\
8552221167Sgnn							    vBIT(val, 2, 8)
8553221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC6_RTDMA_NMB_IO_BANK1_ADD_FUSE(val)\
8554221167Sgnn							    vBIT(val, 10, 2)
8555221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC6_RTDMA_NMB_IO_BANK0_FUSE(val)\
8556221167Sgnn							    vBIT(val, 12, 8)
8557221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC6_RTDMA_NMB_IO_BANK0_ADD_FUSE(val)\
8558221167Sgnn							    vBIT(val, 20, 2)
8559221167Sgnn/* 0x08d18 */	u64	rr_pcc_ass_buf_rtl_top_pcc4;
8560221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC4_RTDMA_NMB_IO_REPAIR_STATUS(val)\
8561221167Sgnn							    vBIT(val, 0, 2)
8562221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC4_RTDMA_NMB_IO_BANK1_FUSE(val)\
8563221167Sgnn							    vBIT(val, 2, 8)
8564221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC4_RTDMA_NMB_IO_BANK1_ADD_FUSE(val)\
8565221167Sgnn							    vBIT(val, 10, 2)
8566221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC4_RTDMA_NMB_IO_BANK0_FUSE(val)\
8567221167Sgnn							    vBIT(val, 12, 8)
8568221167Sgnn#define	VXGE_HAL_RR_PCC_ASS_BUF_RTL_TOP_PCC4_RTDMA_NMB_IO_BANK0_ADD_FUSE(val)\
8569221167Sgnn							    vBIT(val, 20, 2)
8570221167Sgnn/* 0x08d20 */	u64	rf_rocrc_cmdq_bp_rtl_top_0_wrapper0;
8571221167Sgnn#define	VXGE_HAL_RF_ROCRC_CMDQ_BP_RTL_TOP_0_W0_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8572221167Sgnn							    vBIT(val, 0, 2)
8573221167Sgnn#define	VXGE_HAL_RF_ROCRC_CMDQ_BP_RTL_TOP_0_W0_WRDMA_NMB_IO_ALL_FUSE(val)\
8574221167Sgnn							    vBIT(val, 2, 8)
8575221167Sgnn/* 0x08d28 */	u64	rf_rocrc_cmdq_bp_rtl_top_1_wrapper0;
8576221167Sgnn#define	VXGE_HAL_RF_ROCRC_CMDQ_BP_RTL_TOP_1_W0_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8577221167Sgnn							    vBIT(val, 0, 2)
8578221167Sgnn#define	VXGE_HAL_RF_ROCRC_CMDQ_BP_RTL_TOP_1_W0_WRDMA_NMB_IO_ALL_FUSE(val)\
8579221167Sgnn							    vBIT(val, 2, 8)
8580221167Sgnn/* 0x08d30 */	u64	rf_rocrc_cmdq_bp_rtl_top_2_wrapper0;
8581221167Sgnn#define	VXGE_HAL_RF_ROCRC_CMDQ_BP_RTL_TOP_2_W0_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8582221167Sgnn							    vBIT(val, 0, 2)
8583221167Sgnn#define	VXGE_HAL_RF_ROCRC_CMDQ_BP_RTL_TOP_2_WRAPPER0_WRDMA_NMB_IO_ALL_FUSE(val)\
8584221167Sgnn							    vBIT(val, 2, 8)
8585221167Sgnn/* 0x08d38 */	u64	rf_rocrc_cmdq_bp_rtl_top_0_wrapper1;
8586221167Sgnn#define	VXGE_HAL_RF_ROCRC_CMDQ_BP_RTL_TOP_0_W1_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8587221167Sgnn							    vBIT(val, 0, 2)
8588221167Sgnn#define	VXGE_HAL_RF_ROCRC_CMDQ_BP_RTL_TOP_0_W1_WRDMA_NMB_IO_ALL_FUSE(val)\
8589221167Sgnn							    vBIT(val, 2, 8)
8590221167Sgnn/* 0x08d40 */	u64	rf_rocrc_cmdq_bp_rtl_top_1_wrapper1;
8591221167Sgnn#define	VXGE_HAL_RF_ROCRC_CMDQ_BP_RTL_TOP_1_W1_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8592221167Sgnn							    vBIT(val, 0, 2)
8593221167Sgnn#define	VXGE_HAL_RF_ROCRC_CMDQ_BP_RTL_TOP_1_W1_WRDMA_NMB_IO_ALL_FUSE(val)\
8594221167Sgnn							    vBIT(val, 2, 8)
8595221167Sgnn/* 0x08d48 */	u64	rf_rocrc_cmdq_bp_rtl_top_2_wrapper1;
8596221167Sgnn#define	VXGE_HAL_RF_ROCRC_CMDQ_BP_RTL_TOP_2_W1_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8597221167Sgnn							    vBIT(val, 0, 2)
8598221167Sgnn#define	VXGE_HAL_RF_ROCRC_CMDQ_BP_RTL_TOP_2_W1_WRDMA_NMB_IO_ALL_FUSE(val)\
8599221167Sgnn							    vBIT(val, 2, 8)
8600221167Sgnn/* 0x08d50 */	u64	rf_rocrc_cmdq_bp_rtl_top_0_wrapper2;
8601221167Sgnn#define	VXGE_HAL_RF_ROCRC_CMDQ_BP_RTL_TOP_0_W2_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8602221167Sgnn							    vBIT(val, 0, 2)
8603221167Sgnn#define	VXGE_HAL_RF_ROCRC_CMDQ_BP_RTL_TOP_0_WRAPPER2_WRDMA_NMB_IO_ALL_FUSE(val)\
8604221167Sgnn							    vBIT(val, 2, 8)
8605221167Sgnn/* 0x08d58 */	u64	rf_rocrc_cmdq_bp_rtl_top_1_wrapper2;
8606221167Sgnn#define	VXGE_HAL_RF_ROCRC_CMDQ_BP_RTL_TOP_1_W2_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8607221167Sgnn							    vBIT(val, 0, 2)
8608221167Sgnn#define	VXGE_HAL_RF_ROCRC_CMDQ_BP_RTL_TOP_1_W2_WRDMA_NMB_IO_ALL_FUSE(val)\
8609221167Sgnn							    vBIT(val, 2, 8)
8610221167Sgnn/* 0x08d60 */	u64	rf_rocrc_cmdq_bp_rtl_top_2_wrapper2;
8611221167Sgnn#define	VXGE_HAL_RF_ROCRC_CMDQ_BP_RTL_TOP_2_W2_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8612221167Sgnn							    vBIT(val, 0, 2)
8613221167Sgnn#define	VXGE_HAL_RF_ROCRC_CMDQ_BP_RTL_TOP_2_W2_WRDMA_NMB_IO_ALL_FUSE(val)\
8614221167Sgnn							    vBIT(val, 2, 8)
8615221167Sgnn/* 0x08d68 */	u64	rr_rocrc_rxd_rtl_top_rxd0;
8616221167Sgnn#define	VXGE_HAL_RR_ROCRC_RXD_RTL_TOP_RXD0_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8617221167Sgnn							    vBIT(val, 0, 2)
8618221167Sgnn#define	VXGE_HAL_RR_ROCRC_RXD_RTL_TOP_RXD0_WRDMA_NMB_IO_BANK1_FUSE(val)\
8619221167Sgnn							    vBIT(val, 2, 8)
8620221167Sgnn#define	VXGE_HAL_RR_ROCRC_RXD_RTL_TOP_RXD0_WRDMA_NMB_IO_BANK1_ADD_FUSE(val)\
8621221167Sgnn							    vBIT(val, 10, 2)
8622221167Sgnn#define	VXGE_HAL_RR_ROCRC_RXD_RTL_TOP_RXD0_WRDMA_NMB_IO_BANK0_FUSE(val)\
8623221167Sgnn							    vBIT(val, 12, 8)
8624221167Sgnn#define	VXGE_HAL_RR_ROCRC_RXD_RTL_TOP_RXD0_WRDMA_NMB_IO_BANK0_ADD_FUSE(val)\
8625221167Sgnn							    vBIT(val, 20, 2)
8626221167Sgnn/* 0x08d70 */	u64	rr_rocrc_rxd_rtl_top_rxd1;
8627221167Sgnn#define	VXGE_HAL_RR_ROCRC_RXD_RTL_TOP_RXD1_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8628221167Sgnn							    vBIT(val, 0, 2)
8629221167Sgnn#define	VXGE_HAL_RR_ROCRC_RXD_RTL_TOP_RXD1_WRDMA_NMB_IO_BANK1_FUSE(val)\
8630221167Sgnn							    vBIT(val, 2, 8)
8631221167Sgnn#define	VXGE_HAL_RR_ROCRC_RXD_RTL_TOP_RXD1_WRDMA_NMB_IO_BANK1_ADD_FUSE(val)\
8632221167Sgnn							    vBIT(val, 10, 2)
8633221167Sgnn#define	VXGE_HAL_RR_ROCRC_RXD_RTL_TOP_RXD1_WRDMA_NMB_IO_BANK0_FUSE(val)\
8634221167Sgnn							    vBIT(val, 12, 8)
8635221167Sgnn#define	VXGE_HAL_RR_ROCRC_RXD_RTL_TOP_RXD1_WRDMA_NMB_IO_BANK0_ADD_FUSE(val)\
8636221167Sgnn							    vBIT(val, 20, 2)
8637221167Sgnn/* 0x08d78 */	u64	rf_rocrc_umq_mdq_rtl_top_0;
8638221167Sgnn#define	VXGE_HAL_RF_ROCRC_UMQ_MDQ_RTL_TOP_0_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8639221167Sgnn							    vBIT(val, 0, 2)
8640221167Sgnn#define	VXGE_HAL_RF_ROCRC_UMQ_MDQ_RTL_TOP_0_WRDMA_NMB_IO_ALL_FUSE(val)\
8641221167Sgnn							    vBIT(val, 2, 8)
8642221167Sgnn/* 0x08d80 */	u64	rf_rocrc_umq_mdq_rtl_top_1;
8643221167Sgnn#define	VXGE_HAL_RF_ROCRC_UMQ_MDQ_RTL_TOP_1_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8644221167Sgnn							    vBIT(val, 0, 2)
8645221167Sgnn#define	VXGE_HAL_RF_ROCRC_UMQ_MDQ_RTL_TOP_1_WRDMA_NMB_IO_ALL_FUSE(val)\
8646221167Sgnn							    vBIT(val, 2, 8)
8647221167Sgnn/* 0x08d88 */	u64	rf_rocrc_umq_mdq_rtl_top_2;
8648221167Sgnn#define	VXGE_HAL_RF_ROCRC_UMQ_MDQ_RTL_TOP_2_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8649221167Sgnn							    vBIT(val, 0, 2)
8650221167Sgnn#define	VXGE_HAL_RF_ROCRC_UMQ_MDQ_RTL_TOP_2_WRDMA_NMB_IO_ALL_FUSE(val)\
8651221167Sgnn							    vBIT(val, 2, 8)
8652221167Sgnn/* 0x08d90 */	u64	rf_rocrc_umq_mdq_rtl_top_3;
8653221167Sgnn#define	VXGE_HAL_RF_ROCRC_UMQ_MDQ_RTL_TOP_3_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8654221167Sgnn							    vBIT(val, 0, 2)
8655221167Sgnn#define	VXGE_HAL_RF_ROCRC_UMQ_MDQ_RTL_TOP_3_WRDMA_NMB_IO_ALL_FUSE(val)\
8656221167Sgnn							    vBIT(val, 2, 8)
8657221167Sgnn/* 0x08d98 */	u64	rf_rocrc_umq_mdq_rtl_top_4;
8658221167Sgnn#define	VXGE_HAL_RF_ROCRC_UMQ_MDQ_RTL_TOP_4_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8659221167Sgnn							    vBIT(val, 0, 2)
8660221167Sgnn#define	VXGE_HAL_RF_ROCRC_UMQ_MDQ_RTL_TOP_4_WRDMA_NMB_IO_ALL_FUSE(val)\
8661221167Sgnn							    vBIT(val, 2, 8)
8662221167Sgnn/* 0x08da0 */	u64	rf_rocrc_umq_mdq_rtl_top_5;
8663221167Sgnn#define	VXGE_HAL_RF_ROCRC_UMQ_MDQ_RTL_TOP_5_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8664221167Sgnn							    vBIT(val, 0, 2)
8665221167Sgnn#define	VXGE_HAL_RF_ROCRC_UMQ_MDQ_RTL_TOP_5_WRDMA_NMB_IO_ALL_FUSE(val)\
8666221167Sgnn							    vBIT(val, 2, 8)
8667221167Sgnn/* 0x08da8 */	u64	rf_rocrc_umq_mdq_rtl_top_6;
8668221167Sgnn#define	VXGE_HAL_RF_ROCRC_UMQ_MDQ_RTL_TOP_6_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8669221167Sgnn							    vBIT(val, 0, 2)
8670221167Sgnn#define	VXGE_HAL_RF_ROCRC_UMQ_MDQ_RTL_TOP_6_WRDMA_NMB_IO_ALL_FUSE(val)\
8671221167Sgnn							    vBIT(val, 2, 8)
8672221167Sgnn/* 0x08db0 */	u64	rf_rocrc_umq_mdq_rtl_top_7;
8673221167Sgnn#define	VXGE_HAL_RF_ROCRC_UMQ_MDQ_RTL_TOP_7_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8674221167Sgnn							    vBIT(val, 0, 2)
8675221167Sgnn#define	VXGE_HAL_RF_ROCRC_UMQ_MDQ_RTL_TOP_7_WRDMA_NMB_IO_ALL_FUSE(val)\
8676221167Sgnn							    vBIT(val, 2, 8)
8677221167Sgnn/* 0x08db8 */	u64	rf_rocrc_immdbuf_rtl_top;
8678221167Sgnn#define	VXGE_HAL_RF_ROCRC_IMMDBUF_RTL_TOP_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8679221167Sgnn							    vBIT(val, 0, 2)
8680221167Sgnn#define	VXGE_HAL_RF_ROCRC_IMMDBUF_RTL_TOP_WRDMA_NMB_IO_ALL_FUSE(val)\
8681221167Sgnn							    vBIT(val, 2, 8)
8682221167Sgnn/* 0x08dc0 */	u64	rf_rocrc_qcc_byp_rtl_top_0;
8683221167Sgnn#define	VXGE_HAL_RF_ROCRC_QCC_BYP_RTL_TOP_0_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8684221167Sgnn							    vBIT(val, 0, 2)
8685221167Sgnn#define	VXGE_HAL_RF_ROCRC_QCC_BYP_RTL_TOP_0_WRDMA_NMB_IO_ALL_FUSE(val)\
8686221167Sgnn							    vBIT(val, 2, 8)
8687221167Sgnn/* 0x08dc8 */	u64	rf_rocrc_qcc_byp_rtl_top_1;
8688221167Sgnn#define	VXGE_HAL_RF_ROCRC_QCC_BYP_RTL_TOP_1_WRDMA_NMB_IO_REPAIR_STATUS(val)\
8689221167Sgnn							    vBIT(val, 0, 2)
8690221167Sgnn#define	VXGE_HAL_RF_ROCRC_QCC_BYP_RTL_TOP_1_WRDMA_NMB_IO_ALL_FUSE(val)\
8691221167Sgnn							    vBIT(val, 2, 8)
8692221167Sgnn/* 0x08dd0 */	u64	rr_rmac_da_lkp_rtl_top_0;
8693221167Sgnn#define	VXGE_HAL_RR_RMAC_DA_LKP_RTL_TOP_0_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8694221167Sgnn							    vBIT(val, 0, 2)
8695221167Sgnn#define	VXGE_HAL_RR_RMAC_DA_LKP_RTL_TOP_0_XGMAC_NMB_IO_BANK1_FUSE(val)\
8696221167Sgnn							    vBIT(val, 2, 6)
8697221167Sgnn#define	VXGE_HAL_RR_RMAC_DA_LKP_RTL_TOP_0_XGMAC_NMB_IO_BANK1_ADD_FUSE(val)\
8698221167Sgnn							    vBIT(val, 8, 2)
8699221167Sgnn#define	VXGE_HAL_RR_RMAC_DA_LKP_RTL_TOP_0_XGMAC_NMB_IO_BANK0_FUSE(val)\
8700221167Sgnn							    vBIT(val, 10, 6)
8701221167Sgnn#define	VXGE_HAL_RR_RMAC_DA_LKP_RTL_TOP_0_XGMAC_NMB_IO_BANK0_ADD_FUSE(val)\
8702221167Sgnn							    vBIT(val, 16, 2)
8703221167Sgnn/* 0x08dd8 */	u64	rr_rmac_da_lkp_rtl_top_1;
8704221167Sgnn#define	VXGE_HAL_RR_RMAC_DA_LKP_RTL_TOP_1_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8705221167Sgnn							    vBIT(val, 0, 2)
8706221167Sgnn#define	VXGE_HAL_RR_RMAC_DA_LKP_RTL_TOP_1_XGMAC_NMB_IO_BANK1_FUSE(val)\
8707221167Sgnn							    vBIT(val, 2, 6)
8708221167Sgnn#define	VXGE_HAL_RR_RMAC_DA_LKP_RTL_TOP_1_XGMAC_NMB_IO_BANK1_ADD_FUSE(val)\
8709221167Sgnn							    vBIT(val, 8, 2)
8710221167Sgnn#define	VXGE_HAL_RR_RMAC_DA_LKP_RTL_TOP_1_XGMAC_NMB_IO_BANK0_FUSE(val)\
8711221167Sgnn							    vBIT(val, 10, 6)
8712221167Sgnn#define	VXGE_HAL_RR_RMAC_DA_LKP_RTL_TOP_1_XGMAC_NMB_IO_BANK0_ADD_FUSE(val)\
8713221167Sgnn							    vBIT(val, 16, 2)
8714221167Sgnn/* 0x08de0 */	u64	rr_rmac_da_lkp_rtl_top_2;
8715221167Sgnn#define	VXGE_HAL_RR_RMAC_DA_LKP_RTL_TOP_2_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8716221167Sgnn							    vBIT(val, 0, 2)
8717221167Sgnn#define	VXGE_HAL_RR_RMAC_DA_LKP_RTL_TOP_2_XGMAC_NMB_IO_BANK1_FUSE(val)\
8718221167Sgnn							    vBIT(val, 2, 6)
8719221167Sgnn#define	VXGE_HAL_RR_RMAC_DA_LKP_RTL_TOP_2_XGMAC_NMB_IO_BANK1_ADD_FUSE(val)\
8720221167Sgnn							    vBIT(val, 8, 2)
8721221167Sgnn#define	VXGE_HAL_RR_RMAC_DA_LKP_RTL_TOP_2_XGMAC_NMB_IO_BANK0_FUSE(val)\
8722221167Sgnn							    vBIT(val, 10, 6)
8723221167Sgnn#define	VXGE_HAL_RR_RMAC_DA_LKP_RTL_TOP_2_XGMAC_NMB_IO_BANK0_ADD_FUSE(val)\
8724221167Sgnn							    vBIT(val, 16, 2)
8725221167Sgnn/* 0x08de8 */	u64	rr_rmac_da_lkp_rtl_top_3;
8726221167Sgnn#define	VXGE_HAL_RR_RMAC_DA_LKP_RTL_TOP_3_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8727221167Sgnn							    vBIT(val, 0, 2)
8728221167Sgnn#define	VXGE_HAL_RR_RMAC_DA_LKP_RTL_TOP_3_XGMAC_NMB_IO_BANK1_FUSE(val)\
8729221167Sgnn							    vBIT(val, 2, 6)
8730221167Sgnn#define	VXGE_HAL_RR_RMAC_DA_LKP_RTL_TOP_3_XGMAC_NMB_IO_BANK1_ADD_FUSE(val)\
8731221167Sgnn							    vBIT(val, 8, 2)
8732221167Sgnn#define	VXGE_HAL_RR_RMAC_DA_LKP_RTL_TOP_3_XGMAC_NMB_IO_BANK0_FUSE(val)\
8733221167Sgnn							    vBIT(val, 10, 6)
8734221167Sgnn#define	VXGE_HAL_RR_RMAC_DA_LKP_RTL_TOP_3_XGMAC_NMB_IO_BANK0_ADD_FUSE(val)\
8735221167Sgnn							    vBIT(val, 16, 2)
8736221167Sgnn/* 0x08df0 */	u64	rr_rmac_pn_lkp_d_rtl_top;
8737221167Sgnn#define	VXGE_HAL_RR_RMAC_PN_LKP_D_RTL_TOP_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8738221167Sgnn							    vBIT(val, 0, 2)
8739221167Sgnn#define	VXGE_HAL_RR_RMAC_PN_LKP_D_RTL_TOP_XGMAC_NMB_IO_BANK1_FUSE(val)\
8740221167Sgnn							    vBIT(val, 2, 7)
8741221167Sgnn#define	VXGE_HAL_RR_RMAC_PN_LKP_D_RTL_TOP_XGMAC_NMB_IO_BANK1_ADD_FUSE(val)\
8742221167Sgnn							    vBIT(val, 9, 2)
8743221167Sgnn#define	VXGE_HAL_RR_RMAC_PN_LKP_D_RTL_TOP_XGMAC_NMB_IO_BANK0_FUSE(val)\
8744221167Sgnn							    vBIT(val, 11, 7)
8745221167Sgnn#define	VXGE_HAL_RR_RMAC_PN_LKP_D_RTL_TOP_XGMAC_NMB_IO_BANK0_ADD_FUSE(val)\
8746221167Sgnn							    vBIT(val, 18, 2)
8747221167Sgnn/* 0x08df8 */	u64	rf_rmac_pn_lkp_s_rtl_top_0;
8748221167Sgnn#define	VXGE_HAL_RF_RMAC_PN_LKP_S_RTL_TOP_0_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8749221167Sgnn							    vBIT(val, 0, 2)
8750221167Sgnn#define	VXGE_HAL_RF_RMAC_PN_LKP_S_RTL_TOP_0_XGMAC_NMB_IO_ALL_FUSE(val)\
8751221167Sgnn							    vBIT(val, 2, 7)
8752221167Sgnn/* 0x08e00 */	u64	rf_rmac_pn_lkp_s_rtl_top_1;
8753221167Sgnn#define	VXGE_HAL_RF_RMAC_PN_LKP_S_RTL_TOP_1_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8754221167Sgnn							    vBIT(val, 0, 2)
8755221167Sgnn#define	VXGE_HAL_RF_RMAC_PN_LKP_S_RTL_TOP_1_XGMAC_NMB_IO_ALL_FUSE(val)\
8756221167Sgnn							    vBIT(val, 2, 7)
8757221167Sgnn/* 0x08e08 */	u64	rf_rmac_rth_lkp_rtl_top_0_0;
8758221167Sgnn#define	VXGE_HAL_RF_RMAC_RTH_LKP_RTL_TOP_0_0_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8759221167Sgnn							    vBIT(val, 0, 2)
8760221167Sgnn#define	VXGE_HAL_RF_RMAC_RTH_LKP_RTL_TOP_0_0_XGMAC_NMB_IO_ALL_FUSE(val)\
8761221167Sgnn							    vBIT(val, 2, 8)
8762221167Sgnn/* 0x08e10 */	u64	rf_rmac_rth_lkp_rtl_top_1_0;
8763221167Sgnn#define	VXGE_HAL_RF_RMAC_RTH_LKP_RTL_TOP_1_0_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8764221167Sgnn							    vBIT(val, 0, 2)
8765221167Sgnn#define	VXGE_HAL_RF_RMAC_RTH_LKP_RTL_TOP_1_0_XGMAC_NMB_IO_ALL_FUSE(val)\
8766221167Sgnn							    vBIT(val, 2, 8)
8767221167Sgnn/* 0x08e18 */	u64	rf_rmac_rth_lkp_rtl_top_0_1;
8768221167Sgnn#define	VXGE_HAL_RF_RMAC_RTH_LKP_RTL_TOP_0_1_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8769221167Sgnn							    vBIT(val, 0, 2)
8770221167Sgnn#define	VXGE_HAL_RF_RMAC_RTH_LKP_RTL_TOP_0_1_XGMAC_NMB_IO_ALL_FUSE(val)\
8771221167Sgnn							    vBIT(val, 2, 8)
8772221167Sgnn/* 0x08e20 */	u64	rf_rmac_rth_lkp_rtl_top_1_1;
8773221167Sgnn#define	VXGE_HAL_RF_RMAC_RTH_LKP_RTL_TOP_1_1_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8774221167Sgnn							    vBIT(val, 0, 2)
8775221167Sgnn#define	VXGE_HAL_RF_RMAC_RTH_LKP_RTL_TOP_1_1_XGMAC_NMB_IO_ALL_FUSE(val)\
8776221167Sgnn							    vBIT(val, 2, 8)
8777221167Sgnn/* 0x08e28 */	u64	rf_rmac_ds_lkp_rtl_top;
8778221167Sgnn#define	VXGE_HAL_RF_RMAC_DS_LKP_RTL_TOP_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8779221167Sgnn							    vBIT(val, 0, 2)
8780221167Sgnn#define	VXGE_HAL_RF_RMAC_DS_LKP_RTL_TOP_XGMAC_NMB_IO_ALL_FUSE(val)\
8781221167Sgnn							    vBIT(val, 2, 6)
8782221167Sgnn/* 0x08e30 */	u64	rf_rmac_rts_part_rtl_top_0_rmac0;
8783221167Sgnn#define	VXGE_HAL_RF_RMAC_RTS_PART_RTL_TOP_0_RMAC0_XGMAC_NMB_IO_REP_STATUS(val)\
8784221167Sgnn							    vBIT(val, 0, 2)
8785221167Sgnn#define	VXGE_HAL_RF_RMAC_RTS_PART_RTL_TOP_0_RMAC0_XGMAC_NMB_IO_ALL_FUSE(val)\
8786221167Sgnn							    vBIT(val, 2, 8)
8787221167Sgnn/* 0x08e38 */	u64	rf_rmac_rts_part_rtl_top_1_rmac0;
8788221167Sgnn#define	VXGE_HAL_RF_RMAC_RTS_PART_RTL_TOP_1_RMAC0_XGMAC_NMB_IO_REP_STATUS(val)\
8789221167Sgnn							    vBIT(val, 0, 2)
8790221167Sgnn#define	VXGE_HAL_RF_RMAC_RTS_PART_RTL_TOP_1_RMAC0_XGMAC_NMB_IO_ALL_FUSE(val)\
8791221167Sgnn							    vBIT(val, 2, 8)
8792221167Sgnn/* 0x08e40 */	u64	rf_rmac_rts_part_rtl_top_0_rmac1;
8793221167Sgnn#define	VXGE_HAL_RF_RMAC_RTS_PART_RTL_TOP_0_RMAC1_XGMAC_NMB_IO_REP_STATUS(val)\
8794221167Sgnn							    vBIT(val, 0, 2)
8795221167Sgnn#define	VXGE_HAL_RF_RMAC_RTS_PART_RTL_TOP_0_RMAC1_XGMAC_NMB_IO_ALL_FUSE(val)\
8796221167Sgnn							    vBIT(val, 2, 8)
8797221167Sgnn/* 0x08e48 */	u64	rf_rmac_rts_part_rtl_top_1_rmac1;
8798221167Sgnn#define	VXGE_HAL_RF_RMAC_RTS_PART_RTL_TOP_1_RMAC1_XGMAC_NMB_IO_REP_STATUS(val)\
8799221167Sgnn							    vBIT(val, 0, 2)
8800221167Sgnn#define	VXGE_HAL_RF_RMAC_RTS_PART_RTL_TOP_1_RMAC1_XGMAC_NMB_IO_ALL_FUSE(val)\
8801221167Sgnn							    vBIT(val, 2, 8)
8802221167Sgnn/* 0x08e50 */	u64	rf_rmac_rts_part_rtl_top_0_rmac2;
8803221167Sgnn#define	VXGE_HAL_RF_RMAC_RTS_PART_RTL_TOP_0_RMAC2_XGMAC_NMB_IO_REP_STATUS(val)\
8804221167Sgnn							    vBIT(val, 0, 2)
8805221167Sgnn#define	VXGE_HAL_RF_RMAC_RTS_PART_RTL_TOP_0_RMAC2_XGMAC_NMB_IO_ALL_FUSE(val)\
8806221167Sgnn							    vBIT(val, 2, 8)
8807221167Sgnn/* 0x08e58 */	u64	rf_rmac_rts_part_rtl_top_1_rmac2;
8808221167Sgnn#define	VXGE_HAL_RF_RMAC_RTS_PART_RTL_TOP_1_RMAC2_XGMAC_NMB_IO_REP_STATUS(val)\
8809221167Sgnn							    vBIT(val, 0, 2)
8810221167Sgnn#define	VXGE_HAL_RF_RMAC_RTS_PART_RTL_TOP_1_RMAC2_XGMAC_NMB_IO_ALL_FUSE(val)\
8811221167Sgnn							    vBIT(val, 2, 8)
8812221167Sgnn/* 0x08e60 */	u64	rf_rmac_rth_mask_rtl_top_0;
8813221167Sgnn#define	VXGE_HAL_RF_RMAC_RTH_MASK_RTL_TOP_0_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8814221167Sgnn							    vBIT(val, 0, 2)
8815221167Sgnn#define	VXGE_HAL_RF_RMAC_RTH_MASK_RTL_TOP_0_XGMAC_NMB_IO_ALL_FUSE(val)\
8816221167Sgnn							    vBIT(val, 2, 8)
8817221167Sgnn/* 0x08e68 */	u64	rf_rmac_rth_mask_rtl_top_1;
8818221167Sgnn#define	VXGE_HAL_RF_RMAC_RTH_MASK_RTL_TOP_1_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8819221167Sgnn							    vBIT(val, 0, 2)
8820221167Sgnn#define	VXGE_HAL_RF_RMAC_RTH_MASK_RTL_TOP_1_XGMAC_NMB_IO_ALL_FUSE(val)\
8821221167Sgnn							    vBIT(val, 2, 8)
8822221167Sgnn/* 0x08e70 */	u64	rf_rmac_rth_mask_rtl_top_2;
8823221167Sgnn#define	VXGE_HAL_RF_RMAC_RTH_MASK_RTL_TOP_2_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8824221167Sgnn							    vBIT(val, 0, 2)
8825221167Sgnn#define	VXGE_HAL_RF_RMAC_RTH_MASK_RTL_TOP_2_XGMAC_NMB_IO_ALL_FUSE(val)\
8826221167Sgnn							    vBIT(val, 2, 8)
8827221167Sgnn/* 0x08e78 */	u64	rf_rmac_rth_mask_rtl_top_3;
8828221167Sgnn#define	VXGE_HAL_RF_RMAC_RTH_MASK_RTL_TOP_3_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8829221167Sgnn							    vBIT(val, 0, 2)
8830221167Sgnn#define	VXGE_HAL_RF_RMAC_RTH_MASK_RTL_TOP_3_XGMAC_NMB_IO_ALL_FUSE(val)\
8831221167Sgnn							    vBIT(val, 2, 8)
8832221167Sgnn/* 0x08e80 */	u64	rf_rmac_vid_lkp_rtl_top_0;
8833221167Sgnn#define	VXGE_HAL_RF_RMAC_VID_LKP_RTL_TOP_0_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8834221167Sgnn							    vBIT(val, 0, 2)
8835221167Sgnn#define	VXGE_HAL_RF_RMAC_VID_LKP_RTL_TOP_0_XGMAC_NMB_IO_ALL_FUSE(val)\
8836221167Sgnn							    vBIT(val, 2, 6)
8837221167Sgnn/* 0x08e88 */	u64	rf_rmac_vid_lkp_rtl_top_1;
8838221167Sgnn#define	VXGE_HAL_RF_RMAC_VID_LKP_RTL_TOP_1_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8839221167Sgnn							    vBIT(val, 0, 2)
8840221167Sgnn#define	VXGE_HAL_RF_RMAC_VID_LKP_RTL_TOP_1_XGMAC_NMB_IO_ALL_FUSE(val)\
8841221167Sgnn							    vBIT(val, 2, 6)
8842221167Sgnn/* 0x08e90 */	u64	rf_rmac_vid_lkp_rtl_top_2;
8843221167Sgnn#define	VXGE_HAL_RF_RMAC_VID_LKP_RTL_TOP_2_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8844221167Sgnn							    vBIT(val, 0, 2)
8845221167Sgnn#define	VXGE_HAL_RF_RMAC_VID_LKP_RTL_TOP_2_XGMAC_NMB_IO_ALL_FUSE(val)\
8846221167Sgnn							    vBIT(val, 2, 6)
8847221167Sgnn/* 0x08e98 */	u64	rf_rmac_vid_lkp_rtl_top_3;
8848221167Sgnn#define	VXGE_HAL_RF_RMAC_VID_LKP_RTL_TOP_3_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8849221167Sgnn							    vBIT(val, 0, 2)
8850221167Sgnn#define	VXGE_HAL_RF_RMAC_VID_LKP_RTL_TOP_3_XGMAC_NMB_IO_ALL_FUSE(val)\
8851221167Sgnn							    vBIT(val, 2, 6)
8852221167Sgnn/* 0x08ea0 */	u64	rf_rmac_vid_lkp_rtl_top_4;
8853221167Sgnn#define	VXGE_HAL_RF_RMAC_VID_LKP_RTL_TOP_4_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8854221167Sgnn							    vBIT(val, 0, 2)
8855221167Sgnn#define	VXGE_HAL_RF_RMAC_VID_LKP_RTL_TOP_4_XGMAC_NMB_IO_ALL_FUSE(val)\
8856221167Sgnn							    vBIT(val, 2, 6)
8857221167Sgnn/* 0x08ea8 */	u64	rf_rmac_vid_lkp_rtl_top_5;
8858221167Sgnn#define	VXGE_HAL_RF_RMAC_VID_LKP_RTL_TOP_5_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8859221167Sgnn							    vBIT(val, 0, 2)
8860221167Sgnn#define	VXGE_HAL_RF_RMAC_VID_LKP_RTL_TOP_5_XGMAC_NMB_IO_ALL_FUSE(val)\
8861221167Sgnn							    vBIT(val, 2, 6)
8862221167Sgnn/* 0x08eb0 */	u64	rf_rmac_vid_lkp_rtl_top_6;
8863221167Sgnn#define	VXGE_HAL_RF_RMAC_VID_LKP_RTL_TOP_6_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8864221167Sgnn							    vBIT(val, 0, 2)
8865221167Sgnn#define	VXGE_HAL_RF_RMAC_VID_LKP_RTL_TOP_6_XGMAC_NMB_IO_ALL_FUSE(val)\
8866221167Sgnn							    vBIT(val, 2, 6)
8867221167Sgnn/* 0x08eb8 */	u64	rf_rmac_vid_lkp_rtl_top_7;
8868221167Sgnn#define	VXGE_HAL_RF_RMAC_VID_LKP_RTL_TOP_7_XGMAC_NMB_IO_REPAIR_STATUS(val)\
8869221167Sgnn							    vBIT(val, 0, 2)
8870221167Sgnn#define	VXGE_HAL_RF_RMAC_VID_LKP_RTL_TOP_7_XGMAC_NMB_IO_ALL_FUSE(val)\
8871221167Sgnn							    vBIT(val, 2, 6)
8872221167Sgnn/* 0x08ec0 */	u64	rf_rmac_stats_rtl_top_0_stats_0;
8873221167Sgnn#define	VXGE_HAL_RF_RMAC_STATS_RTL_TOP_0_STATS_0_XGMAC_NMB_IO_REP_STATUS(val)\
8874221167Sgnn							    vBIT(val, 0, 2)
8875221167Sgnn#define	VXGE_HAL_RF_RMAC_STATS_RTL_TOP_0_STATS_0_XGMAC_NMB_IO_ALL_FUSE(val)\
8876221167Sgnn							    vBIT(val, 2, 7)
8877221167Sgnn/* 0x08ec8 */	u64	rf_rmac_stats_rtl_top_1_stats_0;
8878221167Sgnn#define	VXGE_HAL_RF_RMAC_STATS_RTL_TOP_1_STATS_0_XGMAC_NMB_IO_REP_STATUS(val)\
8879221167Sgnn							    vBIT(val, 0, 2)
8880221167Sgnn#define	VXGE_HAL_RF_RMAC_STATS_RTL_TOP_1_STATS_0_XGMAC_NMB_IO_ALL_FUSE(val)\
8881221167Sgnn							    vBIT(val, 2, 7)
8882221167Sgnn/* 0x08ed0 */	u64	rf_rmac_stats_rtl_top_0_stats_1;
8883221167Sgnn#define	VXGE_HAL_RF_RMAC_STATS_RTL_TOP_0_STATS_1_XGMAC_NMB_IO_REP_STATUS(val)\
8884221167Sgnn							    vBIT(val, 0, 2)
8885221167Sgnn#define	VXGE_HAL_RF_RMAC_STATS_RTL_TOP_0_STATS_1_XGMAC_NMB_IO_ALL_FUSE(val)\
8886221167Sgnn							    vBIT(val, 2, 7)
8887221167Sgnn/* 0x08ed8 */	u64	rf_rmac_stats_rtl_top_1_stats_1;
8888221167Sgnn#define	VXGE_HAL_RF_RMAC_STATS_RTL_TOP_1_STATS_1_XGMAC_NMB_IO_REP_STATUS(val)\
8889221167Sgnn							    vBIT(val, 0, 2)
8890221167Sgnn#define	VXGE_HAL_RF_RMAC_STATS_RTL_TOP_1_STATS_1_XGMAC_NMB_IO_ALL_FUSE(val)\
8891221167Sgnn							    vBIT(val, 2, 7)
8892221167Sgnn/* 0x08ee0 */	u64	rf_rmac_stats_rtl_top_0_stats_2;
8893221167Sgnn#define	VXGE_HAL_RF_RMAC_STATS_RTL_TOP_0_STATS_2_XGMAC_NMB_IO_REP_STATUS(val)\
8894221167Sgnn							    vBIT(val, 0, 2)
8895221167Sgnn#define	VXGE_HAL_RF_RMAC_STATS_RTL_TOP_0_STATS_2_XGMAC_NMB_IO_ALL_FUSE(val)\
8896221167Sgnn							    vBIT(val, 2, 7)
8897221167Sgnn/* 0x08ee8 */	u64	rf_rmac_stats_rtl_top_1_stats_2;
8898221167Sgnn#define	VXGE_HAL_RF_RMAC_STATS_RTL_TOP_1_STATS_2_XGMAC_NMB_IO_REP_STATUS(val)\
8899221167Sgnn							    vBIT(val, 0, 2)
8900221167Sgnn#define	VXGE_HAL_RF_RMAC_STATS_RTL_TOP_1_STATS_2_XGMAC_NMB_IO_ALL_FUSE(val)\
8901221167Sgnn							    vBIT(val, 2, 7)
8902221167Sgnn/* 0x08ef0 */	u64	rf_rmac_stats_rtl_top_0_stats_3;
8903221167Sgnn#define	VXGE_HAL_RF_RMAC_STATS_RTL_TOP_0_STATS_3_XGMAC_NMB_IO_REP_STATUS(val)\
8904221167Sgnn							    vBIT(val, 0, 2)
8905221167Sgnn#define	VXGE_HAL_RF_RMAC_STATS_RTL_TOP_0_STATS_3_XGMAC_NMB_IO_ALL_FUSE(val)\
8906221167Sgnn							    vBIT(val, 2, 7)
8907221167Sgnn/* 0x08ef8 */	u64	rf_rmac_stats_rtl_top_1_stats_3;
8908221167Sgnn#define	VXGE_HAL_RF_RMAC_STATS_RTL_TOP_1_STATS_3_XGMAC_NMB_IO_REP_STATUS(val)\
8909221167Sgnn							    vBIT(val, 0, 2)
8910221167Sgnn#define	VXGE_HAL_RF_RMAC_STATS_RTL_TOP_1_STATS_3_XGMAC_NMB_IO_ALL_FUSE(val)\
8911221167Sgnn							    vBIT(val, 2, 7)
8912221167Sgnn/* 0x08f00 */	u64	rf_rmac_stats_rtl_top_0_stats_4;
8913221167Sgnn#define	VXGE_HAL_RF_RMAC_STATS_RTL_TOP_0_STATS_4_XGMAC_NMB_IO_REP_STATUS(val)\
8914221167Sgnn							    vBIT(val, 0, 2)
8915221167Sgnn#define	VXGE_HAL_RF_RMAC_STATS_RTL_TOP_0_STATS_4_XGMAC_NMB_IO_ALL_FUSE(val)\
8916221167Sgnn							    vBIT(val, 2, 7)
8917221167Sgnn/* 0x08f08 */	u64	rf_rmac_stats_rtl_top_1_stats_4;
8918221167Sgnn#define	VXGE_HAL_RF_RMAC_STATS_RTL_TOP_1_STATS_4_XGMAC_NMB_IO_REP_STATUS(val)\
8919221167Sgnn							    vBIT(val, 0, 2)
8920221167Sgnn#define	VXGE_HAL_RF_RMAC_STATS_RTL_TOP_1_STATS_4_XGMAC_NMB_IO_ALL_FUSE(val)\
8921221167Sgnn							    vBIT(val, 2, 7)
8922221167Sgnn	u8	unused09000[0x09000 - 0x08f10];
8923221167Sgnn
8924221167Sgnn/* 0x09000 */	u64	g3ifcmd_fb_int_status;
8925221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_INT_STATUS_ERR_G3IF_INT	    mBIT(0)
8926221167Sgnn/* 0x09008 */	u64	g3ifcmd_fb_int_mask;
8927221167Sgnn/* 0x09010 */	u64	g3ifcmd_fb_err_reg;
8928221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_ERR_REG_G3IF_CK_DLL_LOCK	    mBIT(6)
8929221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_ERR_REG_G3IF_SM_ERR		    mBIT(7)
8930221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_ERR_REG_G3IF_RWDQS_DLL_LOCK(val) vBIT(val, 24, 8)
8931221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_ERR_REG_G3IF_IOCAL_FAULT	    mBIT(55)
8932221167Sgnn/* 0x09018 */	u64	g3ifcmd_fb_err_mask;
8933221167Sgnn/* 0x09020 */	u64	g3ifcmd_fb_err_alarm;
8934221167Sgnn/* 0x09028 */	u64	g3ifcmd_fb_dll_ck0;
8935221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_DLL_CK0_DLL_0_SA_CAL(val)	    vBIT(val, 0, 8)
8936221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_DLL_CK0_DLL_0_SB_CAL(val)	    vBIT(val, 8, 8)
8937221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_DLL_CK0_ROLL		    mBIT(23)
8938221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_DLL_CK0_CMD_ADD_DLL_0_S(val)    vBIT(val, 25, 7)
8939221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_DLL_CK0_DLL_ENABLE		    mBIT(39)
8940221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_DLL_CK0_DLL_UPD(val)	    vBIT(val, 44, 4)
8941221167Sgnn/* 0x09030 */	u64	g3ifcmd_fb_io_ctrl;
8942221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_IO_CTRL_DRIVE		    mBIT(7)
8943221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_IO_CTRL_TERM(val)		    vBIT(val, 13, 3)
8944221167Sgnn/* 0x09038 */	u64	g3ifcmd_fb_iocal;
8945221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_IOCAL_RST_CYCLES(val)	    vBIT(val, 0, 16)
8946221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_IOCAL_RST_VALUE(val)	    vBIT(val, 17, 7)
8947221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_IOCAL_CORR_VALUE(val)	    vBIT(val, 24, 8)
8948221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_IOCAL_IOCAL_CTRL_CAL_VALUE0(val) vBIT(val, 33, 7)
8949221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_IOCAL_IOCAL_CTRL_CAL_VALUE1(val) vBIT(val, 41, 7)
8950221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_IOCAL_IOCAL_CTRL_CAL_VALUE2(val) vBIT(val, 49, 7)
8951221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_IOCAL_IOCAL_CTRL_CAL_VALUE3(val) vBIT(val, 57, 7)
8952221167Sgnn/* 0x09040 */	u64	g3ifcmd_fb_master_dll_ck;
8953221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_MASTER_DLL_CK_DDR_GR_RAW(val)   vBIT(val, 1, 7)
8954221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_MASTER_DLL_CK_SAMPLE(val)	    vBIT(val, 8, 8)
8955221167Sgnn/* 0x09048 */	u64	g3ifcmd_fb_dll_training;
8956221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_DLL_TRAINING_TRA_START	    mBIT(6)
8957221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_DLL_TRAINING_TRA_DISABLE	    mBIT(7)
8958221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_DLL_TRAINING_START_CODE(val)    vBIT(val, 9, 7)
8959221167Sgnn#define	VXGE_HAL_G3IFCMD_FB_DLL_TRAINING_END_CODE(val)	    vBIT(val, 17, 7)
8960221167Sgnn	u8	unused09110[0x09110 - 0x09050];
8961221167Sgnn
8962221167Sgnn/* 0x09110 */	u64	g3ifgr01_fb_group0_dll_rdqs;
8963221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_RDQS_SA_CAL(val)    vBIT(val, 0, 8)
8964221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_RDQS_SB_CAL(val)    vBIT(val, 8, 8)
8965221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_RDQS_ATRA_SA_CAL(val) vBIT(val, 32, 8)
8966221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_RDQS_ATRA_SB_CAL(val) vBIT(val, 40, 8)
8967221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_RDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
8968221167Sgnn/* 0x09118 */	u64	g3ifgr01_fb_group0_dll_rdqs1;
8969221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_RDQS1_ROLL	    mBIT(7)
8970221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_RDQS1_DLL_ENABLE    mBIT(14)
8971221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_RDQS1_DLL_ENABLE_ATRA mBIT(15)
8972221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_RDQS1_DLL_UPD(val)  vBIT(val, 21, 3)
8973221167Sgnn/* 0x09120 */	u64	g3ifgr01_fb_group0_dll_wdqs;
8974221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_WDQS_SA_CAL(val)    vBIT(val, 0, 8)
8975221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_WDQS_SB_CAL(val)    vBIT(val, 8, 8)
8976221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_WDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
8977221167Sgnn/* 0x09128 */	u64	g3ifgr01_fb_group0_dll_wdqs1;
8978221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_WDQS1_ROLL	    mBIT(7)
8979221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_WDQS1_DLL_ENABLE    mBIT(15)
8980221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_WDQS1_DLL_UPD(val)  vBIT(val, 21, 3)
8981221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_WDQS1_SEL_MASTER_WDQS_CKN mBIT(31)
8982221167Sgnn/* 0x09130 */	u64	g3ifgr01_fb_group0_dll_training1;
8983221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRAINING1_DDR_TRA_STATUS(val)\
8984221167Sgnn							    vBIT(val, 4, 4)
8985221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRAINING1_DDR_TRA_MIN(val)\
8986221167Sgnn							    vBIT(val, 9, 7)
8987221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRAINING1_DDR_TRA_MAX(val)\
8988221167Sgnn							    vBIT(val, 17, 7)
8989221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRAINING1_DDR_ATRA_STATUS(val)\
8990221167Sgnn							    vBIT(val, 36, 4)
8991221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRAINING1_DDR_ATRA_MIN(val)\
8992221167Sgnn							    vBIT(val, 41, 7)
8993221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRAINING1_DDR_ATRA_MAX(val)\
8994221167Sgnn							    vBIT(val, 49, 7)
8995221167Sgnn/* 0x09138 */	u64	g3ifgr01_fb_group0_dll_training2;
8996221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRAINING2_DDR_ATRA_PASS_CNT(val)\
8997221167Sgnn							    vBIT(val, 0, 32)
8998221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRAINING2_DDR_ATRA_FAIL_CNT(val)\
8999221167Sgnn							    vBIT(val, 32, 16)
9000221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRAINING2_DDR_ATRA_TIMER_FAIL_CNT(val)\
9001221167Sgnn							    vBIT(val, 48, 16)
9002221167Sgnn/* 0x09140 */	u64	g3ifgr01_fb_group0_dll_training3;
9003221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRAINING3_DLL_TRA_DATA00(val)\
9004221167Sgnn							    vBIT(val, 0, 16)
9005221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRAINING3_DLL_TRA_DATA01(val)\
9006221167Sgnn							    vBIT(val, 16, 16)
9007221167Sgnn/* 0x09148 */	u64	g3ifgr01_fb_group0_dll_act_training5;
9008221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_ACT_TRAINING5_START_CODE(val)\
9009221167Sgnn							    vBIT(val, 1, 7)
9010221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_ACT_TRAINING5_END_CODE(val)\
9011221167Sgnn							    vBIT(val, 9, 7)
9012221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_ACT_TRAINING5_DISABLE mBIT(23)
9013221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_ACT_TRAINING5_TCNT(val)\
9014221167Sgnn							    vBIT(val, 28, 4)
9015221167Sgnn/* 0x09150 */	u64	g3ifgr01_fb_group0_dll_training6;
9016221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRAINING6_DLL_TRA_EN_HALF_EYE_VALID\
9017221167Sgnn							    mBIT(7)
9018221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRAINING6_DLL_ATRA_EN_HALF_EYE_VALID\
9019221167Sgnn							    mBIT(15)
9020221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRAINING6_DLL_TRA_EN_MASTER_CORR\
9021221167Sgnn							    mBIT(23)
9022221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRAINING6_DLL_ATRA_EN_MASTER_CORR\
9023221167Sgnn							    mBIT(31)
9024221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRAINING6_DLL_SEL_TRA_ONLY mBIT(39)
9025221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRAINING6_DLL_EN_MOVING_AVR mBIT(47)
9026221167Sgnn/* 0x09158 */	u64	g3ifgr01_fb_group0_dll_atra_offset;
9027221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_ATRA_OFFSET_EQUATION(val)\
9028221167Sgnn							    vBIT(val, 6, 2)
9029221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_ATRA_OFFSET_DDR_VALUE(val)\
9030221167Sgnn							    vBIT(val, 8, 8)
9031221167Sgnn/* 0x09160 */	u64	g3ifgr01_fb_group0_dll_tra_hold;
9032221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRA_HOLD_DDR_MASTER_MIN(val)\
9033221167Sgnn							    vBIT(val, 1, 7)
9034221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRA_HOLD_DDR_MASTER_MAX(val)\
9035221167Sgnn							    vBIT(val, 9, 7)
9036221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRA_HOLD_DDR_TIME(val)\
9037221167Sgnn							    vBIT(val, 16, 24)
9038221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_TRA_HOLD_DDR_UPDATES(val)\
9039221167Sgnn							    vBIT(val, 40, 24)
9040221167Sgnn/* 0x09168 */	u64	g3ifgr01_fb_group0_dll_atra_hold;
9041221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_ATRA_HOLD_DDR_MASTER_MIN(val)\
9042221167Sgnn							    vBIT(val, 1, 7)
9043221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_ATRA_HOLD_DDR_MASTER_MAX(val)\
9044221167Sgnn							    vBIT(val, 9, 7)
9045221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_ATRA_HOLD_DDR_TIME(val)\
9046221167Sgnn							    vBIT(val, 16, 24)
9047221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_ATRA_HOLD_DDR_UPDATES(val)\
9048221167Sgnn							    vBIT(val, 40, 24)
9049221167Sgnn/* 0x09170 */	u64	g3ifgr01_fb_group0_dll_master_codes;
9050221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_MASTER_CODES_DDR_RDQS_TRA_HOLD(val)\
9051221167Sgnn							    vBIT(val, 9, 7)
9052221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_MASTER_CODES_DDR_RDQS_ATRA_HOLD(val)\
9053221167Sgnn							    vBIT(val, 25, 7)
9054221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_MASTER_CODES_DDR_WDQS_RAW(val)\
9055221167Sgnn							    vBIT(val, 41, 7)
9056221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_MASTER_CODES_DDR_RDQS_RAW(val)\
9057221167Sgnn							    vBIT(val, 57, 7)
9058221167Sgnn/* 0x09178 */	u64	g3ifgr01_fb_group0_dll_atra_timer;
9059221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_ATRA_TIMER_VALUE(val)\
9060221167Sgnn							    vBIT(val, 0, 16)
9061221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP0_DLL_ATRA_TIMER_ENABLED  mBIT(23)
9062221167Sgnn/* 0x09180 */	u64	g3ifgr01_fb_group1_dll_rdqs;
9063221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_RDQS_SA_CAL(val)\
9064221167Sgnn							    vBIT(val, 0, 8)
9065221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_RDQS_SB_CAL(val)\
9066221167Sgnn							    vBIT(val, 8, 8)
9067221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_RDQS_ATRA_SA_CAL(val)\
9068221167Sgnn							    vBIT(val, 32, 8)
9069221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_RDQS_ATRA_SB_CAL(val)\
9070221167Sgnn							    vBIT(val, 40, 8)
9071221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_RDQS_DDR_DLL_S(val)\
9072221167Sgnn							    vBIT(val, 57, 7)
9073221167Sgnn/* 0x09188 */	u64	g3ifgr01_fb_group1_dll_rdqs1;
9074221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_RDQS1_ROLL	    mBIT(7)
9075221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_RDQS1_DLL_ENABLE    mBIT(14)
9076221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_RDQS1_DLL_ENABLE_ATRA mBIT(15)
9077221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_RDQS1_DLL_UPD(val)  vBIT(val, 21, 3)
9078221167Sgnn/* 0x09190 */	u64	g3ifgr01_fb_group1_dll_wdqs;
9079221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_WDQS_SA_CAL(val)    vBIT(val, 0, 8)
9080221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_WDQS_SB_CAL(val)    vBIT(val, 8, 8)
9081221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_WDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
9082221167Sgnn/* 0x09198 */	u64	g3ifgr01_fb_group1_dll_wdqs1;
9083221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_WDQS1_ROLL	    mBIT(7)
9084221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_WDQS1_DLL_ENABLE    mBIT(15)
9085221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_WDQS1_DLL_UPD(val)  vBIT(val, 21, 3)
9086221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_WDQS1_SEL_MASTER_WDQS_CKN mBIT(31)
9087221167Sgnn/* 0x091a0 */	u64	g3ifgr01_fb_group1_dll_training1;
9088221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRAINING1_DDR_TRA_STATUS(val)\
9089221167Sgnn							    vBIT(val, 4, 4)
9090221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRAINING1_DDR_TRA_MIN(val)\
9091221167Sgnn							    vBIT(val, 9, 7)
9092221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRAINING1_DDR_TRA_MAX(val)\
9093221167Sgnn							    vBIT(val, 17, 7)
9094221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRAINING1_DDR_ATRA_STATUS(val)\
9095221167Sgnn							    vBIT(val, 36, 4)
9096221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRAINING1_DDR_ATRA_MIN(val)\
9097221167Sgnn							    vBIT(val, 41, 7)
9098221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRAINING1_DDR_ATRA_MAX(val)\
9099221167Sgnn							    vBIT(val, 49, 7)
9100221167Sgnn/* 0x091a8 */	u64	g3ifgr01_fb_group1_dll_training2;
9101221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRAINING2_DDR_ATRA_PASS_CNT(val)\
9102221167Sgnn							    vBIT(val, 0, 32)
9103221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRAINING2_DDR_ATRA_FAIL_CNT(val)\
9104221167Sgnn							    vBIT(val, 32, 16)
9105221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRAINING2_DDR_ATRA_TIMER_FAIL_CNT(val)\
9106221167Sgnn							    vBIT(val, 48, 16)
9107221167Sgnn/* 0x091b0 */	u64	g3ifgr01_fb_group1_dll_training3;
9108221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRAINING3_DLL_TRA_DATA00(val)\
9109221167Sgnn							    vBIT(val, 0, 16)
9110221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRAINING3_DLL_TRA_DATA01(val)\
9111221167Sgnn							    vBIT(val, 16, 16)
9112221167Sgnn/* 0x091b8 */	u64	g3ifgr01_fb_group1_dll_act_training5;
9113221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_ACT_TRAINING5_START_CODE(val)\
9114221167Sgnn							    vBIT(val, 1, 7)
9115221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_ACT_TRAINING5_END_CODE(val)\
9116221167Sgnn							    vBIT(val, 9, 7)
9117221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_ACT_TRAINING5_DISABLE	mBIT(23)
9118221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_ACT_TRAINING5_TCNT(val)	vBIT(val, 28, 4)
9119221167Sgnn/* 0x091c0 */	u64	g3ifgr01_fb_group1_dll_training6;
9120221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRAINING6_DLL_TRA_EN_HALF_EYE_VALID\
9121221167Sgnn								mBIT(7)
9122221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRAINING6_DLL_ATRA_EN_HALF_EYE_VALID\
9123221167Sgnn								mBIT(15)
9124221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRAINING6_DLL_TRA_EN_MASTER_CORRECTION\
9125221167Sgnn								mBIT(23)
9126221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRAINING6_DLL_ATRA_EN_MASTER_CORRECTION\
9127221167Sgnn								mBIT(31)
9128221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRAINING6_DLL_SEL_TRA_ONLY mBIT(39)
9129221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRAINING6_DLL_EN_MOVING_AVR mBIT(47)
9130221167Sgnn/* 0x091c8 */	u64	g3ifgr01_fb_group1_dll_atra_offset;
9131221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_ATRA_OFFSET_EQUATION(val)\
9132221167Sgnn							    vBIT(val, 6, 2)
9133221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_ATRA_OFFSET_DDR_VALUE(val)\
9134221167Sgnn							    vBIT(val, 8, 8)
9135221167Sgnn/* 0x091d0 */	u64	g3ifgr01_fb_group1_dll_tra_hold;
9136221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRA_HOLD_DDR_MASTER_MIN(val)\
9137221167Sgnn							    vBIT(val, 1, 7)
9138221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRA_HOLD_DDR_MASTER_MAX(val)\
9139221167Sgnn							    vBIT(val, 9, 7)
9140221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRA_HOLD_DDR_TIME(val)\
9141221167Sgnn							    vBIT(val, 16, 24)
9142221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_TRA_HOLD_DDR_UPDATES(val)\
9143221167Sgnn							    vBIT(val, 40, 24)
9144221167Sgnn/* 0x091d8 */	u64	g3ifgr01_fb_group1_dll_atra_hold;
9145221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_ATRA_HOLD_DDR_MASTER_MIN(val)\
9146221167Sgnn							    vBIT(val, 1, 7)
9147221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_ATRA_HOLD_DDR_MASTER_MAX(val)\
9148221167Sgnn							    vBIT(val, 9, 7)
9149221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_ATRA_HOLD_DDR_TIME(val)\
9150221167Sgnn							    vBIT(val, 16, 24)
9151221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_ATRA_HOLD_DDR_UPDATES(val)\
9152221167Sgnn							    vBIT(val, 40, 24)
9153221167Sgnn/* 0x091e0 */	u64	g3ifgr01_fb_group1_dll_master_codes;
9154221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_MASTER_CODES_DDR_RDQS_TRA_HOLD(val)\
9155221167Sgnn							    vBIT(val, 9, 7)
9156221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_MASTER_CODES_DDR_RDQS_ATRA_HOLD(val)\
9157221167Sgnn							    vBIT(val, 25, 7)
9158221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_MASTER_CODES_DDR_WDQS_RAW(val)\
9159221167Sgnn							    vBIT(val, 41, 7)
9160221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_MASTER_CODES_DDR_RDQS_RAW(val)\
9161221167Sgnn							    vBIT(val, 57, 7)
9162221167Sgnn/* 0x091e8 */	u64	g3ifgr01_fb_group1_dll_atra_timer;
9163221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_ATRA_TIMER_VALUE(val) vBIT(val, 0, 16)
9164221167Sgnn#define	VXGE_HAL_G3IFGR01_FB_GROUP1_DLL_ATRA_TIMER_ENABLED  mBIT(23)
9165221167Sgnn	u8	unused09210[0x09210 - 0x091f0];
9166221167Sgnn
9167221167Sgnn/* 0x09210 */	u64	g3ifgr23_fb_group2_dll_rdqs;
9168221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_RDQS_SA_CAL(val)    vBIT(val, 0, 8)
9169221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_RDQS_SB_CAL(val)    vBIT(val, 8, 8)
9170221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_RDQS_ATRA_SA_CAL(val) vBIT(val, 32, 8)
9171221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_RDQS_ATRA_SB_CAL(val) vBIT(val, 40, 8)
9172221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_RDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
9173221167Sgnn/* 0x09218 */	u64	g3ifgr23_fb_group2_dll_rdqs1;
9174221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_RDQS1_ROLL	    mBIT(7)
9175221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_RDQS1_DLL_ENABLE    mBIT(14)
9176221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_RDQS1_DLL_ENABLE_ATRA mBIT(15)
9177221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_RDQS1_DLL_UPD(val)  vBIT(val, 21, 3)
9178221167Sgnn/* 0x09220 */	u64	g3ifgr23_fb_group2_dll_wdqs;
9179221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_WDQS_SA_CAL(val)    vBIT(val, 0, 8)
9180221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_WDQS_SB_CAL(val)    vBIT(val, 8, 8)
9181221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_WDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
9182221167Sgnn/* 0x09228 */	u64	g3ifgr23_fb_group2_dll_wdqs1;
9183221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_WDQS1_ROLL	    mBIT(7)
9184221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_WDQS1_DLL_ENABLE    mBIT(15)
9185221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_WDQS1_DLL_UPD(val)  vBIT(val, 21, 3)
9186221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_WDQS1_SEL_MASTER_WDQS_CKN mBIT(31)
9187221167Sgnn/* 0x09230 */	u64	g3ifgr23_fb_group2_dll_training1;
9188221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRAINING1_DDR_TRA_STATUS(val)\
9189221167Sgnn							    vBIT(val, 4, 4)
9190221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRAINING1_DDR_TRA_MIN(val)\
9191221167Sgnn							    vBIT(val, 9, 7)
9192221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRAINING1_DDR_TRA_MAX(val)\
9193221167Sgnn							    vBIT(val, 17, 7)
9194221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRAINING1_DDR_ATRA_STATUS(val)\
9195221167Sgnn							    vBIT(val, 36, 4)
9196221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRAINING1_DDR_ATRA_MIN(val)\
9197221167Sgnn							    vBIT(val, 41, 7)
9198221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRAINING1_DDR_ATRA_MAX(val)\
9199221167Sgnn							    vBIT(val, 49, 7)
9200221167Sgnn/* 0x09238 */	u64	g3ifgr23_fb_group2_dll_training2;
9201221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRAINING2_DDR_ATRA_PASS_CNT(val)\
9202221167Sgnn							    vBIT(val, 0, 32)
9203221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRAINING2_DDR_ATRA_FAIL_CNT(val)\
9204221167Sgnn							    vBIT(val, 32, 16)
9205221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRAINING2_DDR_ATRA_TIMER_FAIL_CNT(val)\
9206221167Sgnn							    vBIT(val, 48, 16)
9207221167Sgnn/* 0x09240 */	u64	g3ifgr23_fb_group2_dll_training3;
9208221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRAINING3_DLL_TRA_DATA00(val)\
9209221167Sgnn							    vBIT(val, 0, 16)
9210221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRAINING3_DLL_TRA_DATA01(val)\
9211221167Sgnn							    vBIT(val, 16, 16)
9212221167Sgnn/* 0x09248 */	u64	g3ifgr23_fb_group2_dll_act_training5;
9213221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_ACT_TRAINING5_START_CODE(val)\
9214221167Sgnn							    vBIT(val, 1, 7)
9215221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_ACT_TRAINING5_END_CODE(val)\
9216221167Sgnn							    vBIT(val, 9, 7)
9217221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_ACT_TRAINING5_DISABLE mBIT(23)
9218221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_ACT_TRAINING5_TCNT(val)\
9219221167Sgnn							    vBIT(val, 28, 4)
9220221167Sgnn/* 0x09250 */	u64	g3ifgr23_fb_group2_dll_training6;
9221221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRAINING6_DLL_TRA_EN_HALF_EYE_VALID\
9222221167Sgnn							    mBIT(7)
9223221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRAINING6_DLL_ATRA_EN_HALF_EYE_VALID\
9224221167Sgnn							    mBIT(15)
9225221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRAINING6_DLL_TRA_EN_MASTER_CORRECTION\
9226221167Sgnn							    mBIT(23)
9227221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRAINING6_DLL_ATRA_EN_MASTER_CORRECTION\
9228221167Sgnn							    mBIT(31)
9229221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRAINING6_DLL_SEL_TRA_ONLY mBIT(39)
9230221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRAINING6_DLL_EN_MOVING_AVR mBIT(47)
9231221167Sgnn/* 0x09258 */	u64	g3ifgr23_fb_group2_dll_atra_offset;
9232221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_ATRA_OFFSET_EQUATION(val)\
9233221167Sgnn							    vBIT(val, 6, 2)
9234221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_ATRA_OFFSET_DDR_VALUE(val)\
9235221167Sgnn							    vBIT(val, 8, 8)
9236221167Sgnn/* 0x09260 */	u64	g3ifgr23_fb_group2_dll_tra_hold;
9237221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRA_HOLD_DDR_MASTER_MIN(val)\
9238221167Sgnn							    vBIT(val, 1, 7)
9239221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRA_HOLD_DDR_MASTER_MAX(val)\
9240221167Sgnn							    vBIT(val, 9, 7)
9241221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRA_HOLD_DDR_TIME(val)\
9242221167Sgnn							    vBIT(val, 16, 24)
9243221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_TRA_HOLD_DDR_UPDATES(val)\
9244221167Sgnn							    vBIT(val, 40, 24)
9245221167Sgnn/* 0x09268 */	u64	g3ifgr23_fb_group2_dll_atra_hold;
9246221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_ATRA_HOLD_DDR_MASTER_MIN(val)\
9247221167Sgnn							    vBIT(val, 1, 7)
9248221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_ATRA_HOLD_DDR_MASTER_MAX(val)\
9249221167Sgnn							    vBIT(val, 9, 7)
9250221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_ATRA_HOLD_DDR_TIME(val)\
9251221167Sgnn							    vBIT(val, 16, 24)
9252221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_ATRA_HOLD_DDR_UPDATES(val)\
9253221167Sgnn							    vBIT(val, 40, 24)
9254221167Sgnn/* 0x09270 */	u64	g3ifgr23_fb_group2_dll_master_codes;
9255221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_MASTER_CODES_DDR_RDQS_TRA_HOLD(val)\
9256221167Sgnn							    vBIT(val, 9, 7)
9257221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_MASTER_CODES_DDR_RDQS_ATRA_HOLD(val)\
9258221167Sgnn							    vBIT(val, 25, 7)
9259221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_MASTER_CODES_DDR_WDQS_RAW(val)\
9260221167Sgnn							    vBIT(val, 41, 7)
9261221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_MASTER_CODES_DDR_RDQS_RAW(val)\
9262221167Sgnn							    vBIT(val, 57, 7)
9263221167Sgnn/* 0x09278 */	u64	g3ifgr23_fb_group2_dll_atra_timer;
9264221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_ATRA_TIMER_VALUE(val) vBIT(val, 0, 16)
9265221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP2_DLL_ATRA_TIMER_ENABLED  mBIT(23)
9266221167Sgnn/* 0x09280 */	u64	g3ifgr23_fb_group3_dll_rdqs;
9267221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_RDQS_SA_CAL(val)    vBIT(val, 0, 8)
9268221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_RDQS_SB_CAL(val)    vBIT(val, 8, 8)
9269221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_RDQS_ATRA_SA_CAL(val) vBIT(val, 32, 8)
9270221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_RDQS_ATRA_SB_CAL(val) vBIT(val, 40, 8)
9271221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_RDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
9272221167Sgnn/* 0x09288 */	u64	g3ifgr23_fb_group3_dll_rdqs1;
9273221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_RDQS1_ROLL	    mBIT(7)
9274221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_RDQS1_DLL_ENABLE    mBIT(14)
9275221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_RDQS1_DLL_ENABLE_ATRA mBIT(15)
9276221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_RDQS1_DLL_UPD(val)  vBIT(val, 21, 3)
9277221167Sgnn/* 0x09290 */	u64	g3ifgr23_fb_group3_dll_wdqs;
9278221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_WDQS_SA_CAL(val)    vBIT(val, 0, 8)
9279221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_WDQS_SB_CAL(val)    vBIT(val, 8, 8)
9280221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_WDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
9281221167Sgnn/* 0x09298 */	u64	g3ifgr23_fb_group3_dll_wdqs1;
9282221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_WDQS1_ROLL	    mBIT(7)
9283221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_WDQS1_DLL_ENABLE    mBIT(15)
9284221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_WDQS1_DLL_UPD(val)  vBIT(val, 21, 3)
9285221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_WDQS1_SEL_MASTER_WDQS_CKN mBIT(31)
9286221167Sgnn/* 0x092a0 */	u64	g3ifgr23_fb_group3_dll_training1;
9287221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRAINING1_DDR_TRA_STATUS(val)\
9288221167Sgnn							    vBIT(val, 4, 4)
9289221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRAINING1_DDR_TRA_MIN(val)\
9290221167Sgnn							    vBIT(val, 9, 7)
9291221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRAINING1_DDR_TRA_MAX(val)\
9292221167Sgnn							    vBIT(val, 17, 7)
9293221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRAINING1_DDR_ATRA_STATUS(val)\
9294221167Sgnn							    vBIT(val, 36, 4)
9295221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRAINING1_DDR_ATRA_MIN(val)\
9296221167Sgnn							    vBIT(val, 41, 7)
9297221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRAINING1_DDR_ATRA_MAX(val)\
9298221167Sgnn							    vBIT(val, 49, 7)
9299221167Sgnn/* 0x092a8 */	u64	g3ifgr23_fb_group3_dll_training2;
9300221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRAINING2_DDR_ATRA_PASS_CNT(val)\
9301221167Sgnn							    vBIT(val, 0, 32)
9302221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRAINING2_DDR_ATRA_FAIL_CNT(val)\
9303221167Sgnn							    vBIT(val, 32, 16)
9304221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRAINING2_DDR_ATRA_TIMER_FAIL_CNT(val)\
9305221167Sgnn							    vBIT(val, 48, 16)
9306221167Sgnn/* 0x092b0 */	u64	g3ifgr23_fb_group3_dll_training3;
9307221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRAINING3_DLL_TRA_DATA00(val)\
9308221167Sgnn							    vBIT(val, 0, 16)
9309221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRAINING3_DLL_TRA_DATA01(val)\
9310221167Sgnn							    vBIT(val, 16, 16)
9311221167Sgnn/* 0x092b8 */	u64	g3ifgr23_fb_group3_dll_act_training5;
9312221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_ACT_TRAINING5_START_CODE(val)\
9313221167Sgnn							    vBIT(val, 1, 7)
9314221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_ACT_TRAINING5_END_CODE(val)\
9315221167Sgnn							    vBIT(val, 9, 7)
9316221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_ACT_TRAINING5_DISABLE mBIT(23)
9317221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_ACT_TRAINING5_TCNT(val)	vBIT(val, 28, 4)
9318221167Sgnn/* 0x092c0 */	u64	g3ifgr23_fb_group3_dll_training6;
9319221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRAINING6_DLL_TRA_EN_HALF_EYE_VALID\
9320221167Sgnn							    mBIT(7)
9321221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRAINING6_DLL_ATRA_EN_HALF_EYE_VALID\
9322221167Sgnn							    mBIT(15)
9323221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRAINING6_DLL_TRA_EN_MASTER_CORRECTION\
9324221167Sgnn							    mBIT(23)
9325221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRAINING6_DLL_ATRA_EN_MASTER_CORRECTION\
9326221167Sgnn							    mBIT(31)
9327221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRAINING6_DLL_SEL_TRA_ONLY mBIT(39)
9328221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRAINING6_DLL_EN_MOVING_AVR mBIT(47)
9329221167Sgnn/* 0x092c8 */	u64	g3ifgr23_fb_group3_dll_atra_offset;
9330221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_ATRA_OFFSET_EQUATION(val)\
9331221167Sgnn							    vBIT(val, 6, 2)
9332221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_ATRA_OFFSET_DDR_VALUE(val)\
9333221167Sgnn							    vBIT(val, 8, 8)
9334221167Sgnn/* 0x092d0 */	u64	g3ifgr23_fb_group3_dll_tra_hold;
9335221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRA_HOLD_DDR_MASTER_MIN(val)\
9336221167Sgnn							    vBIT(val, 1, 7)
9337221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRA_HOLD_DDR_MASTER_MAX(val)\
9338221167Sgnn							    vBIT(val, 9, 7)
9339221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRA_HOLD_DDR_TIME(val)\
9340221167Sgnn							    vBIT(val, 16, 24)
9341221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_TRA_HOLD_DDR_UPDATES(val)\
9342221167Sgnn							    vBIT(val, 40, 24)
9343221167Sgnn/* 0x092d8 */	u64	g3ifgr23_fb_group3_dll_atra_hold;
9344221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_ATRA_HOLD_DDR_MASTER_MIN(val)\
9345221167Sgnn							    vBIT(val, 1, 7)
9346221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_ATRA_HOLD_DDR_MASTER_MAX(val)\
9347221167Sgnn							    vBIT(val, 9, 7)
9348221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_ATRA_HOLD_DDR_TIME(val)\
9349221167Sgnn							    vBIT(val, 16, 24)
9350221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_ATRA_HOLD_DDR_UPDATES(val)\
9351221167Sgnn							    vBIT(val, 40, 24)
9352221167Sgnn/* 0x092e0 */	u64	g3ifgr23_fb_group3_dll_master_codes;
9353221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_MASTER_CODES_DDR_RDQS_TRA_HOLD(val)\
9354221167Sgnn							    vBIT(val, 9, 7)
9355221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_MASTER_CODES_DDR_RDQS_ATRA_HOLD(val)\
9356221167Sgnn							    vBIT(val, 25, 7)
9357221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_MASTER_CODES_DDR_WDQS_RAW(val)\
9358221167Sgnn							    vBIT(val, 41, 7)
9359221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_MASTER_CODES_DDR_RDQS_RAW(val)\
9360221167Sgnn							    vBIT(val, 57, 7)
9361221167Sgnn/* 0x092e8 */	u64	g3ifgr23_fb_group3_dll_atra_timer;
9362221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_ATRA_TIMER_VALUE(val) vBIT(val, 0, 16)
9363221167Sgnn#define	VXGE_HAL_G3IFGR23_FB_GROUP3_DLL_ATRA_TIMER_ENABLED  mBIT(23)
9364221167Sgnn	u8	unused09400[0x09400 - 0x092f0];
9365221167Sgnn
9366221167Sgnn/* 0x09400 */	u64	g3ifcmd_cmu_int_status;
9367221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_INT_STATUS_ERR_G3IF_INT	    mBIT(0)
9368221167Sgnn/* 0x09408 */	u64	g3ifcmd_cmu_int_mask;
9369221167Sgnn/* 0x09410 */	u64	g3ifcmd_cmu_err_reg;
9370221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_ERR_REG_G3IF_CK_DLL_LOCK	    mBIT(6)
9371221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_ERR_REG_G3IF_SM_ERR	    mBIT(7)
9372221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_ERR_REG_G3IF_RWDQS_DLL_LOCK(val) vBIT(val, 24, 8)
9373221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_ERR_REG_G3IF_IOCAL_FAULT	    mBIT(55)
9374221167Sgnn/* 0x09418 */	u64	g3ifcmd_cmu_err_mask;
9375221167Sgnn/* 0x09420 */	u64	g3ifcmd_cmu_err_alarm;
9376221167Sgnn/* 0x09428 */	u64	g3ifcmd_cmu_dll_ck0;
9377221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_DLL_CK0_DLL_0_SA_CAL(val)	    vBIT(val, 0, 8)
9378221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_DLL_CK0_DLL_0_SB_CAL(val)	    vBIT(val, 8, 8)
9379221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_DLL_CK0_ROLL		    mBIT(23)
9380221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_DLL_CK0_CMD_ADD_DLL_0_S(val)   vBIT(val, 25, 7)
9381221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_DLL_CK0_DLL_ENABLE		    mBIT(39)
9382221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_DLL_CK0_DLL_UPD(val)	    vBIT(val, 44, 4)
9383221167Sgnn/* 0x09430 */	u64	g3ifcmd_cmu_io_ctrl;
9384221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_IO_CTRL_DRIVE		    mBIT(7)
9385221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_IO_CTRL_TERM(val)		    vBIT(val, 13, 3)
9386221167Sgnn/* 0x09438 */	u64	g3ifcmd_cmu_iocal;
9387221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_IOCAL_RST_CYCLES(val)	    vBIT(val, 0, 16)
9388221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_IOCAL_RST_VALUE(val)	    vBIT(val, 17, 7)
9389221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_IOCAL_CORR_VALUE(val)	    vBIT(val, 24, 8)
9390221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_IOCAL_IOCAL_CTRL_CAL_VALUE0(val) vBIT(val, 33, 7)
9391221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_IOCAL_IOCAL_CTRL_CAL_VALUE1(val) vBIT(val, 41, 7)
9392221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_IOCAL_IOCAL_CTRL_CAL_VALUE2(val) vBIT(val, 49, 7)
9393221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_IOCAL_IOCAL_CTRL_CAL_VALUE3(val) vBIT(val, 57, 7)
9394221167Sgnn/* 0x09440 */	u64	g3ifcmd_cmu_master_dll_ck;
9395221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_MASTER_DLL_CK_DDR_GR_RAW(val)  vBIT(val, 1, 7)
9396221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_MASTER_DLL_CK_SAMPLE(val)	    vBIT(val, 8, 8)
9397221167Sgnn/* 0x09448 */	u64	g3ifcmd_cmu_dll_training;
9398221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_DLL_TRAINING_TRA_START	    mBIT(6)
9399221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_DLL_TRAINING_TRA_DISABLE	    mBIT(7)
9400221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_DLL_TRAINING_START_CODE(val)   vBIT(val, 9, 7)
9401221167Sgnn#define	VXGE_HAL_G3IFCMD_CMU_DLL_TRAINING_END_CODE(val)	    vBIT(val, 17, 7)
9402221167Sgnn	u8	unused09510[0x09510 - 0x09450];
9403221167Sgnn
9404221167Sgnn/* 0x09510 */	u64	g3ifgr01_cmu_group0_dll_rdqs;
9405221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_RDQS_SA_CAL(val)   vBIT(val, 0, 8)
9406221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_RDQS_SB_CAL(val)   vBIT(val, 8, 8)
9407221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_RDQS_ATRA_SA_CAL(val) vBIT(val, 32, 8)
9408221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_RDQS_ATRA_SB_CAL(val) vBIT(val, 40, 8)
9409221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_RDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
9410221167Sgnn/* 0x09518 */	u64	g3ifgr01_cmu_group0_dll_rdqs1;
9411221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_RDQS1_ROLL	    mBIT(7)
9412221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_RDQS1_DLL_ENABLE   mBIT(14)
9413221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_RDQS1_DLL_ENABLE_ATRA mBIT(15)
9414221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_RDQS1_DLL_UPD(val) vBIT(val, 21, 3)
9415221167Sgnn/* 0x09520 */	u64	g3ifgr01_cmu_group0_dll_wdqs;
9416221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_WDQS_SA_CAL(val)   vBIT(val, 0, 8)
9417221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_WDQS_SB_CAL(val)   vBIT(val, 8, 8)
9418221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_WDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
9419221167Sgnn/* 0x09528 */	u64	g3ifgr01_cmu_group0_dll_wdqs1;
9420221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_WDQS1_ROLL	    mBIT(7)
9421221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_WDQS1_DLL_ENABLE   mBIT(15)
9422221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_WDQS1_DLL_UPD(val) vBIT(val, 21, 3)
9423221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_WDQS1_SEL_MASTER_WDQS_CKN\
9424221167Sgnn							    mBIT(31)
9425221167Sgnn/* 0x09530 */	u64	g3ifgr01_cmu_group0_dll_training1;
9426221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRAINING1_DDR_TRA_STATUS(val)\
9427221167Sgnn							    vBIT(val, 4, 4)
9428221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRAINING1_DDR_TRA_MIN(val)\
9429221167Sgnn							    vBIT(val, 9, 7)
9430221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRAINING1_DDR_TRA_MAX(val)\
9431221167Sgnn							    vBIT(val, 17, 7)
9432221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRAINING1_DDR_ATRA_STATUS(val)\
9433221167Sgnn							    vBIT(val, 36, 4)
9434221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRAINING1_DDR_ATRA_MIN(val)\
9435221167Sgnn							    vBIT(val, 41, 7)
9436221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRAINING1_DDR_ATRA_MAX(val)\
9437221167Sgnn							    vBIT(val, 49, 7)
9438221167Sgnn/* 0x09538 */	u64	g3ifgr01_cmu_group0_dll_training2;
9439221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRAINING2_DDR_ATRA_PASS_CNT(val)\
9440221167Sgnn							    vBIT(val, 0, 32)
9441221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRAINING2_DDR_ATRA_FAIL_CNT(val)\
9442221167Sgnn							    vBIT(val, 32, 16)
9443221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRAINING2_DDR_ATRA_TIMER_FAIL_CNT(val)\
9444221167Sgnn							    vBIT(val, 48, 16)
9445221167Sgnn/* 0x09540 */	u64	g3ifgr01_cmu_group0_dll_training3;
9446221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRAINING3_DLL_TRA_DATA00(val)\
9447221167Sgnn							    vBIT(val, 0, 16)
9448221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRAINING3_DLL_TRA_DATA01(val)\
9449221167Sgnn							    vBIT(val, 16, 16)
9450221167Sgnn/* 0x09548 */	u64	g3ifgr01_cmu_group0_dll_act_training5;
9451221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_ACT_TRAINING5_START_CODE(val)\
9452221167Sgnn							    vBIT(val, 1, 7)
9453221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_ACT_TRAINING5_END_CODE(val)\
9454221167Sgnn							    vBIT(val, 9, 7)
9455221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_ACT_TRAINING5_DISABLE mBIT(23)
9456221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_ACT_TRAINING5_TCNT(val)\
9457221167Sgnn							    vBIT(val, 28, 4)
9458221167Sgnn/* 0x09550 */	u64	g3ifgr01_cmu_group0_dll_training6;
9459221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRAINING6_DLL_TRA_EN_HALF_EYE_VALID\
9460221167Sgnn							    mBIT(7)
9461221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRAINING6_DLL_ATRA_EN_HALF_EYE_VALID\
9462221167Sgnn							    mBIT(15)
9463221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRAINING6_DLL_TRA_EN_MASTER_CORR\
9464221167Sgnn							    mBIT(23)
9465221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRAINING6_DLL_ATRA_EN_MASTER_CORR\
9466221167Sgnn							    mBIT(31)
9467221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRAINING6_DLL_SEL_TRA_ONLY mBIT(39)
9468221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRAINING6_DLL_EN_MOVING_AVR mBIT(47)
9469221167Sgnn/* 0x09558 */	u64	g3ifgr01_cmu_group0_dll_atra_offset;
9470221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_ATRA_OFFSET_EQUATION(val)\
9471221167Sgnn							    vBIT(val, 6, 2)
9472221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_ATRA_OFFSET_DDR_VALUE(val)\
9473221167Sgnn							    vBIT(val, 8, 8)
9474221167Sgnn/* 0x09560 */	u64	g3ifgr01_cmu_group0_dll_tra_hold;
9475221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRA_HOLD_DDR_MASTER_MIN(val)\
9476221167Sgnn							    vBIT(val, 1, 7)
9477221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRA_HOLD_DDR_MASTER_MAX(val)\
9478221167Sgnn							    vBIT(val, 9, 7)
9479221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRA_HOLD_DDR_TIME(val)\
9480221167Sgnn							    vBIT(val, 16, 24)
9481221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_TRA_HOLD_DDR_UPDATES(val)\
9482221167Sgnn							    vBIT(val, 40, 24)
9483221167Sgnn/* 0x09568 */	u64	g3ifgr01_cmu_group0_dll_atra_hold;
9484221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_ATRA_HOLD_DDR_MASTER_MIN(val)\
9485221167Sgnn							    vBIT(val, 1, 7)
9486221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_ATRA_HOLD_DDR_MASTER_MAX(val)\
9487221167Sgnn							    vBIT(val, 9, 7)
9488221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_ATRA_HOLD_DDR_TIME(val)\
9489221167Sgnn							    vBIT(val, 16, 24)
9490221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_ATRA_HOLD_DDR_UPDATES(val)\
9491221167Sgnn							    vBIT(val, 40, 24)
9492221167Sgnn/* 0x09570 */	u64	g3ifgr01_cmu_group0_dll_master_codes;
9493221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_MASTER_CODES_DDR_RDQS_TRA_HOLD(val)\
9494221167Sgnn							    vBIT(val, 9, 7)
9495221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_MASTER_CODES_DDR_RDQS_ATRA_HOLD(val)\
9496221167Sgnn							    vBIT(val, 25, 7)
9497221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_MASTER_CODES_DDR_WDQS_RAW(val)\
9498221167Sgnn							    vBIT(val, 41, 7)
9499221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_MASTER_CODES_DDR_RDQS_RAW(val)\
9500221167Sgnn							    vBIT(val, 57, 7)
9501221167Sgnn/* 0x09578 */	u64	g3ifgr01_cmu_group0_dll_atra_timer;
9502221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_ATRA_TIMER_VALUE(val) vBIT(val, 0, 16)
9503221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP0_DLL_ATRA_TIMER_ENABLED mBIT(23)
9504221167Sgnn/* 0x09580 */	u64	g3ifgr01_cmu_group1_dll_rdqs;
9505221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_RDQS_SA_CAL(val)   vBIT(val, 0, 8)
9506221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_RDQS_SB_CAL(val)   vBIT(val, 8, 8)
9507221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_RDQS_ATRA_SA_CAL(val) vBIT(val, 32, 8)
9508221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_RDQS_ATRA_SB_CAL(val) vBIT(val, 40, 8)
9509221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_RDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
9510221167Sgnn/* 0x09588 */	u64	g3ifgr01_cmu_group1_dll_rdqs1;
9511221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_RDQS1_ROLL	    mBIT(7)
9512221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_RDQS1_DLL_ENABLE   mBIT(14)
9513221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_RDQS1_DLL_ENABLE_ATRA mBIT(15)
9514221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_RDQS1_DLL_UPD(val) vBIT(val, 21, 3)
9515221167Sgnn/* 0x09590 */	u64	g3ifgr01_cmu_group1_dll_wdqs;
9516221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_WDQS_SA_CAL(val)   vBIT(val, 0, 8)
9517221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_WDQS_SB_CAL(val)   vBIT(val, 8, 8)
9518221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_WDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
9519221167Sgnn/* 0x09598 */	u64	g3ifgr01_cmu_group1_dll_wdqs1;
9520221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_WDQS1_ROLL	    mBIT(7)
9521221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_WDQS1_DLL_ENABLE   mBIT(15)
9522221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_WDQS1_DLL_UPD(val) vBIT(val, 21, 3)
9523221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_WDQS1_SEL_MASTER_WDQS_CKN mBIT(31)
9524221167Sgnn/* 0x095a0 */	u64	g3ifgr01_cmu_group1_dll_training1;
9525221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRAINING1_DDR_TRA_STATUS(val)\
9526221167Sgnn							    vBIT(val, 4, 4)
9527221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRAINING1_DDR_TRA_MIN(val)\
9528221167Sgnn							    vBIT(val, 9, 7)
9529221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRAINING1_DDR_TRA_MAX(val)\
9530221167Sgnn							    vBIT(val, 17, 7)
9531221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRAINING1_DDR_ATRA_STATUS(val)\
9532221167Sgnn							    vBIT(val, 36, 4)
9533221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRAINING1_DDR_ATRA_MIN(val)\
9534221167Sgnn							    vBIT(val, 41, 7)
9535221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRAINING1_DDR_ATRA_MAX(val)\
9536221167Sgnn							    vBIT(val, 49, 7)
9537221167Sgnn/* 0x095a8 */	u64	g3ifgr01_cmu_group1_dll_training2;
9538221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRAINING2_DDR_ATRA_PASS_CNT(val)\
9539221167Sgnn							    vBIT(val, 0, 32)
9540221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRAINING2_DDR_ATRA_FAIL_CNT(val)\
9541221167Sgnn							    vBIT(val, 32, 16)
9542221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRAINING2_DDR_ATRA_TIMER_FAIL_CNT(val)\
9543221167Sgnn							    vBIT(val, 48, 16)
9544221167Sgnn/* 0x095b0 */	u64	g3ifgr01_cmu_group1_dll_training3;
9545221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRAINING3_DLL_TRA_DATA00(val)\
9546221167Sgnn							    vBIT(val, 0, 16)
9547221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRAINING3_DLL_TRA_DATA01(val)\
9548221167Sgnn							    vBIT(val, 16, 16)
9549221167Sgnn/* 0x095b8 */	u64	g3ifgr01_cmu_group1_dll_act_training5;
9550221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_ACT_TRAINING5_START_CODE(val)\
9551221167Sgnn							    vBIT(val, 1, 7)
9552221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_ACT_TRAINING5_END_CODE(val)\
9553221167Sgnn							    vBIT(val, 9, 7)
9554221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_ACT_TRAINING5_DISABLE mBIT(23)
9555221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_ACT_TRAINING5_TCNT(val)\
9556221167Sgnn							    vBIT(val, 28, 4)
9557221167Sgnn/* 0x095c0 */	u64	g3ifgr01_cmu_group1_dll_training6;
9558221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRAINING6_DLL_TRA_EN_HALF_EYE_VALID\
9559221167Sgnn							    mBIT(7)
9560221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRAINING6_DLL_ATRA_EN_HALF_EYE_VALID\
9561221167Sgnn							    mBIT(15)
9562221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRAINING6_DLL_TRA_EN_MASTER_CORR\
9563221167Sgnn							    mBIT(23)
9564221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRAINING6_DLL_ATRA_EN_MASTER_CORR\
9565221167Sgnn							    mBIT(31)
9566221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRAINING6_DLL_SEL_TRA_ONLY mBIT(39)
9567221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRAINING6_DLL_EN_MOVING_AVR mBIT(47)
9568221167Sgnn/* 0x095c8 */	u64	g3ifgr01_cmu_group1_dll_atra_offset;
9569221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_ATRA_OFFSET_EQUATION(val)\
9570221167Sgnn							    vBIT(val, 6, 2)
9571221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_ATRA_OFFSET_DDR_VALUE(val)\
9572221167Sgnn							    vBIT(val, 8, 8)
9573221167Sgnn/* 0x095d0 */	u64	g3ifgr01_cmu_group1_dll_tra_hold;
9574221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRA_HOLD_DDR_MASTER_MIN(val)\
9575221167Sgnn							    vBIT(val, 1, 7)
9576221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRA_HOLD_DDR_MASTER_MAX(val)\
9577221167Sgnn							    vBIT(val, 9, 7)
9578221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRA_HOLD_DDR_TIME(val)\
9579221167Sgnn							    vBIT(val, 16, 24)
9580221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_TRA_HOLD_DDR_UPDATES(val)\
9581221167Sgnn							    vBIT(val, 40, 24)
9582221167Sgnn/* 0x095d8 */	u64	g3ifgr01_cmu_group1_dll_atra_hold;
9583221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_ATRA_HOLD_DDR_MASTER_MIN(val)\
9584221167Sgnn							    vBIT(val, 1, 7)
9585221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_ATRA_HOLD_DDR_MASTER_MAX(val)\
9586221167Sgnn							    vBIT(val, 9, 7)
9587221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_ATRA_HOLD_DDR_TIME(val)\
9588221167Sgnn							    vBIT(val, 16, 24)
9589221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_ATRA_HOLD_DDR_UPDATES(val)\
9590221167Sgnn							    vBIT(val, 40, 24)
9591221167Sgnn/* 0x095e0 */	u64	g3ifgr01_cmu_group1_dll_master_codes;
9592221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_MASTER_CODES_DDR_RDQS_TRA_HOLD(val)\
9593221167Sgnn							    vBIT(val, 9, 7)
9594221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_MASTER_CODES_DDR_RDQS_ATRA_HOLD(val)\
9595221167Sgnn							    vBIT(val, 25, 7)
9596221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_MASTER_CODES_DDR_WDQS_RAW(val)\
9597221167Sgnn							    vBIT(val, 41, 7)
9598221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_MASTER_CODES_DDR_RDQS_RAW(val)\
9599221167Sgnn							    vBIT(val, 57, 7)
9600221167Sgnn/* 0x095e8 */	u64	g3ifgr01_cmu_group1_dll_atra_timer;
9601221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_ATRA_TIMER_VALUE(val) vBIT(val, 0, 16)
9602221167Sgnn#define	VXGE_HAL_G3IFGR01_CMU_GROUP1_DLL_ATRA_TIMER_ENABLED mBIT(23)
9603221167Sgnn	u8	unused09610[0x09610 - 0x095f0];
9604221167Sgnn
9605221167Sgnn/* 0x09610 */	u64	g3ifgr23_cmu_group2_dll_rdqs;
9606221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_RDQS_SA_CAL(val)   vBIT(val, 0, 8)
9607221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_RDQS_SB_CAL(val)   vBIT(val, 8, 8)
9608221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_RDQS_ATRA_SA_CAL(val) vBIT(val, 32, 8)
9609221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_RDQS_ATRA_SB_CAL(val) vBIT(val, 40, 8)
9610221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_RDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
9611221167Sgnn/* 0x09618 */	u64	g3ifgr23_cmu_group2_dll_rdqs1;
9612221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_RDQS1_ROLL	    mBIT(7)
9613221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_RDQS1_DLL_ENABLE   mBIT(14)
9614221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_RDQS1_DLL_ENABLE_ATRA mBIT(15)
9615221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_RDQS1_DLL_UPD(val) vBIT(val, 21, 3)
9616221167Sgnn/* 0x09620 */	u64	g3ifgr23_cmu_group2_dll_wdqs;
9617221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_WDQS_SA_CAL(val)   vBIT(val, 0, 8)
9618221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_WDQS_SB_CAL(val)   vBIT(val, 8, 8)
9619221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_WDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
9620221167Sgnn/* 0x09628 */	u64	g3ifgr23_cmu_group2_dll_wdqs1;
9621221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_WDQS1_ROLL	    mBIT(7)
9622221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_WDQS1_DLL_ENABLE\
9623221167Sgnn							    mBIT(15)
9624221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_WDQS1_DLL_UPD(val)\
9625221167Sgnn							    vBIT(val, 21, 3)
9626221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_WDQS1_SEL_MASTER_WDQS_CKN\
9627221167Sgnn							    mBIT(31)
9628221167Sgnn/* 0x09630 */	u64	g3ifgr23_cmu_group2_dll_training1;
9629221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRAINING1_DDR_TRA_STATUS(val)\
9630221167Sgnn							    vBIT(val, 4, 4)
9631221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRAINING1_DDR_TRA_MIN(val)\
9632221167Sgnn							    vBIT(val, 9, 7)
9633221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRAINING1_DDR_TRA_MAX(val)\
9634221167Sgnn							    vBIT(val, 17, 7)
9635221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRAINING1_DDR_ATRA_STATUS(val)\
9636221167Sgnn							    vBIT(val, 36, 4)
9637221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRAINING1_DDR_ATRA_MIN(val)\
9638221167Sgnn							    vBIT(val, 41, 7)
9639221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRAINING1_DDR_ATRA_MAX(val)\
9640221167Sgnn							    vBIT(val, 49, 7)
9641221167Sgnn/* 0x09638 */	u64	g3ifgr23_cmu_group2_dll_training2;
9642221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRAINING2_DDR_ATRA_PASS_CNT(val)\
9643221167Sgnn							    vBIT(val, 0, 32)
9644221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRAINING2_DDR_ATRA_FAIL_CNT(val)\
9645221167Sgnn							    vBIT(val, 32, 16)
9646221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRAINING2_DDR_ATRA_TIMER_FAIL_CNT(val)\
9647221167Sgnn							    vBIT(val, 48, 16)
9648221167Sgnn/* 0x09640 */	u64	g3ifgr23_cmu_group2_dll_training3;
9649221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRAINING3_DLL_TRA_DATA00(val)\
9650221167Sgnn							    vBIT(val, 0, 16)
9651221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRAINING3_DLL_TRA_DATA01(val)\
9652221167Sgnn							    vBIT(val, 16, 16)
9653221167Sgnn/* 0x09648 */	u64	g3ifgr23_cmu_group2_dll_act_training5;
9654221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_ACT_TRAINING5_START_CODE(val)\
9655221167Sgnn							    vBIT(val, 1, 7)
9656221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_ACT_TRAINING5_END_CODE(val)\
9657221167Sgnn							    vBIT(val, 9, 7)
9658221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_ACT_TRAINING5_DISABLE	mBIT(23)
9659221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_ACT_TRAINING5_TCNT(val)\
9660221167Sgnn							    vBIT(val, 28, 4)
9661221167Sgnn/* 0x09650 */	u64	g3ifgr23_cmu_group2_dll_training6;
9662221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRAINING6_DLL_TRA_EN_HALF_EYE_VALID\
9663221167Sgnn							    mBIT(7)
9664221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRAINING6_DLL_ATRA_EN_HALF_EYE_VALID\
9665221167Sgnn							    mBIT(15)
9666221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRAINING6_DLL_TRA_EN_MASTER_CORR\
9667221167Sgnn							    mBIT(23)
9668221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRAINING6_DLL_ATRA_EN_MASTER_CORR\
9669221167Sgnn							    mBIT(31)
9670221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRAINING6_DLL_SEL_TRA_ONLY mBIT(39)
9671221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRAINING6_DLL_EN_MOVING_AVR mBIT(47)
9672221167Sgnn/* 0x09658 */	u64	g3ifgr23_cmu_group2_dll_atra_offset;
9673221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_ATRA_OFFSET_EQUATION(val)\
9674221167Sgnn							    vBIT(val, 6, 2)
9675221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_ATRA_OFFSET_DDR_VALUE(val)\
9676221167Sgnn							    vBIT(val, 8, 8)
9677221167Sgnn/* 0x09660 */	u64	g3ifgr23_cmu_group2_dll_tra_hold;
9678221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRA_HOLD_DDR_MASTER_MIN(val)\
9679221167Sgnn							    vBIT(val, 1, 7)
9680221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRA_HOLD_DDR_MASTER_MAX(val)\
9681221167Sgnn							    vBIT(val, 9, 7)
9682221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRA_HOLD_DDR_TIME(val)\
9683221167Sgnn							    vBIT(val, 16, 24)
9684221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_TRA_HOLD_DDR_UPDATES(val)\
9685221167Sgnn							    vBIT(val, 40, 24)
9686221167Sgnn/* 0x09668 */	u64	g3ifgr23_cmu_group2_dll_atra_hold;
9687221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_ATRA_HOLD_DDR_MASTER_MIN(val)\
9688221167Sgnn							    vBIT(val, 1, 7)
9689221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_ATRA_HOLD_DDR_MASTER_MAX(val)\
9690221167Sgnn							    vBIT(val, 9, 7)
9691221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_ATRA_HOLD_DDR_TIME(val)\
9692221167Sgnn							    vBIT(val, 16, 24)
9693221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_ATRA_HOLD_DDR_UPDATES(val)\
9694221167Sgnn							    vBIT(val, 40, 24)
9695221167Sgnn/* 0x09670 */	u64	g3ifgr23_cmu_group2_dll_master_codes;
9696221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_MASTER_CODES_DDR_RDQS_TRA_HOLD(val)\
9697221167Sgnn							    vBIT(val, 9, 7)
9698221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_MASTER_CODES_DDR_RDQS_ATRA_HOLD(val)\
9699221167Sgnn							    vBIT(val, 25, 7)
9700221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_MASTER_CODES_DDR_WDQS_RAW(val)\
9701221167Sgnn							    vBIT(val, 41, 7)
9702221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_MASTER_CODES_DDR_RDQS_RAW(val)\
9703221167Sgnn							    vBIT(val, 57, 7)
9704221167Sgnn/* 0x09678 */	u64	g3ifgr23_cmu_group2_dll_atra_timer;
9705221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_ATRA_TIMER_VALUE(val) vBIT(val, 0, 16)
9706221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP2_DLL_ATRA_TIMER_ENABLED mBIT(23)
9707221167Sgnn/* 0x09680 */	u64	g3ifgr23_cmu_group3_dll_rdqs;
9708221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_RDQS_SA_CAL(val)   vBIT(val, 0, 8)
9709221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_RDQS_SB_CAL(val)   vBIT(val, 8, 8)
9710221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_RDQS_ATRA_SA_CAL(val) vBIT(val, 32, 8)
9711221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_RDQS_ATRA_SB_CAL(val) vBIT(val, 40, 8)
9712221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_RDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
9713221167Sgnn/* 0x09688 */	u64	g3ifgr23_cmu_group3_dll_rdqs1;
9714221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_RDQS1_ROLL	    mBIT(7)
9715221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_RDQS1_DLL_ENABLE   mBIT(14)
9716221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_RDQS1_DLL_ENABLE_ATRA mBIT(15)
9717221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_RDQS1_DLL_UPD(val) vBIT(val, 21, 3)
9718221167Sgnn/* 0x09690 */	u64	g3ifgr23_cmu_group3_dll_wdqs;
9719221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_WDQS_SA_CAL(val)   vBIT(val, 0, 8)
9720221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_WDQS_SB_CAL(val)   vBIT(val, 8, 8)
9721221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_WDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
9722221167Sgnn/* 0x09698 */	u64	g3ifgr23_cmu_group3_dll_wdqs1;
9723221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_WDQS1_ROLL	    mBIT(7)
9724221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_WDQS1_DLL_ENABLE   mBIT(15)
9725221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_WDQS1_DLL_UPD(val) vBIT(val, 21, 3)
9726221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_WDQS1_SEL_MASTER_WDQS_CKN mBIT(31)
9727221167Sgnn/* 0x096a0 */	u64	g3ifgr23_cmu_group3_dll_training1;
9728221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRAINING1_DDR_TRA_STATUS(val)\
9729221167Sgnn							    vBIT(val, 4, 4)
9730221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRAINING1_DDR_TRA_MIN(val)\
9731221167Sgnn							    vBIT(val, 9, 7)
9732221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRAINING1_DDR_TRA_MAX(val)\
9733221167Sgnn							    vBIT(val, 17, 7)
9734221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRAINING1_DDR_ATRA_STATUS(val)\
9735221167Sgnn							    vBIT(val, 36, 4)
9736221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRAINING1_DDR_ATRA_MIN(val)\
9737221167Sgnn							    vBIT(val, 41, 7)
9738221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRAINING1_DDR_ATRA_MAX(val)\
9739221167Sgnn							    vBIT(val, 49, 7)
9740221167Sgnn/* 0x096a8 */	u64	g3ifgr23_cmu_group3_dll_training2;
9741221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRAINING2_DDR_ATRA_PASS_CNT(val)\
9742221167Sgnn							    vBIT(val, 0, 32)
9743221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRAINING2_DDR_ATRA_FAIL_CNT(val)\
9744221167Sgnn							    vBIT(val, 32, 16)
9745221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRAINING2_DDR_ATRA_TIMER_FAIL_CNT(val)\
9746221167Sgnn							    vBIT(val, 48, 16)
9747221167Sgnn/* 0x096b0 */	u64	g3ifgr23_cmu_group3_dll_training3;
9748221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRAINING3_DLL_TRA_DATA00(val)\
9749221167Sgnn							    vBIT(val, 0, 16)
9750221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRAINING3_DLL_TRA_DATA01(val)\
9751221167Sgnn							    vBIT(val, 16, 16)
9752221167Sgnn/* 0x096b8 */	u64	g3ifgr23_cmu_group3_dll_act_training5;
9753221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_ACT_TRAINING5_START_CODE(val)\
9754221167Sgnn							    vBIT(val, 1, 7)
9755221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_ACT_TRAINING5_END_CODE(val)\
9756221167Sgnn							    vBIT(val, 9, 7)
9757221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_ACT_TRAINING5_DISABLE\
9758221167Sgnn							    mBIT(23)
9759221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_ACT_TRAINING5_TCNT(val)\
9760221167Sgnn							    vBIT(val, 28, 4)
9761221167Sgnn/* 0x096c0 */	u64	g3ifgr23_cmu_group3_dll_training6;
9762221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRAINING6_DLL_TRA_EN_HALF_EYE_VALID\
9763221167Sgnn							    mBIT(7)
9764221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRAINING6_DLL_ATRA_EN_HALF_EYE_VALID\
9765221167Sgnn							    mBIT(15)
9766221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRAINING6_DLL_TRA_EN_MASTER_CORR\
9767221167Sgnn							    mBIT(23)
9768221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRAINING6_DLL_ATRA_EN_MASTER_CORR\
9769221167Sgnn							    mBIT(31)
9770221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRAINING6_DLL_SEL_TRA_ONLY mBIT(39)
9771221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRAINING6_DLL_EN_MOVING_AVR mBIT(47)
9772221167Sgnn/* 0x096c8 */	u64	g3ifgr23_cmu_group3_dll_atra_offset;
9773221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_ATRA_OFFSET_EQUATION(val)\
9774221167Sgnn							    vBIT(val, 6, 2)
9775221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_ATRA_OFFSET_DDR_VALUE(val)\
9776221167Sgnn							    vBIT(val, 8, 8)
9777221167Sgnn/* 0x096d0 */	u64	g3ifgr23_cmu_group3_dll_tra_hold;
9778221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRA_HOLD_DDR_MASTER_MIN(val)\
9779221167Sgnn							    vBIT(val, 1, 7)
9780221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRA_HOLD_DDR_MASTER_MAX(val)\
9781221167Sgnn							    vBIT(val, 9, 7)
9782221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRA_HOLD_DDR_TIME(val)\
9783221167Sgnn							    vBIT(val, 16, 24)
9784221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_TRA_HOLD_DDR_UPDATES(val)\
9785221167Sgnn							    vBIT(val, 40, 24)
9786221167Sgnn/* 0x096d8 */	u64	g3ifgr23_cmu_group3_dll_atra_hold;
9787221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_ATRA_HOLD_DDR_MASTER_MIN(val)\
9788221167Sgnn							    vBIT(val, 1, 7)
9789221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_ATRA_HOLD_DDR_MASTER_MAX(val)\
9790221167Sgnn							    vBIT(val, 9, 7)
9791221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_ATRA_HOLD_DDR_TIME(val)\
9792221167Sgnn							    vBIT(val, 16, 24)
9793221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_ATRA_HOLD_DDR_UPDATES(val)\
9794221167Sgnn							    vBIT(val, 40, 24)
9795221167Sgnn/* 0x096e0 */	u64	g3ifgr23_cmu_group3_dll_master_codes;
9796221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_MASTER_CODES_DDR_RDQS_TRA_HOLD(val)\
9797221167Sgnn							    vBIT(val, 9, 7)
9798221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_MASTER_CODES_DDR_RDQS_ATRA_HOLD(val)\
9799221167Sgnn							    vBIT(val, 25, 7)
9800221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_MASTER_CODES_DDR_WDQS_RAW(val)\
9801221167Sgnn							    vBIT(val, 41, 7)
9802221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_MASTER_CODES_DDR_RDQS_RAW(val)\
9803221167Sgnn							    vBIT(val, 57, 7)
9804221167Sgnn/* 0x096e8 */	u64	g3ifgr23_cmu_group3_dll_atra_timer;
9805221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_ATRA_TIMER_VALUE(val) vBIT(val, 0, 16)
9806221167Sgnn#define	VXGE_HAL_G3IFGR23_CMU_GROUP3_DLL_ATRA_TIMER_ENABLED mBIT(23)
9807221167Sgnn	u8	unused09800[0x09800 - 0x096f0];
9808221167Sgnn
9809221167Sgnn/* 0x09800 */	u64	g3ifcmd_cml_int_status;
9810221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_INT_STATUS_ERR_G3IF_INT	    mBIT(0)
9811221167Sgnn/* 0x09808 */	u64	g3ifcmd_cml_int_mask;
9812221167Sgnn/* 0x09810 */	u64	g3ifcmd_cml_err_reg;
9813221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_ERR_REG_G3IF_CK_DLL_LOCK	    mBIT(6)
9814221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_ERR_REG_G3IF_SM_ERR	    mBIT(7)
9815221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_ERR_REG_G3IF_RWDQS_DLL_LOCK(val)\
9816221167Sgnn							    vBIT(val, 24, 8)
9817221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_ERR_REG_G3IF_IOCAL_FAULT	    mBIT(55)
9818221167Sgnn/* 0x09818 */	u64	g3ifcmd_cml_err_mask;
9819221167Sgnn/* 0x09820 */	u64	g3ifcmd_cml_err_alarm;
9820221167Sgnn/* 0x09828 */	u64	g3ifcmd_cml_dll_ck0;
9821221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_DLL_CK0_DLL_0_SA_CAL(val)	    vBIT(val, 0, 8)
9822221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_DLL_CK0_DLL_0_SB_CAL(val)	    vBIT(val, 8, 8)
9823221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_DLL_CK0_ROLL		    mBIT(23)
9824221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_DLL_CK0_CMD_ADD_DLL_0_S(val)   vBIT(val, 25, 7)
9825221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_DLL_CK0_DLL_ENABLE	mBIT(39)
9826221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_DLL_CK0_DLL_UPD(val)	    vBIT(val, 44, 4)
9827221167Sgnn/* 0x09830 */	u64	g3ifcmd_cml_io_ctrl;
9828221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_IO_CTRL_DRIVE		    mBIT(7)
9829221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_IO_CTRL_TERM(val)		    vBIT(val, 13, 3)
9830221167Sgnn/* 0x09838 */	u64	g3ifcmd_cml_iocal;
9831221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_IOCAL_RST_CYCLES(val)	    vBIT(val, 0, 16)
9832221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_IOCAL_RST_VALUE(val)	    vBIT(val, 17, 7)
9833221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_IOCAL_CORR_VALUE(val)	    vBIT(val, 24, 8)
9834221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_IOCAL_IOCAL_CTRL_CAL_VALUE0(val)\
9835221167Sgnn							    vBIT(val, 33, 7)
9836221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_IOCAL_IOCAL_CTRL_CAL_VALUE1(val)\
9837221167Sgnn							    vBIT(val, 41, 7)
9838221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_IOCAL_IOCAL_CTRL_CAL_VALUE2(val)\
9839221167Sgnn							    vBIT(val, 49, 7)
9840221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_IOCAL_IOCAL_CTRL_CAL_VALUE3(val)\
9841221167Sgnn							    vBIT(val, 57, 7)
9842221167Sgnn/* 0x09840 */	u64	g3ifcmd_cml_master_dll_ck;
9843221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_MASTER_DLL_CK_DDR_GR_RAW(val)  vBIT(val, 1, 7)
9844221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_MASTER_DLL_CK_SAMPLE(val)	    vBIT(val, 8, 8)
9845221167Sgnn/* 0x09848 */	u64	g3ifcmd_cml_dll_training;
9846221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_DLL_TRAINING_TRA_START	    mBIT(6)
9847221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_DLL_TRAINING_TRA_DISABLE	    mBIT(7)
9848221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_DLL_TRAINING_START_CODE(val)   vBIT(val, 9, 7)
9849221167Sgnn#define	VXGE_HAL_G3IFCMD_CML_DLL_TRAINING_END_CODE(val)	    vBIT(val, 17, 7)
9850221167Sgnn	u8	unused09910[0x09910 - 0x09850];
9851221167Sgnn
9852221167Sgnn/* 0x09910 */	u64	g3ifgr01_cml_group0_dll_rdqs;
9853221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_RDQS_SA_CAL(val)   vBIT(val, 0, 8)
9854221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_RDQS_SB_CAL(val)   vBIT(val, 8, 8)
9855221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_RDQS_ATRA_SA_CAL(val)\
9856221167Sgnn							    vBIT(val, 32, 8)
9857221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_RDQS_ATRA_SB_CAL(val)\
9858221167Sgnn							    vBIT(val, 40, 8)
9859221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_RDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
9860221167Sgnn/* 0x09918 */	u64	g3ifgr01_cml_group0_dll_rdqs1;
9861221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_RDQS1_ROLL	    mBIT(7)
9862221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_RDQS1_DLL_ENABLE   mBIT(14)
9863221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_RDQS1_DLL_ENABLE_ATRA mBIT(15)
9864221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_RDQS1_DLL_UPD(val) vBIT(val, 21, 3)
9865221167Sgnn/* 0x09920 */	u64	g3ifgr01_cml_group0_dll_wdqs;
9866221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_WDQS_SA_CAL(val)   vBIT(val, 0, 8)
9867221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_WDQS_SB_CAL(val)   vBIT(val, 8, 8)
9868221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_WDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
9869221167Sgnn/* 0x09928 */	u64	g3ifgr01_cml_group0_dll_wdqs1;
9870221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_WDQS1_ROLL	    mBIT(7)
9871221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_WDQS1_DLL_ENABLE   mBIT(15)
9872221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_WDQS1_DLL_UPD(val) vBIT(val, 21, 3)
9873221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_WDQS1_SEL_MASTER_WDQS_CKN\
9874221167Sgnn							    mBIT(31)
9875221167Sgnn/* 0x09930 */	u64	g3ifgr01_cml_group0_dll_training1;
9876221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRAINING1_DDR_TRA_STATUS(val)\
9877221167Sgnn							    vBIT(val, 4, 4)
9878221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRAINING1_DDR_TRA_MIN(val)\
9879221167Sgnn							    vBIT(val, 9, 7)
9880221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRAINING1_DDR_TRA_MAX(val)\
9881221167Sgnn							    vBIT(val, 17, 7)
9882221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRAINING1_DDR_ATRA_STATUS(val)\
9883221167Sgnn							    vBIT(val, 36, 4)
9884221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRAINING1_DDR_ATRA_MIN(val)\
9885221167Sgnn							    vBIT(val, 41, 7)
9886221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRAINING1_DDR_ATRA_MAX(val)\
9887221167Sgnn							    vBIT(val, 49, 7)
9888221167Sgnn/* 0x09938 */	u64	g3ifgr01_cml_group0_dll_training2;
9889221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRAINING2_DDR_ATRA_PASS_CNT(val)\
9890221167Sgnn							    vBIT(val, 0, 32)
9891221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRAINING2_DDR_ATRA_FAIL_CNT(val)\
9892221167Sgnn							    vBIT(val, 32, 16)
9893221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRAINING2_DDR_ATRA_TIMER_FAIL_CNT(val)\
9894221167Sgnn							    vBIT(val, 48, 16)
9895221167Sgnn/* 0x09940 */	u64	g3ifgr01_cml_group0_dll_training3;
9896221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRAINING3_DLL_TRA_DATA00(val)\
9897221167Sgnn							    vBIT(val, 0, 16)
9898221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRAINING3_DLL_TRA_DATA01(val)\
9899221167Sgnn							    vBIT(val, 16, 16)
9900221167Sgnn/* 0x09948 */	u64	g3ifgr01_cml_group0_dll_act_training5;
9901221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_ACT_TRAINING5_START_CODE(val)\
9902221167Sgnn							    vBIT(val, 1, 7)
9903221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_ACT_TRAINING5_END_CODE(val)\
9904221167Sgnn							    vBIT(val, 9, 7)
9905221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_ACT_TRAINING5_DISABLE mBIT(23)
9906221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_ACT_TRAINING5_TCNT(val)\
9907221167Sgnn							    vBIT(val, 28, 4)
9908221167Sgnn/* 0x09950 */	u64	g3ifgr01_cml_group0_dll_training6;
9909221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRAINING6_DLL_TRA_EN_HALF_EYE_VALID\
9910221167Sgnn							    mBIT(7)
9911221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRAINING6_DLL_ATRA_EN_HALF_EYE_VALID\
9912221167Sgnn							    mBIT(15)
9913221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRAINING6_DLL_TRA_EN_MASTER_CORR\
9914221167Sgnn							    mBIT(23)
9915221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRAINING6_DLL_ATRA_EN_MASTER_CORR\
9916221167Sgnn							    mBIT(31)
9917221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRAINING6_DLL_SEL_TRA_ONLY mBIT(39)
9918221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRAINING6_DLL_EN_MOVING_AVR mBIT(47)
9919221167Sgnn/* 0x09958 */	u64	g3ifgr01_cml_group0_dll_atra_offset;
9920221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_ATRA_OFFSET_EQUATION(val)\
9921221167Sgnn							    vBIT(val, 6, 2)
9922221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_ATRA_OFFSET_DDR_VALUE(val)\
9923221167Sgnn							    vBIT(val, 8, 8)
9924221167Sgnn/* 0x09960 */	u64	g3ifgr01_cml_group0_dll_tra_hold;
9925221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRA_HOLD_DDR_MASTER_MIN(val)\
9926221167Sgnn							    vBIT(val, 1, 7)
9927221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRA_HOLD_DDR_MASTER_MAX(val)\
9928221167Sgnn							    vBIT(val, 9, 7)
9929221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRA_HOLD_DDR_TIME(val)\
9930221167Sgnn							    vBIT(val, 16, 24)
9931221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_TRA_HOLD_DDR_UPDATES(val)\
9932221167Sgnn							    vBIT(val, 40, 24)
9933221167Sgnn/* 0x09968 */	u64	g3ifgr01_cml_group0_dll_atra_hold;
9934221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_ATRA_HOLD_DDR_MASTER_MIN(val)\
9935221167Sgnn							    vBIT(val, 1, 7)
9936221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_ATRA_HOLD_DDR_MASTER_MAX(val)\
9937221167Sgnn							    vBIT(val, 9, 7)
9938221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_ATRA_HOLD_DDR_TIME(val)\
9939221167Sgnn							    vBIT(val, 16, 24)
9940221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_ATRA_HOLD_DDR_UPDATES(val)\
9941221167Sgnn							    vBIT(val, 40, 24)
9942221167Sgnn/* 0x09970 */	u64	g3ifgr01_cml_group0_dll_master_codes;
9943221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_MASTER_CODES_DDR_RDQS_TRA_HOLD(val)\
9944221167Sgnn							    vBIT(val, 9, 7)
9945221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_MASTER_CODES_DDR_RDQS_ATRA_HOLD(val)\
9946221167Sgnn							    vBIT(val, 25, 7)
9947221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_MASTER_CODES_DDR_WDQS_RAW(val)\
9948221167Sgnn							    vBIT(val, 41, 7)
9949221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_MASTER_CODES_DDR_RDQS_RAW(val)\
9950221167Sgnn							    vBIT(val, 57, 7)
9951221167Sgnn/* 0x09978 */	u64	g3ifgr01_cml_group0_dll_atra_timer;
9952221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_ATRA_TIMER_VALUE(val) vBIT(val, 0, 16)
9953221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP0_DLL_ATRA_TIMER_ENABLED mBIT(23)
9954221167Sgnn/* 0x09980 */	u64	g3ifgr01_cml_group1_dll_rdqs;
9955221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_RDQS_SA_CAL(val)   vBIT(val, 0, 8)
9956221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_RDQS_SB_CAL(val)   vBIT(val, 8, 8)
9957221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_RDQS_ATRA_SA_CAL(val) vBIT(val, 32, 8)
9958221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_RDQS_ATRA_SB_CAL(val) vBIT(val, 40, 8)
9959221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_RDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
9960221167Sgnn/* 0x09988 */	u64	g3ifgr01_cml_group1_dll_rdqs1;
9961221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_RDQS1_ROLL	    mBIT(7)
9962221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_RDQS1_DLL_ENABLE   mBIT(14)
9963221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_RDQS1_DLL_ENABLE_ATRA	mBIT(15)
9964221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_RDQS1_DLL_UPD(val) vBIT(val, 21, 3)
9965221167Sgnn/* 0x09990 */	u64	g3ifgr01_cml_group1_dll_wdqs;
9966221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_WDQS_SA_CAL(val)   vBIT(val, 0, 8)
9967221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_WDQS_SB_CAL(val)   vBIT(val, 8, 8)
9968221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_WDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
9969221167Sgnn/* 0x09998 */	u64	g3ifgr01_cml_group1_dll_wdqs1;
9970221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_WDQS1_ROLL	    mBIT(7)
9971221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_WDQS1_DLL_ENABLE   mBIT(15)
9972221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_WDQS1_DLL_UPD(val) vBIT(val, 21, 3)
9973221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_WDQS1_SEL_MASTER_WDQS_CKN mBIT(31)
9974221167Sgnn/* 0x099a0 */	u64	g3ifgr01_cml_group1_dll_training1;
9975221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRAINING1_DDR_TRA_STATUS(val)\
9976221167Sgnn							    vBIT(val, 4, 4)
9977221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRAINING1_DDR_TRA_MIN(val)\
9978221167Sgnn							    vBIT(val, 9, 7)
9979221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRAINING1_DDR_TRA_MAX(val)\
9980221167Sgnn							    vBIT(val, 17, 7)
9981221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRAINING1_DDR_ATRA_STATUS(val)\
9982221167Sgnn							    vBIT(val, 36, 4)
9983221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRAINING1_DDR_ATRA_MIN(val)\
9984221167Sgnn							    vBIT(val, 41, 7)
9985221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRAINING1_DDR_ATRA_MAX(val)\
9986221167Sgnn							    vBIT(val, 49, 7)
9987221167Sgnn/* 0x099a8 */	u64	g3ifgr01_cml_group1_dll_training2;
9988221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRAINING2_DDR_ATRA_PASS_CNT(val)\
9989221167Sgnn							    vBIT(val, 0, 32)
9990221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRAINING2_DDR_ATRA_FAIL_CNT(val)\
9991221167Sgnn							    vBIT(val, 32, 16)
9992221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRAINING2_DDR_ATRA_TIMER_FAIL_CNT(val)\
9993221167Sgnn							    vBIT(val, 48, 16)
9994221167Sgnn/* 0x099b0 */	u64	g3ifgr01_cml_group1_dll_training3;
9995221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRAINING3_DLL_TRA_DATA00(val)\
9996221167Sgnn							    vBIT(val, 0, 16)
9997221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRAINING3_DLL_TRA_DATA01(val)\
9998221167Sgnn							    vBIT(val, 16, 16)
9999221167Sgnn/* 0x099b8 */	u64	g3ifgr01_cml_group1_dll_act_training5;
10000221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_ACT_TRAINING5_START_CODE(val)\
10001221167Sgnn							    vBIT(val, 1, 7)
10002221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_ACT_TRAINING5_END_CODE(val)\
10003221167Sgnn							    vBIT(val, 9, 7)
10004221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_ACT_TRAINING5_DISABLE	mBIT(23)
10005221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_ACT_TRAINING5_TCNT(val)\
10006221167Sgnn							    vBIT(val, 28, 4)
10007221167Sgnn/* 0x099c0 */	u64	g3ifgr01_cml_group1_dll_training6;
10008221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRAINING6_DLL_TRA_EN_HALF_EYE_VALID\
10009221167Sgnn							    mBIT(7)
10010221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRAINING6_DLL_ATRA_EN_HALF_EYE_VALID\
10011221167Sgnn							    mBIT(15)
10012221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRAINING6_DLL_TRA_EN_MASTER_CORR\
10013221167Sgnn							    mBIT(23)
10014221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRAINING6_DLL_ATRA_EN_MASTER_CORR\
10015221167Sgnn							    mBIT(31)
10016221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRAINING6_DLL_SEL_TRA_ONLY mBIT(39)
10017221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRAINING6_DLL_EN_MOVING_AVR mBIT(47)
10018221167Sgnn/* 0x099c8 */	u64	g3ifgr01_cml_group1_dll_atra_offset;
10019221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_ATRA_OFFSET_EQUATION(val)\
10020221167Sgnn							    vBIT(val, 6, 2)
10021221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_ATRA_OFFSET_DDR_VALUE(val)\
10022221167Sgnn							    vBIT(val, 8, 8)
10023221167Sgnn/* 0x099d0 */	u64	g3ifgr01_cml_group1_dll_tra_hold;
10024221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRA_HOLD_DDR_MASTER_MIN(val)\
10025221167Sgnn							    vBIT(val, 1, 7)
10026221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRA_HOLD_DDR_MASTER_MAX(val)\
10027221167Sgnn							    vBIT(val, 9, 7)
10028221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRA_HOLD_DDR_TIME(val)\
10029221167Sgnn							    vBIT(val, 16, 24)
10030221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_TRA_HOLD_DDR_UPDATES(val)\
10031221167Sgnn							    vBIT(val, 40, 24)
10032221167Sgnn/* 0x099d8 */	u64	g3ifgr01_cml_group1_dll_atra_hold;
10033221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_ATRA_HOLD_DDR_MASTER_MIN(val)\
10034221167Sgnn							    vBIT(val, 1, 7)
10035221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_ATRA_HOLD_DDR_MASTER_MAX(val)\
10036221167Sgnn							    vBIT(val, 9, 7)
10037221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_ATRA_HOLD_DDR_TIME(val)\
10038221167Sgnn							    vBIT(val, 16, 24)
10039221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_ATRA_HOLD_DDR_UPDATES(val)\
10040221167Sgnn							    vBIT(val, 40, 24)
10041221167Sgnn/* 0x099e0 */	u64	g3ifgr01_cml_group1_dll_master_codes;
10042221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_MASTER_CODES_DDR_RDQS_TRA_HOLD(val)\
10043221167Sgnn							    vBIT(val, 9, 7)
10044221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_MASTER_CODES_DDR_RDQS_ATRA_HOLD(val)\
10045221167Sgnn							    vBIT(val, 25, 7)
10046221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_MASTER_CODES_DDR_WDQS_RAW(val)\
10047221167Sgnn							    vBIT(val, 41, 7)
10048221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_MASTER_CODES_DDR_RDQS_RAW(val)\
10049221167Sgnn							    vBIT(val, 57, 7)
10050221167Sgnn/* 0x099e8 */	u64	g3ifgr01_cml_group1_dll_atra_timer;
10051221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_ATRA_TIMER_VALUE(val)\
10052221167Sgnn							    vBIT(val, 0, 16)
10053221167Sgnn#define	VXGE_HAL_G3IFGR01_CML_GROUP1_DLL_ATRA_TIMER_ENABLED mBIT(23)
10054221167Sgnn	u8	unused09a10[0x09a10 - 0x099f0];
10055221167Sgnn
10056221167Sgnn/* 0x09a10 */	u64	g3ifgr23_cml_group2_dll_rdqs;
10057221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_RDQS_SA_CAL(val)   vBIT(val, 0, 8)
10058221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_RDQS_SB_CAL(val)   vBIT(val, 8, 8)
10059221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_RDQS_ATRA_SA_CAL(val) vBIT(val, 32, 8)
10060221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_RDQS_ATRA_SB_CAL(val) vBIT(val, 40, 8)
10061221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_RDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
10062221167Sgnn/* 0x09a18 */	u64	g3ifgr23_cml_group2_dll_rdqs1;
10063221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_RDQS1_ROLL	    mBIT(7)
10064221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_RDQS1_DLL_ENABLE   mBIT(14)
10065221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_RDQS1_DLL_ENABLE_ATRA	mBIT(15)
10066221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_RDQS1_DLL_UPD(val) vBIT(val, 21, 3)
10067221167Sgnn/* 0x09a20 */	u64	g3ifgr23_cml_group2_dll_wdqs;
10068221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_WDQS_SA_CAL(val)   vBIT(val, 0, 8)
10069221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_WDQS_SB_CAL(val)   vBIT(val, 8, 8)
10070221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_WDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
10071221167Sgnn/* 0x09a28 */	u64	g3ifgr23_cml_group2_dll_wdqs1;
10072221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_WDQS1_ROLL	    mBIT(7)
10073221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_WDQS1_DLL_ENABLE   mBIT(15)
10074221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_WDQS1_DLL_UPD(val) vBIT(val, 21, 3)
10075221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_WDQS1_SEL_MASTER_WDQS_CKN\
10076221167Sgnn							    mBIT(31)
10077221167Sgnn/* 0x09a30 */	u64	g3ifgr23_cml_group2_dll_training1;
10078221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRAINING1_DDR_TRA_STATUS(val)\
10079221167Sgnn							    vBIT(val, 4, 4)
10080221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRAINING1_DDR_TRA_MIN(val)\
10081221167Sgnn							    vBIT(val, 9, 7)
10082221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRAINING1_DDR_TRA_MAX(val)\
10083221167Sgnn							    vBIT(val, 17, 7)
10084221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRAINING1_DDR_ATRA_STATUS(val)\
10085221167Sgnn							    vBIT(val, 36, 4)
10086221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRAINING1_DDR_ATRA_MIN(val)\
10087221167Sgnn							    vBIT(val, 41, 7)
10088221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRAINING1_DDR_ATRA_MAX(val)\
10089221167Sgnn							    vBIT(val, 49, 7)
10090221167Sgnn/* 0x09a38 */	u64	g3ifgr23_cml_group2_dll_training2;
10091221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRAINING2_DDR_ATRA_PASS_CNT(val)\
10092221167Sgnn							    vBIT(val, 0, 32)
10093221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRAINING2_DDR_ATRA_FAIL_CNT(val)\
10094221167Sgnn							    vBIT(val, 32, 16)
10095221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRAINING2_DDR_ATRA_TIMER_FAIL_CNT(val)\
10096221167Sgnn							    vBIT(val, 48, 16)
10097221167Sgnn/* 0x09a40 */	u64	g3ifgr23_cml_group2_dll_training3;
10098221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRAINING3_DLL_TRA_DATA00(val)\
10099221167Sgnn							    vBIT(val, 0, 16)
10100221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRAINING3_DLL_TRA_DATA01(val)\
10101221167Sgnn							    vBIT(val, 16, 16)
10102221167Sgnn/* 0x09a48 */	u64	g3ifgr23_cml_group2_dll_act_training5;
10103221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_ACT_TRAINING5_START_CODE(val)\
10104221167Sgnn							    vBIT(val, 1, 7)
10105221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_ACT_TRAINING5_END_CODE(val)\
10106221167Sgnn							    vBIT(val, 9, 7)
10107221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_ACT_TRAINING5_DISABLE mBIT(23)
10108221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_ACT_TRAINING5_TCNT(val) \
10109221167Sgnn							    vBIT(val, 28, 4)
10110221167Sgnn/* 0x09a50 */	u64	g3ifgr23_cml_group2_dll_training6;
10111221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRAINING6_DLL_TRA_EN_HALF_EYE_VALID\
10112221167Sgnn							    mBIT(7)
10113221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRAINING6_DLL_ATRA_EN_HALF_EYE_VALID\
10114221167Sgnn							    mBIT(15)
10115221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRAINING6_DLL_TRA_EN_MASTER_CORR\
10116221167Sgnn							    mBIT(23)
10117221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRAINING6_DLL_ATRA_EN_MASTER_CORR\
10118221167Sgnn							    mBIT(31)
10119221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRAINING6_DLL_SEL_TRA_ONLY	mBIT(39)
10120221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRAINING6_DLL_EN_MOVING_AVR	mBIT(47)
10121221167Sgnn/* 0x09a58 */	u64	g3ifgr23_cml_group2_dll_atra_offset;
10122221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_ATRA_OFFSET_EQUATION(val)\
10123221167Sgnn							    vBIT(val, 6, 2)
10124221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_ATRA_OFFSET_DDR_VALUE(val)\
10125221167Sgnn							    vBIT(val, 8, 8)
10126221167Sgnn/* 0x09a60 */	u64	g3ifgr23_cml_group2_dll_tra_hold;
10127221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRA_HOLD_DDR_MASTER_MIN(val)\
10128221167Sgnn							    vBIT(val, 1, 7)
10129221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRA_HOLD_DDR_MASTER_MAX(val)\
10130221167Sgnn							    vBIT(val, 9, 7)
10131221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRA_HOLD_DDR_TIME(val)\
10132221167Sgnn							    vBIT(val, 16, 24)
10133221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_TRA_HOLD_DDR_UPDATES(val)\
10134221167Sgnn							    vBIT(val, 40, 24)
10135221167Sgnn/* 0x09a68 */	u64	g3ifgr23_cml_group2_dll_atra_hold;
10136221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_ATRA_HOLD_DDR_MASTER_MIN(val)\
10137221167Sgnn							    vBIT(val, 1, 7)
10138221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_ATRA_HOLD_DDR_MASTER_MAX(val)\
10139221167Sgnn							    vBIT(val, 9, 7)
10140221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_ATRA_HOLD_DDR_TIME(val)\
10141221167Sgnn							    vBIT(val, 16, 24)
10142221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_ATRA_HOLD_DDR_UPDATES(val)\
10143221167Sgnn							    vBIT(val, 40, 24)
10144221167Sgnn/* 0x09a70 */	u64	g3ifgr23_cml_group2_dll_master_codes;
10145221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_MASTER_CODES_DDR_RDQS_TRA_HOLD(val)\
10146221167Sgnn							    vBIT(val, 9, 7)
10147221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_MASTER_CODES_DDR_RDQS_ATRA_HOLD(val)\
10148221167Sgnn							    vBIT(val, 25, 7)
10149221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_MASTER_CODES_DDR_WDQS_RAW(val)\
10150221167Sgnn							    vBIT(val, 41, 7)
10151221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_MASTER_CODES_DDR_RDQS_RAW(val)\
10152221167Sgnn							    vBIT(val, 57, 7)
10153221167Sgnn/* 0x09a78 */	u64	g3ifgr23_cml_group2_dll_atra_timer;
10154221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_ATRA_TIMER_VALUE(val) vBIT(val, 0, 16)
10155221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP2_DLL_ATRA_TIMER_ENABLED mBIT(23)
10156221167Sgnn/* 0x09a80 */	u64	g3ifgr23_cml_group3_dll_rdqs;
10157221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_RDQS_SA_CAL(val)   vBIT(val, 0, 8)
10158221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_RDQS_SB_CAL(val)   vBIT(val, 8, 8)
10159221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_RDQS_ATRA_SA_CAL(val) vBIT(val, 32, 8)
10160221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_RDQS_ATRA_SB_CAL(val) vBIT(val, 40, 8)
10161221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_RDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
10162221167Sgnn/* 0x09a88 */	u64	g3ifgr23_cml_group3_dll_rdqs1;
10163221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_RDQS1_ROLL	    mBIT(7)
10164221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_RDQS1_DLL_ENABLE   mBIT(14)
10165221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_RDQS1_DLL_ENABLE_ATRA mBIT(15)
10166221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_RDQS1_DLL_UPD(val) vBIT(val, 21, 3)
10167221167Sgnn/* 0x09a90 */	u64	g3ifgr23_cml_group3_dll_wdqs;
10168221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_WDQS_SA_CAL(val)   vBIT(val, 0, 8)
10169221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_WDQS_SB_CAL(val)   vBIT(val, 8, 8)
10170221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_WDQS_DDR_DLL_S(val) vBIT(val, 57, 7)
10171221167Sgnn/* 0x09a98 */	u64	g3ifgr23_cml_group3_dll_wdqs1;
10172221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_WDQS1_ROLL	    mBIT(7)
10173221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_WDQS1_DLL_ENABLE   mBIT(15)
10174221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_WDQS1_DLL_UPD(val) vBIT(val, 21, 3)
10175221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_WDQS1_SEL_MASTER_WDQS_CKN mBIT(31)
10176221167Sgnn/* 0x09aa0 */	u64	g3ifgr23_cml_group3_dll_training1;
10177221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRAINING1_DDR_TRA_STATUS(val)\
10178221167Sgnn							    vBIT(val, 4, 4)
10179221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRAINING1_DDR_TRA_MIN(val)\
10180221167Sgnn							    vBIT(val, 9, 7)
10181221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRAINING1_DDR_TRA_MAX(val)\
10182221167Sgnn							    vBIT(val, 17, 7)
10183221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRAINING1_DDR_ATRA_STATUS(val)\
10184221167Sgnn							    vBIT(val, 36, 4)
10185221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRAINING1_DDR_ATRA_MIN(val)\
10186221167Sgnn							    vBIT(val, 41, 7)
10187221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRAINING1_DDR_ATRA_MAX(val)\
10188221167Sgnn							    vBIT(val, 49, 7)
10189221167Sgnn/* 0x09aa8 */	u64	g3ifgr23_cml_group3_dll_training2;
10190221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRAINING2_DDR_ATRA_PASS_CNT(val)\
10191221167Sgnn							    vBIT(val, 0, 32)
10192221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRAINING2_DDR_ATRA_FAIL_CNT(val)\
10193221167Sgnn							    vBIT(val, 32, 16)
10194221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRAINING2_DDR_ATRA_TIMER_FAIL_CNT(val)\
10195221167Sgnn							    vBIT(val, 48, 16)
10196221167Sgnn/* 0x09ab0 */	u64	g3ifgr23_cml_group3_dll_training3;
10197221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRAINING3_DLL_TRA_DATA00(val)\
10198221167Sgnn							    vBIT(val, 0, 16)
10199221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRAINING3_DLL_TRA_DATA01(val)\
10200221167Sgnn							    vBIT(val, 16, 16)
10201221167Sgnn/* 0x09ab8 */	u64	g3ifgr23_cml_group3_dll_act_training5;
10202221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_ACT_TRAINING5_START_CODE(val)\
10203221167Sgnn							    vBIT(val, 1, 7)
10204221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_ACT_TRAINING5_END_CODE(val)\
10205221167Sgnn							    vBIT(val, 9, 7)
10206221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_ACT_TRAINING5_DISABLE mBIT(23)
10207221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_ACT_TRAINING5_TCNT(val)\
10208221167Sgnn							    vBIT(val, 28, 4)
10209221167Sgnn/* 0x09ac0 */	u64	g3ifgr23_cml_group3_dll_training6;
10210221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRAINING6_DLL_TRA_EN_HALF_EYE_VALID\
10211221167Sgnn							    mBIT(7)
10212221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRAINING6_DLL_ATRA_EN_HALF_EYE_VALID\
10213221167Sgnn							    mBIT(15)
10214221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRAINING6_DLL_TRA_EN_MASTER_CORR\
10215221167Sgnn							    mBIT(23)
10216221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRAINING6_DLL_ATRA_EN_MASTER_CORR\
10217221167Sgnn							    mBIT(31)
10218221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRAINING6_DLL_SEL_TRA_ONLY mBIT(39)
10219221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRAINING6_DLL_EN_MOVING_AVR mBIT(47)
10220221167Sgnn/* 0x09ac8 */	u64	g3ifgr23_cml_group3_dll_atra_offset;
10221221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_ATRA_OFFSET_EQUATION(val)\
10222221167Sgnn							    vBIT(val, 6, 2)
10223221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_ATRA_OFFSET_DDR_VALUE(val)\
10224221167Sgnn							    vBIT(val, 8, 8)
10225221167Sgnn/* 0x09ad0 */	u64	g3ifgr23_cml_group3_dll_tra_hold;
10226221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRA_HOLD_DDR_MASTER_MIN(val)\
10227221167Sgnn							    vBIT(val, 1, 7)
10228221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRA_HOLD_DDR_MASTER_MAX(val)\
10229221167Sgnn							    vBIT(val, 9, 7)
10230221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRA_HOLD_DDR_TIME(val)\
10231221167Sgnn							    vBIT(val, 16, 24)
10232221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_TRA_HOLD_DDR_UPDATES(val)\
10233221167Sgnn							    vBIT(val, 40, 24)
10234221167Sgnn/* 0x09ad8 */	u64	g3ifgr23_cml_group3_dll_atra_hold;
10235221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_ATRA_HOLD_DDR_MASTER_MIN(val)\
10236221167Sgnn							    vBIT(val, 1, 7)
10237221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_ATRA_HOLD_DDR_MASTER_MAX(val)\
10238221167Sgnn							    vBIT(val, 9, 7)
10239221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_ATRA_HOLD_DDR_TIME(val)\
10240221167Sgnn							    vBIT(val, 16, 24)
10241221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_ATRA_HOLD_DDR_UPDATES(val)\
10242221167Sgnn							    vBIT(val, 40, 24)
10243221167Sgnn/* 0x09ae0 */	u64	g3ifgr23_cml_group3_dll_master_codes;
10244221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_MASTER_CODES_DDR_RDQS_TRA_HOLD(val)\
10245221167Sgnn							    vBIT(val, 9, 7)
10246221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_MASTER_CODES_DDR_RDQS_ATRA_HOLD(val)\
10247221167Sgnn							    vBIT(val, 25, 7)
10248221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_MASTER_CODES_DDR_WDQS_RAW(val)\
10249221167Sgnn							    vBIT(val, 41, 7)
10250221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_MASTER_CODES_DDR_RDQS_RAW(val)\
10251221167Sgnn							    vBIT(val, 57, 7)
10252221167Sgnn/* 0x09ae8 */	u64	g3ifgr23_cml_group3_dll_atra_timer;
10253221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_ATRA_TIMER_VALUE(val) vBIT(val, 0, 16)
10254221167Sgnn#define	VXGE_HAL_G3IFGR23_CML_GROUP3_DLL_ATRA_TIMER_ENABLED mBIT(23)
10255221167Sgnn	u8	unused09b00[0x09b00 - 0x09af0];
10256221167Sgnn
10257221167Sgnn/* 0x09b00 */	u64	vpath_to_vplane_map[17];
10258221167Sgnn#define	VXGE_HAL_VPATH_TO_VPLANE_MAP_VPATH_TO_VPLANE_MAP(val) vBIT(val, 3, 5)
10259221167Sgnn	u8	unused09c30[0x09c30 - 0x09b88];
10260221167Sgnn
10261221167Sgnn/* 0x09c30 */	u64	xgxs_cfg_port[2];
10262221167Sgnn#define	VXGE_HAL_XGXS_CFG_PORT_SIG_DETECT_FORCE_LOS(val)    vBIT(val, 16, 4)
10263221167Sgnn#define	VXGE_HAL_XGXS_CFG_PORT_SIG_DETECT_FORCE_VALID(val)  vBIT(val, 20, 4)
10264221167Sgnn#define	VXGE_HAL_XGXS_CFG_PORT_SEL_INFO_0		    mBIT(27)
10265221167Sgnn#define	VXGE_HAL_XGXS_CFG_PORT_SEL_INFO_1(val)		    vBIT(val, 29, 3)
10266221167Sgnn#define	VXGE_HAL_XGXS_CFG_PORT_TX_LANE0_SKEW(val)	    vBIT(val, 32, 4)
10267221167Sgnn#define	VXGE_HAL_XGXS_CFG_PORT_TX_LANE1_SKEW(val)	    vBIT(val, 36, 4)
10268221167Sgnn#define	VXGE_HAL_XGXS_CFG_PORT_TX_LANE2_SKEW(val)	    vBIT(val, 40, 4)
10269221167Sgnn#define	VXGE_HAL_XGXS_CFG_PORT_TX_LANE3_SKEW(val)	    vBIT(val, 44, 4)
10270221167Sgnn/* 0x09c40 */	u64	xgxs_rxber_cfg_port[2];
10271221167Sgnn#define	VXGE_HAL_XGXS_RXBER_CFG_PORT_INTERVAL_DUR(val)	    vBIT(val, 0, 4)
10272221167Sgnn#define	VXGE_HAL_XGXS_RXBER_CFG_PORT_RXGXS_INTERVAL_CNT(val) vBIT(val, 16, 48)
10273221167Sgnn/* 0x09c50 */	u64	xgxs_rxber_status_port[2];
10274221167Sgnn#define	VXGE_HAL_XGXS_RXBER_STATUS_PORT_RXGXS_RXGXS_LANE_A_ERR_CNT(val)\
10275221167Sgnn							    vBIT(val, 0, 16)
10276221167Sgnn#define	VXGE_HAL_XGXS_RXBER_STATUS_PORT_RXGXS_RXGXS_LANE_B_ERR_CNT(val)\
10277221167Sgnn							    vBIT(val, 16, 16)
10278221167Sgnn#define	VXGE_HAL_XGXS_RXBER_STATUS_PORT_RXGXS_RXGXS_LANE_C_ERR_CNT(val)\
10279221167Sgnn							    vBIT(val, 32, 16)
10280221167Sgnn#define	VXGE_HAL_XGXS_RXBER_STATUS_PORT_RXGXS_RXGXS_LANE_D_ERR_CNT(val)\
10281221167Sgnn							    vBIT(val, 48, 16)
10282221167Sgnn/* 0x09c60 */	u64	xgxs_status_port[2];
10283221167Sgnn#define	VXGE_HAL_XGXS_STATUS_PORT_XMACJ_PCS_TX_ACTIVITY(val) vBIT(val, 0, 4)
10284221167Sgnn#define	VXGE_HAL_XGXS_STATUS_PORT_XMACJ_PCS_RX_ACTIVITY(val) vBIT(val, 4, 4)
10285221167Sgnn#define	VXGE_HAL_XGXS_STATUS_PORT_XMACJ_PCS_CTC_FIFO_ERR    BIT(11)
10286221167Sgnn#define	VXGE_HAL_XGXS_STATUS_PORT_XMACJ_PCS_BYTE_SYNC_LOST(val) vBIT(val, 12, 4)
10287221167Sgnn#define	VXGE_HAL_XGXS_STATUS_PORT_XMACJ_PCS_CTC_ERR(val)    vBIT(val, 16, 4)
10288221167Sgnn#define	VXGE_HAL_XGXS_STATUS_PORT_XMACJ_PCS_ALIGNMENT_ERR   mBIT(23)
10289221167Sgnn#define	VXGE_HAL_XGXS_STATUS_PORT_XMACJ_PCS_DEC_ERR(val)    vBIT(val, 24, 8)
10290221167Sgnn#define	VXGE_HAL_XGXS_STATUS_PORT_XMACJ_PCS_SKIP_INS_REQ(val) vBIT(val, 32, 4)
10291221167Sgnn#define	VXGE_HAL_XGXS_STATUS_PORT_XMACJ_PCS_SKIP_DEL_REQ(val) vBIT(val, 36, 4)
10292221167Sgnn/* 0x09c70 */	u64	xgxs_pma_reset_port[2];
10293221167Sgnn#define	VXGE_HAL_XGXS_PMA_RESET_PORT_SERDES_RESET(val)	    vBIT(val, 0, 8)
10294221167Sgnn	u8	unused09c90[0x09c90 - 0x09c80];
10295221167Sgnn
10296221167Sgnn/* 0x09c90 */	u64	xgxs_static_cfg_port[2];
10297221167Sgnn#define	VXGE_HAL_XGXS_STATIC_CFG_PORT_FW_CTRL_SERDES	    mBIT(3)
10298221167Sgnn	u8	unused09cc0[0x09cc0 - 0x09ca0];
10299221167Sgnn
10300221167Sgnn/* 0x09cc0 */	u64	xgxs_serdes_fw_cfg_port[2];
10301221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_TX_EN_LANE0(val)   vBIT(val, 1, 3)
10302221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_TX_EN_LANE1(val)   vBIT(val, 5, 3)
10303221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_TX_EN_LANE2(val)   vBIT(val, 9, 3)
10304221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_TX_EN_LANE3(val)   vBIT(val, 13, 3)
10305221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_RX_EN_LANE0	    mBIT(16)
10306221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_RX_EN_LANE1	    mBIT(17)
10307221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_RX_EN_LANE2	    mBIT(18)
10308221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_RX_EN_LANE3	    mBIT(19)
10309221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_RX_PLL_PWRON_LANE0 mBIT(20)
10310221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_RX_PLL_PWRON_LANE1 mBIT(21)
10311221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_RX_PLL_PWRON_LANE2 mBIT(22)
10312221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_RX_PLL_PWRON_LANE3 mBIT(23)
10313221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_RX_TERM_EN_LANE0   mBIT(24)
10314221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_RX_TERM_EN_LANE1   mBIT(25)
10315221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_RX_TERM_EN_LANE2   mBIT(26)
10316221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_RX_TERM_EN_LANE3   mBIT(27)
10317221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_MPLL_CK_OFF	    mBIT(31)
10318221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_MPLL_PWRON	    mBIT(35)
10319221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_CKO_WORD_CON(val)  vBIT(val, 37, 3)
10320221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_RESET_N	    mBIT(43)
10321221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_CKO_WORD_READY	    mBIT(47)
10322221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_RX_CK_READY_LANE0  mBIT(48)
10323221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_RX_CK_READY_LANE1  mBIT(49)
10324221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_RX_CK_READY_LANE2  mBIT(50)
10325221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_RX_CK_READY_LANE3  mBIT(51)
10326221167Sgnn#define	VXGE_HAL_XGXS_SERDES_FW_CFG_PORT_TRUST_HW_RX_CK_READY mBIT(55)
10327221167Sgnn/* 0x09cd0 */	u64	xgxs_serdes_tx_cfg_port[2];
10328221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_BOOST_LANE0(val) vBIT(val, 0, 4)
10329221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_BOOST_LANE1(val) vBIT(val, 4, 4)
10330221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_BOOST_LANE2(val) vBIT(val, 8, 4)
10331221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_BOOST_LANE3(val) vBIT(val, 12, 4)
10332221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_ATTEN_LANE0(val) vBIT(val, 17, 3)
10333221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_ATTEN_LANE1(val) vBIT(val, 21, 3)
10334221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_ATTEN_LANE2(val) vBIT(val, 25, 3)
10335221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_ATTEN_LANE3(val) vBIT(val, 29, 3)
10336221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_CALC_LANE0	    mBIT(32)
10337221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_CALC_LANE1	    mBIT(33)
10338221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_CALC_LANE2	    mBIT(34)
10339221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_CALC_LANE3	    mBIT(35)
10340221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_CLK_ALIGN_LANE0 mBIT(36)
10341221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_CLK_ALIGN_LANE1 mBIT(37)
10342221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_CLK_ALIGN_LANE2 mBIT(38)
10343221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_CLK_ALIGN_LANE3 mBIT(39)
10344221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_CKO_EN_LANE0    mBIT(40)
10345221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_CKO_EN_LANE1    mBIT(41)
10346221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_CKO_EN_LANE2    mBIT(42)
10347221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_CKO_EN_LANE3    mBIT(43)
10348221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_EDGERATE_LANE0(val)	vBIT(val, 44, 2)
10349221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_EDGERATE_LANE1(val)	vBIT(val, 46, 2)
10350221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_EDGERATE_LANE2(val)	vBIT(val, 48, 2)
10351221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_EDGERATE_LANE3(val)	vBIT(val, 50, 2)
10352221167Sgnn#define	VXGE_HAL_XGXS_SERDES_TX_CFG_PORT_TX_LVL(val)	    vBIT(val, 55, 5)
10353221167Sgnn/* 0x09ce0 */	u64	xgxs_serdes_rx_cfg_port[2];
10354221167Sgnn#define	VXGE_HAL_XGXS_SERDES_RX_CFG_PORT_RX_ALIGN_EN_LANE0  mBIT(0)
10355221167Sgnn#define	VXGE_HAL_XGXS_SERDES_RX_CFG_PORT_RX_ALIGN_EN_LANE1  mBIT(1)
10356221167Sgnn#define	VXGE_HAL_XGXS_SERDES_RX_CFG_PORT_RX_ALIGN_EN_LANE2  mBIT(2)
10357221167Sgnn#define	VXGE_HAL_XGXS_SERDES_RX_CFG_PORT_RX_ALIGN_EN_LANE3  mBIT(3)
10358221167Sgnn#define	VXGE_HAL_XGXS_SERDES_RX_CFG_PORT_RX_EQ_VAL_LANE0(val) vBIT(val, 5, 3)
10359221167Sgnn#define	VXGE_HAL_XGXS_SERDES_RX_CFG_PORT_RX_EQ_VAL_LANE1(val) vBIT(val, 9, 3)
10360221167Sgnn#define	VXGE_HAL_XGXS_SERDES_RX_CFG_PORT_RX_EQ_VAL_LANE2(val) vBIT(val, 13, 3)
10361221167Sgnn#define	VXGE_HAL_XGXS_SERDES_RX_CFG_PORT_RX_EQ_VAL_LANE3(val) vBIT(val, 17, 3)
10362221167Sgnn#define	VXGE_HAL_XGXS_SERDES_RX_CFG_PORT_RX_DPLL_MODE_LANE0(val)\
10363221167Sgnn							    vBIT(val, 21, 3)
10364221167Sgnn#define	VXGE_HAL_XGXS_SERDES_RX_CFG_PORT_RX_DPLL_MODE_LANE1(val)\
10365221167Sgnn							    vBIT(val, 25, 3)
10366221167Sgnn#define	VXGE_HAL_XGXS_SERDES_RX_CFG_PORT_RX_DPLL_MODE_LANE2(val)\
10367221167Sgnn							    vBIT(val, 29, 3)
10368221167Sgnn#define	VXGE_HAL_XGXS_SERDES_RX_CFG_PORT_RX_DPLL_MODE_LANE3(val)\
10369221167Sgnn							    vBIT(val, 33, 3)
10370221167Sgnn/* 0x09cf0 */	u64	xgxs_serdes_extra_cfg_port[2];
10371221167Sgnn#define	VXGE_HAL_XGXS_SERDES_EXTRA_CFG_PORT_DPLL_RESET_LANE0 mBIT(0)
10372221167Sgnn#define	VXGE_HAL_XGXS_SERDES_EXTRA_CFG_PORT_DPLL_RESET_LANE1 mBIT(1)
10373221167Sgnn#define	VXGE_HAL_XGXS_SERDES_EXTRA_CFG_PORT_DPLL_RESET_LANE2 mBIT(2)
10374221167Sgnn#define	VXGE_HAL_XGXS_SERDES_EXTRA_CFG_PORT_DPLL_RESET_LANE3 mBIT(3)
10375221167Sgnn#define	VXGE_HAL_XGXS_SERDES_EXTRA_CFG_PORT_LOS_CTL_LANE0(val) vBIT(val, 4, 2)
10376221167Sgnn#define	VXGE_HAL_XGXS_SERDES_EXTRA_CFG_PORT_LOS_CTL_LANE1(val) vBIT(val, 6, 2)
10377221167Sgnn#define	VXGE_HAL_XGXS_SERDES_EXTRA_CFG_PORT_LOS_CTL_LANE2(val) vBIT(val, 8, 2)
10378221167Sgnn#define	VXGE_HAL_XGXS_SERDES_EXTRA_CFG_PORT_LOS_CTL_LANE3(val) vBIT(val, 10, 2)
10379221167Sgnn#define	VXGE_HAL_XGXS_SERDES_EXTRA_CFG_PORT_WIDE_XFACE	    mBIT(14)
10380221167Sgnn#define	VXGE_HAL_XGXS_SERDES_EXTRA_CFG_PORT_RTUNE_DO_TUNE   mBIT(15)
10381221167Sgnn#define	VXGE_HAL_XGXS_SERDES_EXTRA_CFG_PORT_LOS_LVL(val)    vBIT(val, 19, 5)
10382221167Sgnn#define	VXGE_HAL_XGXS_SERDES_EXTRA_CFG_PORT_CKO_ALIVE_CON(val) vBIT(val, 28, 2)
10383221167Sgnn#define	VXGE_HAL_XGXS_SERDES_EXTRA_CFG_PORT_MPLL_SS_EN	    mBIT(32)
10384221167Sgnn#define	VXGE_HAL_XGXS_SERDES_EXTRA_CFG_PORT_MPLL_INT_CTL(val) vBIT(val, 33, 3)
10385221167Sgnn#define	VXGE_HAL_XGXS_SERDES_EXTRA_CFG_PORT_MPLL_PROP_CTL(val) vBIT(val, 37, 3)
10386221167Sgnn/* 0x09d00 */	u64	xgxs_serdes_status_port[2];
10387221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_RX_COMMA_DET_LANE0(val)\
10388221167Sgnn							    vBIT(val, 0, 2)
10389221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_RX_COMMA_DET_LANE1(val)\
10390221167Sgnn							    vBIT(val, 2, 2)
10391221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_RX_COMMA_DET_LANE2(val)\
10392221167Sgnn							    vBIT(val, 4, 2)
10393221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_RX_COMMA_DET_LANE3(val)\
10394221167Sgnn							    vBIT(val, 6, 2)
10395221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_TX_RXPRES_LANE0 mBIT(8)
10396221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_TX_RXPRES_LANE1 mBIT(9)
10397221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_TX_RXPRES_LANE2 mBIT(10)
10398221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_TX_RXPRES_LANE3 mBIT(11)
10399221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_TX_DONE_LANE0 mBIT(12)
10400221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_TX_DONE_LANE1 mBIT(13)
10401221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_TX_DONE_LANE2 mBIT(14)
10402221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_TX_DONE_LANE3 mBIT(15)
10403221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_RX_PLL_STATE_LANE0 mBIT(16)
10404221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_RX_PLL_STATE_LANE1 mBIT(17)
10405221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_RX_PLL_STATE_LANE2 mBIT(18)
10406221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_RX_PLL_STATE_LANE3 mBIT(19)
10407221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_RX_VALID_LANE0 mBIT(20)
10408221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_RX_VALID_LANE1 mBIT(21)
10409221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_RX_VALID_LANE2 mBIT(22)
10410221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_RX_VALID_LANE3 mBIT(23)
10411221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_LOS_LANE0	    mBIT(24)
10412221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_LOS_LANE1	    mBIT(25)
10413221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_LOS_LANE2	    mBIT(26)
10414221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_LOS_LANE3	    mBIT(27)
10415221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_OP_DONE_ASSERTED	mBIT(30)
10416221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_OP_DONE_DEASSERTED mBIT(31)
10417221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_POWER_GOOD    mBIT(35)
10418221167Sgnn#define	VXGE_HAL_XGXS_SERDES_STATUS_PORT_XPRG_SERDES_INIT_COMPLETE mBIT(39)
10419221167Sgnn/* 0x09d10 */	u64	xgxs_serdes_cr_access_port[2];
10420221167Sgnn#define	VXGE_HAL_XGXS_SERDES_CR_ACCESS_PORT_WE		    mBIT(3)
10421221167Sgnn#define	VXGE_HAL_XGXS_SERDES_CR_ACCESS_PORT_STROBE	    mBIT(7)
10422221167Sgnn#define	VXGE_HAL_XGXS_SERDES_CR_ACCESS_PORT_ADDR(val)	    vBIT(val, 16, 16)
10423221167Sgnn#define	VXGE_HAL_XGXS_SERDES_CR_ACCESS_PORT_DATA(val)	    vBIT(val, 48, 16)
10424221167Sgnn	u8	unused09d40[0x09d40 - 0x09d20];
10425221167Sgnn
10426221167Sgnn/* 0x09d40 */	u64	xgxs_info_port[2];
10427221167Sgnn#define	VXGE_HAL_XGXS_INFO_PORT_XMACJ_INFO_0(val)	    vBIT(val, 0, 32)
10428221167Sgnn#define	VXGE_HAL_XGXS_INFO_PORT_XMACJ_INFO_1(val)	    vBIT(val, 32, 32)
10429221167Sgnn/* 0x09d50 */	u64	ratemgmt_cfg_port[2];
10430221167Sgnn#define	VXGE_HAL_RATEMGMT_CFG_PORT_MODE(val)		    vBIT(val, 2, 2)
10431221167Sgnn#define	VXGE_HAL_RATEMGMT_CFG_PORT_RATE			    mBIT(7)
10432221167Sgnn#define	VXGE_HAL_RATEMGMT_CFG_PORT_FIXED_USE_FSM	    mBIT(11)
10433221167Sgnn#define	VXGE_HAL_RATEMGMT_CFG_PORT_ANTP_USE_FSM		    mBIT(15)
10434221167Sgnn#define	VXGE_HAL_RATEMGMT_CFG_PORT_ANBE_USE_FSM		    mBIT(19)
10435221167Sgnn/* 0x09d60 */	u64	ratemgmt_status_port[2];
10436221167Sgnn#define	VXGE_HAL_RATEMGMT_STATUS_PORT_RATEMGMT_COMPLETE	    mBIT(3)
10437221167Sgnn#define	VXGE_HAL_RATEMGMT_STATUS_PORT_RATEMGMT_RATE	    mBIT(7)
10438221167Sgnn#define	VXGE_HAL_RATEMGMT_STATUS_PORT_RATEMGMT_MAC_MATCHES_PHY mBIT(11)
10439221167Sgnn	u8	unused09d80[0x09d80 - 0x09d70];
10440221167Sgnn
10441221167Sgnn/* 0x09d80 */	u64	ratemgmt_fixed_cfg_port[2];
10442221167Sgnn#define	VXGE_HAL_RATEMGMT_FIXED_CFG_PORT_RESTART	    mBIT(7)
10443221167Sgnn/* 0x09d90 */	u64	ratemgmt_antp_cfg_port[2];
10444221167Sgnn#define	VXGE_HAL_RATEMGMT_ANTP_CFG_PORT_RESTART		    mBIT(7)
10445221167Sgnn#define	VXGE_HAL_RATEMGMT_ANTP_CFG_PORT_USE_PREAMBLE_EXT_PHY mBIT(11)
10446221167Sgnn#define	VXGE_HAL_RATEMGMT_ANTP_CFG_PORT_USE_ACT_SEL	    mBIT(15)
10447221167Sgnn#define	VXGE_HAL_RATEMGMT_ANTP_CFG_PORT_T_RETRY_PHY_QUERY(val)\
10448221167Sgnn							    vBIT(val, 16, 4)
10449221167Sgnn#define	VXGE_HAL_RATEMGMT_ANTP_CFG_PORT_T_WAIT_MDIO_RESP(val)\
10450221167Sgnn							    vBIT(val, 20, 4)
10451221167Sgnn#define	VXGE_HAL_RATEMGMT_ANTP_CFG_PORT_T_LDOWN_REAUTO_RESP(val)\
10452221167Sgnn							    vBIT(val, 24, 4)
10453221167Sgnn#define	VXGE_HAL_RATEMGMT_ANTP_CFG_PORT_ADVERTISE_10G	    mBIT(31)
10454221167Sgnn#define	VXGE_HAL_RATEMGMT_ANTP_CFG_PORT_ADVERTISE_1G	    mBIT(35)
10455221167Sgnn/* 0x09da0 */	u64	ratemgmt_anbe_cfg_port[2];
10456221167Sgnn#define	VXGE_HAL_RATEMGMT_ANBE_CFG_PORT_RESTART	mBIT(7)
10457221167Sgnn#define	VXGE_HAL_RATEMGMT_ANBE_CFG_PORT_PARALLEL_DETECT_10G_KX4_ENABLE mBIT(11)
10458221167Sgnn#define	VXGE_HAL_RATEMGMT_ANBE_CFG_PORT_PARALLEL_DETECT_1G_KX_ENABLE mBIT(15)
10459221167Sgnn#define	VXGE_HAL_RATEMGMT_ANBE_CFG_PORT_T_SYNC_10G_KX4(val) vBIT(val, 16, 4)
10460221167Sgnn#define	VXGE_HAL_RATEMGMT_ANBE_CFG_PORT_T_SYNC_1G_KX(val)   vBIT(val, 20, 4)
10461221167Sgnn#define	VXGE_HAL_RATEMGMT_ANBE_CFG_PORT_T_DME_EXCHANGE(val) vBIT(val, 24, 4)
10462221167Sgnn#define	VXGE_HAL_RATEMGMT_ANBE_CFG_PORT_ADVERTISE_10G_KX4   mBIT(31)
10463221167Sgnn#define	VXGE_HAL_RATEMGMT_ANBE_CFG_PORT_ADVERTISE_1G_KX	    mBIT(35)
10464221167Sgnn/* 0x09db0 */	u64	anbe_cfg_port[2];
10465221167Sgnn#define	VXGE_HAL_ANBE_CFG_PORT_RESET_CFG_REGS(val)	    vBIT(val, 0, 8)
10466221167Sgnn#define	VXGE_HAL_ANBE_CFG_PORT_ALIGN_10G_KX4_OVERRIDE(val)  vBIT(val, 10, 2)
10467221167Sgnn#define	VXGE_HAL_ANBE_CFG_PORT_SYNC_1G_KX_OVERRIDE(val)	    vBIT(val, 14, 2)
10468221167Sgnn/* 0x09dc0 */	u64	anbe_mgr_ctrl_port[2];
10469221167Sgnn#define	VXGE_HAL_ANBE_MGR_CTRL_PORT_WE	mBIT(3)
10470221167Sgnn#define	VXGE_HAL_ANBE_MGR_CTRL_PORT_STROBE		    mBIT(7)
10471221167Sgnn#define	VXGE_HAL_ANBE_MGR_CTRL_PORT_ADDR(val)		    vBIT(val, 15, 9)
10472221167Sgnn#define	VXGE_HAL_ANBE_MGR_CTRL_PORT_DATA(val)		    vBIT(val, 32, 32)
10473221167Sgnn	u8	unused09de0[0x09de0 - 0x09dd0];
10474221167Sgnn
10475221167Sgnn/* 0x09de0 */	u64	anbe_fw_mstr_port[2];
10476221167Sgnn#define	VXGE_HAL_ANBE_FW_MSTR_PORT_CONNECT_BEAN_TO_SERDES   mBIT(3)
10477221167Sgnn#define	VXGE_HAL_ANBE_FW_MSTR_PORT_TX_ZEROES_TO_SERDES	    mBIT(7)
10478221167Sgnn/* 0x09df0 */	u64	anbe_hwfsm_gen_status_port[2];
10479221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_CHOSE_10G_KX4_USING_PD\
10480221167Sgnn							    mBIT(3)
10481221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_CHOSE_10G_KX4_USING_DME\
10482221167Sgnn							    mBIT(7)
10483221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_CHOSE_1G_KX_USING_PD\
10484221167Sgnn							    mBIT(11)
10485221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_CHOSE_1G_KX_USING_DME\
10486221167Sgnn							    mBIT(15)
10487221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_ANBEFSM_STATE(val)\
10488221167Sgnn							    vBIT(val, 18, 6)
10489221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_BEAN_NEXT_PAGE_RECEIVED\
10490221167Sgnn							    mBIT(27)
10491221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_BEAN_PARALLEL_DETECT_FAULT\
10492221167Sgnn							    mBIT(31)
10493221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_BEAN_BASE_PAGE_RECEIVED\
10494221167Sgnn							    mBIT(35)
10495221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_BEAN_AUTONEG_COMPLETE\
10496221167Sgnn							    mBIT(39)
10497221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_UNEXP_NP_BEFORE_BP\
10498221167Sgnn							    mBIT(43)
10499221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_UNEXP_AN_COMPL_BEFORE_BP\
10500221167Sgnn							    mBIT(47)
10501221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_UNEXP_AN_COMPL_BEFORE_NP\
10502221167Sgnn							    mBIT(51)
10503221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_UNEXP_MODE_WHEN_AN_COMPL\
10504221167Sgnn							    mBIT(55)
10505221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_COUNT_BP(val)\
10506221167Sgnn							    vBIT(val, 56, 4)
10507221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_GEN_STATUS_PORT_RATEMGMT_COUNT_NP(val)\
10508221167Sgnn							    vBIT(val, 60, 4)
10509221167Sgnn/* 0x09e00 */	u64	anbe_hwfsm_bp_status_port[2];
10510221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_FEC_ENABLE	mBIT(32)
10511221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_FEC_ABILITY	mBIT(33)
10512221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_10G_KR_CAPABLE	mBIT(40)
10513221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_10G_KX4_CAPABLE	mBIT(41)
10514221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_1G_KX_CAPABLE	mBIT(42)
10515221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_TX_NONCE(val)\
10516221167Sgnn							    vBIT(val, 43, 5)
10517221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_NP   mBIT(48)
10518221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_ACK  mBIT(49)
10519221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_REMOTE_FAULT mBIT(50)
10520221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_ASM_DIR mBIT(51)
10521221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_PAUSE mBIT(53)
10522221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_ECHOED_NONCE(val)\
10523221167Sgnn							    vBIT(val, 54, 5)
10524221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_SELECTOR_FIELD(val)\
10525221167Sgnn							    vBIT(val, 59, 5)
10526221167Sgnn/* 0x09e10 */	u64	anbe_hwfsm_np_status_port[2];
10527221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_NP_STATUS_PORT_RATEMGMT_NP_BITS_47_TO_32(val)\
10528221167Sgnn							    vBIT(val, 16, 16)
10529221167Sgnn#define	VXGE_HAL_ANBE_HWFSM_NP_STATUS_PORT_RATEMGMT_NP_BITS_31_TO_0(val)\
10530221167Sgnn							    vBIT(val, 32, 32)
10531221167Sgnn	u8	unused09e30[0x09e30 - 0x09e20];
10532221167Sgnn
10533221167Sgnn/* 0x09e30 */	u64	antp_gen_cfg_port[2];
10534221167Sgnn/* 0x09e40 */	u64	antp_hwfsm_gen_status_port[2];
10535221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_CHOSE_10G	mBIT(3)
10536221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_CHOSE_1G	mBIT(7)
10537221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_ANTPFSM_STATE(val)\
10538221167Sgnn							    vBIT(val, 10, 6)
10539221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_UNEXPECTED_TIMEOUT	mBIT(19)
10540221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_AUTONEG_COMPLETE	mBIT(23)
10541221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_UNEXPECTED_NO_LP_XNP\
10542221167Sgnn							    mBIT(27)
10543221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_GOT_LP_XNP	mBIT(31)
10544221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_UNEXPECTED_MESSAGE_CODE\
10545221167Sgnn							    mBIT(35)
10546221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_GOT_LP_MESSAGE_CODE_10G_1K\
10547221167Sgnn							    mBIT(39)
10548221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_UNEXPECTED_NO_HCD	mBIT(43)
10549221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_FOUND_HCD	mBIT(47)
10550221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_UNEXPECTED_INVALID_RATE\
10551221167Sgnn							    mBIT(51)
10552221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_VALID_RATE	mBIT(55)
10553221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_GEN_STATUS_PORT_RATEMGMT_PERSISTENT_LDOWN mBIT(59)
10554221167Sgnn/* 0x09e50 */	u64	antp_hwfsm_bp_status_port[2];
10555221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_NP	mBIT(0)
10556221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_ACK	mBIT(1)
10557221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_RF	mBIT(2)
10558221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_XNP	mBIT(3)
10559221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_ABILITY_FIELD(val)\
10560221167Sgnn								vBIT(val, 4, 7)
10561221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_BP_STATUS_PORT_RATEMGMT_BP_SELECTOR_FIELD(val)\
10562221167Sgnn								vBIT(val, 11, 5)
10563221167Sgnn/* 0x09e60 */	u64	antp_hwfsm_xnp_status_port[2];
10564221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_XNP_STATUS_PORT_RATEMGMT_XNP_NP	mBIT(0)
10565221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_XNP_STATUS_PORT_RATEMGMT_XNP_ACK	mBIT(1)
10566221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_XNP_STATUS_PORT_RATEMGMT_XNP_MP	mBIT(2)
10567221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_XNP_STATUS_PORT_RATEMGMT_XNP_ACK2	mBIT(3)
10568221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_XNP_STATUS_PORT_RATEMGMT_XNP_TOGGLE	mBIT(4)
10569221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_XNP_STATUS_PORT_RATEMGMT_XNP_MESSAGE_CODE(val)\
10570221167Sgnn							    vBIT(val, 5, 11)
10571221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_XNP_STATUS_PORT_RATEMGMT_XNP_UNF_CODE_FIELD1(val)\
10572221167Sgnn							    vBIT(val, 16, 16)
10573221167Sgnn#define	VXGE_HAL_ANTP_HWFSM_XNP_STATUS_PORT_RATEMGMT_XNP_UNF_CODE_FIELD2(val)\
10574221167Sgnn							    vBIT(val, 32, 16)
10575221167Sgnn/* 0x09e70 */	u64	mdio_mgr_access_port[2];
10576221167Sgnn#define	VXGE_HAL_MDIO_MGR_ACCESS_PORT_STROBE_ONE	    mBIT(3)
10577221167Sgnn#define	VXGE_HAL_MDIO_MGR_ACCESS_PORT_OP_TYPE(val)	    vBIT(val, 5, 3)
10578221167Sgnn#define	VXGE_HAL_MDIO_MGR_ACCESS_PORT_DEVAD(val)	    vBIT(val, 11, 5)
10579221167Sgnn#define	VXGE_HAL_MDIO_MGR_ACCESS_PORT_ADDR(val)		    vBIT(val, 16, 16)
10580221167Sgnn#define	VXGE_HAL_MDIO_MGR_ACCESS_PORT_DATA(val)		    vBIT(val, 32, 16)
10581221167Sgnn#define	VXGE_HAL_MDIO_MGR_ACCESS_PORT_ST_PATTERN(val)	    vBIT(val, 49, 2)
10582221167Sgnn#define	VXGE_HAL_MDIO_MGR_ACCESS_PORT_PREAMBLE		    mBIT(51)
10583221167Sgnn#define	VXGE_HAL_MDIO_MGR_ACCESS_PORT_PRTAD(val)	    vBIT(val, 55, 5)
10584221167Sgnn#define	VXGE_HAL_MDIO_MGR_ACCESS_PORT_STROBE_TWO	    mBIT(63)
10585221167Sgnn	u8	unused09ea0[0x09ea0 - 0x09e80];
10586221167Sgnn
10587221167Sgnn/* 0x09ea0 */	u64	mdio_gen_cfg_port[2];
10588221167Sgnn
10589221167Sgnn	u8	unused0a200[0x0a200 - 0x09eb0];
10590221167Sgnn
10591221167Sgnn/* 0x0a200 */	u64	xmac_vsport_choices_vh[17];
10592221167Sgnn#define	VXGE_HAL_XMAC_VSPORT_CHOICES_VH_VSPORT_VECTOR(val)  vBIT(val, 0, 17)
10593221167Sgnn	u8	unused0a400[0x0a400 - 0x0a288];
10594221167Sgnn
10595221167Sgnn/* 0x0a400 */	u64	rx_thresh_cfg_vp[17];
10596221167Sgnn#define	VXGE_HAL_RX_THRESH_CFG_VP_PAUSE_LOW_THR(val)	    vBIT(val, 0, 8)
10597221167Sgnn#define	VXGE_HAL_RX_THRESH_CFG_VP_PAUSE_HIGH_THR(val)	    vBIT(val, 8, 8)
10598221167Sgnn#define	VXGE_HAL_RX_THRESH_CFG_VP_RED_THR_0(val)	    vBIT(val, 16, 8)
10599221167Sgnn#define	VXGE_HAL_RX_THRESH_CFG_VP_RED_THR_1(val)	    vBIT(val, 24, 8)
10600221167Sgnn#define	VXGE_HAL_RX_THRESH_CFG_VP_RED_THR_2(val)	    vBIT(val, 32, 8)
10601221167Sgnn#define	VXGE_HAL_RX_THRESH_CFG_VP_RED_THR_3(val)	    vBIT(val, 40, 8)
10602221167Sgnn	u8	unused0ac00[0x0ac00 - 0x0a488];
10603221167Sgnn
10604221167Sgnn/* 0x0ac00 */	u64	fau_adaptive_lro_vpath_enable;
10605221167Sgnn#define	VXGE_HAL_FAU_ADAPTIVE_LRO_VPATH_ENABLE_EN(val)	    vBIT(val, 0, 17)
10606221167Sgnn/* 0x0ac08 */	u64	fau_adaptive_lro_base_sid_vp[17];
10607221167Sgnn#define	VXGE_HAL_FAU_ADAPTIVE_LRO_BASE_SID_VP_VALUE(val)    vBIT(val, 2, 6)
10608221167Sgnn#define	VXGE_HAL_FAU_ADAPTIVE_LRO_BASE_SID_VP_USE_HASH_WIDTH(val)\
10609221167Sgnn							    vBIT(val, 11, 5)
10610221167Sgnn
10611221167Sgnn} vxge_hal_mrpcim_reg_t;
10612221167Sgnn
10613221167Sgnn__EXTERN_END_DECLS
10614221167Sgnn
10615221167Sgnn#endif	/* VXGE_HAL_MRPCIM_REGS_H */
10616