1177867Sjfv/******************************************************************************
2169240Sjfv
3247064Sjfv  Copyright (c) 2001-2013, Intel Corporation
4169240Sjfv  All rights reserved.
5169240Sjfv
6169240Sjfv  Redistribution and use in source and binary forms, with or without
7169240Sjfv  modification, are permitted provided that the following conditions are met:
8169240Sjfv
9169240Sjfv   1. Redistributions of source code must retain the above copyright notice,
10169240Sjfv      this list of conditions and the following disclaimer.
11169240Sjfv
12169240Sjfv   2. Redistributions in binary form must reproduce the above copyright
13169240Sjfv      notice, this list of conditions and the following disclaimer in the
14169240Sjfv      documentation and/or other materials provided with the distribution.
15169240Sjfv
16169240Sjfv   3. Neither the name of the Intel Corporation nor the names of its
17169240Sjfv      contributors may be used to endorse or promote products derived from
18169240Sjfv      this software without specific prior written permission.
19169240Sjfv
20169240Sjfv  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
21169240Sjfv  AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22169240Sjfv  IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23169240Sjfv  ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
24169240Sjfv  LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25169240Sjfv  CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26169240Sjfv  SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27169240Sjfv  INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28169240Sjfv  CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29169240Sjfv  ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30169240Sjfv  POSSIBILITY OF SUCH DAMAGE.
31169240Sjfv
32177867Sjfv******************************************************************************/
33177867Sjfv/*$FreeBSD$*/
34169240Sjfv
35169240Sjfv#ifndef _E1000_DEFINES_H_
36169240Sjfv#define _E1000_DEFINES_H_
37169240Sjfv
38169240Sjfv/* Number of Transmit and Receive Descriptors must be a multiple of 8 */
39169240Sjfv#define REQ_TX_DESCRIPTOR_MULTIPLE  8
40169240Sjfv#define REQ_RX_DESCRIPTOR_MULTIPLE  8
41169240Sjfv
42169240Sjfv/* Definitions for power management and wakeup registers */
43169240Sjfv/* Wake Up Control */
44228386Sjfv#define E1000_WUC_APME		0x00000001 /* APM Enable */
45228386Sjfv#define E1000_WUC_PME_EN	0x00000002 /* PME Enable */
46256200Sjfv#define E1000_WUC_PME_STATUS	0x00000004 /* PME Status */
47256200Sjfv#define E1000_WUC_APMPME	0x00000008 /* Assert PME on APM Wakeup */
48228386Sjfv#define E1000_WUC_PHY_WAKE	0x00000100 /* if PHY supports wakeup */
49169240Sjfv
50169240Sjfv/* Wake Up Filter Control */
51228386Sjfv#define E1000_WUFC_LNKC	0x00000001 /* Link Status Change Wakeup Enable */
52228386Sjfv#define E1000_WUFC_MAG	0x00000002 /* Magic Packet Wakeup Enable */
53228386Sjfv#define E1000_WUFC_EX	0x00000004 /* Directed Exact Wakeup Enable */
54228386Sjfv#define E1000_WUFC_MC	0x00000008 /* Directed Multicast Wakeup Enable */
55228386Sjfv#define E1000_WUFC_BC	0x00000010 /* Broadcast Wakeup Enable */
56228386Sjfv#define E1000_WUFC_ARP	0x00000020 /* ARP Request Packet Wakeup Enable */
57228386Sjfv#define E1000_WUFC_IPV4	0x00000040 /* Directed IPv4 Packet Wakeup Enable */
58228386Sjfv#define E1000_WUFC_FLX0		0x00010000 /* Flexible Filter 0 Enable */
59169240Sjfv
60169240Sjfv/* Wake Up Status */
61228386Sjfv#define E1000_WUS_LNKC		E1000_WUFC_LNKC
62228386Sjfv#define E1000_WUS_MAG		E1000_WUFC_MAG
63228386Sjfv#define E1000_WUS_EX		E1000_WUFC_EX
64228386Sjfv#define E1000_WUS_MC		E1000_WUFC_MC
65228386Sjfv#define E1000_WUS_BC		E1000_WUFC_BC
66169240Sjfv
67169240Sjfv/* Extended Device Control */
68247064Sjfv#define E1000_CTRL_EXT_LPCD		0x00000004 /* LCD Power Cycle Done */
69228386Sjfv#define E1000_CTRL_EXT_SDP4_DATA	0x00000010 /* SW Definable Pin 4 data */
70228386Sjfv#define E1000_CTRL_EXT_SDP6_DATA	0x00000040 /* SW Definable Pin 6 data */
71228386Sjfv#define E1000_CTRL_EXT_SDP3_DATA	0x00000080 /* SW Definable Pin 3 data */
72176667Sjfv/* SDP 4/5 (bits 8,9) are reserved in >= 82575 */
73228386Sjfv#define E1000_CTRL_EXT_SDP4_DIR	0x00000100 /* Direction of SDP4 0=in 1=out */
74228386Sjfv#define E1000_CTRL_EXT_SDP6_DIR	0x00000400 /* Direction of SDP6 0=in 1=out */
75228386Sjfv#define E1000_CTRL_EXT_SDP3_DIR	0x00000800 /* Direction of SDP3 0=in 1=out */
76247064Sjfv#define E1000_CTRL_EXT_FORCE_SMBUS	0x00000800 /* Force SMBus mode */
77228386Sjfv#define E1000_CTRL_EXT_EE_RST	0x00002000 /* Reinitialize from EEPROM */
78181027Sjfv/* Physical Func Reset Done Indication */
79228386Sjfv#define E1000_CTRL_EXT_PFRSTD	0x00004000
80228386Sjfv#define E1000_CTRL_EXT_SPD_BYPS	0x00008000 /* Speed Select Bypass */
81228386Sjfv#define E1000_CTRL_EXT_RO_DIS	0x00020000 /* Relaxed Ordering disable */
82228386Sjfv#define E1000_CTRL_EXT_DMA_DYN_CLK_EN	0x00080000 /* DMA Dynamic Clk Gating */
83228386Sjfv#define E1000_CTRL_EXT_LINK_MODE_MASK	0x00C00000
84228386Sjfv/* Offset of the link mode field in Ctrl Ext register */
85228386Sjfv#define E1000_CTRL_EXT_LINK_MODE_OFFSET	22
86228386Sjfv#define E1000_CTRL_EXT_LINK_MODE_1000BASE_KX	0x00400000
87228386Sjfv#define E1000_CTRL_EXT_LINK_MODE_GMII	0x00000000
88228386Sjfv#define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES	0x00C00000
89228386Sjfv#define E1000_CTRL_EXT_LINK_MODE_SGMII	0x00800000
90228386Sjfv#define E1000_CTRL_EXT_EIAME		0x01000000
91228386Sjfv#define E1000_CTRL_EXT_IRCA		0x00000001
92228386Sjfv#define E1000_CTRL_EXT_DRV_LOAD		0x10000000 /* Drv loaded bit for FW */
93228386Sjfv#define E1000_CTRL_EXT_IAME		0x08000000 /* Int ACK Auto-mask */
94228386Sjfv#define E1000_CTRL_EXT_PBA_CLR		0x80000000 /* PBA Clear */
95228386Sjfv#define E1000_CTRL_EXT_LSECCK		0x00001000
96228386Sjfv#define E1000_CTRL_EXT_PHYPDEN		0x00100000
97228386Sjfv#define E1000_I2CCMD_REG_ADDR_SHIFT	16
98228386Sjfv#define E1000_I2CCMD_PHY_ADDR_SHIFT	24
99228386Sjfv#define E1000_I2CCMD_OPCODE_READ	0x08000000
100228386Sjfv#define E1000_I2CCMD_OPCODE_WRITE	0x00000000
101228386Sjfv#define E1000_I2CCMD_READY		0x20000000
102228386Sjfv#define E1000_I2CCMD_ERROR		0x80000000
103228386Sjfv#define E1000_I2CCMD_SFP_DATA_ADDR(a)	(0x0000 + (a))
104228386Sjfv#define E1000_I2CCMD_SFP_DIAG_ADDR(a)	(0x0100 + (a))
105228386Sjfv#define E1000_MAX_SGMII_PHY_REG_ADDR	255
106228386Sjfv#define E1000_I2CCMD_PHY_TIMEOUT	200
107228386Sjfv#define E1000_IVAR_VALID	0x80
108228386Sjfv#define E1000_GPIE_NSICR	0x00000001
109228386Sjfv#define E1000_GPIE_MSIX_MODE	0x00000010
110228386Sjfv#define E1000_GPIE_EIAME	0x40000000
111228386Sjfv#define E1000_GPIE_PBA		0x80000000
112169240Sjfv
113176667Sjfv/* Receive Descriptor bit definitions */
114228386Sjfv#define E1000_RXD_STAT_DD	0x01    /* Descriptor Done */
115228386Sjfv#define E1000_RXD_STAT_EOP	0x02    /* End of Packet */
116228386Sjfv#define E1000_RXD_STAT_IXSM	0x04    /* Ignore checksum */
117228386Sjfv#define E1000_RXD_STAT_VP	0x08    /* IEEE VLAN Packet */
118228386Sjfv#define E1000_RXD_STAT_UDPCS	0x10    /* UDP xsum calculated */
119228386Sjfv#define E1000_RXD_STAT_TCPCS	0x20    /* TCP xsum calculated */
120228386Sjfv#define E1000_RXD_STAT_IPCS	0x40    /* IP xsum calculated */
121228386Sjfv#define E1000_RXD_STAT_PIF	0x80    /* passed in-exact filter */
122228386Sjfv#define E1000_RXD_STAT_IPIDV	0x200   /* IP identification valid */
123228386Sjfv#define E1000_RXD_STAT_UDPV	0x400   /* Valid UDP checksum */
124228386Sjfv#define E1000_RXD_STAT_DYNINT	0x800   /* Pkt caused INT via DYNINT */
125228386Sjfv#define E1000_RXD_ERR_CE	0x01    /* CRC Error */
126228386Sjfv#define E1000_RXD_ERR_SE	0x02    /* Symbol Error */
127228386Sjfv#define E1000_RXD_ERR_SEQ	0x04    /* Sequence Error */
128228386Sjfv#define E1000_RXD_ERR_CXE	0x10    /* Carrier Extension Error */
129228386Sjfv#define E1000_RXD_ERR_TCPE	0x20    /* TCP/UDP Checksum Error */
130228386Sjfv#define E1000_RXD_ERR_IPE	0x40    /* IP Checksum Error */
131228386Sjfv#define E1000_RXD_ERR_RXE	0x80    /* Rx Data Error */
132228386Sjfv#define E1000_RXD_SPC_VLAN_MASK	0x0FFF  /* VLAN ID is in lower 12 bits */
133169240Sjfv
134247064Sjfv#define E1000_RXDEXT_STATERR_TST	0x00000100 /* Time Stamp taken */
135228386Sjfv#define E1000_RXDEXT_STATERR_LB		0x00040000
136228386Sjfv#define E1000_RXDEXT_STATERR_CE		0x01000000
137228386Sjfv#define E1000_RXDEXT_STATERR_SE		0x02000000
138228386Sjfv#define E1000_RXDEXT_STATERR_SEQ	0x04000000
139228386Sjfv#define E1000_RXDEXT_STATERR_CXE	0x10000000
140228386Sjfv#define E1000_RXDEXT_STATERR_TCPE	0x20000000
141228386Sjfv#define E1000_RXDEXT_STATERR_IPE	0x40000000
142228386Sjfv#define E1000_RXDEXT_STATERR_RXE	0x80000000
143169240Sjfv
144169240Sjfv/* mask to determine if packets should be dropped due to frame errors */
145169240Sjfv#define E1000_RXD_ERR_FRAME_ERR_MASK ( \
146228386Sjfv	E1000_RXD_ERR_CE  |		\
147228386Sjfv	E1000_RXD_ERR_SE  |		\
148228386Sjfv	E1000_RXD_ERR_SEQ |		\
149228386Sjfv	E1000_RXD_ERR_CXE |		\
150228386Sjfv	E1000_RXD_ERR_RXE)
151169240Sjfv
152169240Sjfv/* Same mask, but for extended and packet split descriptors */
153169240Sjfv#define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
154228386Sjfv	E1000_RXDEXT_STATERR_CE  |	\
155228386Sjfv	E1000_RXDEXT_STATERR_SE  |	\
156228386Sjfv	E1000_RXDEXT_STATERR_SEQ |	\
157228386Sjfv	E1000_RXDEXT_STATERR_CXE |	\
158228386Sjfv	E1000_RXDEXT_STATERR_RXE)
159169240Sjfv
160228386Sjfv#define E1000_MRQC_RSS_FIELD_MASK		0xFFFF0000
161228386Sjfv#define E1000_MRQC_RSS_FIELD_IPV4_TCP		0x00010000
162228386Sjfv#define E1000_MRQC_RSS_FIELD_IPV4		0x00020000
163228386Sjfv#define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX	0x00040000
164228386Sjfv#define E1000_MRQC_RSS_FIELD_IPV6		0x00100000
165228386Sjfv#define E1000_MRQC_RSS_FIELD_IPV6_TCP		0x00200000
166169240Sjfv
167228386Sjfv#define E1000_RXDPS_HDRSTAT_HDRSP		0x00008000
168169240Sjfv
169169240Sjfv/* Management Control */
170228386Sjfv#define E1000_MANC_SMBUS_EN	0x00000001 /* SMBus Enabled - RO */
171228386Sjfv#define E1000_MANC_ASF_EN	0x00000002 /* ASF Enabled - RO */
172228386Sjfv#define E1000_MANC_ARP_EN	0x00002000 /* Enable ARP Request Filtering */
173228386Sjfv#define E1000_MANC_RCV_TCO_EN	0x00020000 /* Receive TCO Packets Enabled */
174228386Sjfv#define E1000_MANC_BLK_PHY_RST_ON_IDE	0x00040000 /* Block phy resets */
175173788Sjfv/* Enable MAC address filtering */
176228386Sjfv#define E1000_MANC_EN_MAC_ADDR_FILTER	0x00100000
177173788Sjfv/* Enable MNG packets to host memory */
178228386Sjfv#define E1000_MANC_EN_MNG2HOST		0x00200000
179169240Sjfv
180228386Sjfv#define E1000_MANC2H_PORT_623		0x00000020 /* Port 0x26f */
181228386Sjfv#define E1000_MANC2H_PORT_664		0x00000040 /* Port 0x298 */
182228386Sjfv#define E1000_MDEF_PORT_623		0x00000800 /* Port 0x26f */
183228386Sjfv#define E1000_MDEF_PORT_664		0x00000400 /* Port 0x298 */
184205869Sjfv
185169240Sjfv/* Receive Control */
186228386Sjfv#define E1000_RCTL_RST		0x00000001 /* Software reset */
187228386Sjfv#define E1000_RCTL_EN		0x00000002 /* enable */
188228386Sjfv#define E1000_RCTL_SBP		0x00000004 /* store bad packet */
189228386Sjfv#define E1000_RCTL_UPE		0x00000008 /* unicast promisc enable */
190228386Sjfv#define E1000_RCTL_MPE		0x00000010 /* multicast promisc enable */
191228386Sjfv#define E1000_RCTL_LPE		0x00000020 /* long packet enable */
192228386Sjfv#define E1000_RCTL_LBM_NO	0x00000000 /* no loopback mode */
193228386Sjfv#define E1000_RCTL_LBM_MAC	0x00000040 /* MAC loopback mode */
194228386Sjfv#define E1000_RCTL_LBM_TCVR	0x000000C0 /* tcvr loopback mode */
195228386Sjfv#define E1000_RCTL_DTYP_PS	0x00000400 /* Packet Split descriptor */
196228386Sjfv#define E1000_RCTL_RDMTS_HALF	0x00000000 /* Rx desc min thresh size */
197228386Sjfv#define E1000_RCTL_MO_SHIFT	12 /* multicast offset shift */
198228386Sjfv#define E1000_RCTL_MO_3		0x00003000 /* multicast offset 15:4 */
199228386Sjfv#define E1000_RCTL_BAM		0x00008000 /* broadcast enable */
200169240Sjfv/* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */
201228386Sjfv#define E1000_RCTL_SZ_2048	0x00000000 /* Rx buffer size 2048 */
202228386Sjfv#define E1000_RCTL_SZ_1024	0x00010000 /* Rx buffer size 1024 */
203228386Sjfv#define E1000_RCTL_SZ_512	0x00020000 /* Rx buffer size 512 */
204228386Sjfv#define E1000_RCTL_SZ_256	0x00030000 /* Rx buffer size 256 */
205169240Sjfv/* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */
206228386Sjfv#define E1000_RCTL_SZ_16384	0x00010000 /* Rx buffer size 16384 */
207228386Sjfv#define E1000_RCTL_SZ_8192	0x00020000 /* Rx buffer size 8192 */
208228386Sjfv#define E1000_RCTL_SZ_4096	0x00030000 /* Rx buffer size 4096 */
209228386Sjfv#define E1000_RCTL_VFE		0x00040000 /* vlan filter enable */
210228386Sjfv#define E1000_RCTL_CFIEN	0x00080000 /* canonical form enable */
211228386Sjfv#define E1000_RCTL_CFI		0x00100000 /* canonical form indicator */
212228386Sjfv#define E1000_RCTL_DPF		0x00400000 /* discard pause frames */
213228386Sjfv#define E1000_RCTL_PMCF		0x00800000 /* pass MAC control frames */
214228386Sjfv#define E1000_RCTL_BSEX		0x02000000 /* Buffer size extension */
215228386Sjfv#define E1000_RCTL_SECRC	0x04000000 /* Strip Ethernet CRC */
216169240Sjfv
217247064Sjfv/* Use byte values for the following shift parameters
218169240Sjfv * Usage:
219169240Sjfv *     psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) &
220228386Sjfv *		  E1000_PSRCTL_BSIZE0_MASK) |
221228386Sjfv *		((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) &
222228386Sjfv *		  E1000_PSRCTL_BSIZE1_MASK) |
223228386Sjfv *		((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) &
224228386Sjfv *		  E1000_PSRCTL_BSIZE2_MASK) |
225228386Sjfv *		((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |;
226228386Sjfv *		  E1000_PSRCTL_BSIZE3_MASK))
227169240Sjfv * where value0 = [128..16256],  default=256
228169240Sjfv *       value1 = [1024..64512], default=4096
229169240Sjfv *       value2 = [0..64512],    default=4096
230169240Sjfv *       value3 = [0..64512],    default=0
231169240Sjfv */
232169240Sjfv
233228386Sjfv#define E1000_PSRCTL_BSIZE0_MASK	0x0000007F
234228386Sjfv#define E1000_PSRCTL_BSIZE1_MASK	0x00003F00
235228386Sjfv#define E1000_PSRCTL_BSIZE2_MASK	0x003F0000
236228386Sjfv#define E1000_PSRCTL_BSIZE3_MASK	0x3F000000
237169240Sjfv
238228386Sjfv#define E1000_PSRCTL_BSIZE0_SHIFT	7    /* Shift _right_ 7 */
239228386Sjfv#define E1000_PSRCTL_BSIZE1_SHIFT	2    /* Shift _right_ 2 */
240228386Sjfv#define E1000_PSRCTL_BSIZE2_SHIFT	6    /* Shift _left_ 6 */
241228386Sjfv#define E1000_PSRCTL_BSIZE3_SHIFT	14   /* Shift _left_ 14 */
242169240Sjfv
243169240Sjfv/* SWFW_SYNC Definitions */
244228386Sjfv#define E1000_SWFW_EEP_SM	0x01
245228386Sjfv#define E1000_SWFW_PHY0_SM	0x02
246228386Sjfv#define E1000_SWFW_PHY1_SM	0x04
247228386Sjfv#define E1000_SWFW_CSR_SM	0x08
248228386Sjfv#define E1000_SWFW_PHY2_SM	0x20
249228386Sjfv#define E1000_SWFW_PHY3_SM	0x40
250228386Sjfv#define E1000_SWFW_SW_MNG_SM	0x400
251169240Sjfv
252169240Sjfv/* Device Control */
253228386Sjfv#define E1000_CTRL_FD		0x00000001  /* Full duplex.0=half; 1=full */
254228386Sjfv#define E1000_CTRL_PRIOR	0x00000004  /* Priority on PCI. 0=rx,1=fair */
255194865Sjfv#define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master reqs */
256228386Sjfv#define E1000_CTRL_LRST		0x00000008  /* Link reset. 0=normal,1=reset */
257228386Sjfv#define E1000_CTRL_ASDE		0x00000020  /* Auto-speed detect enable */
258228386Sjfv#define E1000_CTRL_SLU		0x00000040  /* Set link up (Force Link) */
259228386Sjfv#define E1000_CTRL_ILOS		0x00000080  /* Invert Loss-Of Signal */
260228386Sjfv#define E1000_CTRL_SPD_SEL	0x00000300  /* Speed Select Mask */
261228386Sjfv#define E1000_CTRL_SPD_10	0x00000000  /* Force 10Mb */
262228386Sjfv#define E1000_CTRL_SPD_100	0x00000100  /* Force 100Mb */
263228386Sjfv#define E1000_CTRL_SPD_1000	0x00000200  /* Force 1Gb */
264228386Sjfv#define E1000_CTRL_FRCSPD	0x00000800  /* Force Speed */
265228386Sjfv#define E1000_CTRL_FRCDPX	0x00001000  /* Force Duplex */
266228386Sjfv#define E1000_CTRL_LANPHYPC_OVERRIDE	0x00010000 /* SW control of LANPHYPC */
267228386Sjfv#define E1000_CTRL_LANPHYPC_VALUE	0x00020000 /* SW value of LANPHYPC */
268247064Sjfv#define E1000_CTRL_MEHE		0x00080000 /* Memory Error Handling Enable */
269228386Sjfv#define E1000_CTRL_SWDPIN0	0x00040000 /* SWDPIN 0 value */
270228386Sjfv#define E1000_CTRL_SWDPIN1	0x00080000 /* SWDPIN 1 value */
271228386Sjfv#define E1000_CTRL_SWDPIN2	0x00100000 /* SWDPIN 2 value */
272228386Sjfv#define E1000_CTRL_ADVD3WUC	0x00100000 /* D3 WUC */
273247064Sjfv#define E1000_CTRL_EN_PHY_PWR_MGMT	0x00200000 /* PHY PM enable */
274228386Sjfv#define E1000_CTRL_SWDPIN3	0x00200000 /* SWDPIN 3 value */
275228386Sjfv#define E1000_CTRL_SWDPIO0	0x00400000 /* SWDPIN 0 Input or output */
276228386Sjfv#define E1000_CTRL_SWDPIO2	0x01000000 /* SWDPIN 2 input or output */
277228386Sjfv#define E1000_CTRL_SWDPIO3	0x02000000 /* SWDPIN 3 input or output */
278228386Sjfv#define E1000_CTRL_RST		0x04000000 /* Global reset */
279228386Sjfv#define E1000_CTRL_RFCE		0x08000000 /* Receive Flow Control enable */
280228386Sjfv#define E1000_CTRL_TFCE		0x10000000 /* Transmit flow control enable */
281228386Sjfv#define E1000_CTRL_VME		0x40000000 /* IEEE VLAN mode enable */
282228386Sjfv#define E1000_CTRL_PHY_RST	0x80000000 /* PHY Reset */
283228386Sjfv#define E1000_CTRL_I2C_ENA	0x02000000 /* I2C enable */
284169240Sjfv
285228386Sjfv#define E1000_CTRL_MDIO_DIR		E1000_CTRL_SWDPIO2
286228386Sjfv#define E1000_CTRL_MDIO			E1000_CTRL_SWDPIN2
287228386Sjfv#define E1000_CTRL_MDC_DIR		E1000_CTRL_SWDPIO3
288228386Sjfv#define E1000_CTRL_MDC			E1000_CTRL_SWDPIN3
289169240Sjfv
290228386Sjfv#define E1000_CONNSW_ENRGSRC		0x4
291247064Sjfv#define E1000_CONNSW_PHYSD		0x400
292256200Sjfv#define E1000_CONNSW_PHY_PDN		0x800
293247064Sjfv#define E1000_CONNSW_SERDESD		0x200
294256200Sjfv#define E1000_CONNSW_AUTOSENSE_CONF	0x2
295256200Sjfv#define E1000_CONNSW_AUTOSENSE_EN	0x1
296228386Sjfv#define E1000_PCS_CFG_PCS_EN		8
297228386Sjfv#define E1000_PCS_LCTL_FLV_LINK_UP	1
298228386Sjfv#define E1000_PCS_LCTL_FSV_10		0
299228386Sjfv#define E1000_PCS_LCTL_FSV_100		2
300228386Sjfv#define E1000_PCS_LCTL_FSV_1000		4
301228386Sjfv#define E1000_PCS_LCTL_FDV_FULL		8
302228386Sjfv#define E1000_PCS_LCTL_FSD		0x10
303228386Sjfv#define E1000_PCS_LCTL_FORCE_LINK	0x20
304228386Sjfv#define E1000_PCS_LCTL_FORCE_FCTRL	0x80
305228386Sjfv#define E1000_PCS_LCTL_AN_ENABLE	0x10000
306228386Sjfv#define E1000_PCS_LCTL_AN_RESTART	0x20000
307228386Sjfv#define E1000_PCS_LCTL_AN_TIMEOUT	0x40000
308228386Sjfv#define E1000_ENABLE_SERDES_LOOPBACK	0x0410
309169240Sjfv
310228386Sjfv#define E1000_PCS_LSTS_LINK_OK		1
311228386Sjfv#define E1000_PCS_LSTS_SPEED_100	2
312228386Sjfv#define E1000_PCS_LSTS_SPEED_1000	4
313228386Sjfv#define E1000_PCS_LSTS_DUPLEX_FULL	8
314228386Sjfv#define E1000_PCS_LSTS_SYNK_OK		0x10
315228386Sjfv#define E1000_PCS_LSTS_AN_COMPLETE	0x10000
316169240Sjfv
317169240Sjfv/* Device Status */
318228386Sjfv#define E1000_STATUS_FD			0x00000001 /* Duplex 0=half 1=full */
319228386Sjfv#define E1000_STATUS_LU			0x00000002 /* Link up.0=no,1=link */
320228386Sjfv#define E1000_STATUS_FUNC_MASK		0x0000000C /* PCI Function Mask */
321228386Sjfv#define E1000_STATUS_FUNC_SHIFT		2
322228386Sjfv#define E1000_STATUS_FUNC_1		0x00000004 /* Function 1 */
323228386Sjfv#define E1000_STATUS_TXOFF		0x00000010 /* transmission paused */
324247064Sjfv#define E1000_STATUS_SPEED_MASK	0x000000C0
325228386Sjfv#define E1000_STATUS_SPEED_10		0x00000000 /* Speed 10Mb/s */
326228386Sjfv#define E1000_STATUS_SPEED_100		0x00000040 /* Speed 100Mb/s */
327228386Sjfv#define E1000_STATUS_SPEED_1000		0x00000080 /* Speed 1000Mb/s */
328228386Sjfv#define E1000_STATUS_LAN_INIT_DONE	0x00000200 /* Lan Init Compltn by NVM */
329228386Sjfv#define E1000_STATUS_PHYRA		0x00000400 /* PHY Reset Asserted */
330228386Sjfv#define E1000_STATUS_GIO_MASTER_ENABLE	0x00080000 /* Master request status */
331228386Sjfv#define E1000_STATUS_PCI66		0x00000800 /* In 66Mhz slot */
332228386Sjfv#define E1000_STATUS_BUS64		0x00001000 /* In 64 bit slot */
333256200Sjfv#define E1000_STATUS_2P5_SKU		0x00001000 /* Val of 2.5GBE SKU strap */
334256200Sjfv#define E1000_STATUS_2P5_SKU_OVER	0x00002000 /* Val of 2.5GBE SKU Over */
335228386Sjfv#define E1000_STATUS_PCIX_MODE		0x00002000 /* PCI-X mode */
336228386Sjfv#define E1000_STATUS_PCIX_SPEED		0x0000C000 /* PCI-X bus speed */
337169240Sjfv
338176667Sjfv/* Constants used to interpret the masked PCI-X bus speed. */
339228386Sjfv#define E1000_STATUS_PCIX_SPEED_66	0x00000000 /* PCI-X bus spd 50-66MHz */
340228386Sjfv#define E1000_STATUS_PCIX_SPEED_100	0x00004000 /* PCI-X bus spd 66-100MHz */
341228386Sjfv#define E1000_STATUS_PCIX_SPEED_133	0x00008000 /* PCI-X bus spd 100-133MHz*/
342169240Sjfv
343228386Sjfv#define SPEED_10	10
344228386Sjfv#define SPEED_100	100
345228386Sjfv#define SPEED_1000	1000
346256200Sjfv#define SPEED_2500	2500
347228386Sjfv#define HALF_DUPLEX	1
348228386Sjfv#define FULL_DUPLEX	2
349169240Sjfv
350228386Sjfv#define PHY_FORCE_TIME	20
351169240Sjfv
352228386Sjfv#define ADVERTISE_10_HALF		0x0001
353228386Sjfv#define ADVERTISE_10_FULL		0x0002
354228386Sjfv#define ADVERTISE_100_HALF		0x0004
355228386Sjfv#define ADVERTISE_100_FULL		0x0008
356228386Sjfv#define ADVERTISE_1000_HALF		0x0010 /* Not used, just FYI */
357228386Sjfv#define ADVERTISE_1000_FULL		0x0020
358169240Sjfv
359169240Sjfv/* 1000/H is not supported, nor spec-compliant. */
360228386Sjfv#define E1000_ALL_SPEED_DUPLEX	( \
361228386Sjfv	ADVERTISE_10_HALF | ADVERTISE_10_FULL | ADVERTISE_100_HALF | \
362228386Sjfv	ADVERTISE_100_FULL | ADVERTISE_1000_FULL)
363228386Sjfv#define E1000_ALL_NOT_GIG	( \
364228386Sjfv	ADVERTISE_10_HALF | ADVERTISE_10_FULL | ADVERTISE_100_HALF | \
365228386Sjfv	ADVERTISE_100_FULL)
366228386Sjfv#define E1000_ALL_100_SPEED	(ADVERTISE_100_HALF | ADVERTISE_100_FULL)
367228386Sjfv#define E1000_ALL_10_SPEED	(ADVERTISE_10_HALF | ADVERTISE_10_FULL)
368228386Sjfv#define E1000_ALL_HALF_DUPLEX	(ADVERTISE_10_HALF | ADVERTISE_100_HALF)
369169240Sjfv
370228386Sjfv#define AUTONEG_ADVERTISE_SPEED_DEFAULT		E1000_ALL_SPEED_DUPLEX
371169240Sjfv
372169240Sjfv/* LED Control */
373228386Sjfv#define E1000_PHY_LED0_MODE_MASK	0x00000007
374228386Sjfv#define E1000_PHY_LED0_IVRT		0x00000008
375228386Sjfv#define E1000_PHY_LED0_MASK		0x0000001F
376194865Sjfv
377228386Sjfv#define E1000_LEDCTL_LED0_MODE_MASK	0x0000000F
378228386Sjfv#define E1000_LEDCTL_LED0_MODE_SHIFT	0
379228386Sjfv#define E1000_LEDCTL_LED0_IVRT		0x00000040
380228386Sjfv#define E1000_LEDCTL_LED0_BLINK		0x00000080
381169240Sjfv
382228386Sjfv#define E1000_LEDCTL_MODE_LINK_UP	0x2
383228386Sjfv#define E1000_LEDCTL_MODE_LED_ON	0xE
384228386Sjfv#define E1000_LEDCTL_MODE_LED_OFF	0xF
385169240Sjfv
386169240Sjfv/* Transmit Descriptor bit definitions */
387228386Sjfv#define E1000_TXD_DTYP_D	0x00100000 /* Data Descriptor */
388228386Sjfv#define E1000_TXD_DTYP_C	0x00000000 /* Context Descriptor */
389228386Sjfv#define E1000_TXD_POPTS_IXSM	0x01       /* Insert IP checksum */
390228386Sjfv#define E1000_TXD_POPTS_TXSM	0x02       /* Insert TCP/UDP checksum */
391228386Sjfv#define E1000_TXD_CMD_EOP	0x01000000 /* End of Packet */
392228386Sjfv#define E1000_TXD_CMD_IFCS	0x02000000 /* Insert FCS (Ethernet CRC) */
393228386Sjfv#define E1000_TXD_CMD_IC	0x04000000 /* Insert Checksum */
394228386Sjfv#define E1000_TXD_CMD_RS	0x08000000 /* Report Status */
395228386Sjfv#define E1000_TXD_CMD_RPS	0x10000000 /* Report Packet Sent */
396228386Sjfv#define E1000_TXD_CMD_DEXT	0x20000000 /* Desc extension (0 = legacy) */
397228386Sjfv#define E1000_TXD_CMD_VLE	0x40000000 /* Add VLAN tag */
398228386Sjfv#define E1000_TXD_CMD_IDE	0x80000000 /* Enable Tidv register */
399228386Sjfv#define E1000_TXD_STAT_DD	0x00000001 /* Descriptor Done */
400228386Sjfv#define E1000_TXD_STAT_EC	0x00000002 /* Excess Collisions */
401228386Sjfv#define E1000_TXD_STAT_LC	0x00000004 /* Late Collisions */
402228386Sjfv#define E1000_TXD_STAT_TU	0x00000008 /* Transmit underrun */
403228386Sjfv#define E1000_TXD_CMD_TCP	0x01000000 /* TCP packet */
404228386Sjfv#define E1000_TXD_CMD_IP	0x02000000 /* IP packet */
405228386Sjfv#define E1000_TXD_CMD_TSE	0x04000000 /* TCP Seg enable */
406228386Sjfv#define E1000_TXD_STAT_TC	0x00000004 /* Tx Underrun */
407228386Sjfv#define E1000_TXD_EXTCMD_TSTAMP	0x00000010 /* IEEE1588 Timestamp packet */
408169240Sjfv
409169240Sjfv/* Transmit Control */
410228386Sjfv#define E1000_TCTL_EN		0x00000002 /* enable Tx */
411228386Sjfv#define E1000_TCTL_PSP		0x00000008 /* pad short packets */
412228386Sjfv#define E1000_TCTL_CT		0x00000ff0 /* collision threshold */
413228386Sjfv#define E1000_TCTL_COLD		0x003ff000 /* collision distance */
414228386Sjfv#define E1000_TCTL_RTLC		0x01000000 /* Re-transmit on late collision */
415228386Sjfv#define E1000_TCTL_MULR		0x10000000 /* Multiple request support */
416169240Sjfv
417169240Sjfv/* Transmit Arbitration Count */
418228386Sjfv#define E1000_TARC0_ENABLE	0x00000400 /* Enable Tx Queue 0 */
419169240Sjfv
420169240Sjfv/* SerDes Control */
421228386Sjfv#define E1000_SCTL_DISABLE_SERDES_LOOPBACK	0x0400
422247064Sjfv#define E1000_SCTL_ENABLE_SERDES_LOOPBACK	0x0410
423169240Sjfv
424169240Sjfv/* Receive Checksum Control */
425228386Sjfv#define E1000_RXCSUM_IPOFL	0x00000100 /* IPv4 checksum offload */
426228386Sjfv#define E1000_RXCSUM_TUOFL	0x00000200 /* TCP / UDP checksum offload */
427228386Sjfv#define E1000_RXCSUM_CRCOFL	0x00000800 /* CRC32 offload enable */
428228386Sjfv#define E1000_RXCSUM_IPPCSE	0x00001000 /* IP payload checksum enable */
429228386Sjfv#define E1000_RXCSUM_PCSD	0x00002000 /* packet checksum disabled */
430169240Sjfv
431169240Sjfv/* Header split receive */
432228386Sjfv#define E1000_RFCTL_NFSW_DIS		0x00000040
433228386Sjfv#define E1000_RFCTL_NFSR_DIS		0x00000080
434228386Sjfv#define E1000_RFCTL_ACK_DIS		0x00001000
435228386Sjfv#define E1000_RFCTL_EXTEN		0x00008000
436228386Sjfv#define E1000_RFCTL_IPV6_EX_DIS		0x00010000
437228386Sjfv#define E1000_RFCTL_NEW_IPV6_EXT_DIS	0x00020000
438228386Sjfv#define E1000_RFCTL_LEF			0x00040000
439169240Sjfv
440169240Sjfv/* Collision related configuration parameters */
441228386Sjfv#define E1000_COLLISION_THRESHOLD	15
442228386Sjfv#define E1000_CT_SHIFT			4
443228386Sjfv#define E1000_COLLISION_DISTANCE	63
444228386Sjfv#define E1000_COLD_SHIFT		12
445169240Sjfv
446169240Sjfv/* Default values for the transmit IPG register */
447228386Sjfv#define DEFAULT_82542_TIPG_IPGT		10
448228386Sjfv#define DEFAULT_82543_TIPG_IPGT_FIBER	9
449228386Sjfv#define DEFAULT_82543_TIPG_IPGT_COPPER	8
450169240Sjfv
451228386Sjfv#define E1000_TIPG_IPGT_MASK		0x000003FF
452169240Sjfv
453228386Sjfv#define DEFAULT_82542_TIPG_IPGR1	2
454228386Sjfv#define DEFAULT_82543_TIPG_IPGR1	8
455228386Sjfv#define E1000_TIPG_IPGR1_SHIFT		10
456169240Sjfv
457228386Sjfv#define DEFAULT_82542_TIPG_IPGR2	10
458228386Sjfv#define DEFAULT_82543_TIPG_IPGR2	6
459228386Sjfv#define DEFAULT_80003ES2LAN_TIPG_IPGR2	7
460228386Sjfv#define E1000_TIPG_IPGR2_SHIFT		20
461169240Sjfv
462169240Sjfv/* Ethertype field values */
463228386Sjfv#define ETHERNET_IEEE_VLAN_TYPE		0x8100  /* 802.3ac packet */
464169240Sjfv
465228386Sjfv#define ETHERNET_FCS_SIZE		4
466228386Sjfv#define MAX_JUMBO_FRAME_SIZE		0x3F00
467169240Sjfv
468169240Sjfv/* Extended Configuration Control and Size */
469228386Sjfv#define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP	0x00000020
470228386Sjfv#define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE	0x00000001
471228386Sjfv#define E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE	0x00000008
472228386Sjfv#define E1000_EXTCNF_CTRL_SWFLAG		0x00000020
473228386Sjfv#define E1000_EXTCNF_CTRL_GATE_PHY_CFG		0x00000080
474228386Sjfv#define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK	0x00FF0000
475228386Sjfv#define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT	16
476228386Sjfv#define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK	0x0FFF0000
477228386Sjfv#define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT	16
478169240Sjfv
479228386Sjfv#define E1000_PHY_CTRL_D0A_LPLU			0x00000002
480228386Sjfv#define E1000_PHY_CTRL_NOND0A_LPLU		0x00000004
481228386Sjfv#define E1000_PHY_CTRL_NOND0A_GBE_DISABLE	0x00000008
482228386Sjfv#define E1000_PHY_CTRL_GBE_DISABLE		0x00000040
483169240Sjfv
484228386Sjfv#define E1000_KABGTXD_BGSQLBIAS			0x00050000
485169240Sjfv
486247064Sjfv/* Low Power IDLE Control */
487247064Sjfv#define E1000_LPIC_LPIET_SHIFT		24	/* Low Power Idle Entry Time */
488247064Sjfv
489169240Sjfv/* PBA constants */
490228386Sjfv#define E1000_PBA_8K		0x0008    /* 8KB */
491228386Sjfv#define E1000_PBA_10K		0x000A    /* 10KB */
492228386Sjfv#define E1000_PBA_12K		0x000C    /* 12KB */
493228386Sjfv#define E1000_PBA_14K		0x000E    /* 14KB */
494228386Sjfv#define E1000_PBA_16K		0x0010    /* 16KB */
495228386Sjfv#define E1000_PBA_18K		0x0012
496228386Sjfv#define E1000_PBA_20K		0x0014
497228386Sjfv#define E1000_PBA_22K		0x0016
498228386Sjfv#define E1000_PBA_24K		0x0018
499228386Sjfv#define E1000_PBA_26K		0x001A
500228386Sjfv#define E1000_PBA_30K		0x001E
501228386Sjfv#define E1000_PBA_32K		0x0020
502228386Sjfv#define E1000_PBA_34K		0x0022
503228386Sjfv#define E1000_PBA_35K		0x0023
504228386Sjfv#define E1000_PBA_38K		0x0026
505228386Sjfv#define E1000_PBA_40K		0x0028
506228386Sjfv#define E1000_PBA_48K		0x0030    /* 48KB */
507228386Sjfv#define E1000_PBA_64K		0x0040    /* 64KB */
508169240Sjfv
509247064Sjfv#define E1000_PBA_RXA_MASK	0xFFFF
510169240Sjfv
511228386Sjfv#define E1000_PBS_16K		E1000_PBA_16K
512169240Sjfv
513247064Sjfv/* Uncorrectable/correctable ECC Error counts and enable bits */
514247064Sjfv#define E1000_PBECCSTS_CORR_ERR_CNT_MASK	0x000000FF
515247064Sjfv#define E1000_PBECCSTS_UNCORR_ERR_CNT_MASK	0x0000FF00
516247064Sjfv#define E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT	8
517247064Sjfv#define E1000_PBECCSTS_ECC_ENABLE		0x00010000
518247064Sjfv
519228386Sjfv#define IFS_MAX			80
520228386Sjfv#define IFS_MIN			40
521228386Sjfv#define IFS_RATIO		4
522228386Sjfv#define IFS_STEP		10
523228386Sjfv#define MIN_NUM_XMITS		1000
524228386Sjfv
525169240Sjfv/* SW Semaphore Register */
526228386Sjfv#define E1000_SWSM_SMBI		0x00000001 /* Driver Semaphore bit */
527228386Sjfv#define E1000_SWSM_SWESMBI	0x00000002 /* FW Semaphore bit */
528228386Sjfv#define E1000_SWSM_DRV_LOAD	0x00000008 /* Driver Loaded Bit */
529169240Sjfv
530228386Sjfv#define E1000_SWSM2_LOCK	0x00000002 /* Secondary driver semaphore bit */
531194865Sjfv
532169240Sjfv/* Interrupt Cause Read */
533228386Sjfv#define E1000_ICR_TXDW		0x00000001 /* Transmit desc written back */
534228386Sjfv#define E1000_ICR_TXQE		0x00000002 /* Transmit Queue empty */
535228386Sjfv#define E1000_ICR_LSC		0x00000004 /* Link Status Change */
536228386Sjfv#define E1000_ICR_RXSEQ		0x00000008 /* Rx sequence error */
537228386Sjfv#define E1000_ICR_RXDMT0	0x00000010 /* Rx desc min. threshold (0) */
538228386Sjfv#define E1000_ICR_RXO		0x00000040 /* Rx overrun */
539228386Sjfv#define E1000_ICR_RXT0		0x00000080 /* Rx timer intr (ring 0) */
540228386Sjfv#define E1000_ICR_VMMB		0x00000100 /* VM MB event */
541228386Sjfv#define E1000_ICR_RXCFG		0x00000400 /* Rx /c/ ordered set */
542228386Sjfv#define E1000_ICR_GPI_EN0	0x00000800 /* GP Int 0 */
543228386Sjfv#define E1000_ICR_GPI_EN1	0x00001000 /* GP Int 1 */
544228386Sjfv#define E1000_ICR_GPI_EN2	0x00002000 /* GP Int 2 */
545228386Sjfv#define E1000_ICR_GPI_EN3	0x00004000 /* GP Int 3 */
546228386Sjfv#define E1000_ICR_TXD_LOW	0x00008000
547228386Sjfv#define E1000_ICR_MNG		0x00040000 /* Manageability event */
548247064Sjfv#define E1000_ICR_ECCER		0x00400000 /* Uncorrectable ECC Error */
549247064Sjfv#define E1000_ICR_TS		0x00080000 /* Time Sync Interrupt */
550228386Sjfv#define E1000_ICR_DRSTA		0x40000000 /* Device Reset Asserted */
551228386Sjfv/* If this bit asserted, the driver should claim the interrupt */
552228386Sjfv#define E1000_ICR_INT_ASSERTED	0x80000000
553228386Sjfv#define E1000_ICR_DOUTSYNC	0x10000000 /* NIC DMA out of sync */
554228386Sjfv#define E1000_ICR_RXQ0		0x00100000 /* Rx Queue 0 Interrupt */
555228386Sjfv#define E1000_ICR_RXQ1		0x00200000 /* Rx Queue 1 Interrupt */
556228386Sjfv#define E1000_ICR_TXQ0		0x00400000 /* Tx Queue 0 Interrupt */
557228386Sjfv#define E1000_ICR_TXQ1		0x00800000 /* Tx Queue 1 Interrupt */
558228386Sjfv#define E1000_ICR_OTHER		0x01000000 /* Other Interrupts */
559228386Sjfv#define E1000_ICR_FER		0x00400000 /* Fatal Error */
560169240Sjfv
561228386Sjfv#define E1000_ICR_THS		0x00800000 /* ICR.THS: Thermal Sensor Event*/
562228386Sjfv#define E1000_ICR_MDDET		0x10000000 /* Malicious Driver Detect */
563228386Sjfv
564228386Sjfv#define E1000_ITR_MASK		0x000FFFFF /* ITR value bitfield */
565228386Sjfv#define E1000_ITR_MULT		256 /* ITR mulitplier in nsec */
566228386Sjfv
567190872Sjfv/* PBA ECC Register */
568228386Sjfv#define E1000_PBA_ECC_COUNTER_MASK	0xFFF00000 /* ECC counter mask */
569228386Sjfv#define E1000_PBA_ECC_COUNTER_SHIFT	20 /* ECC counter shift value */
570228386Sjfv#define E1000_PBA_ECC_CORR_EN	0x00000001 /* Enable ECC error correction */
571228386Sjfv#define E1000_PBA_ECC_STAT_CLR	0x00000002 /* Clear ECC error counter */
572228386Sjfv#define E1000_PBA_ECC_INT_EN	0x00000004 /* Enable ICR bit 5 on ECC error */
573190872Sjfv
574169240Sjfv/* Extended Interrupt Cause Read */
575228386Sjfv#define E1000_EICR_RX_QUEUE0	0x00000001 /* Rx Queue 0 Interrupt */
576228386Sjfv#define E1000_EICR_RX_QUEUE1	0x00000002 /* Rx Queue 1 Interrupt */
577228386Sjfv#define E1000_EICR_RX_QUEUE2	0x00000004 /* Rx Queue 2 Interrupt */
578228386Sjfv#define E1000_EICR_RX_QUEUE3	0x00000008 /* Rx Queue 3 Interrupt */
579228386Sjfv#define E1000_EICR_TX_QUEUE0	0x00000100 /* Tx Queue 0 Interrupt */
580228386Sjfv#define E1000_EICR_TX_QUEUE1	0x00000200 /* Tx Queue 1 Interrupt */
581228386Sjfv#define E1000_EICR_TX_QUEUE2	0x00000400 /* Tx Queue 2 Interrupt */
582228386Sjfv#define E1000_EICR_TX_QUEUE3	0x00000800 /* Tx Queue 3 Interrupt */
583228386Sjfv#define E1000_EICR_TCP_TIMER	0x40000000 /* TCP Timer */
584228386Sjfv#define E1000_EICR_OTHER	0x80000000 /* Interrupt Cause Active */
585169240Sjfv/* TCP Timer */
586228386Sjfv#define E1000_TCPTIMER_KS	0x00000100 /* KickStart */
587228386Sjfv#define E1000_TCPTIMER_COUNT_ENABLE	0x00000200 /* Count Enable */
588228386Sjfv#define E1000_TCPTIMER_COUNT_FINISH	0x00000400 /* Count finish */
589228386Sjfv#define E1000_TCPTIMER_LOOP	0x00000800 /* Loop */
590169240Sjfv
591247064Sjfv/* This defines the bits that are set in the Interrupt Mask
592169240Sjfv * Set/Read Register.  Each bit is documented below:
593169240Sjfv *   o RXT0   = Receiver Timer Interrupt (ring 0)
594169240Sjfv *   o TXDW   = Transmit Descriptor Written Back
595169240Sjfv *   o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
596169240Sjfv *   o RXSEQ  = Receive Sequence Error
597169240Sjfv *   o LSC    = Link Status Change
598169240Sjfv */
599169240Sjfv#define IMS_ENABLE_MASK ( \
600228386Sjfv	E1000_IMS_RXT0   |    \
601228386Sjfv	E1000_IMS_TXDW   |    \
602228386Sjfv	E1000_IMS_RXDMT0 |    \
603228386Sjfv	E1000_IMS_RXSEQ  |    \
604228386Sjfv	E1000_IMS_LSC)
605169240Sjfv
606169240Sjfv/* Interrupt Mask Set */
607228386Sjfv#define E1000_IMS_TXDW		E1000_ICR_TXDW    /* Tx desc written back */
608228386Sjfv#define E1000_IMS_TXQE		E1000_ICR_TXQE    /* Transmit Queue empty */
609228386Sjfv#define E1000_IMS_LSC		E1000_ICR_LSC     /* Link Status Change */
610228386Sjfv#define E1000_IMS_VMMB		E1000_ICR_VMMB    /* Mail box activity */
611228386Sjfv#define E1000_IMS_RXSEQ		E1000_ICR_RXSEQ   /* Rx sequence error */
612228386Sjfv#define E1000_IMS_RXDMT0	E1000_ICR_RXDMT0  /* Rx desc min. threshold */
613228386Sjfv#define E1000_IMS_RXO		E1000_ICR_RXO     /* Rx overrun */
614228386Sjfv#define E1000_IMS_RXT0		E1000_ICR_RXT0    /* Rx timer intr */
615228386Sjfv#define E1000_IMS_TXD_LOW	E1000_ICR_TXD_LOW
616247064Sjfv#define E1000_IMS_ECCER		E1000_ICR_ECCER   /* Uncorrectable ECC Error */
617247064Sjfv#define E1000_IMS_TS		E1000_ICR_TS      /* Time Sync Interrupt */
618228386Sjfv#define E1000_IMS_DRSTA		E1000_ICR_DRSTA   /* Device Reset Asserted */
619228386Sjfv#define E1000_IMS_DOUTSYNC	E1000_ICR_DOUTSYNC /* NIC DMA out of sync */
620228386Sjfv#define E1000_IMS_RXQ0		E1000_ICR_RXQ0 /* Rx Queue 0 Interrupt */
621228386Sjfv#define E1000_IMS_RXQ1		E1000_ICR_RXQ1 /* Rx Queue 1 Interrupt */
622228386Sjfv#define E1000_IMS_TXQ0		E1000_ICR_TXQ0 /* Tx Queue 0 Interrupt */
623228386Sjfv#define E1000_IMS_TXQ1		E1000_ICR_TXQ1 /* Tx Queue 1 Interrupt */
624228386Sjfv#define E1000_IMS_OTHER		E1000_ICR_OTHER /* Other Interrupts */
625228386Sjfv#define E1000_IMS_FER		E1000_ICR_FER /* Fatal Error */
626169240Sjfv
627228386Sjfv#define E1000_IMS_THS		E1000_ICR_THS /* ICR.TS: Thermal Sensor Event*/
628228386Sjfv#define E1000_IMS_MDDET		E1000_ICR_MDDET /* Malicious Driver Detect */
629169240Sjfv/* Extended Interrupt Mask Set */
630228386Sjfv#define E1000_EIMS_RX_QUEUE0	E1000_EICR_RX_QUEUE0 /* Rx Queue 0 Interrupt */
631228386Sjfv#define E1000_EIMS_RX_QUEUE1	E1000_EICR_RX_QUEUE1 /* Rx Queue 1 Interrupt */
632228386Sjfv#define E1000_EIMS_RX_QUEUE2	E1000_EICR_RX_QUEUE2 /* Rx Queue 2 Interrupt */
633228386Sjfv#define E1000_EIMS_RX_QUEUE3	E1000_EICR_RX_QUEUE3 /* Rx Queue 3 Interrupt */
634228386Sjfv#define E1000_EIMS_TX_QUEUE0	E1000_EICR_TX_QUEUE0 /* Tx Queue 0 Interrupt */
635228386Sjfv#define E1000_EIMS_TX_QUEUE1	E1000_EICR_TX_QUEUE1 /* Tx Queue 1 Interrupt */
636228386Sjfv#define E1000_EIMS_TX_QUEUE2	E1000_EICR_TX_QUEUE2 /* Tx Queue 2 Interrupt */
637228386Sjfv#define E1000_EIMS_TX_QUEUE3	E1000_EICR_TX_QUEUE3 /* Tx Queue 3 Interrupt */
638228386Sjfv#define E1000_EIMS_TCP_TIMER	E1000_EICR_TCP_TIMER /* TCP Timer */
639228386Sjfv#define E1000_EIMS_OTHER	E1000_EICR_OTHER   /* Interrupt Cause Active */
640169240Sjfv
641169240Sjfv/* Interrupt Cause Set */
642228386Sjfv#define E1000_ICS_LSC		E1000_ICR_LSC       /* Link Status Change */
643228386Sjfv#define E1000_ICS_RXSEQ		E1000_ICR_RXSEQ     /* Rx sequence error */
644228386Sjfv#define E1000_ICS_RXDMT0	E1000_ICR_RXDMT0    /* Rx desc min. threshold */
645169240Sjfv
646169240Sjfv/* Extended Interrupt Cause Set */
647228386Sjfv#define E1000_EICS_RX_QUEUE0	E1000_EICR_RX_QUEUE0 /* Rx Queue 0 Interrupt */
648228386Sjfv#define E1000_EICS_RX_QUEUE1	E1000_EICR_RX_QUEUE1 /* Rx Queue 1 Interrupt */
649228386Sjfv#define E1000_EICS_RX_QUEUE2	E1000_EICR_RX_QUEUE2 /* Rx Queue 2 Interrupt */
650228386Sjfv#define E1000_EICS_RX_QUEUE3	E1000_EICR_RX_QUEUE3 /* Rx Queue 3 Interrupt */
651228386Sjfv#define E1000_EICS_TX_QUEUE0	E1000_EICR_TX_QUEUE0 /* Tx Queue 0 Interrupt */
652228386Sjfv#define E1000_EICS_TX_QUEUE1	E1000_EICR_TX_QUEUE1 /* Tx Queue 1 Interrupt */
653228386Sjfv#define E1000_EICS_TX_QUEUE2	E1000_EICR_TX_QUEUE2 /* Tx Queue 2 Interrupt */
654228386Sjfv#define E1000_EICS_TX_QUEUE3	E1000_EICR_TX_QUEUE3 /* Tx Queue 3 Interrupt */
655228386Sjfv#define E1000_EICS_TCP_TIMER	E1000_EICR_TCP_TIMER /* TCP Timer */
656228386Sjfv#define E1000_EICS_OTHER	E1000_EICR_OTHER   /* Interrupt Cause Active */
657169240Sjfv
658228386Sjfv#define E1000_EITR_ITR_INT_MASK	0x0000FFFF
659205869Sjfv/* E1000_EITR_CNT_IGNR is only for 82576 and newer */
660228386Sjfv#define E1000_EITR_CNT_IGNR	0x80000000 /* Don't reset counters on write */
661256200Sjfv#define E1000_EITR_INTERVAL 0x00007FFC
662190872Sjfv
663169240Sjfv/* Transmit Descriptor Control */
664228386Sjfv#define E1000_TXDCTL_PTHRESH	0x0000003F /* TXDCTL Prefetch Threshold */
665228386Sjfv#define E1000_TXDCTL_HTHRESH	0x00003F00 /* TXDCTL Host Threshold */
666228386Sjfv#define E1000_TXDCTL_WTHRESH	0x003F0000 /* TXDCTL Writeback Threshold */
667228386Sjfv#define E1000_TXDCTL_GRAN	0x01000000 /* TXDCTL Granularity */
668228386Sjfv#define E1000_TXDCTL_FULL_TX_DESC_WB	0x01010000 /* GRAN=1, WTHRESH=1 */
669169240Sjfv#define E1000_TXDCTL_MAX_TX_DESC_PREFETCH 0x0100001F /* GRAN=1, PTHRESH=31 */
670173788Sjfv/* Enable the counting of descriptors still to be processed. */
671228386Sjfv#define E1000_TXDCTL_COUNT_DESC	0x00400000
672169240Sjfv
673169240Sjfv/* Flow Control Constants */
674228386Sjfv#define FLOW_CONTROL_ADDRESS_LOW	0x00C28001
675228386Sjfv#define FLOW_CONTROL_ADDRESS_HIGH	0x00000100
676228386Sjfv#define FLOW_CONTROL_TYPE		0x8808
677169240Sjfv
678169240Sjfv/* 802.1q VLAN Packet Size */
679228386Sjfv#define VLAN_TAG_SIZE			4    /* 802.3ac tag (not DMA'd) */
680228386Sjfv#define E1000_VLAN_FILTER_TBL_SIZE	128  /* VLAN Filter Table (4096 bits) */
681169240Sjfv
682247064Sjfv/* Receive Address
683173788Sjfv * Number of high/low register pairs in the RAR. The RAR (Receive Address
684169240Sjfv * Registers) holds the directed and multicast addresses that we monitor.
685169240Sjfv * Technically, we have 16 spots.  However, we reserve one of these spots
686169240Sjfv * (RAR[15]) for our directed address used by controllers with
687169240Sjfv * manageability enabled, allowing us room for 15 multicast addresses.
688169240Sjfv */
689228386Sjfv#define E1000_RAR_ENTRIES	15
690228386Sjfv#define E1000_RAH_AV		0x80000000 /* Receive descriptor valid */
691228386Sjfv#define E1000_RAL_MAC_ADDR_LEN	4
692228386Sjfv#define E1000_RAH_MAC_ADDR_LEN	2
693228386Sjfv#define E1000_RAH_QUEUE_MASK_82575	0x000C0000
694228386Sjfv#define E1000_RAH_POOL_1	0x00040000
695169240Sjfv
696169240Sjfv/* Error Codes */
697228386Sjfv#define E1000_SUCCESS			0
698228386Sjfv#define E1000_ERR_NVM			1
699228386Sjfv#define E1000_ERR_PHY			2
700228386Sjfv#define E1000_ERR_CONFIG		3
701228386Sjfv#define E1000_ERR_PARAM			4
702228386Sjfv#define E1000_ERR_MAC_INIT		5
703228386Sjfv#define E1000_ERR_PHY_TYPE		6
704228386Sjfv#define E1000_ERR_RESET			9
705228386Sjfv#define E1000_ERR_MASTER_REQUESTS_PENDING	10
706228386Sjfv#define E1000_ERR_HOST_INTERFACE_COMMAND	11
707228386Sjfv#define E1000_BLK_PHY_RESET		12
708228386Sjfv#define E1000_ERR_SWFW_SYNC		13
709228386Sjfv#define E1000_NOT_IMPLEMENTED		14
710228386Sjfv#define E1000_ERR_MBX			15
711228386Sjfv#define E1000_ERR_INVALID_ARGUMENT	16
712228386Sjfv#define E1000_ERR_NO_SPACE		17
713228386Sjfv#define E1000_ERR_NVM_PBA_SECTION	18
714228386Sjfv#define E1000_ERR_I2C			19
715228386Sjfv#define E1000_ERR_INVM_VALUE_NOT_FOUND	20
716169240Sjfv
717169240Sjfv/* Loop limit on how long we wait for auto-negotiation to complete */
718228386Sjfv#define FIBER_LINK_UP_LIMIT		50
719228386Sjfv#define COPPER_LINK_UP_LIMIT		10
720228386Sjfv#define PHY_AUTO_NEG_LIMIT		45
721228386Sjfv#define PHY_FORCE_LIMIT			20
722169240Sjfv/* Number of 100 microseconds we wait for PCI Express master disable */
723228386Sjfv#define MASTER_DISABLE_TIMEOUT		800
724169240Sjfv/* Number of milliseconds we wait for PHY configuration done after MAC reset */
725228386Sjfv#define PHY_CFG_TIMEOUT			100
726169240Sjfv/* Number of 2 milliseconds we wait for acquiring MDIO ownership. */
727228386Sjfv#define MDIO_OWNERSHIP_TIMEOUT		10
728169240Sjfv/* Number of milliseconds for NVM auto read done after MAC reset. */
729228386Sjfv#define AUTO_READ_DONE_TIMEOUT		10
730169240Sjfv
731169240Sjfv/* Flow Control */
732228386Sjfv#define E1000_FCRTH_RTH		0x0000FFF8 /* Mask Bits[15:3] for RTH */
733228386Sjfv#define E1000_FCRTL_RTL		0x0000FFF8 /* Mask Bits[15:3] for RTL */
734228386Sjfv#define E1000_FCRTL_XONE	0x80000000 /* Enable XON frame transmission */
735169240Sjfv
736169240Sjfv/* Transmit Configuration Word */
737228386Sjfv#define E1000_TXCW_FD		0x00000020 /* TXCW full duplex */
738228386Sjfv#define E1000_TXCW_PAUSE	0x00000080 /* TXCW sym pause request */
739228386Sjfv#define E1000_TXCW_ASM_DIR	0x00000100 /* TXCW astm pause direction */
740228386Sjfv#define E1000_TXCW_PAUSE_MASK	0x00000180 /* TXCW pause request mask */
741228386Sjfv#define E1000_TXCW_ANE		0x80000000 /* Auto-neg enable */
742169240Sjfv
743169240Sjfv/* Receive Configuration Word */
744228386Sjfv#define E1000_RXCW_CW		0x0000ffff /* RxConfigWord mask */
745228386Sjfv#define E1000_RXCW_IV		0x08000000 /* Receive config invalid */
746228386Sjfv#define E1000_RXCW_C		0x20000000 /* Receive config */
747228386Sjfv#define E1000_RXCW_SYNCH	0x40000000 /* Receive config synch */
748169240Sjfv
749228386Sjfv#define E1000_TSYNCTXCTL_VALID		0x00000001 /* Tx timestamp valid */
750228386Sjfv#define E1000_TSYNCTXCTL_ENABLED	0x00000010 /* enable Tx timestamping */
751194865Sjfv
752228386Sjfv#define E1000_TSYNCRXCTL_VALID		0x00000001 /* Rx timestamp valid */
753228386Sjfv#define E1000_TSYNCRXCTL_TYPE_MASK	0x0000000E /* Rx type mask */
754228386Sjfv#define E1000_TSYNCRXCTL_TYPE_L2_V2	0x00
755228386Sjfv#define E1000_TSYNCRXCTL_TYPE_L4_V1	0x02
756228386Sjfv#define E1000_TSYNCRXCTL_TYPE_L2_L4_V2	0x04
757228386Sjfv#define E1000_TSYNCRXCTL_TYPE_ALL	0x08
758228386Sjfv#define E1000_TSYNCRXCTL_TYPE_EVENT_V2	0x0A
759228386Sjfv#define E1000_TSYNCRXCTL_ENABLED	0x00000010 /* enable Rx timestamping */
760247064Sjfv#define E1000_TSYNCRXCTL_SYSCFI		0x00000020 /* Sys clock frequency */
761200243Sjfv
762247064Sjfv#define E1000_RXMTRL_PTP_V1_SYNC_MESSAGE	0x00000000
763247064Sjfv#define E1000_RXMTRL_PTP_V1_DELAY_REQ_MESSAGE	0x00010000
764247064Sjfv
765247064Sjfv#define E1000_RXMTRL_PTP_V2_SYNC_MESSAGE	0x00000000
766247064Sjfv#define E1000_RXMTRL_PTP_V2_DELAY_REQ_MESSAGE	0x01000000
767247064Sjfv
768228386Sjfv#define E1000_TSYNCRXCFG_PTP_V1_CTRLT_MASK		0x000000FF
769228386Sjfv#define E1000_TSYNCRXCFG_PTP_V1_SYNC_MESSAGE		0x00
770228386Sjfv#define E1000_TSYNCRXCFG_PTP_V1_DELAY_REQ_MESSAGE	0x01
771228386Sjfv#define E1000_TSYNCRXCFG_PTP_V1_FOLLOWUP_MESSAGE	0x02
772228386Sjfv#define E1000_TSYNCRXCFG_PTP_V1_DELAY_RESP_MESSAGE	0x03
773228386Sjfv#define E1000_TSYNCRXCFG_PTP_V1_MANAGEMENT_MESSAGE	0x04
774200243Sjfv
775228386Sjfv#define E1000_TSYNCRXCFG_PTP_V2_MSGID_MASK		0x00000F00
776228386Sjfv#define E1000_TSYNCRXCFG_PTP_V2_SYNC_MESSAGE		0x0000
777228386Sjfv#define E1000_TSYNCRXCFG_PTP_V2_DELAY_REQ_MESSAGE	0x0100
778228386Sjfv#define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_REQ_MESSAGE	0x0200
779228386Sjfv#define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_RESP_MESSAGE	0x0300
780228386Sjfv#define E1000_TSYNCRXCFG_PTP_V2_FOLLOWUP_MESSAGE	0x0800
781228386Sjfv#define E1000_TSYNCRXCFG_PTP_V2_DELAY_RESP_MESSAGE	0x0900
782228386Sjfv#define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_FOLLOWUP_MESSAGE 0x0A00
783228386Sjfv#define E1000_TSYNCRXCFG_PTP_V2_ANNOUNCE_MESSAGE	0x0B00
784228386Sjfv#define E1000_TSYNCRXCFG_PTP_V2_SIGNALLING_MESSAGE	0x0C00
785228386Sjfv#define E1000_TSYNCRXCFG_PTP_V2_MANAGEMENT_MESSAGE	0x0D00
786200243Sjfv
787228386Sjfv#define E1000_TIMINCA_16NS_SHIFT	24
788247064Sjfv#define E1000_TIMINCA_INCPERIOD_SHIFT	24
789247064Sjfv#define E1000_TIMINCA_INCVALUE_MASK	0x00FFFFFF
790247064Sjfv
791247064Sjfv#define E1000_TSICR_TXTS		0x00000002
792247064Sjfv#define E1000_TSIM_TXTS			0x00000002
793200243Sjfv/* TUPLE Filtering Configuration */
794228386Sjfv#define E1000_TTQF_DISABLE_MASK		0xF0008000 /* TTQF Disable Mask */
795228386Sjfv#define E1000_TTQF_QUEUE_ENABLE		0x100   /* TTQF Queue Enable Bit */
796228386Sjfv#define E1000_TTQF_PROTOCOL_MASK	0xFF    /* TTQF Protocol Mask */
797200243Sjfv/* TTQF TCP Bit, shift with E1000_TTQF_PROTOCOL SHIFT */
798228386Sjfv#define E1000_TTQF_PROTOCOL_TCP		0x0
799200243Sjfv/* TTQF UDP Bit, shift with E1000_TTQF_PROTOCOL_SHIFT */
800228386Sjfv#define E1000_TTQF_PROTOCOL_UDP		0x1
801200243Sjfv/* TTQF SCTP Bit, shift with E1000_TTQF_PROTOCOL_SHIFT */
802228386Sjfv#define E1000_TTQF_PROTOCOL_SCTP	0x2
803228386Sjfv#define E1000_TTQF_PROTOCOL_SHIFT	5       /* TTQF Protocol Shift */
804228386Sjfv#define E1000_TTQF_QUEUE_SHIFT		16      /* TTQF Queue Shfit */
805228386Sjfv#define E1000_TTQF_RX_QUEUE_MASK	0x70000 /* TTQF Queue Mask */
806228386Sjfv#define E1000_TTQF_MASK_ENABLE		0x10000000 /* TTQF Mask Enable Bit */
807228386Sjfv#define E1000_IMIR_CLEAR_MASK		0xF001FFFF /* IMIR Reg Clear Mask */
808228386Sjfv#define E1000_IMIR_PORT_BYPASS		0x20000 /* IMIR Port Bypass Bit */
809228386Sjfv#define E1000_IMIR_PRIORITY_SHIFT	29 /* IMIR Priority Shift */
810228386Sjfv#define E1000_IMIREXT_CLEAR_MASK	0x7FFFF /* IMIREXT Reg Clear Mask */
811200243Sjfv
812228386Sjfv#define E1000_MDICNFG_EXT_MDIO		0x80000000 /* MDI ext/int destination */
813228386Sjfv#define E1000_MDICNFG_COM_MDIO		0x40000000 /* MDI shared w/ lan 0 */
814228386Sjfv#define E1000_MDICNFG_PHY_MASK		0x03E00000
815228386Sjfv#define E1000_MDICNFG_PHY_SHIFT		21
816213234Sjfv
817256200Sjfv#define E1000_MEDIA_PORT_COPPER			1
818256200Sjfv#define E1000_MEDIA_PORT_OTHER			2
819256200Sjfv#define E1000_M88E1112_AUTO_COPPER_SGMII	0x2
820256200Sjfv#define E1000_M88E1112_AUTO_COPPER_BASEX	0x3
821256200Sjfv#define E1000_M88E1112_STATUS_LINK		0x0004 /* Interface Link Bit */
822256200Sjfv#define E1000_M88E1112_MAC_CTRL_1		0x10
823256200Sjfv#define E1000_M88E1112_MAC_CTRL_1_MODE_MASK	0x0380 /* Mode Select */
824256200Sjfv#define E1000_M88E1112_MAC_CTRL_1_MODE_SHIFT	7
825256200Sjfv#define E1000_M88E1112_PAGE_ADDR		0x16
826256200Sjfv#define E1000_M88E1112_STATUS			0x01
827256200Sjfv
828228386Sjfv#define E1000_THSTAT_LOW_EVENT		0x20000000 /* Low thermal threshold */
829228386Sjfv#define E1000_THSTAT_MID_EVENT		0x00200000 /* Mid thermal threshold */
830228386Sjfv#define E1000_THSTAT_HIGH_EVENT		0x00002000 /* High thermal threshold */
831228386Sjfv#define E1000_THSTAT_PWR_DOWN		0x00000001 /* Power Down Event */
832228386Sjfv#define E1000_THSTAT_LINK_THROTTLE	0x00000002 /* Link Spd Throttle Event */
833218530Sjfv
834228386Sjfv/* I350 EEE defines */
835228386Sjfv#define E1000_IPCNFG_EEE_1G_AN		0x00000008 /* IPCNFG EEE Ena 1G AN */
836228386Sjfv#define E1000_IPCNFG_EEE_100M_AN	0x00000004 /* IPCNFG EEE Ena 100M AN */
837228386Sjfv#define E1000_EEER_TX_LPI_EN		0x00010000 /* EEER Tx LPI Enable */
838228386Sjfv#define E1000_EEER_RX_LPI_EN		0x00020000 /* EEER Rx LPI Enable */
839228386Sjfv#define E1000_EEER_LPI_FC		0x00040000 /* EEER Ena on Flow Cntrl */
840218530Sjfv/* EEE status */
841228386Sjfv#define E1000_EEER_EEE_NEG		0x20000000 /* EEE capability nego */
842228386Sjfv#define E1000_EEER_RX_LPI_STATUS	0x40000000 /* Rx in LPI state */
843228386Sjfv#define E1000_EEER_TX_LPI_STATUS	0x80000000 /* Tx in LPI state */
844256200Sjfv#define E1000_EEE_LP_ADV_ADDR_I350	0x040F     /* EEE LP Advertisement */
845256200Sjfv#define E1000_M88E1543_PAGE_ADDR	0x16       /* Page Offset Register */
846256200Sjfv#define E1000_M88E1543_EEE_CTRL_1	0x0
847256200Sjfv#define E1000_M88E1543_EEE_CTRL_1_MS	0x0001     /* EEE Master/Slave */
848256200Sjfv#define E1000_EEE_ADV_DEV_I354		7
849256200Sjfv#define E1000_EEE_ADV_ADDR_I354		60
850256200Sjfv#define E1000_EEE_ADV_100_SUPPORTED	(1 << 1)   /* 100BaseTx EEE Supported */
851256200Sjfv#define E1000_EEE_ADV_1000_SUPPORTED	(1 << 2)   /* 1000BaseT EEE Supported */
852256200Sjfv#define E1000_PCS_STATUS_DEV_I354	3
853256200Sjfv#define E1000_PCS_STATUS_ADDR_I354	1
854256200Sjfv#define E1000_PCS_STATUS_RX_LPI_RCVD	0x0400
855256200Sjfv#define E1000_PCS_STATUS_TX_LPI_RCVD	0x0800
856247064Sjfv#define E1000_EEE_SU_LPI_CLK_STP	0x00800000 /* EEE LPI Clock Stop */
857256200Sjfv#define E1000_EEE_LP_ADV_DEV_I210	7          /* EEE LP Adv Device */
858256200Sjfv#define E1000_EEE_LP_ADV_ADDR_I210	61         /* EEE LP Adv Register */
859169240Sjfv/* PCI Express Control */
860228386Sjfv#define E1000_GCR_RXD_NO_SNOOP		0x00000001
861228386Sjfv#define E1000_GCR_RXDSCW_NO_SNOOP	0x00000002
862228386Sjfv#define E1000_GCR_RXDSCR_NO_SNOOP	0x00000004
863228386Sjfv#define E1000_GCR_TXD_NO_SNOOP		0x00000008
864228386Sjfv#define E1000_GCR_TXDSCW_NO_SNOOP	0x00000010
865228386Sjfv#define E1000_GCR_TXDSCR_NO_SNOOP	0x00000020
866228386Sjfv#define E1000_GCR_CMPL_TMOUT_MASK	0x0000F000
867228386Sjfv#define E1000_GCR_CMPL_TMOUT_10ms	0x00001000
868228386Sjfv#define E1000_GCR_CMPL_TMOUT_RESEND	0x00010000
869228386Sjfv#define E1000_GCR_CAP_VER2		0x00040000
870169240Sjfv
871228386Sjfv#define PCIE_NO_SNOOP_ALL	(E1000_GCR_RXD_NO_SNOOP | \
872228386Sjfv				 E1000_GCR_RXDSCW_NO_SNOOP | \
873228386Sjfv				 E1000_GCR_RXDSCR_NO_SNOOP | \
874228386Sjfv				 E1000_GCR_TXD_NO_SNOOP    | \
875228386Sjfv				 E1000_GCR_TXDSCW_NO_SNOOP | \
876228386Sjfv				 E1000_GCR_TXDSCR_NO_SNOOP)
877169240Sjfv
878256200Sjfv#define E1000_MMDAC_FUNC_DATA	0x4000 /* Data, no post increment */
879256200Sjfv
880228386Sjfv/* mPHY address control and data registers */
881228386Sjfv#define E1000_MPHY_ADDR_CTL		0x0024 /* Address Control Reg */
882228386Sjfv#define E1000_MPHY_ADDR_CTL_OFFSET_MASK	0xFFFF0000
883228386Sjfv#define E1000_MPHY_DATA			0x0E10 /* Data Register */
884228386Sjfv
885228386Sjfv/* AFE CSR Offset for PCS CLK */
886228386Sjfv#define E1000_MPHY_PCS_CLK_REG_OFFSET	0x0004
887228386Sjfv/* Override for near end digital loopback. */
888228386Sjfv#define E1000_MPHY_PCS_CLK_REG_DIGINELBEN	0x10
889228386Sjfv
890169240Sjfv/* PHY Control Register */
891228386Sjfv#define MII_CR_SPEED_SELECT_MSB	0x0040  /* bits 6,13: 10=1000, 01=100, 00=10 */
892228386Sjfv#define MII_CR_COLL_TEST_ENABLE	0x0080  /* Collision test enable */
893228386Sjfv#define MII_CR_FULL_DUPLEX	0x0100  /* FDX =1, half duplex =0 */
894228386Sjfv#define MII_CR_RESTART_AUTO_NEG	0x0200  /* Restart auto negotiation */
895228386Sjfv#define MII_CR_ISOLATE		0x0400  /* Isolate PHY from MII */
896228386Sjfv#define MII_CR_POWER_DOWN	0x0800  /* Power down */
897228386Sjfv#define MII_CR_AUTO_NEG_EN	0x1000  /* Auto Neg Enable */
898228386Sjfv#define MII_CR_SPEED_SELECT_LSB	0x2000  /* bits 6,13: 10=1000, 01=100, 00=10 */
899228386Sjfv#define MII_CR_LOOPBACK		0x4000  /* 0 = normal, 1 = loopback */
900228386Sjfv#define MII_CR_RESET		0x8000  /* 0 = normal, 1 = PHY reset */
901228386Sjfv#define MII_CR_SPEED_1000	0x0040
902228386Sjfv#define MII_CR_SPEED_100	0x2000
903228386Sjfv#define MII_CR_SPEED_10		0x0000
904169240Sjfv
905169240Sjfv/* PHY Status Register */
906228386Sjfv#define MII_SR_EXTENDED_CAPS	0x0001 /* Extended register capabilities */
907228386Sjfv#define MII_SR_JABBER_DETECT	0x0002 /* Jabber Detected */
908228386Sjfv#define MII_SR_LINK_STATUS	0x0004 /* Link Status 1 = link */
909228386Sjfv#define MII_SR_AUTONEG_CAPS	0x0008 /* Auto Neg Capable */
910228386Sjfv#define MII_SR_REMOTE_FAULT	0x0010 /* Remote Fault Detect */
911228386Sjfv#define MII_SR_AUTONEG_COMPLETE	0x0020 /* Auto Neg Complete */
912169240Sjfv#define MII_SR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */
913228386Sjfv#define MII_SR_EXTENDED_STATUS	0x0100 /* Ext. status info in Reg 0x0F */
914228386Sjfv#define MII_SR_100T2_HD_CAPS	0x0200 /* 100T2 Half Duplex Capable */
915228386Sjfv#define MII_SR_100T2_FD_CAPS	0x0400 /* 100T2 Full Duplex Capable */
916228386Sjfv#define MII_SR_10T_HD_CAPS	0x0800 /* 10T   Half Duplex Capable */
917228386Sjfv#define MII_SR_10T_FD_CAPS	0x1000 /* 10T   Full Duplex Capable */
918228386Sjfv#define MII_SR_100X_HD_CAPS	0x2000 /* 100X  Half Duplex Capable */
919228386Sjfv#define MII_SR_100X_FD_CAPS	0x4000 /* 100X  Full Duplex Capable */
920228386Sjfv#define MII_SR_100T4_CAPS	0x8000 /* 100T4 Capable */
921169240Sjfv
922169240Sjfv/* Autoneg Advertisement Register */
923228386Sjfv#define NWAY_AR_SELECTOR_FIELD	0x0001   /* indicates IEEE 802.3 CSMA/CD */
924228386Sjfv#define NWAY_AR_10T_HD_CAPS	0x0020   /* 10T   Half Duplex Capable */
925228386Sjfv#define NWAY_AR_10T_FD_CAPS	0x0040   /* 10T   Full Duplex Capable */
926228386Sjfv#define NWAY_AR_100TX_HD_CAPS	0x0080   /* 100TX Half Duplex Capable */
927228386Sjfv#define NWAY_AR_100TX_FD_CAPS	0x0100   /* 100TX Full Duplex Capable */
928228386Sjfv#define NWAY_AR_100T4_CAPS	0x0200   /* 100T4 Capable */
929228386Sjfv#define NWAY_AR_PAUSE		0x0400   /* Pause operation desired */
930228386Sjfv#define NWAY_AR_ASM_DIR		0x0800   /* Asymmetric Pause Direction bit */
931228386Sjfv#define NWAY_AR_REMOTE_FAULT	0x2000   /* Remote Fault detected */
932228386Sjfv#define NWAY_AR_NEXT_PAGE	0x8000   /* Next Page ability supported */
933169240Sjfv
934169240Sjfv/* Link Partner Ability Register (Base Page) */
935228386Sjfv#define NWAY_LPAR_SELECTOR_FIELD	0x0000 /* LP protocol selector field */
936228386Sjfv#define NWAY_LPAR_10T_HD_CAPS		0x0020 /* LP 10T Half Dplx Capable */
937228386Sjfv#define NWAY_LPAR_10T_FD_CAPS		0x0040 /* LP 10T Full Dplx Capable */
938228386Sjfv#define NWAY_LPAR_100TX_HD_CAPS		0x0080 /* LP 100TX Half Dplx Capable */
939228386Sjfv#define NWAY_LPAR_100TX_FD_CAPS		0x0100 /* LP 100TX Full Dplx Capable */
940228386Sjfv#define NWAY_LPAR_100T4_CAPS		0x0200 /* LP is 100T4 Capable */
941228386Sjfv#define NWAY_LPAR_PAUSE			0x0400 /* LP Pause operation desired */
942228386Sjfv#define NWAY_LPAR_ASM_DIR		0x0800 /* LP Asym Pause Direction bit */
943228386Sjfv#define NWAY_LPAR_REMOTE_FAULT		0x2000 /* LP detected Remote Fault */
944228386Sjfv#define NWAY_LPAR_ACKNOWLEDGE		0x4000 /* LP rx'd link code word */
945228386Sjfv#define NWAY_LPAR_NEXT_PAGE		0x8000 /* Next Page ability supported */
946169240Sjfv
947169240Sjfv/* Autoneg Expansion Register */
948228386Sjfv#define NWAY_ER_LP_NWAY_CAPS		0x0001 /* LP has Auto Neg Capability */
949228386Sjfv#define NWAY_ER_PAGE_RXD		0x0002 /* LP 10T Half Dplx Capable */
950228386Sjfv#define NWAY_ER_NEXT_PAGE_CAPS		0x0004 /* LP 10T Full Dplx Capable */
951228386Sjfv#define NWAY_ER_LP_NEXT_PAGE_CAPS	0x0008 /* LP 100TX Half Dplx Capable */
952228386Sjfv#define NWAY_ER_PAR_DETECT_FAULT	0x0010 /* LP 100TX Full Dplx Capable */
953169240Sjfv
954169240Sjfv/* 1000BASE-T Control Register */
955228386Sjfv#define CR_1000T_ASYM_PAUSE	0x0080 /* Advertise asymmetric pause bit */
956228386Sjfv#define CR_1000T_HD_CAPS	0x0100 /* Advertise 1000T HD capability */
957228386Sjfv#define CR_1000T_FD_CAPS	0x0200 /* Advertise 1000T FD capability  */
958228386Sjfv/* 1=Repeater/switch device port 0=DTE device */
959228386Sjfv#define CR_1000T_REPEATER_DTE	0x0400
960228386Sjfv/* 1=Configure PHY as Master 0=Configure PHY as Slave */
961228386Sjfv#define CR_1000T_MS_VALUE	0x0800
962228386Sjfv/* 1=Master/Slave manual config value 0=Automatic Master/Slave config */
963228386Sjfv#define CR_1000T_MS_ENABLE	0x1000
964169240Sjfv#define CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */
965228386Sjfv#define CR_1000T_TEST_MODE_1	0x2000 /* Transmit Waveform test */
966228386Sjfv#define CR_1000T_TEST_MODE_2	0x4000 /* Master Transmit Jitter test */
967228386Sjfv#define CR_1000T_TEST_MODE_3	0x6000 /* Slave Transmit Jitter test */
968228386Sjfv#define CR_1000T_TEST_MODE_4	0x8000 /* Transmitter Distortion test */
969169240Sjfv
970169240Sjfv/* 1000BASE-T Status Register */
971228386Sjfv#define SR_1000T_IDLE_ERROR_CNT		0x00FF /* Num idle err since last rd */
972228386Sjfv#define SR_1000T_ASYM_PAUSE_DIR		0x0100 /* LP asym pause direction bit */
973228386Sjfv#define SR_1000T_LP_HD_CAPS		0x0400 /* LP is 1000T HD capable */
974228386Sjfv#define SR_1000T_LP_FD_CAPS		0x0800 /* LP is 1000T FD capable */
975228386Sjfv#define SR_1000T_REMOTE_RX_STATUS	0x1000 /* Remote receiver OK */
976228386Sjfv#define SR_1000T_LOCAL_RX_STATUS	0x2000 /* Local receiver OK */
977228386Sjfv#define SR_1000T_MS_CONFIG_RES		0x4000 /* 1=Local Tx Master, 0=Slave */
978228386Sjfv#define SR_1000T_MS_CONFIG_FAULT	0x8000 /* Master/Slave config fault */
979169240Sjfv
980228386Sjfv#define SR_1000T_PHY_EXCESSIVE_IDLE_ERR_COUNT	5
981169240Sjfv
982169240Sjfv/* PHY 1000 MII Register/Bit Definitions */
983169240Sjfv/* PHY Registers defined by IEEE */
984228386Sjfv#define PHY_CONTROL		0x00 /* Control Register */
985228386Sjfv#define PHY_STATUS		0x01 /* Status Register */
986228386Sjfv#define PHY_ID1			0x02 /* Phy Id Reg (word 1) */
987228386Sjfv#define PHY_ID2			0x03 /* Phy Id Reg (word 2) */
988228386Sjfv#define PHY_AUTONEG_ADV		0x04 /* Autoneg Advertisement */
989228386Sjfv#define PHY_LP_ABILITY		0x05 /* Link Partner Ability (Base Page) */
990228386Sjfv#define PHY_AUTONEG_EXP		0x06 /* Autoneg Expansion Reg */
991228386Sjfv#define PHY_NEXT_PAGE_TX	0x07 /* Next Page Tx */
992228386Sjfv#define PHY_LP_NEXT_PAGE	0x08 /* Link Partner Next Page */
993228386Sjfv#define PHY_1000T_CTRL		0x09 /* 1000Base-T Control Reg */
994228386Sjfv#define PHY_1000T_STATUS	0x0A /* 1000Base-T Status Reg */
995228386Sjfv#define PHY_EXT_STATUS		0x0F /* Extended Status Reg */
996169240Sjfv
997228386Sjfv#define PHY_CONTROL_LB		0x4000 /* PHY Loopback bit */
998194865Sjfv
999169240Sjfv/* NVM Control */
1000228386Sjfv#define E1000_EECD_SK		0x00000001 /* NVM Clock */
1001228386Sjfv#define E1000_EECD_CS		0x00000002 /* NVM Chip Select */
1002228386Sjfv#define E1000_EECD_DI		0x00000004 /* NVM Data In */
1003228386Sjfv#define E1000_EECD_DO		0x00000008 /* NVM Data Out */
1004228386Sjfv#define E1000_EECD_REQ		0x00000040 /* NVM Access Request */
1005228386Sjfv#define E1000_EECD_GNT		0x00000080 /* NVM Access Grant */
1006228386Sjfv#define E1000_EECD_PRES		0x00000100 /* NVM Present */
1007228386Sjfv#define E1000_EECD_SIZE		0x00000200 /* NVM Size (0=64 word 1=256 word) */
1008228386Sjfv#define E1000_EECD_BLOCKED	0x00008000 /* Bit banging access blocked flag */
1009228386Sjfv#define E1000_EECD_ABORT	0x00010000 /* NVM operation aborted flag */
1010228386Sjfv#define E1000_EECD_TIMEOUT	0x00020000 /* NVM read operation timeout flag */
1011228386Sjfv#define E1000_EECD_ERROR_CLR	0x00040000 /* NVM error status clear bit */
1012173788Sjfv/* NVM Addressing bits based on type 0=small, 1=large */
1013228386Sjfv#define E1000_EECD_ADDR_BITS	0x00000400
1014228386Sjfv#define E1000_EECD_TYPE		0x00002000 /* NVM Type (1-SPI, 0-Microwire) */
1015169240Sjfv#ifndef E1000_NVM_GRANT_ATTEMPTS
1016228386Sjfv#define E1000_NVM_GRANT_ATTEMPTS	1000 /* NVM # attempts to gain grant */
1017169240Sjfv#endif
1018228386Sjfv#define E1000_EECD_AUTO_RD		0x00000200  /* NVM Auto Read done */
1019228386Sjfv#define E1000_EECD_SIZE_EX_MASK		0x00007800  /* NVM Size */
1020228386Sjfv#define E1000_EECD_SIZE_EX_SHIFT	11
1021228386Sjfv#define E1000_EECD_FLUPD		0x00080000 /* Update FLASH */
1022228386Sjfv#define E1000_EECD_AUPDEN		0x00100000 /* Ena Auto FLASH update */
1023228386Sjfv#define E1000_EECD_SEC1VAL		0x00400000 /* Sector One Valid */
1024228386Sjfv#define E1000_EECD_SEC1VAL_VALID_MASK	(E1000_EECD_AUTO_RD | E1000_EECD_PRES)
1025238148Sjfv#define E1000_EECD_FLUPD_I210		0x00800000 /* Update FLASH */
1026238148Sjfv#define E1000_EECD_FLUDONE_I210		0x04000000 /* Update FLASH done */
1027238148Sjfv#define E1000_EECD_FLASH_DETECTED_I210	0x00080000 /* FLASH detected */
1028247064Sjfv#define E1000_EECD_SEC1VAL_I210		0x02000000 /* Sector One Valid */
1029238148Sjfv#define E1000_FLUDONE_ATTEMPTS		20000
1030238148Sjfv#define E1000_EERD_EEWR_MAX_COUNT	512 /* buffered EEPROM words rw */
1031247064Sjfv#define E1000_I210_FIFO_SEL_RX		0x00
1032238148Sjfv#define E1000_I210_FIFO_SEL_TX_QAV(_i)	(0x02 + (_i))
1033238148Sjfv#define E1000_I210_FIFO_SEL_TX_LEGACY	E1000_I210_FIFO_SEL_TX_QAV(0)
1034238148Sjfv#define E1000_I210_FIFO_SEL_BMC2OS_TX	0x06
1035238148Sjfv#define E1000_I210_FIFO_SEL_BMC2OS_RX	0x01
1036169240Sjfv
1037247064Sjfv#define E1000_I210_FLASH_SECTOR_SIZE	0x1000 /* 4KB FLASH sector unit size */
1038247064Sjfv/* Secure FLASH mode requires removing MSb */
1039247064Sjfv#define E1000_I210_FW_PTR_MASK		0x7FFF
1040247064Sjfv/* Firmware code revision field word offset*/
1041247064Sjfv#define E1000_I210_FW_VER_OFFSET	328
1042247064Sjfv
1043228386Sjfv#define E1000_NVM_RW_REG_DATA	16  /* Offset to data in NVM read/write regs */
1044228386Sjfv#define E1000_NVM_RW_REG_DONE	2   /* Offset to READ/WRITE done bit */
1045228386Sjfv#define E1000_NVM_RW_REG_START	1   /* Start operation */
1046228386Sjfv#define E1000_NVM_RW_ADDR_SHIFT	2   /* Shift to the address bits */
1047228386Sjfv#define E1000_NVM_POLL_WRITE	1   /* Flag for polling for write complete */
1048228386Sjfv#define E1000_NVM_POLL_READ	0   /* Flag for polling for read complete */
1049228386Sjfv#define E1000_FLASH_UPDATES	2000
1050169240Sjfv
1051169240Sjfv/* NVM Word Offsets */
1052228386Sjfv#define NVM_COMPAT			0x0003
1053228386Sjfv#define NVM_ID_LED_SETTINGS		0x0004
1054228386Sjfv#define NVM_SERDES_AMPLITUDE		0x0006 /* SERDES output amplitude */
1055228386Sjfv#define NVM_PHY_CLASS_WORD		0x0007
1056247064Sjfv#define E1000_I210_NVM_FW_MODULE_PTR	0x0010
1057247064Sjfv#define E1000_I350_NVM_FW_MODULE_PTR	0x0051
1058247064Sjfv#define NVM_FUTURE_INIT_WORD1		0x0019
1059238148Sjfv#define NVM_MAC_ADDR			0x0000
1060238148Sjfv#define NVM_SUB_DEV_ID			0x000B
1061238148Sjfv#define NVM_SUB_VEN_ID			0x000C
1062238148Sjfv#define NVM_DEV_ID			0x000D
1063238148Sjfv#define NVM_VEN_ID			0x000E
1064238148Sjfv#define NVM_INIT_CTRL_2			0x000F
1065238148Sjfv#define NVM_INIT_CTRL_4			0x0013
1066238148Sjfv#define NVM_LED_1_CFG			0x001C
1067238148Sjfv#define NVM_LED_0_2_CFG			0x001F
1068238148Sjfv
1069247064Sjfv#define NVM_COMPAT_VALID_CSUM		0x0001
1070247064Sjfv#define NVM_FUTURE_INIT_WORD1_VALID_CSUM	0x0040
1071247064Sjfv
1072228386Sjfv#define NVM_INIT_CONTROL2_REG		0x000F
1073228386Sjfv#define NVM_INIT_CONTROL3_PORT_B	0x0014
1074228386Sjfv#define NVM_INIT_3GIO_3			0x001A
1075228386Sjfv#define NVM_SWDEF_PINS_CTRL_PORT_0	0x0020
1076228386Sjfv#define NVM_INIT_CONTROL3_PORT_A	0x0024
1077228386Sjfv#define NVM_CFG				0x0012
1078228386Sjfv#define NVM_ALT_MAC_ADDR_PTR		0x0037
1079228386Sjfv#define NVM_CHECKSUM_REG		0x003F
1080228386Sjfv#define NVM_COMPATIBILITY_REG_3		0x0003
1081228386Sjfv#define NVM_COMPATIBILITY_BIT_MASK	0x8000
1082169240Sjfv
1083228386Sjfv#define E1000_NVM_CFG_DONE_PORT_0	0x040000 /* MNG config cycle done */
1084228386Sjfv#define E1000_NVM_CFG_DONE_PORT_1	0x080000 /* ...for second port */
1085228386Sjfv#define E1000_NVM_CFG_DONE_PORT_2	0x100000 /* ...for third port */
1086228386Sjfv#define E1000_NVM_CFG_DONE_PORT_3	0x200000 /* ...for fourth port */
1087169240Sjfv
1088238148Sjfv#define NVM_82580_LAN_FUNC_OFFSET(a)	((a) ? (0x40 + (0x40 * (a))) : 0)
1089200243Sjfv
1090213234Sjfv/* Mask bits for fields in Word 0x24 of the NVM */
1091228386Sjfv#define NVM_WORD24_COM_MDIO		0x0008 /* MDIO interface shared */
1092228386Sjfv#define NVM_WORD24_EXT_MDIO		0x0004 /* MDIO accesses routed extrnl */
1093238148Sjfv/* Offset of Link Mode bits for 82575/82576 */
1094228386Sjfv#define NVM_WORD24_LNK_MODE_OFFSET	8
1095228386Sjfv/* Offset of Link Mode bits for 82580 up */
1096228386Sjfv#define NVM_WORD24_82580_LNK_MODE_OFFSET	4
1097213234Sjfv
1098228386Sjfv
1099169240Sjfv/* Mask bits for fields in Word 0x0f of the NVM */
1100228386Sjfv#define NVM_WORD0F_PAUSE_MASK		0x3000
1101228386Sjfv#define NVM_WORD0F_PAUSE		0x1000
1102228386Sjfv#define NVM_WORD0F_ASM_DIR		0x2000
1103228386Sjfv#define NVM_WORD0F_SWPDIO_EXT_MASK	0x00F0
1104169240Sjfv
1105169240Sjfv/* Mask bits for fields in Word 0x1a of the NVM */
1106228386Sjfv#define NVM_WORD1A_ASPM_MASK		0x000C
1107169240Sjfv
1108213234Sjfv/* Mask bits for fields in Word 0x03 of the EEPROM */
1109228386Sjfv#define NVM_COMPAT_LOM			0x0800
1110213234Sjfv
1111213234Sjfv/* length of string needed to store PBA number */
1112228386Sjfv#define E1000_PBANUM_LENGTH		11
1113213234Sjfv
1114169240Sjfv/* For checksumming, the sum of all words in the NVM should equal 0xBABA. */
1115228386Sjfv#define NVM_SUM				0xBABA
1116169240Sjfv
1117247064Sjfv/* PBA (printed board assembly) number words */
1118228386Sjfv#define NVM_PBA_OFFSET_0		8
1119228386Sjfv#define NVM_PBA_OFFSET_1		9
1120228386Sjfv#define NVM_PBA_PTR_GUARD		0xFAFA
1121228386Sjfv#define NVM_RESERVED_WORD		0xFFFF
1122228386Sjfv#define NVM_PHY_CLASS_A			0x8000
1123228386Sjfv#define NVM_SERDES_AMPLITUDE_MASK	0x000F
1124228386Sjfv#define NVM_SIZE_MASK			0x1C00
1125228386Sjfv#define NVM_SIZE_SHIFT			10
1126228386Sjfv#define NVM_WORD_SIZE_BASE_SHIFT	6
1127228386Sjfv#define NVM_SWDPIO_EXT_SHIFT		4
1128169240Sjfv
1129169240Sjfv/* NVM Commands - Microwire */
1130228386Sjfv#define NVM_READ_OPCODE_MICROWIRE	0x6  /* NVM read opcode */
1131228386Sjfv#define NVM_WRITE_OPCODE_MICROWIRE	0x5  /* NVM write opcode */
1132228386Sjfv#define NVM_ERASE_OPCODE_MICROWIRE	0x7  /* NVM erase opcode */
1133228386Sjfv#define NVM_EWEN_OPCODE_MICROWIRE	0x13 /* NVM erase/write enable */
1134228386Sjfv#define NVM_EWDS_OPCODE_MICROWIRE	0x10 /* NVM erase/write disable */
1135169240Sjfv
1136169240Sjfv/* NVM Commands - SPI */
1137228386Sjfv#define NVM_MAX_RETRY_SPI	5000 /* Max wait of 5ms, for RDY signal */
1138228386Sjfv#define NVM_READ_OPCODE_SPI	0x03 /* NVM read opcode */
1139228386Sjfv#define NVM_WRITE_OPCODE_SPI	0x02 /* NVM write opcode */
1140228386Sjfv#define NVM_A8_OPCODE_SPI	0x08 /* opcode bit-3 = address bit-8 */
1141228386Sjfv#define NVM_WREN_OPCODE_SPI	0x06 /* NVM set Write Enable latch */
1142228386Sjfv#define NVM_RDSR_OPCODE_SPI	0x05 /* NVM read Status register */
1143169240Sjfv
1144169240Sjfv/* SPI NVM Status Register */
1145228386Sjfv#define NVM_STATUS_RDY_SPI	0x01
1146169240Sjfv
1147169240Sjfv/* Word definitions for ID LED Settings */
1148228386Sjfv#define ID_LED_RESERVED_0000	0x0000
1149228386Sjfv#define ID_LED_RESERVED_FFFF	0xFFFF
1150228386Sjfv#define ID_LED_DEFAULT		((ID_LED_OFF1_ON2  << 12) | \
1151228386Sjfv				 (ID_LED_OFF1_OFF2 <<  8) | \
1152228386Sjfv				 (ID_LED_DEF1_DEF2 <<  4) | \
1153228386Sjfv				 (ID_LED_DEF1_DEF2))
1154228386Sjfv#define ID_LED_DEF1_DEF2	0x1
1155228386Sjfv#define ID_LED_DEF1_ON2		0x2
1156228386Sjfv#define ID_LED_DEF1_OFF2	0x3
1157228386Sjfv#define ID_LED_ON1_DEF2		0x4
1158228386Sjfv#define ID_LED_ON1_ON2		0x5
1159228386Sjfv#define ID_LED_ON1_OFF2		0x6
1160228386Sjfv#define ID_LED_OFF1_DEF2	0x7
1161228386Sjfv#define ID_LED_OFF1_ON2		0x8
1162228386Sjfv#define ID_LED_OFF1_OFF2	0x9
1163169240Sjfv
1164228386Sjfv#define IGP_ACTIVITY_LED_MASK	0xFFFFF0FF
1165228386Sjfv#define IGP_ACTIVITY_LED_ENABLE	0x0300
1166228386Sjfv#define IGP_LED3_MODE		0x07000000
1167169240Sjfv
1168169240Sjfv/* PCI/PCI-X/PCI-EX Config space */
1169228386Sjfv#define PCIX_COMMAND_REGISTER		0xE6
1170228386Sjfv#define PCIX_STATUS_REGISTER_LO		0xE8
1171228386Sjfv#define PCIX_STATUS_REGISTER_HI		0xEA
1172228386Sjfv#define PCI_HEADER_TYPE_REGISTER	0x0E
1173228386Sjfv#define PCIE_LINK_STATUS		0x12
1174228386Sjfv#define PCIE_DEVICE_CONTROL2		0x28
1175169240Sjfv
1176228386Sjfv#define PCIX_COMMAND_MMRBC_MASK		0x000C
1177228386Sjfv#define PCIX_COMMAND_MMRBC_SHIFT	0x2
1178228386Sjfv#define PCIX_STATUS_HI_MMRBC_MASK	0x0060
1179228386Sjfv#define PCIX_STATUS_HI_MMRBC_SHIFT	0x5
1180228386Sjfv#define PCIX_STATUS_HI_MMRBC_4K		0x3
1181228386Sjfv#define PCIX_STATUS_HI_MMRBC_2K		0x2
1182228386Sjfv#define PCIX_STATUS_LO_FUNC_MASK	0x7
1183228386Sjfv#define PCI_HEADER_TYPE_MULTIFUNC	0x80
1184228386Sjfv#define PCIE_LINK_WIDTH_MASK		0x3F0
1185228386Sjfv#define PCIE_LINK_WIDTH_SHIFT		4
1186228386Sjfv#define PCIE_LINK_SPEED_MASK		0x0F
1187228386Sjfv#define PCIE_LINK_SPEED_2500		0x01
1188228386Sjfv#define PCIE_LINK_SPEED_5000		0x02
1189228386Sjfv#define PCIE_DEVICE_CONTROL2_16ms	0x0005
1190169240Sjfv
1191169240Sjfv#ifndef ETH_ADDR_LEN
1192228386Sjfv#define ETH_ADDR_LEN			6
1193169240Sjfv#endif
1194169240Sjfv
1195228386Sjfv#define PHY_REVISION_MASK		0xFFFFFFF0
1196228386Sjfv#define MAX_PHY_REG_ADDRESS		0x1F  /* 5 bit address bus (0-0x1F) */
1197228386Sjfv#define MAX_PHY_MULTI_PAGE_REG		0xF
1198169240Sjfv
1199247064Sjfv/* Bit definitions for valid PHY IDs.
1200173788Sjfv * I = Integrated
1201169240Sjfv * E = External
1202169240Sjfv */
1203228386Sjfv#define M88E1000_E_PHY_ID	0x01410C50
1204228386Sjfv#define M88E1000_I_PHY_ID	0x01410C30
1205228386Sjfv#define M88E1011_I_PHY_ID	0x01410C20
1206228386Sjfv#define IGP01E1000_I_PHY_ID	0x02A80380
1207228386Sjfv#define M88E1111_I_PHY_ID	0x01410CC0
1208256200Sjfv#define M88E1543_E_PHY_ID	0x01410EA0
1209256200Sjfv#define M88E1512_E_PHY_ID	0x01410DD0
1210228386Sjfv#define M88E1112_E_PHY_ID	0x01410C90
1211228386Sjfv#define I347AT4_E_PHY_ID	0x01410DC0
1212228386Sjfv#define M88E1340M_E_PHY_ID	0x01410DF0
1213228386Sjfv#define GG82563_E_PHY_ID	0x01410CA0
1214228386Sjfv#define IGP03E1000_E_PHY_ID	0x02A80390
1215228386Sjfv#define IFE_E_PHY_ID		0x02A80330
1216228386Sjfv#define IFE_PLUS_E_PHY_ID	0x02A80320
1217228386Sjfv#define IFE_C_E_PHY_ID		0x02A80310
1218228386Sjfv#define BME1000_E_PHY_ID	0x01410CB0
1219228386Sjfv#define BME1000_E_PHY_ID_R2	0x01410CB1
1220228386Sjfv#define I82577_E_PHY_ID		0x01540050
1221228386Sjfv#define I82578_E_PHY_ID		0x004DD040
1222228386Sjfv#define I82579_E_PHY_ID		0x01540090
1223247064Sjfv#define I217_E_PHY_ID		0x015400A0
1224228386Sjfv#define I82580_I_PHY_ID		0x015403A0
1225228386Sjfv#define I350_I_PHY_ID		0x015403B0
1226238148Sjfv#define I210_I_PHY_ID		0x01410C00
1227228386Sjfv#define IGP04E1000_E_PHY_ID	0x02A80391
1228228386Sjfv#define M88_VENDOR		0x0141
1229169240Sjfv
1230169240Sjfv/* M88E1000 Specific Registers */
1231228386Sjfv#define M88E1000_PHY_SPEC_CTRL		0x10  /* PHY Specific Control Reg */
1232228386Sjfv#define M88E1000_PHY_SPEC_STATUS	0x11  /* PHY Specific Status Reg */
1233228386Sjfv#define M88E1000_EXT_PHY_SPEC_CTRL	0x14  /* Extended PHY Specific Cntrl */
1234228386Sjfv#define M88E1000_RX_ERR_CNTR		0x15  /* Receive Error Counter */
1235169240Sjfv
1236228386Sjfv#define M88E1000_PHY_EXT_CTRL		0x1A  /* PHY extend control register */
1237228386Sjfv#define M88E1000_PHY_PAGE_SELECT	0x1D  /* Reg 29 for pg number setting */
1238228386Sjfv#define M88E1000_PHY_GEN_CONTROL	0x1E  /* meaning depends on reg 29 */
1239228386Sjfv#define M88E1000_PHY_VCO_REG_BIT8	0x100 /* Bits 8 & 11 are adjusted for */
1240228386Sjfv#define M88E1000_PHY_VCO_REG_BIT11	0x800 /* improved BER performance */
1241169240Sjfv
1242169240Sjfv/* M88E1000 PHY Specific Control Register */
1243228386Sjfv#define M88E1000_PSCR_POLARITY_REVERSAL	0x0002 /* 1=Polarity Reverse enabled */
1244228386Sjfv/* MDI Crossover Mode bits 6:5 Manual MDI configuration */
1245228386Sjfv#define M88E1000_PSCR_MDI_MANUAL_MODE	0x0000
1246228386Sjfv#define M88E1000_PSCR_MDIX_MANUAL_MODE	0x0020  /* Manual MDIX configuration */
1247173788Sjfv/* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */
1248228386Sjfv#define M88E1000_PSCR_AUTO_X_1000T	0x0040
1249173788Sjfv/* Auto crossover enabled all speeds */
1250228386Sjfv#define M88E1000_PSCR_AUTO_X_MODE	0x0060
1251228386Sjfv#define M88E1000_PSCR_ASSERT_CRS_ON_TX	0x0800 /* 1=Assert CRS on Tx */
1252169240Sjfv
1253169240Sjfv/* M88E1000 PHY Specific Status Register */
1254228386Sjfv#define M88E1000_PSSR_REV_POLARITY	0x0002 /* 1=Polarity reversed */
1255228386Sjfv#define M88E1000_PSSR_DOWNSHIFT		0x0020 /* 1=Downshifted */
1256228386Sjfv#define M88E1000_PSSR_MDIX		0x0040 /* 1=MDIX; 0=MDI */
1257247064Sjfv/* 0 = <50M
1258173788Sjfv * 1 = 50-80M
1259173788Sjfv * 2 = 80-110M
1260173788Sjfv * 3 = 110-140M
1261173788Sjfv * 4 = >140M
1262173788Sjfv */
1263228386Sjfv#define M88E1000_PSSR_CABLE_LENGTH	0x0380
1264228386Sjfv#define M88E1000_PSSR_LINK		0x0400 /* 1=Link up, 0=Link down */
1265228386Sjfv#define M88E1000_PSSR_SPD_DPLX_RESOLVED	0x0800 /* 1=Speed & Duplex resolved */
1266228386Sjfv#define M88E1000_PSSR_DPLX		0x2000 /* 1=Duplex 0=Half Duplex */
1267228386Sjfv#define M88E1000_PSSR_SPEED		0xC000 /* Speed, bits 14:15 */
1268228386Sjfv#define M88E1000_PSSR_100MBS		0x4000 /* 01=100Mbs */
1269228386Sjfv#define M88E1000_PSSR_1000MBS		0x8000 /* 10=1000Mbs */
1270169240Sjfv
1271228386Sjfv#define M88E1000_PSSR_CABLE_LENGTH_SHIFT	7
1272169240Sjfv
1273247064Sjfv/* Number of times we will attempt to autonegotiate before downshifting if we
1274173788Sjfv * are the master
1275173788Sjfv */
1276228386Sjfv#define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK	0x0C00
1277228386Sjfv#define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X	0x0000
1278247064Sjfv/* Number of times we will attempt to autonegotiate before downshifting if we
1279173788Sjfv * are the slave
1280173788Sjfv */
1281228386Sjfv#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK	0x0300
1282228386Sjfv#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X	0x0100
1283228386Sjfv#define M88E1000_EPSCR_TX_CLK_25	0x0070 /* 25  MHz TX_CLK */
1284169240Sjfv
1285218530Sjfv/* Intel I347AT4 Registers */
1286228386Sjfv#define I347AT4_PCDL		0x10 /* PHY Cable Diagnostics Length */
1287228386Sjfv#define I347AT4_PCDC		0x15 /* PHY Cable Diagnostics Control */
1288228386Sjfv#define I347AT4_PAGE_SELECT	0x16
1289218530Sjfv
1290218530Sjfv/* I347AT4 Extended PHY Specific Control Register */
1291218530Sjfv
1292247064Sjfv/* Number of times we will attempt to autonegotiate before downshifting if we
1293218530Sjfv * are the master
1294218530Sjfv */
1295228386Sjfv#define I347AT4_PSCR_DOWNSHIFT_ENABLE	0x0800
1296228386Sjfv#define I347AT4_PSCR_DOWNSHIFT_MASK	0x7000
1297228386Sjfv#define I347AT4_PSCR_DOWNSHIFT_1X	0x0000
1298228386Sjfv#define I347AT4_PSCR_DOWNSHIFT_2X	0x1000
1299228386Sjfv#define I347AT4_PSCR_DOWNSHIFT_3X	0x2000
1300228386Sjfv#define I347AT4_PSCR_DOWNSHIFT_4X	0x3000
1301228386Sjfv#define I347AT4_PSCR_DOWNSHIFT_5X	0x4000
1302228386Sjfv#define I347AT4_PSCR_DOWNSHIFT_6X	0x5000
1303228386Sjfv#define I347AT4_PSCR_DOWNSHIFT_7X	0x6000
1304228386Sjfv#define I347AT4_PSCR_DOWNSHIFT_8X	0x7000
1305218530Sjfv
1306218530Sjfv/* I347AT4 PHY Cable Diagnostics Control */
1307228386Sjfv#define I347AT4_PCDC_CABLE_LENGTH_UNIT	0x0400 /* 0=cm 1=meters */
1308218530Sjfv
1309218530Sjfv/* M88E1112 only registers */
1310228386Sjfv#define M88E1112_VCT_DSP_DISTANCE	0x001A
1311218530Sjfv
1312169240Sjfv/* M88EC018 Rev 2 specific DownShift settings */
1313228386Sjfv#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK	0x0E00
1314228386Sjfv#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X	0x0800
1315169240Sjfv
1316228386Sjfv#define I82578_EPSCR_DOWNSHIFT_ENABLE		0x0020
1317228386Sjfv#define I82578_EPSCR_DOWNSHIFT_COUNTER_MASK	0x001C
1318194865Sjfv
1319176667Sjfv/* BME1000 PHY Specific Control Register */
1320228386Sjfv#define BME1000_PSCR_ENABLE_DOWNSHIFT	0x0800 /* 1 = enable downshift */
1321176667Sjfv
1322247064Sjfv/* Bits...
1323169240Sjfv * 15-5: page
1324169240Sjfv * 4-0: register offset
1325169240Sjfv */
1326228386Sjfv#define GG82563_PAGE_SHIFT	5
1327228386Sjfv#define GG82563_REG(page, reg)	\
1328228386Sjfv	(((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS))
1329228386Sjfv#define GG82563_MIN_ALT_REG	30
1330169240Sjfv
1331169240Sjfv/* GG82563 Specific Registers */
1332228386Sjfv#define GG82563_PHY_SPEC_CTRL		GG82563_REG(0, 16) /* PHY Spec Cntrl */
1333228386Sjfv#define GG82563_PHY_PAGE_SELECT		GG82563_REG(0, 22) /* Page Select */
1334228386Sjfv#define GG82563_PHY_SPEC_CTRL_2		GG82563_REG(0, 26) /* PHY Spec Cntrl2 */
1335228386Sjfv#define GG82563_PHY_PAGE_SELECT_ALT	GG82563_REG(0, 29) /* Alt Page Select */
1336169240Sjfv
1337228386Sjfv/* MAC Specific Control Register */
1338228386Sjfv#define GG82563_PHY_MAC_SPEC_CTRL	GG82563_REG(2, 21)
1339169240Sjfv
1340228386Sjfv#define GG82563_PHY_DSP_DISTANCE	GG82563_REG(5, 26) /* DSP Distance */
1341169240Sjfv
1342169240Sjfv/* Page 193 - Port Control Registers */
1343228386Sjfv/* Kumeran Mode Control */
1344228386Sjfv#define GG82563_PHY_KMRN_MODE_CTRL	GG82563_REG(193, 16)
1345228386Sjfv#define GG82563_PHY_PWR_MGMT_CTRL	GG82563_REG(193, 20) /* Pwr Mgt Ctrl */
1346169240Sjfv
1347169240Sjfv/* Page 194 - KMRN Registers */
1348228386Sjfv#define GG82563_PHY_INBAND_CTRL		GG82563_REG(194, 18) /* Inband Ctrl */
1349169240Sjfv
1350169240Sjfv/* MDI Control */
1351228386Sjfv#define E1000_MDIC_REG_MASK	0x001F0000
1352228386Sjfv#define E1000_MDIC_REG_SHIFT	16
1353228386Sjfv#define E1000_MDIC_PHY_MASK	0x03E00000
1354228386Sjfv#define E1000_MDIC_PHY_SHIFT	21
1355228386Sjfv#define E1000_MDIC_OP_WRITE	0x04000000
1356228386Sjfv#define E1000_MDIC_OP_READ	0x08000000
1357228386Sjfv#define E1000_MDIC_READY	0x10000000
1358228386Sjfv#define E1000_MDIC_ERROR	0x40000000
1359228386Sjfv#define E1000_MDIC_DEST		0x80000000
1360169240Sjfv
1361169240Sjfv/* SerDes Control */
1362228386Sjfv#define E1000_GEN_CTL_READY		0x80000000
1363228386Sjfv#define E1000_GEN_CTL_ADDRESS_SHIFT	8
1364228386Sjfv#define E1000_GEN_POLL_TIMEOUT		640
1365173788Sjfv
1366181027Sjfv/* LinkSec register fields */
1367228386Sjfv#define E1000_LSECTXCAP_SUM_MASK	0x00FF0000
1368228386Sjfv#define E1000_LSECTXCAP_SUM_SHIFT	16
1369228386Sjfv#define E1000_LSECRXCAP_SUM_MASK	0x00FF0000
1370228386Sjfv#define E1000_LSECRXCAP_SUM_SHIFT	16
1371181027Sjfv
1372228386Sjfv#define E1000_LSECTXCTRL_EN_MASK	0x00000003
1373228386Sjfv#define E1000_LSECTXCTRL_DISABLE	0x0
1374228386Sjfv#define E1000_LSECTXCTRL_AUTH		0x1
1375228386Sjfv#define E1000_LSECTXCTRL_AUTH_ENCRYPT	0x2
1376228386Sjfv#define E1000_LSECTXCTRL_AISCI		0x00000020
1377228386Sjfv#define E1000_LSECTXCTRL_PNTHRSH_MASK	0xFFFFFF00
1378228386Sjfv#define E1000_LSECTXCTRL_RSV_MASK	0x000000D8
1379181027Sjfv
1380228386Sjfv#define E1000_LSECRXCTRL_EN_MASK	0x0000000C
1381228386Sjfv#define E1000_LSECRXCTRL_EN_SHIFT	2
1382228386Sjfv#define E1000_LSECRXCTRL_DISABLE	0x0
1383228386Sjfv#define E1000_LSECRXCTRL_CHECK		0x1
1384228386Sjfv#define E1000_LSECRXCTRL_STRICT		0x2
1385228386Sjfv#define E1000_LSECRXCTRL_DROP		0x3
1386228386Sjfv#define E1000_LSECRXCTRL_PLSH		0x00000040
1387228386Sjfv#define E1000_LSECRXCTRL_RP		0x00000080
1388228386Sjfv#define E1000_LSECRXCTRL_RSV_MASK	0xFFFFFF33
1389181027Sjfv
1390218530Sjfv/* Tx Rate-Scheduler Config fields */
1391218530Sjfv#define E1000_RTTBCNRC_RS_ENA		0x80000000
1392218530Sjfv#define E1000_RTTBCNRC_RF_DEC_MASK	0x00003FFF
1393228386Sjfv#define E1000_RTTBCNRC_RF_INT_SHIFT	14
1394218530Sjfv#define E1000_RTTBCNRC_RF_INT_MASK	\
1395218530Sjfv	(E1000_RTTBCNRC_RF_DEC_MASK << E1000_RTTBCNRC_RF_INT_SHIFT)
1396194865Sjfv
1397200243Sjfv/* DMA Coalescing register fields */
1398228386Sjfv/* DMA Coalescing Watchdog Timer */
1399228386Sjfv#define E1000_DMACR_DMACWT_MASK		0x00003FFF
1400228386Sjfv/* DMA Coalescing Rx Threshold */
1401228386Sjfv#define E1000_DMACR_DMACTHR_MASK	0x00FF0000
1402228386Sjfv#define E1000_DMACR_DMACTHR_SHIFT	16
1403228386Sjfv/* Lx when no PCIe transactions */
1404228386Sjfv#define E1000_DMACR_DMAC_LX_MASK	0x30000000
1405228386Sjfv#define E1000_DMACR_DMAC_LX_SHIFT	28
1406228386Sjfv#define E1000_DMACR_DMAC_EN		0x80000000 /* Enable DMA Coalescing */
1407238148Sjfv/* DMA Coalescing BMC-to-OS Watchdog Enable */
1408238148Sjfv#define E1000_DMACR_DC_BMC2OSW_EN	0x00008000
1409194865Sjfv
1410228386Sjfv/* DMA Coalescing Transmit Threshold */
1411228386Sjfv#define E1000_DMCTXTH_DMCTTHR_MASK	0x00000FFF
1412200243Sjfv
1413228386Sjfv#define E1000_DMCTLX_TTLX_MASK		0x00000FFF /* Time to LX request */
1414200243Sjfv
1415228386Sjfv/* Rx Traffic Rate Threshold */
1416228386Sjfv#define E1000_DMCRTRH_UTRESH_MASK	0x0007FFFF
1417228386Sjfv/* Rx packet rate in current window */
1418228386Sjfv#define E1000_DMCRTRH_LRPRCW		0x80000000
1419200243Sjfv
1420228386Sjfv/* DMA Coal Rx Traffic Current Count */
1421228386Sjfv#define E1000_DMCCNT_CCOUNT_MASK	0x01FFFFFF
1422200243Sjfv
1423228386Sjfv/* Flow ctrl Rx Threshold High val */
1424228386Sjfv#define E1000_FCRTC_RTH_COAL_MASK	0x0003FFF0
1425228386Sjfv#define E1000_FCRTC_RTH_COAL_SHIFT	4
1426228386Sjfv/* Lx power decision based on DMA coal */
1427228386Sjfv#define E1000_PCIEMISC_LX_DECISION	0x00000080
1428200243Sjfv
1429247064Sjfv#define E1000_RXPBS_CFG_TS_EN		0x80000000 /* Timestamp in Rx buffer */
1430228386Sjfv#define E1000_RXPBS_SIZE_I210_MASK	0x0000003F /* Rx packet buffer size */
1431238148Sjfv#define E1000_TXPB0S_SIZE_I210_MASK	0x0000003F /* Tx packet buffer 0 size */
1432228386Sjfv#define E1000_DOBFFCTL_OBFFTHR_MASK	0x000000FF /* OBFF threshold */
1433228386Sjfv#define E1000_DOBFFCTL_EXIT_ACT_MASK	0x01000000 /* Exit active CB */
1434228386Sjfv
1435247064Sjfv/* Proxy Filter Control */
1436228386Sjfv#define E1000_PROXYFC_D0		0x00000001 /* Enable offload in D0 */
1437228386Sjfv#define E1000_PROXYFC_EX		0x00000004 /* Directed exact proxy */
1438228386Sjfv#define E1000_PROXYFC_MC		0x00000008 /* Directed MC Proxy */
1439228386Sjfv#define E1000_PROXYFC_BC		0x00000010 /* Broadcast Proxy Enable */
1440228386Sjfv#define E1000_PROXYFC_ARP_DIRECTED	0x00000020 /* Directed ARP Proxy Ena */
1441228386Sjfv#define E1000_PROXYFC_IPV4		0x00000040 /* Directed IPv4 Enable */
1442228386Sjfv#define E1000_PROXYFC_IPV6		0x00000080 /* Directed IPv6 Enable */
1443247064Sjfv#define E1000_PROXYFC_NS		0x00000200 /* IPv6 Neighbor Solicitation */
1444228386Sjfv#define E1000_PROXYFC_ARP		0x00000800 /* ARP Request Proxy Ena */
1445218530Sjfv/* Proxy Status */
1446228386Sjfv#define E1000_PROXYS_CLEAR		0xFFFFFFFF /* Clear */
1447213234Sjfv
1448218530Sjfv/* Firmware Status */
1449228386Sjfv#define E1000_FWSTS_FWRI		0x80000000 /* FW Reset Indication */
1450228386Sjfv/* VF Control */
1451228386Sjfv#define E1000_VTCTRL_RST		0x04000000 /* Reset VF */
1452218530Sjfv
1453228386Sjfv#define E1000_STATUS_LAN_ID_MASK	0x00000000C /* Mask for Lan ID field */
1454228386Sjfv/* Lan ID bit field offset in status register */
1455228386Sjfv#define E1000_STATUS_LAN_ID_OFFSET	2
1456228386Sjfv#define E1000_VFTA_ENTRIES		128
1457256200Sjfv#define E1000_UNUSEDARG
1458256200Sjfv#define ERROR_REPORT(fmt)	do { } while (0)
1459185353Sjfv#endif /* _E1000_DEFINES_H_ */
1460