if_dcreg.h revision 63229
1/*
2 * Copyright (c) 1997, 1998, 1999
3 *	Bill Paul <wpaul@ee.columbia.edu>.  All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 * 1. Redistributions of source code must retain the above copyright
9 *    notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 *    notice, this list of conditions and the following disclaimer in the
12 *    documentation and/or other materials provided with the distribution.
13 * 3. All advertising materials mentioning features or use of this software
14 *    must display the following acknowledgement:
15 *	This product includes software developed by Bill Paul.
16 * 4. Neither the name of the author nor the names of any co-contributors
17 *    may be used to endorse or promote products derived from this software
18 *    without specific prior written permission.
19 *
20 * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30 * THE POSSIBILITY OF SUCH DAMAGE.
31 *
32 * $FreeBSD: head/sys/dev/dc/if_dcreg.h 63229 2000-07-15 17:54:30Z wpaul $
33 */
34
35/*
36 * 21143 and clone common register definitions.
37 */
38
39#define DC_BUSCTL		0x00	/* bus control */
40#define DC_TXSTART		0x08	/* tx start demand */
41#define DC_RXSTART		0x10	/* rx start demand */
42#define DC_RXADDR		0x18	/* rx descriptor list start addr */
43#define DC_TXADDR		0x20	/* tx descriptor list start addr */
44#define DC_ISR			0x28	/* interrupt status register */
45#define DC_NETCFG		0x30	/* network config register */
46#define DC_IMR			0x38	/* interrupt mask */
47#define DC_FRAMESDISCARDED	0x40	/* # of discarded frames */
48#define DC_SIO			0x48	/* MII and ROM/EEPROM access */
49#define DC_ROM			0x50	/* ROM programming address */
50#define DC_TIMER		0x58	/* general timer */
51#define DC_10BTSTAT		0x60	/* SIA status */
52#define DC_SIARESET		0x68	/* SIA connectivity */
53#define DC_10BTCTRL		0x70	/* SIA transmit and receive */
54#define DC_WATCHDOG		0x78	/* SIA and general purpose port */
55
56/*
57 * There are two general 'types' of MX chips that we need to be
58 * concerned with. One is the original 98713, which has its internal
59 * NWAY support controlled via the MDIO bits in the serial I/O
60 * register. The other is everything else (from the 98713A on up),
61 * which has its internal NWAY controlled via CSR13, CSR14 and CSR15,
62 * just like the 21143. This type setting also governs which of the
63 * 'magic' numbers we write to CSR16. The PNIC II falls into the
64 * 98713A/98715/98715A/98725 category.
65 */
66#define DC_TYPE_98713		0x1
67#define DC_TYPE_98713A		0x2
68#define DC_TYPE_987x5		0x3
69
70/* Other type of supported chips. */
71#define DC_TYPE_21143		0x4	/* Intel 21143 */
72#define DC_TYPE_ASIX		0x5	/* ASIX AX88140A/AX88141 */
73#define DC_TYPE_AL981		0x6	/* ADMtek AL981 Comet */
74#define DC_TYPE_AN985		0x7	/* ADMtek AN985 Centaur */
75#define DC_TYPE_DM9102		0x8	/* Davicom DM9102 */
76#define DC_TYPE_PNICII		0x9	/* 82c115 PNIC II */
77#define DC_TYPE_PNIC		0xA	/* 82c168/82c169 PNIC I */
78
79#define DC_IS_MACRONIX(x)			\
80	(x->dc_type == DC_TYPE_98713 ||		\
81	 x->dc_type == DC_TYPE_98713A ||	\
82	 x->dc_type == DC_TYPE_987x5)
83
84#define DC_IS_ADMTEK(x)				\
85	(x->dc_type == DC_TYPE_AL981 ||		\
86	 x->dc_type == DC_TYPE_AN985)
87
88#define DC_IS_INTEL(x)		(x->dc_type == DC_TYPE_21143)
89#define DC_IS_ASIX(x)		(x->dc_type == DC_TYPE_ASIX)
90#define DC_IS_COMET(x)		(x->dc_type == DC_TYPE_AL981)
91#define DC_IS_CENTAUR(x)	(x->dc_type == DC_TYPE_AN985)
92#define DC_IS_DAVICOM(x)	(x->dc_type == DC_TYPE_DM9102)
93#define DC_IS_PNICII(x)		(x->dc_type == DC_TYPE_PNICII)
94#define DC_IS_PNIC(x)		(x->dc_type == DC_TYPE_PNIC)
95
96/* MII/symbol mode port types */
97#define DC_PMODE_MII		0x1
98#define DC_PMODE_SYM		0x2
99
100/*
101 * Bus control bits.
102 */
103#define DC_BUSCTL_RESET		0x00000001
104#define DC_BUSCTL_ARBITRATION	0x00000002
105#define DC_BUSCTL_SKIPLEN	0x0000007C
106#define DC_BUSCTL_BUF_BIGENDIAN	0x00000080
107#define DC_BUSCTL_BURSTLEN	0x00003F00
108#define DC_BUSCTL_CACHEALIGN	0x0000C000
109#define DC_BUSCTL_TXPOLL	0x000E0000
110#define DC_BUSCTL_DBO		0x00100000
111#define DC_BUSCTL_MRME		0x00200000
112#define DC_BUSCTL_MRLE		0x00800000
113#define DC_BUSCTL_MWIE		0x01000000
114#define DC_BUSCTL_ONNOW_ENB	0x04000000
115
116#define DC_SKIPLEN_1LONG	0x00000004
117#define DC_SKIPLEN_2LONG	0x00000008
118#define DC_SKIPLEN_3LONG	0x00000010
119#define DC_SKIPLEN_4LONG	0x00000020
120#define DC_SKIPLEN_5LONG	0x00000040
121
122#define DC_CACHEALIGN_NONE	0x00000000
123#define DC_CACHEALIGN_8LONG	0x00004000
124#define DC_CACHEALIGN_16LONG	0x00008000
125#define DC_CACHEALIGN_32LONG	0x0000C000
126
127#define DC_BURSTLEN_USECA	0x00000000
128#define DC_BURSTLEN_1LONG	0x00000100
129#define DC_BURSTLEN_2LONG	0x00000200
130#define DC_BURSTLEN_4LONG	0x00000400
131#define DC_BURSTLEN_8LONG	0x00000800
132#define DC_BURSTLEN_16LONG	0x00001000
133#define DC_BURSTLEN_32LONG	0x00002000
134
135#define DC_TXPOLL_OFF		0x00000000
136#define DC_TXPOLL_1		0x00020000
137#define DC_TXPOLL_2		0x00040000
138#define DC_TXPOLL_3		0x00060000
139#define DC_TXPOLL_4		0x00080000
140#define DC_TXPOLL_5		0x000A0000
141#define DC_TXPOLL_6		0x000C0000
142#define DC_TXPOLL_7		0x000E0000
143
144/*
145 * Interrupt status bits.
146 */
147#define DC_ISR_TX_OK		0x00000001
148#define DC_ISR_TX_IDLE		0x00000002
149#define DC_ISR_TX_NOBUF		0x00000004
150#define DC_ISR_TX_JABBERTIMEO	0x00000008
151#define DC_ISR_LINKGOOD		0x00000010
152#define DC_ISR_TX_UNDERRUN	0x00000020
153#define DC_ISR_RX_OK		0x00000040
154#define DC_ISR_RX_NOBUF		0x00000080
155#define DC_ISR_RX_READ		0x00000100
156#define DC_ISR_RX_WATDOGTIMEO	0x00000200
157#define DC_ISR_TX_EARLY		0x00000400
158#define DC_ISR_TIMER_EXPIRED	0x00000800
159#define DC_ISR_LINKFAIL		0x00001000
160#define DC_ISR_BUS_ERR		0x00002000
161#define DC_ISR_RX_EARLY		0x00004000
162#define DC_ISR_ABNORMAL		0x00008000
163#define DC_ISR_NORMAL		0x00010000
164#define DC_ISR_RX_STATE		0x000E0000
165#define DC_ISR_TX_STATE		0x00700000
166#define DC_ISR_BUSERRTYPE	0x03800000
167#define DC_ISR_100MBPSLINK	0x08000000
168#define DC_ISR_MAGICKPACK	0x10000000
169
170#define DC_RXSTATE_STOPPED	0x00000000	/* 000 - Stopped */
171#define DC_RXSTATE_FETCH	0x00020000	/* 001 - Fetching descriptor */
172#define DC_RXSTATE_ENDCHECK	0x00040000	/* 010 - check for rx end */
173#define DC_RXSTATE_WAIT		0x00060000	/* 011 - waiting for packet */
174#define DC_RXSTATE_SUSPEND	0x00080000	/* 100 - suspend rx */
175#define DC_RXSTATE_CLOSE	0x000A0000	/* 101 - close tx desc */
176#define DC_RXSTATE_FLUSH	0x000C0000	/* 110 - flush from FIFO */
177#define DC_RXSTATE_DEQUEUE	0x000E0000	/* 111 - dequeue from FIFO */
178
179#define DC_TXSTATE_RESET	0x00000000	/* 000 - reset */
180#define DC_TXSTATE_FETCH	0x00100000	/* 001 - fetching descriptor */
181#define DC_TXSTATE_WAITEND	0x00200000	/* 010 - wait for tx end */
182#define DC_TXSTATE_READING	0x00300000	/* 011 - read and enqueue */
183#define DC_TXSTATE_RSVD		0x00400000	/* 100 - reserved */
184#define DC_TXSTATE_SETUP	0x00500000	/* 101 - setup packet */
185#define DC_TXSTATE_SUSPEND	0x00600000	/* 110 - suspend tx */
186#define DC_TXSTATE_CLOSE	0x00700000	/* 111 - close tx desc */
187
188/*
189 * Network config bits.
190 */
191#define DC_NETCFG_RX_HASHPERF	0x00000001
192#define DC_NETCFG_RX_ON		0x00000002
193#define DC_NETCFG_RX_HASHONLY	0x00000004
194#define DC_NETCFG_RX_BADFRAMES	0x00000008
195#define DC_NETCFG_RX_INVFILT	0x00000010
196#define DC_NETCFG_BACKOFFCNT	0x00000020
197#define DC_NETCFG_RX_PROMISC	0x00000040
198#define DC_NETCFG_RX_ALLMULTI	0x00000080
199#define DC_NETCFG_FULLDUPLEX	0x00000200
200#define DC_NETCFG_LOOPBACK	0x00000C00
201#define DC_NETCFG_FORCECOLL	0x00001000
202#define DC_NETCFG_TX_ON		0x00002000
203#define DC_NETCFG_TX_THRESH	0x0000C000
204#define DC_NETCFG_TX_BACKOFF	0x00020000
205#define DC_NETCFG_PORTSEL	0x00040000	/* 0 == 10, 1 == 100 */
206#define DC_NETCFG_HEARTBEAT	0x00080000
207#define DC_NETCFG_STORENFWD	0x00200000
208#define DC_NETCFG_SPEEDSEL	0x00400000	/* 1 == 10, 0 == 100 */
209#define DC_NETCFG_PCS		0x00800000
210#define DC_NETCFG_SCRAMBLER	0x01000000
211#define DC_NETCFG_NO_RXCRC	0x02000000
212#define DC_NETCFG_RX_ALL	0x40000000
213#define DC_NETCFG_CAPEFFECT	0x80000000
214
215#define DC_OPMODE_NORM		0x00000000
216#define DC_OPMODE_INTLOOP	0x00000400
217#define DC_OPMODE_EXTLOOP	0x00000800
218
219#define DC_TXTHRESH_72BYTES	0x00000000
220#define DC_TXTHRESH_96BYTES	0x00004000
221#define DC_TXTHRESH_128BYTES	0x00008000
222#define DC_TXTHRESH_160BYTES	0x0000C000
223
224
225/*
226 * Interrupt mask bits.
227 */
228#define DC_IMR_TX_OK		0x00000001
229#define DC_IMR_TX_IDLE		0x00000002
230#define DC_IMR_TX_NOBUF		0x00000004
231#define DC_IMR_TX_JABBERTIMEO	0x00000008
232#define DC_IMR_LINKGOOD		0x00000010
233#define DC_IMR_TX_UNDERRUN	0x00000020
234#define DC_IMR_RX_OK		0x00000040
235#define DC_IMR_RX_NOBUF		0x00000080
236#define DC_IMR_RX_READ		0x00000100
237#define DC_IMR_RX_WATDOGTIMEO	0x00000200
238#define DC_IMR_TX_EARLY		0x00000400
239#define DC_IMR_TIMER_EXPIRED	0x00000800
240#define DC_IMR_LINKFAIL		0x00001000
241#define DC_IMR_BUS_ERR		0x00002000
242#define DC_IMR_RX_EARLY		0x00004000
243#define DC_IMR_ABNORMAL		0x00008000
244#define DC_IMR_NORMAL		0x00010000
245#define DC_IMR_100MBPSLINK	0x08000000
246#define DC_IMR_MAGICKPACK	0x10000000
247
248#define DC_INTRS	\
249	(DC_IMR_RX_OK|DC_IMR_TX_OK|DC_IMR_RX_NOBUF|DC_IMR_RX_WATDOGTIMEO|\
250	DC_IMR_TX_NOBUF|DC_IMR_TX_UNDERRUN|DC_IMR_BUS_ERR|		\
251	DC_IMR_ABNORMAL|DC_IMR_NORMAL/*|DC_IMR_TX_EARLY*/)
252/*
253 * Serial I/O (EEPROM/ROM) bits.
254 */
255#define DC_SIO_EE_CS		0x00000001	/* EEPROM chip select */
256#define DC_SIO_EE_CLK		0x00000002	/* EEPROM clock */
257#define DC_SIO_EE_DATAIN	0x00000004	/* EEPROM data output */
258#define DC_SIO_EE_DATAOUT	0x00000008	/* EEPROM data input */
259#define DC_SIO_ROMDATA4		0x00000010
260#define DC_SIO_ROMDATA5		0x00000020
261#define DC_SIO_ROMDATA6		0x00000040
262#define DC_SIO_ROMDATA7		0x00000080
263#define DC_SIO_EESEL		0x00000800
264#define DC_SIO_ROMSEL		0x00001000
265#define DC_SIO_ROMCTL_WRITE	0x00002000
266#define DC_SIO_ROMCTL_READ	0x00004000
267#define DC_SIO_MII_CLK		0x00010000	/* MDIO clock */
268#define DC_SIO_MII_DATAOUT	0x00020000	/* MDIO data out */
269#define DC_SIO_MII_DIR		0x00040000	/* MDIO dir */
270#define DC_SIO_MII_DATAIN	0x00080000	/* MDIO data in */
271
272#define DC_EECMD_WRITE		0x140
273#define DC_EECMD_READ		0x180
274#define DC_EECMD_ERASE		0x1c0
275
276#define DC_EE_NODEADDR_OFFSET	0x70
277#define DC_EE_NODEADDR		10
278
279/*
280 * General purpose timer register
281 */
282#define DC_TIMER_VALUE		0x0000FFFF
283#define DC_TIMER_CONTINUOUS	0x00010000
284
285/*
286 * 10baseT status register
287 */
288#define DC_TSTAT_MIIACT		0x00000001 /* MII port activity */
289#define DC_TSTAT_LS100		0x00000002 /* link status of 100baseTX */
290#define DC_TSTAT_LS10		0x00000004 /* link status of 10baseT */
291#define DC_TSTAT_AUTOPOLARITY	0x00000008
292#define DC_TSTAT_AUIACT		0x00000100 /* AUI activity */
293#define DC_TSTAT_10BTACT	0x00000200 /* 10baseT activity */
294#define DC_TSTAT_NSN		0x00000400 /* non-stable FLPs detected */
295#define DC_TSTAT_REMFAULT	0x00000800
296#define DC_TSTAT_ANEGSTAT	0x00007000
297#define DC_TSTAT_LP_CAN_NWAY	0x00008000 /* link partner supports NWAY */
298#define DC_TSTAT_LPCODEWORD	0xFFFF0000 /* link partner's code word */
299
300#define DC_ASTAT_DISABLE	0x00000000
301#define DC_ASTAT_TXDISABLE	0x00001000
302#define DC_ASTAT_ABDETECT	0x00002000
303#define DC_ASTAT_ACKDETECT	0x00003000
304#define DC_ASTAT_CMPACKDETECT	0x00004000
305#define DC_ASTAT_AUTONEGCMP	0x00005000
306#define DC_ASTAT_LINKCHECK	0x00006000
307
308/*
309 * PHY reset register
310 */
311#define DC_SIA_RESET		0x00000001
312#define DC_SIA_AUI		0x00000008 /* AUI or 10baseT */
313
314/*
315 * 10baseT control register
316 */
317#define DC_TCTL_ENCODER_ENB	0x00000001
318#define DC_TCTL_LOOPBACK	0x00000002
319#define DC_TCTL_DRIVER_ENB	0x00000004
320#define DC_TCTL_LNKPULSE_ENB	0x00000008
321#define DC_TCTL_HALFDUPLEX	0x00000040
322#define DC_TCTL_AUTONEGENBL	0x00000080
323#define DC_TCTL_RX_SQUELCH	0x00000100
324#define DC_TCTL_COLL_SQUELCH	0x00000200
325#define DC_TCTL_COLL_DETECT	0x00000400
326#define DC_TCTL_SQE_ENB		0x00000800
327#define DC_TCTL_LINKTEST	0x00001000
328#define DC_TCTL_AUTOPOLARITY	0x00002000
329#define DC_TCTL_SET_POL_PLUS	0x00004000
330#define DC_TCTL_AUTOSENSE	0x00008000	/* 10bt/AUI autosense */
331#define DC_TCTL_100BTXHALF	0x00010000
332#define DC_TCTL_100BTXFULL	0x00020000
333#define DC_TCTL_100BT4		0x00040000
334
335/*
336 * Watchdog timer register
337 */
338#define DC_WDOG_JABBERDIS	0x00000001
339#define DC_WDOG_HOSTUNJAB	0x00000002
340#define DC_WDOG_JABBERCLK	0x00000004
341#define DC_WDOG_RXWDOGDIS	0x00000010
342#define DC_WDOG_RXWDOGCLK	0x00000020
343#define DC_WDOG_MUSTBEZERO	0x00000100
344
345/*
346 * Size of a setup frame.
347 */
348#define DC_SFRAME_LEN		192
349
350/*
351 * 21x4x TX/RX list structure.
352 */
353
354struct dc_desc {
355	u_int32_t		dc_status;
356	u_int32_t		dc_ctl;
357	u_int32_t		dc_ptr1;
358	u_int32_t		dc_ptr2;
359};
360
361#define dc_data		dc_ptr1
362#define dc_next		dc_ptr2
363
364#define DC_RXSTAT_FIFOOFLOW	0x00000001
365#define DC_RXSTAT_CRCERR	0x00000002
366#define DC_RXSTAT_DRIBBLE	0x00000004
367#define DC_RXSTAT_WATCHDOG	0x00000010
368#define DC_RXSTAT_FRAMETYPE	0x00000020	/* 0 == IEEE 802.3 */
369#define DC_RXSTAT_COLLSEEN	0x00000040
370#define DC_RXSTAT_GIANT		0x00000080
371#define DC_RXSTAT_LASTFRAG	0x00000100
372#define DC_RXSTAT_FIRSTFRAG	0x00000200
373#define DC_RXSTAT_MULTICAST	0x00000400
374#define DC_RXSTAT_RUNT		0x00000800
375#define DC_RXSTAT_RXTYPE	0x00003000
376#define DC_RXSTAT_RXERR		0x00008000
377#define DC_RXSTAT_RXLEN		0x3FFF0000
378#define DC_RXSTAT_OWN		0x80000000
379
380#define DC_RXBYTES(x)		((x & DC_RXSTAT_RXLEN) >> 16)
381#define DC_RXSTAT (DC_RXSTAT_FIRSTFRAG|DC_RXSTAT_LASTFRAG|DC_RXSTAT_OWN)
382
383#define DC_RXCTL_BUFLEN1	0x00000FFF
384#define DC_RXCTL_BUFLEN2	0x00FFF000
385#define DC_RXCTL_RLINK		0x01000000
386#define DC_RXCTL_RLAST		0x02000000
387
388#define DC_TXSTAT_DEFER		0x00000001
389#define DC_TXSTAT_UNDERRUN	0x00000002
390#define DC_TXSTAT_LINKFAIL	0x00000003
391#define DC_TXSTAT_COLLCNT	0x00000078
392#define DC_TXSTAT_SQE		0x00000080
393#define DC_TXSTAT_EXCESSCOLL	0x00000100
394#define DC_TXSTAT_LATECOLL	0x00000200
395#define DC_TXSTAT_NOCARRIER	0x00000400
396#define DC_TXSTAT_CARRLOST	0x00000800
397#define DC_TXSTAT_JABTIMEO	0x00004000
398#define DC_TXSTAT_ERRSUM	0x00008000
399#define DC_TXSTAT_OWN		0x80000000
400
401#define DC_TXCTL_BUFLEN1	0x000007FF
402#define DC_TXCTL_BUFLEN2	0x003FF800
403#define DC_TXCTL_FILTTYPE0	0x00400000
404#define DC_TXCTL_PAD		0x00800000
405#define DC_TXCTL_TLINK		0x01000000
406#define DC_TXCTL_TLAST		0x02000000
407#define DC_TXCTL_NOCRC		0x04000000
408#define DC_TXCTL_SETUP		0x08000000
409#define DC_TXCTL_FILTTYPE1	0x10000000
410#define DC_TXCTL_FIRSTFRAG	0x20000000
411#define DC_TXCTL_LASTFRAG	0x40000000
412#define DC_TXCTL_FINT		0x80000000
413
414#define DC_FILTER_PERFECT	0x00000000
415#define DC_FILTER_HASHPERF	0x00400000
416#define DC_FILTER_INVERSE	0x10000000
417#define DC_FILTER_HASHONLY	0x10400000
418
419#define DC_MAXFRAGS		16
420#define DC_RX_LIST_CNT		64
421#define DC_TX_LIST_CNT		256
422#define DC_MIN_FRAMELEN		60
423#define DC_RXLEN		1536
424
425#define DC_INC(x, y)	(x) = (x + 1) % y
426
427struct dc_list_data {
428	struct dc_desc		dc_rx_list[DC_RX_LIST_CNT];
429	struct dc_desc		dc_tx_list[DC_TX_LIST_CNT];
430};
431
432struct dc_chain_data {
433	struct mbuf		*dc_rx_chain[DC_RX_LIST_CNT];
434	struct mbuf		*dc_tx_chain[DC_TX_LIST_CNT];
435	u_int32_t		dc_sbuf[DC_SFRAME_LEN/sizeof(u_int32_t)];
436	u_int8_t		dc_pad[DC_MIN_FRAMELEN];
437	int			dc_tx_prod;
438	int			dc_tx_cons;
439	int			dc_tx_cnt;
440	int			dc_rx_prod;
441};
442
443struct dc_type {
444	u_int16_t		dc_vid;
445	u_int16_t		dc_did;
446	char			*dc_name;
447};
448
449struct dc_mii_frame {
450	u_int8_t		mii_stdelim;
451	u_int8_t		mii_opcode;
452	u_int8_t		mii_phyaddr;
453	u_int8_t		mii_regaddr;
454	u_int8_t		mii_turnaround;
455	u_int16_t		mii_data;
456};
457
458/*
459 * MII constants
460 */
461#define DC_MII_STARTDELIM	0x01
462#define DC_MII_READOP		0x02
463#define DC_MII_WRITEOP		0x01
464#define DC_MII_TURNAROUND	0x02
465
466
467/*
468 * Registers specific to clone devices.
469 * This mainly relates to RX filter programming: not all 21x4x clones
470 * use the standard DEC filter programming mechanism.
471 */
472
473/*
474 * ADMtek specific registers and constants for the AL981 and AN985.
475 * The AN985 doesn't use the magic PHY registers.
476 */
477#define DC_AL_PAR0		0xA4	/* station address */
478#define DC_AL_PAR1		0xA8	/* station address */
479#define DC_AL_MAR0		0xAC	/* multicast hash filter */
480#define DC_AL_MAR1		0xB0	/* multicast hash filter */
481#define DC_AL_BMCR		0xB4	/* built in PHY control */
482#define DC_AL_BMSR		0xB8	/* built in PHY status */
483#define DC_AL_VENID		0xBC	/* built in PHY ID0 */
484#define DC_AL_DEVID		0xC0	/* built in PHY ID1 */
485#define DC_AL_ANAR		0xC4	/* built in PHY autoneg advert */
486#define DC_AL_LPAR		0xC8	/* bnilt in PHY link part. ability */
487#define DC_AL_ANER		0xCC	/* built in PHY autoneg expansion */
488
489#define DC_ADMTEK_PHYADDR	0x1
490#define DC_AL_EE_NODEADDR	4
491/* End of ADMtek specific registers */
492
493/*
494 * ASIX specific registers.
495 */
496#define DC_AX_FILTIDX		0x68    /* RX filter index */
497#define DC_AX_FILTDATA		0x70    /* RX filter data */
498
499/*
500 * Special ASIX-specific bits in the ASIX NETCFG register (CSR6).
501 */
502#define DC_AX_NETCFG_RX_BROAD	0x00000100
503
504/*
505 * RX Filter Index Register values
506 */
507#define DC_AX_FILTIDX_PAR0	0x00000000
508#define DC_AX_FILTIDX_PAR1	0x00000001
509#define DC_AX_FILTIDX_MAR0	0x00000002
510#define DC_AX_FILTIDX_MAR1	0x00000003
511/* End of ASIX specific registers */
512
513/*
514 * Macronix specific registers. The Macronix chips have a special
515 * register for reading the NWAY status, which we don't use, plus
516 * a magic packet register, which we need to tweak a bit per the
517 * Macronix application notes.
518 */
519#define DC_MX_MAGICPACKET	0x80
520#define DC_MX_NWAYSTAT		0xA0
521
522/*
523 * Magic packet register
524 */
525#define DC_MX_MPACK_DISABLE	0x00400000
526
527/*
528 * NWAY status register.
529 */
530#define DC_MX_NWAY_10BTHALF	0x08000000
531#define DC_MX_NWAY_10BTFULL	0x10000000
532#define DC_MX_NWAY_100BTHALF	0x20000000
533#define DC_MX_NWAY_100BTFULL	0x40000000
534#define DC_MX_NWAY_100BT4	0x80000000
535
536/*
537 * These are magic values that must be written into CSR16
538 * (DC_MX_MAGICPACKET) in order to put the chip into proper
539 * operating mode. The magic numbers are documented in the
540 * Macronix 98715 application notes.
541 */
542#define DC_MX_MAGIC_98713	0x0F370000
543#define DC_MX_MAGIC_98713A	0x0B3C0000
544#define DC_MX_MAGIC_98715	0x0B3C0000
545#define DC_MX_MAGIC_98725	0x0B3C0000
546/* End of Macronix specific registers */
547
548/*
549 * PNIC 82c168/82c169 specific registers.
550 * The PNIC has its own special NWAY support, which doesn't work,
551 * and shortcut ways of reading the EEPROM and MII bus.
552 */
553#define DC_PN_GPIO		0x60	/* general purpose pins control */
554#define DC_PN_PWRUP_CFG		0x90	/* config register, set by EEPROM */
555#define DC_PN_SIOCTL		0x98	/* serial EEPROM control register */
556#define DC_PN_MII		0xA0	/* MII access register */
557#define DC_PN_NWAY		0xB8	/* Internal NWAY register */
558
559/* Serial I/O EEPROM register */
560#define DC_PN_SIOCTL_DATA	0x0000003F
561#define DC_PN_SIOCTL_OPCODE	0x00000300
562#define DC_PN_SIOCTL_BUSY	0x80000000
563
564#define DC_PN_EEOPCODE_ERASE	0x00000300
565#define DC_PN_EEOPCODE_READ	0x00000600
566#define DC_PN_EEOPCODE_WRITE	0x00000100
567
568/*
569 * The first two general purpose pins control speed selection and
570 * 100Mbps loopback on the 82c168 chip. The control bits should always
571 * be set (to make the data pins outputs) and the speed selction and
572 * loopback bits set accordingly when changing media. Physically, this
573 * will set the state of a relay mounted on the card.
574 */
575#define DC_PN_GPIO_DATA0	0x000000001
576#define DC_PN_GPIO_DATA1	0x000000002
577#define DC_PN_GPIO_DATA2	0x000000004
578#define DC_PN_GPIO_DATA3	0x000000008
579#define DC_PN_GPIO_CTL0		0x000000010
580#define DC_PN_GPIO_CTL1		0x000000020
581#define DC_PN_GPIO_CTL2		0x000000040
582#define DC_PN_GPIO_CTL3		0x000000080
583#define DC_PN_GPIO_SPEEDSEL	DC_PN_GPIO_DATA0/* 1 == 100Mbps, 0 == 10Mbps */
584#define DC_PN_GPIO_100TX_LOOP	DC_PN_GPIO_DATA1/* 1 == normal, 0 == loop */
585#define DC_PN_GPIO_BNC_ENB	DC_PN_GPIO_DATA2
586#define DC_PN_GPIO_100TX_LNK	DC_PN_GPIO_DATA3
587#define DC_PN_GPIO_SETBIT(sc, r)			\
588	DC_SETBIT(sc, DC_PN_GPIO, ((r) | (r << 4)))
589#define DC_PN_GPIO_CLRBIT(sc, r)			\
590	{						\
591		DC_SETBIT(sc, DC_PN_GPIO, ((r) << 4));	\
592		DC_CLRBIT(sc, DC_PN_GPIO, (r));		\
593	}
594
595/* shortcut MII access register */
596#define DC_PN_MII_DATA		0x0000FFFF
597#define DC_PN_MII_RESERVER	0x00020000
598#define DC_PN_MII_REGADDR	0x007C0000
599#define DC_PN_MII_PHYADDR	0x0F800000
600#define DC_PN_MII_OPCODE	0x30000000
601#define DC_PN_MII_BUSY		0x80000000
602
603#define DC_PN_MIIOPCODE_READ	0x60020000
604#define DC_PN_MIIOPCODE_WRITE	0x50020000
605
606/* Internal NWAY bits */
607#define DC_PN_NWAY_RESET	0x00000001	/* reset */
608#define DC_PN_NWAY_PDOWN	0x00000002	/* power down */
609#define DC_PN_NWAY_BYPASS	0x00000004	/* bypass */
610#define DC_PN_NWAY_AUILOWCUR	0x00000008	/* AUI low current */
611#define DC_PN_NWAY_TPEXTEND	0x00000010	/* low squelch voltage */
612#define DC_PN_NWAY_POLARITY	0x00000020	/* 0 == on, 1 == off */
613#define DC_PN_NWAY_TP		0x00000040	/* 1 == tp, 0 == AUI */
614#define DC_PN_NWAY_AUIVOLT	0x00000080	/* 1 == full, 0 == half */
615#define DC_PN_NWAY_DUPLEX	0x00000100	/* LED, 1 == full, 0 == half */
616#define DC_PN_NWAY_LINKTEST	0x00000200	/* 0 == on, 1 == off */
617#define DC_PN_NWAY_AUTODETECT	0x00000400	/* 1 == off, 0 == on */
618#define DC_PN_NWAY_SPEEDSEL	0x00000800	/* LED, 0 = 10, 1 == 100 */
619#define DC_PN_NWAY_NWAY_ENB	0x00001000	/* 0 == off, 1 == on */
620#define DC_PN_NWAY_CAP10HDX	0x00002000
621#define DC_PN_NWAY_CAP10FDX	0x00004000
622#define DC_PN_NWAY_CAP100FDX	0x00008000
623#define DC_PN_NWAY_CAP100HDX	0x00010000
624#define DC_PN_NWAY_CAP100T4	0x00020000
625#define DC_PN_NWAY_ANEGRESTART	0x02000000	/* resets when aneg done */
626#define DC_PN_NWAY_REMFAULT	0x04000000
627#define DC_PN_NWAY_LPAR10HDX	0x08000000
628#define DC_PN_NWAY_LPAR10FDX	0x10000000
629#define DC_PN_NWAY_LPAR100FDX	0x20000000
630#define DC_PN_NWAY_LPAR100HDX	0x40000000
631#define DC_PN_NWAY_LPAR100T4	0x80000000
632
633/* End of PNIC specific registers */
634
635struct dc_softc {
636	struct arpcom		arpcom;		/* interface info */
637	bus_space_handle_t	dc_bhandle;	/* bus space handle */
638	bus_space_tag_t		dc_btag;	/* bus space tag */
639	void			*dc_intrhand;
640	struct resource		*dc_irq;
641	struct resource		*dc_res;
642	struct dc_type		*dc_info;	/* adapter info */
643	device_t		dc_miibus;
644	u_int8_t		dc_unit;	/* interface number */
645	u_int8_t		dc_type;
646	u_int8_t		dc_pmode;
647	u_int8_t		dc_link;
648	u_int8_t		dc_cachesize;
649	int			dc_pnic_rx_bug_save;
650	unsigned char		*dc_pnic_rx_buf;
651	int			dc_if_flags;
652	int			dc_if_media;
653	u_int32_t		dc_flags;
654	u_int32_t		dc_txthresh;
655	struct dc_list_data	*dc_ldata;
656	struct dc_chain_data	dc_cdata;
657	struct callout_handle	dc_stat_ch;
658#ifdef __alpha__
659	int			dc_srm_media;
660#endif
661};
662
663#define DC_TX_POLL		0x00000001
664#define DC_TX_COALESCE		0x00000002
665#define DC_TX_ADMTEK_WAR	0x00000004
666#define DC_TX_USE_TX_INTR	0x00000008
667#define DC_RX_FILTER_TULIP	0x00000010
668#define DC_TX_INTR_FIRSTFRAG	0x00000020
669#define DC_PNIC_RX_BUG_WAR	0x00000040
670#define DC_TX_FIXED_RING	0x00000080
671#define DC_TX_STORENFWD		0x00000100
672#define DC_REDUCED_MII_POLL	0x00000200
673#define DC_TX_INTR_ALWAYS	0x00000400
674#define DC_21143_NWAY		0x00000800
675#define DC_128BIT_HASH		0x00001000
676#define DC_64BIT_HASH		0x00002000
677
678/*
679 * register space access macros
680 */
681#define CSR_WRITE_4(sc, reg, val)	\
682	bus_space_write_4(sc->dc_btag, sc->dc_bhandle, reg, val)
683
684#define CSR_READ_4(sc, reg)		\
685	bus_space_read_4(sc->dc_btag, sc->dc_bhandle, reg)
686
687#define DC_TIMEOUT		1000
688#define ETHER_ALIGN		2
689
690/*
691 * General constants that are fun to know.
692 */
693
694/*
695 * DEC PCI vendor ID
696 */
697#define DC_VENDORID_DEC		0x1011
698
699/*
700 * DEC/Intel 21143 PCI device ID
701 */
702#define DC_DEVICEID_21143	0x0019
703
704/*
705 * Macronix PCI vendor ID
706 */
707#define	DC_VENDORID_MX		0x10D9
708
709/*
710 * Macronix PMAC device IDs.
711 */
712#define DC_DEVICEID_98713	0x0512
713#define DC_DEVICEID_987x5	0x0531
714
715/* Macronix PCI revision codes. */
716#define DC_REVISION_98713	0x00
717#define DC_REVISION_98713A	0x10
718#define DC_REVISION_98715	0x20
719#define DC_REVISION_98715AEC_C	0x25
720#define DC_REVISION_98725	0x30
721
722/*
723 * Compex PCI vendor ID.
724 */
725#define DC_VENDORID_CP		0x11F6
726
727/*
728 * Compex PMAC PCI device IDs.
729 */
730#define DC_DEVICEID_98713_CP	0x9881
731
732/*
733 * Lite-On PNIC PCI vendor ID
734 */
735#define DC_VENDORID_LO		0x11AD
736
737/*
738 * 82c168/82c169 PNIC device IDs. Both chips have the same device
739 * ID but different revisions. Revision 0x10 is the 82c168, and
740 * 0x20 is the 82c169.
741 */
742#define DC_DEVICEID_82C168	0x0002
743
744#define DC_REVISION_82C168	0x10
745#define DC_REVISION_82C169	0x20
746
747/*
748 * Lite-On PNIC II device ID. Note: this is actually a Macronix 98715A
749 * with wake on lan/magic packet support.
750 */
751#define DC_DEVICEID_82C115	0xc115
752
753/*
754 * Davicom vendor ID.
755 */
756#define DC_VENDORID_DAVICOM	0x1282
757
758/*
759 * Davicom device IDs.
760 */
761#define DC_DEVICEID_DM9100	0x9100
762#define DC_DEVICEID_DM9102	0x9102
763
764/*
765 * The DM9102A has the same PCI device ID as the DM9102,
766 * but a higher revision code.
767 */
768#define DC_REVISION_DM9102	0x10
769#define DC_REVISION_DM9102A	0x30
770
771/*
772 * ADMtek vendor ID.
773 */
774#define DC_VENDORID_ADMTEK	0x1317
775
776/*
777 * ADMtek device IDs.
778 */
779#define DC_DEVICEID_AL981	0x0981
780#define DC_DEVICEID_AN985	0x0985
781
782/*
783 * ASIX vendor ID.
784 */
785#define DC_VENDORID_ASIX	0x125B
786
787/*
788 * ASIX device IDs.
789 */
790#define DC_DEVICEID_AX88140A	0x1400
791
792/*
793 * The ASIX AX88140 and ASIX AX88141 have the same vendor and
794 * device IDs but different revision values.
795 */
796#define DC_REVISION_88140	0x00
797#define DC_REVISION_88141	0x10
798
799/*
800 * Accton vendor ID.
801 */
802#define DC_VENDORID_ACCTON	0x1113
803
804/*
805 * Accton device IDs.
806 */
807#define DC_DEVICEID_EN1217	0x1217
808
809/*
810 * PCI low memory base and low I/O base register, and
811 * other PCI registers.
812 */
813
814#define DC_PCI_CFID		0x00	/* Id */
815#define DC_PCI_CFCS		0x04	/* Command and status */
816#define DC_PCI_CFRV		0x08	/* Revision */
817#define DC_PCI_CFLT		0x0C	/* Latency timer */
818#define DC_PCI_CFBIO		0x10	/* Base I/O address */
819#define DC_PCI_CFBMA		0x14	/* Base memory address */
820#define DC_PCI_CCIS		0x28	/* Card info struct */
821#define DC_PCI_CSID		0x2C	/* Subsystem ID */
822#define DC_PCI_CBER		0x30	/* Expansion ROM base address */
823#define DC_PCI_CCAP		0x34	/* Caps pointer - PD/TD chip only */
824#define DC_PCI_CFIT		0x3C	/* Interrupt */
825#define DC_PCI_CFDD		0x40	/* Device and driver area */
826#define DC_PCI_CWUA0		0x44	/* Wake-Up LAN addr 0 */
827#define DC_PCI_CWUA1		0x48	/* Wake-Up LAN addr 1 */
828#define DC_PCI_SOP0		0x4C	/* SecureON passwd 0 */
829#define DC_PCI_SOP1		0x50	/* SecureON passwd 1 */
830#define DC_PCI_CWUC		0x54	/* Configuration Wake-Up cmd */
831#define DC_PCI_CCID		0xDC	/* Capability ID - PD/TD only */
832#define DC_PCI_CPMC		0xE0	/* Pwrmgmt ctl & sts - PD/TD only */
833
834/* PCI ID register */
835#define DC_CFID_VENDOR		0x0000FFFF
836#define DC_CFID_DEVICE		0xFFFF0000
837
838/* PCI command/status register */
839#define DC_CFCS_IOSPACE		0x00000001 /* I/O space enable */
840#define DC_CFCS_MEMSPACE	0x00000002 /* memory space enable */
841#define DC_CFCS_BUSMASTER	0x00000004 /* bus master enable */
842#define DC_CFCS_MWI_ENB		0x00000008 /* mem write and inval enable */
843#define DC_CFCS_PARITYERR_ENB	0x00000020 /* parity error enable */
844#define DC_CFCS_SYSERR_ENB	0x00000080 /* system error enable */
845#define DC_CFCS_NEWCAPS		0x00100000 /* new capabilities */
846#define DC_CFCS_FAST_B2B	0x00800000 /* fast back-to-back capable */
847#define DC_CFCS_DATAPARITY	0x01000000 /* Parity error report */
848#define DC_CFCS_DEVSELTIM	0x06000000 /* devsel timing */
849#define DC_CFCS_TGTABRT		0x10000000 /* received target abort */
850#define DC_CFCS_MASTERABRT	0x20000000 /* received master abort */
851#define DC_CFCS_SYSERR		0x40000000 /* asserted system error */
852#define DC_CFCS_PARITYERR	0x80000000 /* asserted parity error */
853
854/* PCI revision register */
855#define DC_CFRV_STEPPING	0x0000000F
856#define DC_CFRV_REVISION	0x000000F0
857#define DC_CFRV_SUBCLASS	0x00FF0000
858#define DC_CFRV_BASECLASS	0xFF000000
859
860#define DC_21143_PB_REV		0x00000030
861#define DC_21143_TB_REV		0x00000030
862#define DC_21143_PC_REV		0x00000030
863#define DC_21143_TC_REV		0x00000030
864#define DC_21143_PD_REV		0x00000041
865#define DC_21143_TD_REV		0x00000041
866
867/* PCI latency timer register */
868#define DC_CFLT_CACHELINESIZE	0x000000FF
869#define DC_CFLT_LATENCYTIMER	0x0000FF00
870
871/* PCI subsystem ID register */
872#define DC_CSID_VENDOR		0x0000FFFF
873#define DC_CSID_DEVICE		0xFFFF0000
874
875/* PCI cababilities pointer */
876#define DC_CCAP_OFFSET		0x000000FF
877
878/* PCI interrupt config register */
879#define DC_CFIT_INTLINE		0x000000FF
880#define DC_CFIT_INTPIN		0x0000FF00
881#define DC_CFIT_MIN_GNT		0x00FF0000
882#define DC_CFIT_MAX_LAT		0xFF000000
883
884/* PCI capability register */
885#define DC_CCID_CAPID		0x000000FF
886#define DC_CCID_NEXTPTR		0x0000FF00
887#define DC_CCID_PM_VERS		0x00070000
888#define DC_CCID_PME_CLK		0x00080000
889#define DC_CCID_DVSPEC_INT	0x00200000
890#define DC_CCID_STATE_D1	0x02000000
891#define DC_CCID_STATE_D2	0x04000000
892#define DC_CCID_PME_D0		0x08000000
893#define DC_CCID_PME_D1		0x10000000
894#define DC_CCID_PME_D2		0x20000000
895#define DC_CCID_PME_D3HOT	0x40000000
896#define DC_CCID_PME_D3COLD	0x80000000
897
898/* PCI power management control/status register */
899#define DC_CPMC_STATE		0x00000003
900#define DC_CPMC_PME_ENB		0x00000100
901#define DC_CPMC_PME_STS		0x00008000
902
903#define DC_PSTATE_D0		0x0
904#define DC_PSTATE_D1		0x1
905#define DC_PSTATE_D2		0x2
906#define DC_PSTATE_D3		0x3
907
908/* Device specific region */
909/* Configuration and driver area */
910#define DC_CFDD_DRVUSE		0x0000FFFF
911#define DC_CFDD_SNOOZE_MODE	0x40000000
912#define DC_CFDD_SLEEP_MODE	0x80000000
913
914/* Configuration wake-up command register */
915#define DC_CWUC_MUST_BE_ZERO	0x00000001
916#define DC_CWUC_SECUREON_ENB	0x00000002
917#define DC_CWUC_FORCE_WUL	0x00000004
918#define DC_CWUC_BNC_ABILITY	0x00000008
919#define DC_CWUC_AUI_ABILITY	0x00000010
920#define DC_CWUC_TP10_ABILITY	0x00000020
921#define DC_CWUC_MII_ABILITY	0x00000040
922#define DC_CWUC_SYM_ABILITY	0x00000080
923#define DC_CWUC_LOCK		0x00000100
924
925#ifdef __alpha__
926#undef vtophys
927#define vtophys(va)		alpha_XXX_dmamap((vm_offset_t)va)
928#endif
929