if_bgereg.h revision 197832
1122394Sharti/*-
2146525Sharti * Copyright (c) 2001 Wind River Systems
3146525Sharti * Copyright (c) 1997, 1998, 1999, 2001
4146525Sharti *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
5122394Sharti *
6122394Sharti * Redistribution and use in source and binary forms, with or without
7122394Sharti * modification, are permitted provided that the following conditions
8122394Sharti * are met:
9122394Sharti * 1. Redistributions of source code must retain the above copyright
10122394Sharti *    notice, this list of conditions and the following disclaimer.
11310565Sngie * 2. Redistributions in binary form must reproduce the above copyright
12133211Sharti *    notice, this list of conditions and the following disclaimer in the
13133211Sharti *    documentation and/or other materials provided with the distribution.
14133211Sharti * 3. All advertising materials mentioning features or use of this software
15133211Sharti *    must display the following acknowledgement:
16133211Sharti *	This product includes software developed by Bill Paul.
17122394Sharti * 4. Neither the name of the author nor the names of any co-contributors
18122394Sharti *    may be used to endorse or promote products derived from this software
19122394Sharti *    without specific prior written permission.
20310565Sngie *
21133211Sharti * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
22133211Sharti * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23133211Sharti * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24133211Sharti * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
25133211Sharti * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26133211Sharti * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27133211Sharti * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28133211Sharti * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29133211Sharti * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30133211Sharti * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
31133211Sharti * THE POSSIBILITY OF SUCH DAMAGE.
32122394Sharti *
33156066Sharti * $FreeBSD: head/sys/dev/bge/if_bgereg.h 197832 2009-10-07 13:12:43Z stas $
34122394Sharti */
35122394Sharti
36122394Sharti/*
37122394Sharti * BCM570x memory map. The internal memory layout varies somewhat
38133211Sharti * depending on whether or not we have external SSRAM attached.
39122394Sharti * The BCM5700 can have up to 16MB of external memory. The BCM5701
40122394Sharti * is apparently not designed to use external SSRAM. The mappings
41122394Sharti * up to the first 4 send rings are the same for both internal and
42122394Sharti * external memory configurations. Note that mini RX ring space is
43122394Sharti * only available with external SSRAM configurations, which means
44122394Sharti * the mini RX ring is not supported on the BCM5701.
45122394Sharti *
46122394Sharti * The NIC's memory can be accessed by the host in one of 3 ways:
47122394Sharti *
48122394Sharti * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA
49122394Sharti *    registers in PCI config space can be used to read any 32-bit
50122394Sharti *    address within the NIC's memory.
51150920Sharti *
52133211Sharti * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config
53150920Sharti *    space can be used in conjunction with the memory window in the
54150920Sharti *    device register space at offset 0x8000 to read any 32K chunk
55150920Sharti *    of NIC memory.
56133211Sharti *
57133211Sharti * 3) Flat mode. If the 'flat mode' bit in the PCI state register is
58122394Sharti *    set, the device I/O mapping consumes 32MB of host address space,
59133211Sharti *    allowing all of the registers and internal NIC memory to be
60122394Sharti *    accessed directly. NIC memory addresses are offset by 0x01000000.
61133211Sharti *    Flat mode consumes so much host address space that it is not
62122394Sharti *    recommended.
63122394Sharti */
64122394Sharti#define	BGE_PAGE_ZERO			0x00000000
65122394Sharti#define	BGE_PAGE_ZERO_END		0x000000FF
66122394Sharti#define	BGE_SEND_RING_RCB		0x00000100
67122394Sharti#define	BGE_SEND_RING_RCB_END		0x000001FF
68122394Sharti#define	BGE_RX_RETURN_RING_RCB		0x00000200
69122394Sharti#define	BGE_RX_RETURN_RING_RCB_END	0x000002FF
70122394Sharti#define	BGE_STATS_BLOCK			0x00000300
71310901Sngie#define	BGE_STATS_BLOCK_END		0x00000AFF
72122394Sharti#define	BGE_STATUS_BLOCK		0x00000B00
73122394Sharti#define	BGE_STATUS_BLOCK_END		0x00000B4F
74122394Sharti#define	BGE_SOFTWARE_GENCOMM		0x00000B50
75122394Sharti#define	BGE_SOFTWARE_GENCOMM_SIG	0x00000B54
76122394Sharti#define	BGE_SOFTWARE_GENCOMM_NICCFG	0x00000B58
77122394Sharti#define	BGE_SOFTWARE_GENCOMM_FW		0x00000B78
78122394Sharti#define	BGE_SOFTWARE_GENNCOMM_FW_LEN	0x00000B7C
79122394Sharti#define	BGE_SOFTWARE_GENNCOMM_FW_DATA	0x00000B80
80122394Sharti#define	BGE_SOFTWARE_GENCOMM_END	0x00000FFF
81122394Sharti#define	BGE_UNMAPPED			0x00001000
82122394Sharti#define	BGE_UNMAPPED_END		0x00001FFF
83122394Sharti#define	BGE_DMA_DESCRIPTORS		0x00002000
84122394Sharti#define	BGE_DMA_DESCRIPTORS_END		0x00003FFF
85122394Sharti#define	BGE_SEND_RING_1_TO_4		0x00004000
86122394Sharti#define	BGE_SEND_RING_1_TO_4_END	0x00005FFF
87122394Sharti
88122394Sharti/* Firmware interface */
89122394Sharti#define	BGE_FW_DRV_ALIVE		0x00000001
90122394Sharti#define	BGE_FW_PAUSE			0x00000002
91122394Sharti
92133211Sharti/* Mappings for internal memory configuration */
93122394Sharti#define	BGE_STD_RX_RINGS		0x00006000
94122394Sharti#define	BGE_STD_RX_RINGS_END		0x00006FFF
95122394Sharti#define	BGE_JUMBO_RX_RINGS		0x00007000
96122394Sharti#define	BGE_JUMBO_RX_RINGS_END		0x00007FFF
97122394Sharti#define	BGE_BUFFPOOL_1			0x00008000
98122394Sharti#define	BGE_BUFFPOOL_1_END		0x0000FFFF
99122394Sharti#define	BGE_BUFFPOOL_2			0x00010000 /* or expansion ROM */
100122394Sharti#define	BGE_BUFFPOOL_2_END		0x00017FFF
101122394Sharti#define	BGE_BUFFPOOL_3			0x00018000 /* or expansion ROM */
102122394Sharti#define	BGE_BUFFPOOL_3_END		0x0001FFFF
103122394Sharti
104122394Sharti/* Mappings for external SSRAM configurations */
105122394Sharti#define	BGE_SEND_RING_5_TO_6		0x00006000
106122394Sharti#define	BGE_SEND_RING_5_TO_6_END	0x00006FFF
107122394Sharti#define	BGE_SEND_RING_7_TO_8		0x00007000
108122394Sharti#define	BGE_SEND_RING_7_TO_8_END	0x00007FFF
109122394Sharti#define	BGE_SEND_RING_9_TO_16		0x00008000
110122394Sharti#define	BGE_SEND_RING_9_TO_16_END	0x0000BFFF
111122394Sharti#define	BGE_EXT_STD_RX_RINGS		0x0000C000
112122394Sharti#define	BGE_EXT_STD_RX_RINGS_END	0x0000CFFF
113133211Sharti#define	BGE_EXT_JUMBO_RX_RINGS		0x0000D000
114122394Sharti#define	BGE_EXT_JUMBO_RX_RINGS_END	0x0000DFFF
115122394Sharti#define	BGE_MINI_RX_RINGS		0x0000E000
116122394Sharti#define	BGE_MINI_RX_RINGS_END		0x0000FFFF
117122394Sharti#define	BGE_AVAIL_REGION1		0x00010000 /* or expansion ROM */
118122394Sharti#define	BGE_AVAIL_REGION1_END		0x00017FFF
119122394Sharti#define	BGE_AVAIL_REGION2		0x00018000 /* or expansion ROM */
120122394Sharti#define	BGE_AVAIL_REGION2_END		0x0001FFFF
121122394Sharti#define	BGE_EXT_SSRAM			0x00020000
122122394Sharti#define	BGE_EXT_SSRAM_END		0x000FFFFF
123122394Sharti
124122394Sharti
125146525Sharti/*
126122394Sharti * BCM570x register offsets. These are memory mapped registers
127122394Sharti * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros.
128122394Sharti * Each register must be accessed using 32 bit operations.
129122394Sharti *
130146525Sharti * All registers are accessed through a 32K shared memory block.
131122394Sharti * The first group of registers are actually copies of the PCI
132122394Sharti * configuration space registers.
133122394Sharti */
134122394Sharti
135122394Sharti/*
136122394Sharti * PCI registers defined in the PCI 2.2 spec.
137122394Sharti */
138122394Sharti#define	BGE_PCI_VID			0x00
139122394Sharti#define	BGE_PCI_DID			0x02
140122394Sharti#define	BGE_PCI_CMD			0x04
141122394Sharti#define	BGE_PCI_STS			0x06
142122394Sharti#define	BGE_PCI_REV			0x08
143122394Sharti#define	BGE_PCI_CLASS			0x09
144122394Sharti#define	BGE_PCI_CACHESZ			0x0C
145122394Sharti#define	BGE_PCI_LATTIMER		0x0D
146122394Sharti#define	BGE_PCI_HDRTYPE			0x0E
147122394Sharti#define	BGE_PCI_BIST			0x0F
148122394Sharti#define	BGE_PCI_BAR0			0x10
149122394Sharti#define	BGE_PCI_BAR1			0x14
150122394Sharti#define	BGE_PCI_SUBSYS			0x2C
151122394Sharti#define	BGE_PCI_SUBVID			0x2E
152122394Sharti#define	BGE_PCI_ROMBASE			0x30
153122394Sharti#define	BGE_PCI_CAPPTR			0x34
154122394Sharti#define	BGE_PCI_INTLINE			0x3C
155122394Sharti#define	BGE_PCI_INTPIN			0x3D
156122394Sharti#define	BGE_PCI_MINGNT			0x3E
157122394Sharti#define	BGE_PCI_MAXLAT			0x3F
158122394Sharti#define	BGE_PCI_PCIXCAP			0x40
159133211Sharti#define	BGE_PCI_NEXTPTR_PM		0x41
160122394Sharti#define	BGE_PCI_PCIX_CMD		0x42
161122394Sharti#define	BGE_PCI_PCIX_STS		0x44
162122394Sharti#define	BGE_PCI_PWRMGMT_CAPID		0x48
163122394Sharti#define	BGE_PCI_NEXTPTR_VPD		0x49
164122394Sharti#define	BGE_PCI_PWRMGMT_CAPS		0x4A
165122394Sharti#define	BGE_PCI_PWRMGMT_CMD		0x4C
166122394Sharti#define	BGE_PCI_PWRMGMT_STS		0x4D
167122394Sharti#define	BGE_PCI_PWRMGMT_DATA		0x4F
168122394Sharti#define	BGE_PCI_VPD_CAPID		0x50
169122394Sharti#define	BGE_PCI_NEXTPTR_MSI		0x51
170122394Sharti#define	BGE_PCI_VPD_ADDR		0x52
171122394Sharti#define	BGE_PCI_VPD_DATA		0x54
172122394Sharti#define	BGE_PCI_MSI_CAPID		0x58
173122394Sharti#define	BGE_PCI_NEXTPTR_NONE		0x59
174122394Sharti#define	BGE_PCI_MSI_CTL			0x5A
175122394Sharti#define	BGE_PCI_MSI_ADDR_HI		0x5C
176122394Sharti#define	BGE_PCI_MSI_ADDR_LO		0x60
177122394Sharti#define	BGE_PCI_MSI_DATA		0x64
178122394Sharti
179122394Sharti/*
180122394Sharti * PCI Express definitions
181122394Sharti * According to
182122394Sharti * PCI Express base specification, REV. 1.0a
183122394Sharti */
184122394Sharti
185122394Sharti/* PCI Express device control, 16bits */
186122394Sharti#define	BGE_PCIE_DEVCTL			0x08
187122394Sharti#define	BGE_PCIE_DEVCTL_MAX_READRQ_MASK	0x7000
188122394Sharti#define	BGE_PCIE_DEVCTL_MAX_READRQ_128	0x0000
189122394Sharti#define	BGE_PCIE_DEVCTL_MAX_READRQ_256	0x1000
190122394Sharti#define	BGE_PCIE_DEVCTL_MAX_READRQ_512	0x2000
191122394Sharti#define	BGE_PCIE_DEVCTL_MAX_READRQ_1024	0x3000
192122394Sharti#define	BGE_PCIE_DEVCTL_MAX_READRQ_2048	0x4000
193122394Sharti#define	BGE_PCIE_DEVCTL_MAX_READRQ_4096	0x5000
194122394Sharti
195122394Sharti/* PCI MSI. ??? */
196146525Sharti#define	BGE_PCIE_CAPID_REG		0xD0
197122394Sharti#define	BGE_PCIE_CAPID			0x10
198122394Sharti
199122394Sharti/*
200146525Sharti * PCI registers specific to the BCM570x family.
201122394Sharti */
202122394Sharti#define	BGE_PCI_MISC_CTL		0x68
203122394Sharti#define	BGE_PCI_DMA_RW_CTL		0x6C
204122394Sharti#define	BGE_PCI_PCISTATE		0x70
205122394Sharti#define	BGE_PCI_CLKCTL			0x74
206122394Sharti#define	BGE_PCI_REG_BASEADDR		0x78
207122394Sharti#define	BGE_PCI_MEMWIN_BASEADDR		0x7C
208122394Sharti#define	BGE_PCI_REG_DATA		0x80
209122394Sharti#define	BGE_PCI_MEMWIN_DATA		0x84
210122394Sharti#define	BGE_PCI_MODECTL			0x88
211122394Sharti#define	BGE_PCI_MISC_CFG		0x8C
212122394Sharti#define	BGE_PCI_MISC_LOCALCTL		0x90
213122394Sharti#define	BGE_PCI_UNDI_RX_STD_PRODIDX_HI	0x98
214146525Sharti#define	BGE_PCI_UNDI_RX_STD_PRODIDX_LO	0x9C
215122394Sharti#define	BGE_PCI_UNDI_RX_RTN_CONSIDX_HI	0xA0
216122394Sharti#define	BGE_PCI_UNDI_RX_RTN_CONSIDX_LO	0xA4
217122394Sharti#define	BGE_PCI_UNDI_TX_BD_PRODIDX_HI	0xA8
218146525Sharti#define	BGE_PCI_UNDI_TX_BD_PRODIDX_LO	0xAC
219146525Sharti#define	BGE_PCI_ISR_MBX_HI		0xB0
220122394Sharti#define	BGE_PCI_ISR_MBX_LO		0xB4
221122394Sharti#define	BGE_PCI_PRODID_ASICREV		0xBC
222122394Sharti
223122394Sharti/* PCI Misc. Host control register */
224122394Sharti#define	BGE_PCIMISCCTL_CLEAR_INTA	0x00000001
225122394Sharti#define	BGE_PCIMISCCTL_MASK_PCI_INTR	0x00000002
226122394Sharti#define	BGE_PCIMISCCTL_ENDIAN_BYTESWAP	0x00000004
227122394Sharti#define	BGE_PCIMISCCTL_ENDIAN_WORDSWAP	0x00000008
228146525Sharti#define	BGE_PCIMISCCTL_PCISTATE_RW	0x00000010
229146525Sharti#define	BGE_PCIMISCCTL_CLOCKCTL_RW	0x00000020
230122394Sharti#define	BGE_PCIMISCCTL_REG_WORDSWAP	0x00000040
231122394Sharti#define	BGE_PCIMISCCTL_INDIRECT_ACCESS	0x00000080
232122394Sharti#define	BGE_PCIMISCCTL_ASICREV		0xFFFF0000
233122394Sharti#define	BGE_PCIMISCCTL_ASICREV_SHIFT	16
234146525Sharti
235146525Sharti#define	BGE_HIF_SWAP_OPTIONS	(BGE_PCIMISCCTL_ENDIAN_WORDSWAP)
236122394Sharti#if BYTE_ORDER == LITTLE_ENDIAN
237122394Sharti#define	BGE_DMA_SWAP_OPTIONS \
238122394Sharti	BGE_MODECTL_WORDSWAP_NONFRAME| \
239146525Sharti	BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA
240146525Sharti#else
241122394Sharti#define	BGE_DMA_SWAP_OPTIONS \
242122394Sharti	BGE_MODECTL_WORDSWAP_NONFRAME|BGE_MODECTL_BYTESWAP_NONFRAME| \
243122394Sharti	BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA
244122394Sharti#endif
245146525Sharti
246146525Sharti#define	BGE_INIT \
247122394Sharti	(BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_CLEAR_INTA| \
248122394Sharti	 BGE_PCIMISCCTL_MASK_PCI_INTR|BGE_PCIMISCCTL_INDIRECT_ACCESS)
249122394Sharti
250122394Sharti#define	BGE_CHIPID_TIGON_I		0x4000
251122394Sharti#define	BGE_CHIPID_TIGON_II		0x6000
252122394Sharti#define	BGE_CHIPID_BCM5700_A0		0x7000
253122394Sharti#define	BGE_CHIPID_BCM5700_A1		0x7001
254122394Sharti#define	BGE_CHIPID_BCM5700_B0		0x7100
255122394Sharti#define	BGE_CHIPID_BCM5700_B1		0x7101
256122394Sharti#define	BGE_CHIPID_BCM5700_B2		0x7102
257122394Sharti#define	BGE_CHIPID_BCM5700_B3		0x7103
258122394Sharti#define	BGE_CHIPID_BCM5700_ALTIMA	0x7104
259122394Sharti#define	BGE_CHIPID_BCM5700_C0		0x7200
260122394Sharti#define	BGE_CHIPID_BCM5701_A0		0x0000	/* grrrr */
261122394Sharti#define	BGE_CHIPID_BCM5701_B0		0x0100
262146525Sharti#define	BGE_CHIPID_BCM5701_B2		0x0102
263146525Sharti#define	BGE_CHIPID_BCM5701_B5		0x0105
264122394Sharti#define	BGE_CHIPID_BCM5703_A0		0x1000
265122394Sharti#define	BGE_CHIPID_BCM5703_A1		0x1001
266122394Sharti#define	BGE_CHIPID_BCM5703_A2		0x1002
267122394Sharti#define	BGE_CHIPID_BCM5703_A3		0x1003
268146525Sharti#define	BGE_CHIPID_BCM5703_B0		0x1100
269146525Sharti#define	BGE_CHIPID_BCM5704_A0		0x2000
270122394Sharti#define	BGE_CHIPID_BCM5704_A1		0x2001
271122394Sharti#define	BGE_CHIPID_BCM5704_A2		0x2002
272122394Sharti#define	BGE_CHIPID_BCM5704_A3		0x2003
273122394Sharti#define	BGE_CHIPID_BCM5704_B0		0x2100
274122394Sharti#define	BGE_CHIPID_BCM5705_A0		0x3000
275122394Sharti#define	BGE_CHIPID_BCM5705_A1		0x3001
276122394Sharti#define	BGE_CHIPID_BCM5705_A2		0x3002
277122394Sharti#define	BGE_CHIPID_BCM5705_A3		0x3003
278122394Sharti#define	BGE_CHIPID_BCM5750_A0		0x4000
279122394Sharti#define	BGE_CHIPID_BCM5750_A1		0x4001
280146525Sharti#define	BGE_CHIPID_BCM5750_A3		0x4000
281146525Sharti#define	BGE_CHIPID_BCM5750_B0		0x4100
282122394Sharti#define	BGE_CHIPID_BCM5750_B1		0x4101
283122394Sharti#define	BGE_CHIPID_BCM5750_C0		0x4200
284122394Sharti#define	BGE_CHIPID_BCM5750_C1		0x4201
285122394Sharti#define	BGE_CHIPID_BCM5750_C2		0x4202
286146525Sharti#define	BGE_CHIPID_BCM5714_A0		0x5000
287146525Sharti#define	BGE_CHIPID_BCM5752_A0		0x6000
288122394Sharti#define	BGE_CHIPID_BCM5752_A1		0x6001
289122394Sharti#define	BGE_CHIPID_BCM5752_A2		0x6002
290122394Sharti#define	BGE_CHIPID_BCM5714_B0		0x8000
291122394Sharti#define	BGE_CHIPID_BCM5714_B3		0x8003
292122394Sharti#define	BGE_CHIPID_BCM5715_A0		0x9000
293122394Sharti#define	BGE_CHIPID_BCM5715_A1		0x9001
294122394Sharti#define	BGE_CHIPID_BCM5715_A3		0x9003
295122394Sharti#define	BGE_CHIPID_BCM5755_A0		0xa000
296122394Sharti#define	BGE_CHIPID_BCM5755_A1		0xa001
297122394Sharti#define	BGE_CHIPID_BCM5755_A2		0xa002
298146525Sharti#define	BGE_CHIPID_BCM5722_A0		0xa200
299146525Sharti#define	BGE_CHIPID_BCM5754_A0		0xb000
300122394Sharti#define	BGE_CHIPID_BCM5754_A1		0xb001
301122394Sharti#define	BGE_CHIPID_BCM5754_A2		0xb002
302122394Sharti#define	BGE_CHIPID_BCM5761_A0		0x5761000
303146525Sharti#define	BGE_CHIPID_BCM5761_A1		0x5761100
304146525Sharti#define	BGE_CHIPID_BCM5784_A0		0x5784000
305122394Sharti#define	BGE_CHIPID_BCM5784_A1		0x5784100
306122394Sharti#define	BGE_CHIPID_BCM5787_A0		0xb000
307133211Sharti#define	BGE_CHIPID_BCM5787_A1		0xb001
308122394Sharti#define	BGE_CHIPID_BCM5787_A2		0xb002
309122394Sharti#define	BGE_CHIPID_BCM5906_A1		0xc001
310122394Sharti#define	BGE_CHIPID_BCM5906_A2		0xc002
311122394Sharti#define	BGE_CHIPID_BCM57780_A0		0x57780000
312122394Sharti#define	BGE_CHIPID_BCM57780_A1		0x57780001
313122394Sharti
314122394Sharti/* shorthand one */
315122394Sharti#define	BGE_ASICREV(x)			((x) >> 12)
316122394Sharti#define	BGE_ASICREV_BCM5701		0x00
317122394Sharti#define	BGE_ASICREV_BCM5703		0x01
318122394Sharti#define	BGE_ASICREV_BCM5704		0x02
319122394Sharti#define	BGE_ASICREV_BCM5705		0x03
320133211Sharti#define	BGE_ASICREV_BCM5750		0x04
321122394Sharti#define	BGE_ASICREV_BCM5714_A0		0x05
322122394Sharti#define	BGE_ASICREV_BCM5752		0x06
323122394Sharti#define	BGE_ASICREV_BCM5700		0x07
324122394Sharti#define	BGE_ASICREV_BCM5780		0x08
325122394Sharti#define	BGE_ASICREV_BCM5714		0x09
326122394Sharti#define	BGE_ASICREV_BCM5755		0x0a
327122394Sharti#define	BGE_ASICREV_BCM5754		0x0b
328122394Sharti#define	BGE_ASICREV_BCM5787		0x0b
329122394Sharti#define	BGE_ASICREV_BCM5906		0x0c
330122394Sharti/* Should consult BGE_PCI_PRODID_ASICREV for ChipID */
331122394Sharti#define	BGE_ASICREV_USE_PRODID_REG	0x0f
332122394Sharti/* BGE_PCI_PRODID_ASICREV ASIC rev. identifiers. */
333122394Sharti#define	BGE_ASICREV_BCM5761		0x5761
334122394Sharti#define	BGE_ASICREV_BCM5784		0x5784
335122394Sharti#define	BGE_ASICREV_BCM5785		0x5785
336122394Sharti#define	BGE_ASICREV_BCM57780		0x57780
337122394Sharti
338122394Sharti/* chip revisions */
339122394Sharti#define	BGE_CHIPREV(x)			((x) >> 8)
340122394Sharti#define	BGE_CHIPREV_5700_AX		0x70
341122394Sharti#define	BGE_CHIPREV_5700_BX		0x71
342122394Sharti#define	BGE_CHIPREV_5700_CX		0x72
343122394Sharti#define	BGE_CHIPREV_5701_AX		0x00
344122394Sharti#define	BGE_CHIPREV_5703_AX		0x10
345122394Sharti#define	BGE_CHIPREV_5704_AX		0x20
346122394Sharti#define	BGE_CHIPREV_5704_BX		0x21
347122394Sharti#define	BGE_CHIPREV_5750_AX		0x40
348122394Sharti#define	BGE_CHIPREV_5750_BX		0x41
349133211Sharti/* BGE_PCI_PRODID_ASICREV chip rev. identifiers. */
350122394Sharti#define	BGE_CHIPREV_5761_AX		0x57611
351122394Sharti#define	BGE_CHIPREV_5784_AX		0x57841
352122394Sharti
353122394Sharti/* PCI DMA Read/Write Control register */
354122394Sharti#define	BGE_PCIDMARWCTL_MINDMA		0x000000FF
355122394Sharti#define	BGE_PCIDMARWCTL_RDADRR_BNDRY	0x00000700
356122394Sharti#define	BGE_PCIDMARWCTL_WRADDR_BNDRY	0x00003800
357122394Sharti#define	BGE_PCIDMARWCTL_ONEDMA_ATONCE	0x0000C000
358122394Sharti#define	BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL	0x00004000
359122394Sharti#define	BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL	0x00008000
360122394Sharti#define	BGE_PCIDMARWCTL_RD_WAT		0x00070000
361122394Sharti#define	BGE_PCIDMARWCTL_WR_WAT		0x00380000
362122394Sharti#define	BGE_PCIDMARWCTL_USE_MRM		0x00400000
363122394Sharti#define	BGE_PCIDMARWCTL_ASRT_ALL_BE	0x00800000
364122394Sharti#define	BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD	0x0F000000
365122394Sharti#define	BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD	0xF0000000
366122394Sharti
367122394Sharti#define	BGE_PCIDMARWCTL_RD_WAT_SHIFT(x)	((x) << 16)
368122394Sharti#define	BGE_PCIDMARWCTL_WR_WAT_SHIFT(x)	((x) << 19)
369122394Sharti#define	BGE_PCIDMARWCTL_RD_CMD_SHIFT(x)	((x) << 24)
370122394Sharti#define	BGE_PCIDMARWCTL_WR_CMD_SHIFT(x)	((x) << 28)
371122394Sharti
372122394Sharti#define	BGE_PCI_READ_BNDRY_DISABLE	0x00000000
373122394Sharti#define	BGE_PCI_READ_BNDRY_16BYTES	0x00000100
374122394Sharti#define	BGE_PCI_READ_BNDRY_32BYTES	0x00000200
375122394Sharti#define	BGE_PCI_READ_BNDRY_64BYTES	0x00000300
376122394Sharti#define	BGE_PCI_READ_BNDRY_128BYTES	0x00000400
377122394Sharti#define	BGE_PCI_READ_BNDRY_256BYTES	0x00000500
378146525Sharti#define	BGE_PCI_READ_BNDRY_512BYTES	0x00000600
379122394Sharti#define	BGE_PCI_READ_BNDRY_1024BYTES	0x00000700
380122394Sharti
381122394Sharti#define	BGE_PCI_WRITE_BNDRY_DISABLE	0x00000000
382122394Sharti#define	BGE_PCI_WRITE_BNDRY_16BYTES	0x00000800
383122394Sharti#define	BGE_PCI_WRITE_BNDRY_32BYTES	0x00001000
384122394Sharti#define	BGE_PCI_WRITE_BNDRY_64BYTES	0x00001800
385122394Sharti#define	BGE_PCI_WRITE_BNDRY_128BYTES	0x00002000
386122394Sharti#define	BGE_PCI_WRITE_BNDRY_256BYTES	0x00002800
387122394Sharti#define	BGE_PCI_WRITE_BNDRY_512BYTES	0x00003000
388122394Sharti#define	BGE_PCI_WRITE_BNDRY_1024BYTES	0x00003800
389122394Sharti
390122394Sharti/*
391122394Sharti * PCI state register -- note, this register is read only
392146525Sharti * unless the PCISTATE_WR bit of the PCI Misc. Host Control
393122394Sharti * register is set.
394122394Sharti */
395122394Sharti#define	BGE_PCISTATE_FORCE_RESET	0x00000001
396122394Sharti#define	BGE_PCISTATE_INTR_STATE		0x00000002
397122394Sharti#define	BGE_PCISTATE_PCI_BUSMODE	0x00000004 /* 1 = PCI, 0 = PCI-X */
398122394Sharti#define	BGE_PCISTATE_PCI_BUSSPEED	0x00000008 /* 1 = 66/133, 0 = 33/66 */
399122394Sharti#define	BGE_PCISTATE_32BIT_BUS		0x00000010 /* 1 = 32bit, 0 = 64bit */
400122394Sharti#define	BGE_PCISTATE_WANT_EXPROM	0x00000020
401122394Sharti#define	BGE_PCISTATE_EXPROM_RETRY	0x00000040
402122394Sharti#define	BGE_PCISTATE_FLATVIEW_MODE	0x00000100
403122394Sharti#define	BGE_PCISTATE_PCI_TGT_RETRY_MAX	0x00000E00
404122394Sharti
405122394Sharti/*
406122394Sharti * PCI Clock Control register -- note, this register is read only
407122394Sharti * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control
408122394Sharti * register is set.
409122394Sharti */
410122394Sharti#define	BGE_PCICLOCKCTL_DETECTED_SPEED	0x0000000F
411122394Sharti#define	BGE_PCICLOCKCTL_M66EN		0x00000080
412122394Sharti#define	BGE_PCICLOCKCTL_LOWPWR_CLKMODE	0x00000200
413122394Sharti#define	BGE_PCICLOCKCTL_RXCPU_CLK_DIS	0x00000400
414122394Sharti#define	BGE_PCICLOCKCTL_TXCPU_CLK_DIS	0x00000800
415122394Sharti#define	BGE_PCICLOCKCTL_ALTCLK		0x00001000
416133211Sharti#define	BGE_PCICLOCKCTL_ALTCLK_SRC	0x00002000
417122394Sharti#define	BGE_PCICLOCKCTL_PCIPLL_DISABLE	0x00004000
418122394Sharti#define	BGE_PCICLOCKCTL_SYSPLL_DISABLE	0x00008000
419122394Sharti#define	BGE_PCICLOCKCTL_BIST_ENABLE	0x00010000
420122394Sharti
421133211Sharti
422122394Sharti#ifndef PCIM_CMD_MWIEN
423122394Sharti#define	PCIM_CMD_MWIEN			0x0010
424122394Sharti#endif
425122394Sharti#ifndef PCIM_CMD_INTxDIS
426122394Sharti#define	PCIM_CMD_INTxDIS		0x0400
427122394Sharti#endif
428122394Sharti
429122394Sharti/*
430122394Sharti * High priority mailbox registers
431133211Sharti * Each mailbox is 64-bits wide, though we only use the
432122394Sharti * lower 32 bits. To write a 64-bit value, write the upper 32 bits
433122394Sharti * first. The NIC will load the mailbox after the lower 32 bit word
434122394Sharti * has been updated.
435122394Sharti */
436122394Sharti#define	BGE_MBX_IRQ0_HI			0x0200
437122394Sharti#define	BGE_MBX_IRQ0_LO			0x0204
438122394Sharti#define	BGE_MBX_IRQ1_HI			0x0208
439122394Sharti#define	BGE_MBX_IRQ1_LO			0x020C
440122394Sharti#define	BGE_MBX_IRQ2_HI			0x0210
441122394Sharti#define	BGE_MBX_IRQ2_LO			0x0214
442122394Sharti#define	BGE_MBX_IRQ3_HI			0x0218
443122394Sharti#define	BGE_MBX_IRQ3_LO			0x021C
444122394Sharti#define	BGE_MBX_GEN0_HI			0x0220
445122394Sharti#define	BGE_MBX_GEN0_LO			0x0224
446122394Sharti#define	BGE_MBX_GEN1_HI			0x0228
447122394Sharti#define	BGE_MBX_GEN1_LO			0x022C
448122394Sharti#define	BGE_MBX_GEN2_HI			0x0230
449122394Sharti#define	BGE_MBX_GEN2_LO			0x0234
450122394Sharti#define	BGE_MBX_GEN3_HI			0x0228
451122394Sharti#define	BGE_MBX_GEN3_LO			0x022C
452122394Sharti#define	BGE_MBX_GEN4_HI			0x0240
453122394Sharti#define	BGE_MBX_GEN4_LO			0x0244
454122394Sharti#define	BGE_MBX_GEN5_HI			0x0248
455122394Sharti#define	BGE_MBX_GEN5_LO			0x024C
456122394Sharti#define	BGE_MBX_GEN6_HI			0x0250
457122394Sharti#define	BGE_MBX_GEN6_LO			0x0254
458122394Sharti#define	BGE_MBX_GEN7_HI			0x0258
459122394Sharti#define	BGE_MBX_GEN7_LO			0x025C
460122394Sharti#define	BGE_MBX_RELOAD_STATS_HI		0x0260
461122394Sharti#define	BGE_MBX_RELOAD_STATS_LO		0x0264
462122394Sharti#define	BGE_MBX_RX_STD_PROD_HI		0x0268
463122394Sharti#define	BGE_MBX_RX_STD_PROD_LO		0x026C
464122394Sharti#define	BGE_MBX_RX_JUMBO_PROD_HI	0x0270
465122394Sharti#define	BGE_MBX_RX_JUMBO_PROD_LO	0x0274
466122394Sharti#define	BGE_MBX_RX_MINI_PROD_HI		0x0278
467122394Sharti#define	BGE_MBX_RX_MINI_PROD_LO		0x027C
468122394Sharti#define	BGE_MBX_RX_CONS0_HI		0x0280
469122394Sharti#define	BGE_MBX_RX_CONS0_LO		0x0284
470122394Sharti#define	BGE_MBX_RX_CONS1_HI		0x0288
471122394Sharti#define	BGE_MBX_RX_CONS1_LO		0x028C
472122394Sharti#define	BGE_MBX_RX_CONS2_HI		0x0290
473122394Sharti#define	BGE_MBX_RX_CONS2_LO		0x0294
474122394Sharti#define	BGE_MBX_RX_CONS3_HI		0x0298
475122394Sharti#define	BGE_MBX_RX_CONS3_LO		0x029C
476122394Sharti#define	BGE_MBX_RX_CONS4_HI		0x02A0
477360301Sdim#define	BGE_MBX_RX_CONS4_LO		0x02A4
478122394Sharti#define	BGE_MBX_RX_CONS5_HI		0x02A8
479122394Sharti#define	BGE_MBX_RX_CONS5_LO		0x02AC
480122394Sharti#define	BGE_MBX_RX_CONS6_HI		0x02B0
481146525Sharti#define	BGE_MBX_RX_CONS6_LO		0x02B4
482122394Sharti#define	BGE_MBX_RX_CONS7_HI		0x02B8
483122394Sharti#define	BGE_MBX_RX_CONS7_LO		0x02BC
484122394Sharti#define	BGE_MBX_RX_CONS8_HI		0x02C0
485122394Sharti#define	BGE_MBX_RX_CONS8_LO		0x02C4
486122394Sharti#define	BGE_MBX_RX_CONS9_HI		0x02C8
487122394Sharti#define	BGE_MBX_RX_CONS9_LO		0x02CC
488122394Sharti#define	BGE_MBX_RX_CONS10_HI		0x02D0
489122394Sharti#define	BGE_MBX_RX_CONS10_LO		0x02D4
490122394Sharti#define	BGE_MBX_RX_CONS11_HI		0x02D8
491146525Sharti#define	BGE_MBX_RX_CONS11_LO		0x02DC
492146525Sharti#define	BGE_MBX_RX_CONS12_HI		0x02E0
493122394Sharti#define	BGE_MBX_RX_CONS12_LO		0x02E4
494122394Sharti#define	BGE_MBX_RX_CONS13_HI		0x02E8
495122394Sharti#define	BGE_MBX_RX_CONS13_LO		0x02EC
496146525Sharti#define	BGE_MBX_RX_CONS14_HI		0x02F0
497146525Sharti#define	BGE_MBX_RX_CONS14_LO		0x02F4
498122394Sharti#define	BGE_MBX_RX_CONS15_HI		0x02F8
499122394Sharti#define	BGE_MBX_RX_CONS15_LO		0x02FC
500122394Sharti#define	BGE_MBX_TX_HOST_PROD0_HI	0x0300
501122394Sharti#define	BGE_MBX_TX_HOST_PROD0_LO	0x0304
502122394Sharti#define	BGE_MBX_TX_HOST_PROD1_HI	0x0308
503122394Sharti#define	BGE_MBX_TX_HOST_PROD1_LO	0x030C
504122394Sharti#define	BGE_MBX_TX_HOST_PROD2_HI	0x0310
505122394Sharti#define	BGE_MBX_TX_HOST_PROD2_LO	0x0314
506146525Sharti#define	BGE_MBX_TX_HOST_PROD3_HI	0x0318
507146525Sharti#define	BGE_MBX_TX_HOST_PROD3_LO	0x031C
508122394Sharti#define	BGE_MBX_TX_HOST_PROD4_HI	0x0320
509122394Sharti#define	BGE_MBX_TX_HOST_PROD4_LO	0x0324
510122394Sharti#define	BGE_MBX_TX_HOST_PROD5_HI	0x0328
511122394Sharti#define	BGE_MBX_TX_HOST_PROD5_LO	0x032C
512122394Sharti#define	BGE_MBX_TX_HOST_PROD6_HI	0x0330
513310901Sngie#define	BGE_MBX_TX_HOST_PROD6_LO	0x0334
514122394Sharti#define	BGE_MBX_TX_HOST_PROD7_HI	0x0338
515122394Sharti#define	BGE_MBX_TX_HOST_PROD7_LO	0x033C
516122394Sharti#define	BGE_MBX_TX_HOST_PROD8_HI	0x0340
517122394Sharti#define	BGE_MBX_TX_HOST_PROD8_LO	0x0344
518122394Sharti#define	BGE_MBX_TX_HOST_PROD9_HI	0x0348
519122394Sharti#define	BGE_MBX_TX_HOST_PROD9_LO	0x034C
520122394Sharti#define	BGE_MBX_TX_HOST_PROD10_HI	0x0350
521122394Sharti#define	BGE_MBX_TX_HOST_PROD10_LO	0x0354
522122394Sharti#define	BGE_MBX_TX_HOST_PROD11_HI	0x0358
523122394Sharti#define	BGE_MBX_TX_HOST_PROD11_LO	0x035C
524122394Sharti#define	BGE_MBX_TX_HOST_PROD12_HI	0x0360
525122394Sharti#define	BGE_MBX_TX_HOST_PROD12_LO	0x0364
526122394Sharti#define	BGE_MBX_TX_HOST_PROD13_HI	0x0368
527122394Sharti#define	BGE_MBX_TX_HOST_PROD13_LO	0x036C
528122394Sharti#define	BGE_MBX_TX_HOST_PROD14_HI	0x0370
529122394Sharti#define	BGE_MBX_TX_HOST_PROD14_LO	0x0374
530122394Sharti#define	BGE_MBX_TX_HOST_PROD15_HI	0x0378
531122394Sharti#define	BGE_MBX_TX_HOST_PROD15_LO	0x037C
532122394Sharti#define	BGE_MBX_TX_NIC_PROD0_HI		0x0380
533122394Sharti#define	BGE_MBX_TX_NIC_PROD0_LO		0x0384
534122394Sharti#define	BGE_MBX_TX_NIC_PROD1_HI		0x0388
535122394Sharti#define	BGE_MBX_TX_NIC_PROD1_LO		0x038C
536122394Sharti#define	BGE_MBX_TX_NIC_PROD2_HI		0x0390
537122394Sharti#define	BGE_MBX_TX_NIC_PROD2_LO		0x0394
538122394Sharti#define	BGE_MBX_TX_NIC_PROD3_HI		0x0398
539122394Sharti#define	BGE_MBX_TX_NIC_PROD3_LO		0x039C
540122394Sharti#define	BGE_MBX_TX_NIC_PROD4_HI		0x03A0
541146525Sharti#define	BGE_MBX_TX_NIC_PROD4_LO		0x03A4
542146525Sharti#define	BGE_MBX_TX_NIC_PROD5_HI		0x03A8
543122394Sharti#define	BGE_MBX_TX_NIC_PROD5_LO		0x03AC
544122394Sharti#define	BGE_MBX_TX_NIC_PROD6_HI		0x03B0
545122394Sharti#define	BGE_MBX_TX_NIC_PROD6_LO		0x03B4
546122394Sharti#define	BGE_MBX_TX_NIC_PROD7_HI		0x03B8
547146525Sharti#define	BGE_MBX_TX_NIC_PROD7_LO		0x03BC
548122394Sharti#define	BGE_MBX_TX_NIC_PROD8_HI		0x03C0
549122394Sharti#define	BGE_MBX_TX_NIC_PROD8_LO		0x03C4
550122394Sharti#define	BGE_MBX_TX_NIC_PROD9_HI		0x03C8
551122394Sharti#define	BGE_MBX_TX_NIC_PROD9_LO		0x03CC
552122394Sharti#define	BGE_MBX_TX_NIC_PROD10_HI	0x03D0
553122394Sharti#define	BGE_MBX_TX_NIC_PROD10_LO	0x03D4
554122394Sharti#define	BGE_MBX_TX_NIC_PROD11_HI	0x03D8
555122394Sharti#define	BGE_MBX_TX_NIC_PROD11_LO	0x03DC
556150920Sharti#define	BGE_MBX_TX_NIC_PROD12_HI	0x03E0
557122394Sharti#define	BGE_MBX_TX_NIC_PROD12_LO	0x03E4
558122394Sharti#define	BGE_MBX_TX_NIC_PROD13_HI	0x03E8
559122394Sharti#define	BGE_MBX_TX_NIC_PROD13_LO	0x03EC
560122394Sharti#define	BGE_MBX_TX_NIC_PROD14_HI	0x03F0
561122394Sharti#define	BGE_MBX_TX_NIC_PROD14_LO	0x03F4
562122394Sharti#define	BGE_MBX_TX_NIC_PROD15_HI	0x03F8
563122394Sharti#define	BGE_MBX_TX_NIC_PROD15_LO	0x03FC
564122394Sharti
565122394Sharti#define	BGE_TX_RINGS_MAX		4
566122394Sharti#define	BGE_TX_RINGS_EXTSSRAM_MAX	16
567122394Sharti#define	BGE_RX_RINGS_MAX		16
568122394Sharti
569122394Sharti/* Ethernet MAC control registers */
570122394Sharti#define	BGE_MAC_MODE			0x0400
571122394Sharti#define	BGE_MAC_STS			0x0404
572122394Sharti#define	BGE_MAC_EVT_ENB			0x0408
573122394Sharti#define	BGE_MAC_LED_CTL			0x040C
574122394Sharti#define	BGE_MAC_ADDR1_LO		0x0410
575122394Sharti#define	BGE_MAC_ADDR1_HI		0x0414
576122394Sharti#define	BGE_MAC_ADDR2_LO		0x0418
577122394Sharti#define	BGE_MAC_ADDR2_HI		0x041C
578122394Sharti#define	BGE_MAC_ADDR3_LO		0x0420
579122394Sharti#define	BGE_MAC_ADDR3_HI		0x0424
580122394Sharti#define	BGE_MAC_ADDR4_LO		0x0428
581122394Sharti#define	BGE_MAC_ADDR4_HI		0x042C
582122394Sharti#define	BGE_WOL_PATPTR			0x0430
583122394Sharti#define	BGE_WOL_PATCFG			0x0434
584122394Sharti#define	BGE_TX_RANDOM_BACKOFF		0x0438
585122394Sharti#define	BGE_RX_MTU			0x043C
586122394Sharti#define	BGE_GBIT_PCS_TEST		0x0440
587122394Sharti#define	BGE_TX_TBI_AUTONEG		0x0444
588122394Sharti#define	BGE_RX_TBI_AUTONEG		0x0448
589122394Sharti#define	BGE_MI_COMM			0x044C
590122394Sharti#define	BGE_MI_STS			0x0450
591122394Sharti#define	BGE_MI_MODE			0x0454
592122394Sharti#define	BGE_AUTOPOLL_STS		0x0458
593122394Sharti#define	BGE_TX_MODE			0x045C
594122394Sharti#define	BGE_TX_STS			0x0460
595122394Sharti#define	BGE_TX_LENGTHS			0x0464
596122394Sharti#define	BGE_RX_MODE			0x0468
597122394Sharti#define	BGE_RX_STS			0x046C
598122394Sharti#define	BGE_MAR0			0x0470
599122394Sharti#define	BGE_MAR1			0x0474
600122394Sharti#define	BGE_MAR2			0x0478
601122394Sharti#define	BGE_MAR3			0x047C
602122394Sharti#define	BGE_RX_BD_RULES_CTL0		0x0480
603122394Sharti#define	BGE_RX_BD_RULES_MASKVAL0	0x0484
604122394Sharti#define	BGE_RX_BD_RULES_CTL1		0x0488
605122394Sharti#define	BGE_RX_BD_RULES_MASKVAL1	0x048C
606122394Sharti#define	BGE_RX_BD_RULES_CTL2		0x0490
607122394Sharti#define	BGE_RX_BD_RULES_MASKVAL2	0x0494
608122394Sharti#define	BGE_RX_BD_RULES_CTL3		0x0498
609122394Sharti#define	BGE_RX_BD_RULES_MASKVAL3	0x049C
610122394Sharti#define	BGE_RX_BD_RULES_CTL4		0x04A0
611122394Sharti#define	BGE_RX_BD_RULES_MASKVAL4	0x04A4
612122394Sharti#define	BGE_RX_BD_RULES_CTL5		0x04A8
613122394Sharti#define	BGE_RX_BD_RULES_MASKVAL5	0x04AC
614122394Sharti#define	BGE_RX_BD_RULES_CTL6		0x04B0
615122394Sharti#define	BGE_RX_BD_RULES_MASKVAL6	0x04B4
616122394Sharti#define	BGE_RX_BD_RULES_CTL7		0x04B8
617122394Sharti#define	BGE_RX_BD_RULES_MASKVAL7	0x04BC
618122394Sharti#define	BGE_RX_BD_RULES_CTL8		0x04C0
619122394Sharti#define	BGE_RX_BD_RULES_MASKVAL8	0x04C4
620122394Sharti#define	BGE_RX_BD_RULES_CTL9		0x04C8
621122394Sharti#define	BGE_RX_BD_RULES_MASKVAL9	0x04CC
622122394Sharti#define	BGE_RX_BD_RULES_CTL10		0x04D0
623122394Sharti#define	BGE_RX_BD_RULES_MASKVAL10	0x04D4
624122394Sharti#define	BGE_RX_BD_RULES_CTL11		0x04D8
625122394Sharti#define	BGE_RX_BD_RULES_MASKVAL11	0x04DC
626122394Sharti#define	BGE_RX_BD_RULES_CTL12		0x04E0
627122394Sharti#define	BGE_RX_BD_RULES_MASKVAL12	0x04E4
628122394Sharti#define	BGE_RX_BD_RULES_CTL13		0x04E8
629122394Sharti#define	BGE_RX_BD_RULES_MASKVAL13	0x04EC
630122394Sharti#define	BGE_RX_BD_RULES_CTL14		0x04F0
631122394Sharti#define	BGE_RX_BD_RULES_MASKVAL14	0x04F4
632122394Sharti#define	BGE_RX_BD_RULES_CTL15		0x04F8
633146525Sharti#define	BGE_RX_BD_RULES_MASKVAL15	0x04FC
634122394Sharti#define	BGE_RX_RULES_CFG		0x0500
635122394Sharti#define	BGE_SERDES_CFG			0x0590
636122394Sharti#define	BGE_SERDES_STS			0x0594
637122394Sharti#define	BGE_SGDIG_CFG			0x05B0
638122394Sharti#define	BGE_SGDIG_STS			0x05B4
639122394Sharti#define	BGE_MAC_STATS			0x0800
640122394Sharti
641122394Sharti/* Ethernet MAC Mode register */
642122394Sharti#define	BGE_MACMODE_RESET		0x00000001
643122394Sharti#define	BGE_MACMODE_HALF_DUPLEX		0x00000002
644122394Sharti#define	BGE_MACMODE_PORTMODE		0x0000000C
645122394Sharti#define	BGE_MACMODE_LOOPBACK		0x00000010
646122394Sharti#define	BGE_MACMODE_RX_TAGGEDPKT	0x00000080
647122394Sharti#define	BGE_MACMODE_TX_BURST_ENB	0x00000100
648122394Sharti#define	BGE_MACMODE_MAX_DEFER		0x00000200
649122394Sharti#define	BGE_MACMODE_LINK_POLARITY	0x00000400
650122394Sharti#define	BGE_MACMODE_RX_STATS_ENB	0x00000800
651122394Sharti#define	BGE_MACMODE_RX_STATS_CLEAR	0x00001000
652122394Sharti#define	BGE_MACMODE_RX_STATS_FLUSH	0x00002000
653122394Sharti#define	BGE_MACMODE_TX_STATS_ENB	0x00004000
654122394Sharti#define	BGE_MACMODE_TX_STATS_CLEAR	0x00008000
655122394Sharti#define	BGE_MACMODE_TX_STATS_FLUSH	0x00010000
656122394Sharti#define	BGE_MACMODE_TBI_SEND_CFGS	0x00020000
657122394Sharti#define	BGE_MACMODE_MAGIC_PKT_ENB	0x00040000
658122394Sharti#define	BGE_MACMODE_ACPI_PWRON_ENB	0x00080000
659122394Sharti#define	BGE_MACMODE_MIP_ENB		0x00100000
660122394Sharti#define	BGE_MACMODE_TXDMA_ENB		0x00200000
661122394Sharti#define	BGE_MACMODE_RXDMA_ENB		0x00400000
662122394Sharti#define	BGE_MACMODE_FRMHDR_DMA_ENB	0x00800000
663122394Sharti
664122394Sharti#define	BGE_PORTMODE_NONE		0x00000000
665122394Sharti#define	BGE_PORTMODE_MII		0x00000004
666122394Sharti#define	BGE_PORTMODE_GMII		0x00000008
667122394Sharti#define	BGE_PORTMODE_TBI		0x0000000C
668122394Sharti
669122394Sharti/* MAC Status register */
670122394Sharti#define	BGE_MACSTAT_TBI_PCS_SYNCHED	0x00000001
671122394Sharti#define	BGE_MACSTAT_TBI_SIGNAL_DETECT	0x00000002
672122394Sharti#define	BGE_MACSTAT_RX_CFG		0x00000004
673122394Sharti#define	BGE_MACSTAT_CFG_CHANGED		0x00000008
674122394Sharti#define	BGE_MACSTAT_SYNC_CHANGED	0x00000010
675122394Sharti#define	BGE_MACSTAT_PORT_DECODE_ERROR	0x00000400
676122394Sharti#define	BGE_MACSTAT_LINK_CHANGED	0x00001000
677122394Sharti#define	BGE_MACSTAT_MI_COMPLETE		0x00400000
678122394Sharti#define	BGE_MACSTAT_MI_INTERRUPT	0x00800000
679122394Sharti#define	BGE_MACSTAT_AUTOPOLL_ERROR	0x01000000
680122394Sharti#define	BGE_MACSTAT_ODI_ERROR		0x02000000
681122394Sharti#define	BGE_MACSTAT_RXSTAT_OFLOW	0x04000000
682122394Sharti#define	BGE_MACSTAT_TXSTAT_OFLOW	0x08000000
683122394Sharti
684122394Sharti/* MAC Event Enable Register */
685122394Sharti#define	BGE_EVTENB_PORT_DECODE_ERROR	0x00000400
686122394Sharti#define	BGE_EVTENB_LINK_CHANGED		0x00001000
687122394Sharti#define	BGE_EVTENB_MI_COMPLETE		0x00400000
688122394Sharti#define	BGE_EVTENB_MI_INTERRUPT		0x00800000
689122394Sharti#define	BGE_EVTENB_AUTOPOLL_ERROR	0x01000000
690122394Sharti#define	BGE_EVTENB_ODI_ERROR		0x02000000
691122394Sharti#define	BGE_EVTENB_RXSTAT_OFLOW		0x04000000
692122394Sharti#define	BGE_EVTENB_TXSTAT_OFLOW		0x08000000
693122394Sharti
694122394Sharti/* LED Control Register */
695122394Sharti#define	BGE_LEDCTL_LINKLED_OVERRIDE	0x00000001
696122394Sharti#define	BGE_LEDCTL_1000MBPS_LED		0x00000002
697122394Sharti#define	BGE_LEDCTL_100MBPS_LED		0x00000004
698122394Sharti#define	BGE_LEDCTL_10MBPS_LED		0x00000008
699122394Sharti#define	BGE_LEDCTL_TRAFLED_OVERRIDE	0x00000010
700122394Sharti#define	BGE_LEDCTL_TRAFLED_BLINK	0x00000020
701122394Sharti#define	BGE_LEDCTL_TREFLED_BLINK_2	0x00000040
702122394Sharti#define	BGE_LEDCTL_1000MBPS_STS		0x00000080
703122394Sharti#define	BGE_LEDCTL_100MBPS_STS		0x00000100
704122394Sharti#define	BGE_LEDCTL_10MBPS_STS		0x00000200
705122394Sharti#define	BGE_LEDCTL_TRADLED_STS		0x00000400
706122394Sharti#define	BGE_LEDCTL_BLINKPERIOD		0x7FF80000
707122394Sharti#define	BGE_LEDCTL_BLINKPERIOD_OVERRIDE	0x80000000
708122394Sharti
709122394Sharti/* TX backoff seed register */
710122394Sharti#define	BGE_TX_BACKOFF_SEED_MASK	0x3F
711146525Sharti
712122394Sharti/* Autopoll status register */
713122394Sharti#define	BGE_AUTOPOLLSTS_ERROR		0x00000001
714122394Sharti
715122394Sharti/* Transmit MAC mode register */
716122394Sharti#define	BGE_TXMODE_RESET		0x00000001
717122394Sharti#define	BGE_TXMODE_ENABLE		0x00000002
718122394Sharti#define	BGE_TXMODE_FLOWCTL_ENABLE	0x00000010
719122394Sharti#define	BGE_TXMODE_BIGBACKOFF_ENABLE	0x00000020
720122394Sharti#define	BGE_TXMODE_LONGPAUSE_ENABLE	0x00000040
721122394Sharti
722122394Sharti/* Transmit MAC status register */
723122394Sharti#define	BGE_TXSTAT_RX_XOFFED		0x00000001
724122394Sharti#define	BGE_TXSTAT_SENT_XOFF		0x00000002
725122394Sharti#define	BGE_TXSTAT_SENT_XON		0x00000004
726122394Sharti#define	BGE_TXSTAT_LINK_UP		0x00000008
727122394Sharti#define	BGE_TXSTAT_ODI_UFLOW		0x00000010
728122394Sharti#define	BGE_TXSTAT_ODI_OFLOW		0x00000020
729122394Sharti
730122394Sharti/* Transmit MAC lengths register */
731312051Sngie#define	BGE_TXLEN_SLOTTIME		0x000000FF
732312051Sngie#define	BGE_TXLEN_IPG			0x00000F00
733312051Sngie#define	BGE_TXLEN_CRS			0x00003000
734122394Sharti
735312051Sngie/* Receive MAC mode register */
736122394Sharti#define	BGE_RXMODE_RESET		0x00000001
737122394Sharti#define	BGE_RXMODE_ENABLE		0x00000002
738122394Sharti#define	BGE_RXMODE_FLOWCTL_ENABLE	0x00000004
739122394Sharti#define	BGE_RXMODE_RX_GIANTS		0x00000020
740122394Sharti#define	BGE_RXMODE_RX_RUNTS		0x00000040
741122394Sharti#define	BGE_RXMODE_8022_LENCHECK	0x00000080
742122394Sharti#define	BGE_RXMODE_RX_PROMISC		0x00000100
743122394Sharti#define	BGE_RXMODE_RX_NO_CRC_CHECK	0x00000200
744122394Sharti#define	BGE_RXMODE_RX_KEEP_VLAN_DIAG	0x00000400
745122394Sharti
746122394Sharti/* Receive MAC status register */
747122394Sharti#define	BGE_RXSTAT_REMOTE_XOFFED	0x00000001
748122394Sharti#define	BGE_RXSTAT_RCVD_XOFF		0x00000002
749122394Sharti#define	BGE_RXSTAT_RCVD_XON		0x00000004
750122394Sharti
751122394Sharti/* Receive Rules Control register */
752122394Sharti#define	BGE_RXRULECTL_OFFSET		0x000000FF
753122394Sharti#define	BGE_RXRULECTL_CLASS		0x00001F00
754122394Sharti#define	BGE_RXRULECTL_HDRTYPE		0x0000E000
755122394Sharti#define	BGE_RXRULECTL_COMPARE_OP	0x00030000
756122394Sharti#define	BGE_RXRULECTL_MAP		0x01000000
757122394Sharti#define	BGE_RXRULECTL_DISCARD		0x02000000
758122394Sharti#define	BGE_RXRULECTL_MASK		0x04000000
759122394Sharti#define	BGE_RXRULECTL_ACTIVATE_PROC3	0x08000000
760310901Sngie#define	BGE_RXRULECTL_ACTIVATE_PROC2	0x10000000
761122394Sharti#define	BGE_RXRULECTL_ACTIVATE_PROC1	0x20000000
762122394Sharti#define	BGE_RXRULECTL_ANDWITHNEXT	0x40000000
763122394Sharti
764122394Sharti/* Receive Rules Mask register */
765122394Sharti#define	BGE_RXRULEMASK_VALUE		0x0000FFFF
766122394Sharti#define	BGE_RXRULEMASK_MASKVAL		0xFFFF0000
767122394Sharti
768122394Sharti/* SERDES configuration register */
769122394Sharti#define	BGE_SERDESCFG_RXR		0x00000007 /* phase interpolator */
770122394Sharti#define	BGE_SERDESCFG_RXG		0x00000018 /* rx gain setting */
771122394Sharti#define	BGE_SERDESCFG_RXEDGESEL		0x00000040 /* rising/falling egde */
772122394Sharti#define	BGE_SERDESCFG_TX_BIAS		0x00000380 /* TXDAC bias setting */
773122394Sharti#define	BGE_SERDESCFG_IBMAX		0x00000400 /* bias current +25% */
774122394Sharti#define	BGE_SERDESCFG_IBMIN		0x00000800 /* bias current -25% */
775122394Sharti#define	BGE_SERDESCFG_TXMODE		0x00001000
776122394Sharti#define	BGE_SERDESCFG_TXEDGESEL		0x00002000 /* rising/falling edge */
777122394Sharti#define	BGE_SERDESCFG_MODE		0x00004000 /* TXCP/TXCN disabled */
778122394Sharti#define	BGE_SERDESCFG_PLLTEST		0x00008000 /* PLL test mode */
779122394Sharti#define	BGE_SERDESCFG_CDET		0x00010000 /* comma detect enable */
780122394Sharti#define	BGE_SERDESCFG_TBILOOP		0x00020000 /* local loopback */
781122394Sharti#define	BGE_SERDESCFG_REMLOOP		0x00040000 /* remote loopback */
782122394Sharti#define	BGE_SERDESCFG_INVPHASE		0x00080000 /* Reverse 125Mhz clock */
783122394Sharti#define	BGE_SERDESCFG_12REGCTL		0x00300000 /* 1.2v regulator ctl */
784122394Sharti#define	BGE_SERDESCFG_REGCTL		0x00C00000 /* regulator ctl (2.5v) */
785122394Sharti
786122394Sharti/* SERDES status register */
787122394Sharti#define	BGE_SERDESSTS_RXSTAT		0x0000000F /* receive status bits */
788122394Sharti#define	BGE_SERDESSTS_CDET		0x00000010 /* comma code detected */
789122394Sharti
790122394Sharti/* SGDIG config (not documented) */
791122394Sharti#define	BGE_SGDIGCFG_PAUSE_CAP		0x00000800
792122394Sharti#define	BGE_SGDIGCFG_ASYM_PAUSE		0x00001000
793122394Sharti#define	BGE_SGDIGCFG_SEND		0x40000000
794122394Sharti#define	BGE_SGDIGCFG_AUTO		0x80000000
795122394Sharti
796122394Sharti/* SGDIG status (not documented) */
797122394Sharti#define	BGE_SGDIGSTS_PAUSE_CAP		0x00080000
798122394Sharti#define	BGE_SGDIGSTS_ASYM_PAUSE		0x00100000
799122394Sharti#define	BGE_SGDIGSTS_DONE		0x00000002
800122394Sharti
801122394Sharti
802122394Sharti/* MI communication register */
803122394Sharti#define	BGE_MICOMM_DATA			0x0000FFFF
804122394Sharti#define	BGE_MICOMM_REG			0x001F0000
805122394Sharti#define	BGE_MICOMM_PHY			0x03E00000
806122394Sharti#define	BGE_MICOMM_CMD			0x0C000000
807122394Sharti#define	BGE_MICOMM_READFAIL		0x10000000
808122394Sharti#define	BGE_MICOMM_BUSY			0x20000000
809122394Sharti
810310901Sngie#define	BGE_MIREG(x)	((x & 0x1F) << 16)
811122394Sharti#define	BGE_MIPHY(x)	((x & 0x1F) << 21)
812122394Sharti#define	BGE_MICMD_WRITE			0x04000000
813122394Sharti#define	BGE_MICMD_READ			0x08000000
814122394Sharti
815122394Sharti/* MI status register */
816122394Sharti#define	BGE_MISTS_LINK			0x00000001
817122394Sharti#define	BGE_MISTS_10MBPS		0x00000002
818122394Sharti
819122394Sharti#define	BGE_MIMODE_SHORTPREAMBLE	0x00000002
820122394Sharti#define	BGE_MIMODE_AUTOPOLL		0x00000010
821122394Sharti#define	BGE_MIMODE_CLKCNT		0x001F0000
822122394Sharti
823122394Sharti
824122394Sharti/*
825122394Sharti * Send data initiator control registers.
826122394Sharti */
827122394Sharti#define	BGE_SDI_MODE			0x0C00
828122394Sharti#define	BGE_SDI_STATUS			0x0C04
829122394Sharti#define	BGE_SDI_STATS_CTL		0x0C08
830122394Sharti#define	BGE_SDI_STATS_ENABLE_MASK	0x0C0C
831122394Sharti#define	BGE_SDI_STATS_INCREMENT_MASK	0x0C10
832122394Sharti#define	BGE_LOCSTATS_COS0		0x0C80
833122394Sharti#define	BGE_LOCSTATS_COS1		0x0C84
834122394Sharti#define	BGE_LOCSTATS_COS2		0x0C88
835122394Sharti#define	BGE_LOCSTATS_COS3		0x0C8C
836122394Sharti#define	BGE_LOCSTATS_COS4		0x0C90
837122394Sharti#define	BGE_LOCSTATS_COS5		0x0C84
838122394Sharti#define	BGE_LOCSTATS_COS6		0x0C98
839122394Sharti#define	BGE_LOCSTATS_COS7		0x0C9C
840122394Sharti#define	BGE_LOCSTATS_COS8		0x0CA0
841122394Sharti#define	BGE_LOCSTATS_COS9		0x0CA4
842122394Sharti#define	BGE_LOCSTATS_COS10		0x0CA8
843122394Sharti#define	BGE_LOCSTATS_COS11		0x0CAC
844122394Sharti#define	BGE_LOCSTATS_COS12		0x0CB0
845122394Sharti#define	BGE_LOCSTATS_COS13		0x0CB4
846122394Sharti#define	BGE_LOCSTATS_COS14		0x0CB8
847122394Sharti#define	BGE_LOCSTATS_COS15		0x0CBC
848122394Sharti#define	BGE_LOCSTATS_DMA_RQ_FULL	0x0CC0
849122394Sharti#define	BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL	0x0CC4
850122394Sharti#define	BGE_LOCSTATS_SDC_QUEUE_FULL	0x0CC8
851122394Sharti#define	BGE_LOCSTATS_NIC_SENDPROD_SET	0x0CCC
852124861Sharti#define	BGE_LOCSTATS_STATS_UPDATED	0x0CD0
853122394Sharti#define	BGE_LOCSTATS_IRQS		0x0CD4
854122394Sharti#define	BGE_LOCSTATS_AVOIDED_IRQS	0x0CD8
855122394Sharti#define	BGE_LOCSTATS_TX_THRESH_HIT	0x0CDC
856122394Sharti
857122394Sharti/* Send Data Initiator mode register */
858310901Sngie#define	BGE_SDIMODE_RESET		0x00000001
859216294Ssyrinx#define	BGE_SDIMODE_ENABLE		0x00000002
860216294Ssyrinx#define	BGE_SDIMODE_STATS_OFLOW_ATTN	0x00000004
861122394Sharti
862122394Sharti/* Send Data Initiator stats register */
863122394Sharti#define	BGE_SDISTAT_STATS_OFLOW_ATTN	0x00000004
864122394Sharti
865122394Sharti/* Send Data Initiator stats control register */
866122394Sharti#define	BGE_SDISTATSCTL_ENABLE		0x00000001
867122394Sharti#define	BGE_SDISTATSCTL_FASTER		0x00000002
868122394Sharti#define	BGE_SDISTATSCTL_CLEAR		0x00000004
869310901Sngie#define	BGE_SDISTATSCTL_FORCEFLUSH	0x00000008
870122394Sharti#define	BGE_SDISTATSCTL_FORCEZERO	0x00000010
871122394Sharti
872122394Sharti/*
873216294Ssyrinx * Send Data Completion Control registers
874216294Ssyrinx */
875122394Sharti#define	BGE_SDC_MODE			0x1000
876122394Sharti#define	BGE_SDC_STATUS			0x1004
877122394Sharti
878122394Sharti/* Send Data completion mode register */
879122394Sharti#define	BGE_SDCMODE_RESET		0x00000001
880122394Sharti#define	BGE_SDCMODE_ENABLE		0x00000002
881122394Sharti#define	BGE_SDCMODE_ATTN		0x00000004
882122394Sharti#define	BGE_SDCMODE_CDELAY		0x00000010
883122394Sharti
884122394Sharti/* Send Data completion status register */
885122394Sharti#define	BGE_SDCSTAT_ATTN		0x00000004
886122394Sharti
887122394Sharti/*
888122394Sharti * Send BD Ring Selector Control registers
889122394Sharti */
890122394Sharti#define	BGE_SRS_MODE			0x1400
891122394Sharti#define	BGE_SRS_STATUS			0x1404
892146525Sharti#define	BGE_SRS_HWDIAG			0x1408
893122394Sharti#define	BGE_SRS_LOC_NIC_CONS0		0x1440
894122394Sharti#define	BGE_SRS_LOC_NIC_CONS1		0x1444
895122394Sharti#define	BGE_SRS_LOC_NIC_CONS2		0x1448
896122394Sharti#define	BGE_SRS_LOC_NIC_CONS3		0x144C
897122394Sharti#define	BGE_SRS_LOC_NIC_CONS4		0x1450
898122394Sharti#define	BGE_SRS_LOC_NIC_CONS5		0x1454
899146525Sharti#define	BGE_SRS_LOC_NIC_CONS6		0x1458
900122394Sharti#define	BGE_SRS_LOC_NIC_CONS7		0x145C
901122394Sharti#define	BGE_SRS_LOC_NIC_CONS8		0x1460
902122394Sharti#define	BGE_SRS_LOC_NIC_CONS9		0x1464
903122394Sharti#define	BGE_SRS_LOC_NIC_CONS10		0x1468
904122394Sharti#define	BGE_SRS_LOC_NIC_CONS11		0x146C
905122394Sharti#define	BGE_SRS_LOC_NIC_CONS12		0x1470
906122394Sharti#define	BGE_SRS_LOC_NIC_CONS13		0x1474
907122394Sharti#define	BGE_SRS_LOC_NIC_CONS14		0x1478
908122394Sharti#define	BGE_SRS_LOC_NIC_CONS15		0x147C
909146525Sharti
910122394Sharti/* Send BD Ring Selector Mode register */
911122394Sharti#define	BGE_SRSMODE_RESET		0x00000001
912122394Sharti#define	BGE_SRSMODE_ENABLE		0x00000002
913122394Sharti#define	BGE_SRSMODE_ATTN		0x00000004
914122394Sharti
915122394Sharti/* Send BD Ring Selector Status register */
916146525Sharti#define	BGE_SRSSTAT_ERROR		0x00000004
917122394Sharti
918122394Sharti/* Send BD Ring Selector HW Diagnostics register */
919122394Sharti#define	BGE_SRSHWDIAG_STATE		0x0000000F
920122394Sharti#define	BGE_SRSHWDIAG_CURRINGNUM	0x000000F0
921122394Sharti#define	BGE_SRSHWDIAG_STAGEDRINGNUM	0x00000F00
922122394Sharti#define	BGE_SRSHWDIAG_RINGNUM_IN_MBX	0x0000F000
923122394Sharti
924122394Sharti/*
925122394Sharti * Send BD Initiator Selector Control registers
926122394Sharti */
927122394Sharti#define	BGE_SBDI_MODE			0x1800
928122394Sharti#define	BGE_SBDI_STATUS			0x1804
929122394Sharti#define	BGE_SBDI_LOC_NIC_PROD0		0x1808
930122394Sharti#define	BGE_SBDI_LOC_NIC_PROD1		0x180C
931122394Sharti#define	BGE_SBDI_LOC_NIC_PROD2		0x1810
932146525Sharti#define	BGE_SBDI_LOC_NIC_PROD3		0x1814
933146525Sharti#define	BGE_SBDI_LOC_NIC_PROD4		0x1818
934122394Sharti#define	BGE_SBDI_LOC_NIC_PROD5		0x181C
935122394Sharti#define	BGE_SBDI_LOC_NIC_PROD6		0x1820
936122394Sharti#define	BGE_SBDI_LOC_NIC_PROD7		0x1824
937122394Sharti#define	BGE_SBDI_LOC_NIC_PROD8		0x1828
938122394Sharti#define	BGE_SBDI_LOC_NIC_PROD9		0x182C
939122394Sharti#define	BGE_SBDI_LOC_NIC_PROD10		0x1830
940122394Sharti#define	BGE_SBDI_LOC_NIC_PROD11		0x1834
941146525Sharti#define	BGE_SBDI_LOC_NIC_PROD12		0x1838
942122394Sharti#define	BGE_SBDI_LOC_NIC_PROD13		0x183C
943122394Sharti#define	BGE_SBDI_LOC_NIC_PROD14		0x1840
944122394Sharti#define	BGE_SBDI_LOC_NIC_PROD15		0x1844
945122394Sharti
946122394Sharti/* Send BD Initiator Mode register */
947122394Sharti#define	BGE_SBDIMODE_RESET		0x00000001
948146525Sharti#define	BGE_SBDIMODE_ENABLE		0x00000002
949122394Sharti#define	BGE_SBDIMODE_ATTN		0x00000004
950316043Sngie
951316043Sngie/* Send BD Initiator Status register */
952122394Sharti#define	BGE_SBDISTAT_ERROR		0x00000004
953122394Sharti
954122394Sharti/*
955122394Sharti * Send BD Completion Control registers
956122394Sharti */
957122394Sharti#define	BGE_SBDC_MODE			0x1C00
958122394Sharti#define	BGE_SBDC_STATUS			0x1C04
959122394Sharti
960122394Sharti/* Send BD Completion Control Mode register */
961122394Sharti#define	BGE_SBDCMODE_RESET		0x00000001
962122394Sharti#define	BGE_SBDCMODE_ENABLE		0x00000002
963122394Sharti#define	BGE_SBDCMODE_ATTN		0x00000004
964122394Sharti
965122394Sharti/* Send BD Completion Control Status register */
966122394Sharti#define	BGE_SBDCSTAT_ATTN		0x00000004
967122394Sharti
968122394Sharti/*
969122394Sharti * Receive List Placement Control registers
970122394Sharti */
971122394Sharti#define	BGE_RXLP_MODE			0x2000
972122394Sharti#define	BGE_RXLP_STATUS			0x2004
973122394Sharti#define	BGE_RXLP_SEL_LIST_LOCK		0x2008
974122394Sharti#define	BGE_RXLP_SEL_NON_EMPTY_BITS	0x200C
975124861Sharti#define	BGE_RXLP_CFG			0x2010
976122394Sharti#define	BGE_RXLP_STATS_CTL		0x2014
977122394Sharti#define	BGE_RXLP_STATS_ENABLE_MASK	0x2018
978122394Sharti#define	BGE_RXLP_STATS_INCREMENT_MASK	0x201C
979122394Sharti#define	BGE_RXLP_HEAD0			0x2100
980146525Sharti#define	BGE_RXLP_TAIL0			0x2104
981122394Sharti#define	BGE_RXLP_COUNT0			0x2108
982122394Sharti#define	BGE_RXLP_HEAD1			0x2110
983122394Sharti#define	BGE_RXLP_TAIL1			0x2114
984122394Sharti#define	BGE_RXLP_COUNT1			0x2118
985122394Sharti#define	BGE_RXLP_HEAD2			0x2120
986122394Sharti#define	BGE_RXLP_TAIL2			0x2124
987146525Sharti#define	BGE_RXLP_COUNT2			0x2128
988122394Sharti#define	BGE_RXLP_HEAD3			0x2130
989122394Sharti#define	BGE_RXLP_TAIL3			0x2134
990122394Sharti#define	BGE_RXLP_COUNT3			0x2138
991122394Sharti#define	BGE_RXLP_HEAD4			0x2140
992122394Sharti#define	BGE_RXLP_TAIL4			0x2144
993122394Sharti#define	BGE_RXLP_COUNT4			0x2148
994122394Sharti#define	BGE_RXLP_HEAD5			0x2150
995124861Sharti#define	BGE_RXLP_TAIL5			0x2154
996124861Sharti#define	BGE_RXLP_COUNT5			0x2158
997124861Sharti#define	BGE_RXLP_HEAD6			0x2160
998124861Sharti#define	BGE_RXLP_TAIL6			0x2164
999124861Sharti#define	BGE_RXLP_COUNT6			0x2168
1000124861Sharti#define	BGE_RXLP_HEAD7			0x2170
1001146525Sharti#define	BGE_RXLP_TAIL7			0x2174
1002122394Sharti#define	BGE_RXLP_COUNT7			0x2178
1003122394Sharti#define	BGE_RXLP_HEAD8			0x2180
1004122394Sharti#define	BGE_RXLP_TAIL8			0x2184
1005122394Sharti#define	BGE_RXLP_COUNT8			0x2188
1006122394Sharti#define	BGE_RXLP_HEAD9			0x2190
1007122394Sharti#define	BGE_RXLP_TAIL9			0x2194
1008122394Sharti#define	BGE_RXLP_COUNT9			0x2198
1009146525Sharti#define	BGE_RXLP_HEAD10			0x21A0
1010122394Sharti#define	BGE_RXLP_TAIL10			0x21A4
1011122394Sharti#define	BGE_RXLP_COUNT10		0x21A8
1012122394Sharti#define	BGE_RXLP_HEAD11			0x21B0
1013122394Sharti#define	BGE_RXLP_TAIL11			0x21B4
1014122394Sharti#define	BGE_RXLP_COUNT11		0x21B8
1015122394Sharti#define	BGE_RXLP_HEAD12			0x21C0
1016122394Sharti#define	BGE_RXLP_TAIL12			0x21C4
1017122394Sharti#define	BGE_RXLP_COUNT12		0x21C8
1018122394Sharti#define	BGE_RXLP_HEAD13			0x21D0
1019122394Sharti#define	BGE_RXLP_TAIL13			0x21D4
1020146525Sharti#define	BGE_RXLP_COUNT13		0x21D8
1021122394Sharti#define	BGE_RXLP_HEAD14			0x21E0
1022122394Sharti#define	BGE_RXLP_TAIL14			0x21E4
1023122394Sharti#define	BGE_RXLP_COUNT14		0x21E8
1024122394Sharti#define	BGE_RXLP_HEAD15			0x21F0
1025122394Sharti#define	BGE_RXLP_TAIL15			0x21F4
1026122394Sharti#define	BGE_RXLP_COUNT15		0x21F8
1027122394Sharti#define	BGE_RXLP_LOCSTAT_COS0		0x2200
1028122394Sharti#define	BGE_RXLP_LOCSTAT_COS1		0x2204
1029122394Sharti#define	BGE_RXLP_LOCSTAT_COS2		0x2208
1030122394Sharti#define	BGE_RXLP_LOCSTAT_COS3		0x220C
1031122394Sharti#define	BGE_RXLP_LOCSTAT_COS4		0x2210
1032122394Sharti#define	BGE_RXLP_LOCSTAT_COS5		0x2214
1033122394Sharti#define	BGE_RXLP_LOCSTAT_COS6		0x2218
1034122394Sharti#define	BGE_RXLP_LOCSTAT_COS7		0x221C
1035146525Sharti#define	BGE_RXLP_LOCSTAT_COS8		0x2220
1036122394Sharti#define	BGE_RXLP_LOCSTAT_COS9		0x2224
1037122394Sharti#define	BGE_RXLP_LOCSTAT_COS10		0x2228
1038122394Sharti#define	BGE_RXLP_LOCSTAT_COS11		0x222C
1039122394Sharti#define	BGE_RXLP_LOCSTAT_COS12		0x2230
1040122394Sharti#define	BGE_RXLP_LOCSTAT_COS13		0x2234
1041122394Sharti#define	BGE_RXLP_LOCSTAT_COS14		0x2238
1042122394Sharti#define	BGE_RXLP_LOCSTAT_COS15		0x223C
1043122394Sharti#define	BGE_RXLP_LOCSTAT_FILTDROP	0x2240
1044122394Sharti#define	BGE_RXLP_LOCSTAT_DMA_WRQ_FULL	0x2244
1045122394Sharti#define	BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL	0x2248
1046122394Sharti#define	BGE_RXLP_LOCSTAT_OUT_OF_BDS	0x224C
1047122394Sharti#define	BGE_RXLP_LOCSTAT_IFIN_DROPS	0x2250
1048122394Sharti#define	BGE_RXLP_LOCSTAT_IFIN_ERRORS	0x2254
1049122394Sharti#define	BGE_RXLP_LOCSTAT_RXTHRESH_HIT	0x2258
1050122394Sharti
1051122394Sharti
1052122394Sharti/* Receive List Placement mode register */
1053122394Sharti#define	BGE_RXLPMODE_RESET		0x00000001
1054122394Sharti#define	BGE_RXLPMODE_ENABLE		0x00000002
1055122394Sharti#define	BGE_RXLPMODE_CLASS0_ATTN	0x00000004
1056146525Sharti#define	BGE_RXLPMODE_MAPOUTRANGE_ATTN	0x00000008
1057122394Sharti#define	BGE_RXLPMODE_STATSOFLOW_ATTN	0x00000010
1058122394Sharti
1059122394Sharti/* Receive List Placement Status register */
1060122394Sharti#define	BGE_RXLPSTAT_CLASS0_ATTN	0x00000004
1061122394Sharti#define	BGE_RXLPSTAT_MAPOUTRANGE_ATTN	0x00000008
1062122394Sharti#define	BGE_RXLPSTAT_STATSOFLOW_ATTN	0x00000010
1063122394Sharti
1064122394Sharti/*
1065122394Sharti * Receive Data and Receive BD Initiator Control Registers
1066122394Sharti */
1067122394Sharti#define	BGE_RDBDI_MODE			0x2400
1068124861Sharti#define	BGE_RDBDI_STATUS		0x2404
1069124861Sharti#define	BGE_RX_JUMBO_RCB_HADDR_HI	0x2440
1070124861Sharti#define	BGE_RX_JUMBO_RCB_HADDR_LO	0x2444
1071316043Sngie#define	BGE_RX_JUMBO_RCB_MAXLEN_FLAGS	0x2448
1072122394Sharti#define	BGE_RX_JUMBO_RCB_NICADDR	0x244C
1073124861Sharti#define	BGE_RX_STD_RCB_HADDR_HI		0x2450
1074124861Sharti#define	BGE_RX_STD_RCB_HADDR_LO		0x2454
1075124861Sharti#define	BGE_RX_STD_RCB_MAXLEN_FLAGS	0x2458
1076124861Sharti#define	BGE_RX_STD_RCB_NICADDR		0x245C
1077316043Sngie#define	BGE_RX_MINI_RCB_HADDR_HI	0x2460
1078122394Sharti#define	BGE_RX_MINI_RCB_HADDR_LO	0x2464
1079124861Sharti#define	BGE_RX_MINI_RCB_MAXLEN_FLAGS	0x2468
1080124861Sharti#define	BGE_RX_MINI_RCB_NICADDR		0x246C
1081124861Sharti#define	BGE_RDBDI_JUMBO_RX_CONS		0x2470
1082146525Sharti#define	BGE_RDBDI_STD_RX_CONS		0x2474
1083124861Sharti#define	BGE_RDBDI_MINI_RX_CONS		0x2478
1084122394Sharti#define	BGE_RDBDI_RETURN_PROD0		0x2480
1085122394Sharti#define	BGE_RDBDI_RETURN_PROD1		0x2484
1086122394Sharti#define	BGE_RDBDI_RETURN_PROD2		0x2488
1087122394Sharti#define	BGE_RDBDI_RETURN_PROD3		0x248C
1088122394Sharti#define	BGE_RDBDI_RETURN_PROD4		0x2490
1089146525Sharti#define	BGE_RDBDI_RETURN_PROD5		0x2494
1090122394Sharti#define	BGE_RDBDI_RETURN_PROD6		0x2498
1091122394Sharti#define	BGE_RDBDI_RETURN_PROD7		0x249C
1092124861Sharti#define	BGE_RDBDI_RETURN_PROD8		0x24A0
1093122394Sharti#define	BGE_RDBDI_RETURN_PROD9		0x24A4
1094122394Sharti#define	BGE_RDBDI_RETURN_PROD10		0x24A8
1095122394Sharti#define	BGE_RDBDI_RETURN_PROD11		0x24AC
1096122394Sharti#define	BGE_RDBDI_RETURN_PROD12		0x24B0
1097122394Sharti#define	BGE_RDBDI_RETURN_PROD13		0x24B4
1098122394Sharti#define	BGE_RDBDI_RETURN_PROD14		0x24B8
1099122394Sharti#define	BGE_RDBDI_RETURN_PROD15		0x24BC
1100122394Sharti#define	BGE_RDBDI_HWDIAG		0x24C0
1101122394Sharti
1102122394Sharti
1103122394Sharti/* Receive Data and Receive BD Initiator Mode register */
1104122394Sharti#define	BGE_RDBDIMODE_RESET		0x00000001
1105122394Sharti#define	BGE_RDBDIMODE_ENABLE		0x00000002
1106122394Sharti#define	BGE_RDBDIMODE_JUMBO_ATTN	0x00000004
1107122394Sharti#define	BGE_RDBDIMODE_GIANT_ATTN	0x00000008
1108122394Sharti#define	BGE_RDBDIMODE_BADRINGSZ_ATTN	0x00000010
1109122394Sharti
1110122394Sharti/* Receive Data and Receive BD Initiator Status register */
1111122394Sharti#define	BGE_RDBDISTAT_JUMBO_ATTN	0x00000004
1112122394Sharti#define	BGE_RDBDISTAT_GIANT_ATTN	0x00000008
1113122394Sharti#define	BGE_RDBDISTAT_BADRINGSZ_ATTN	0x00000010
1114122394Sharti
1115122394Sharti
1116122394Sharti/*
1117122394Sharti * Receive Data Completion Control registers
1118122394Sharti */
1119122394Sharti#define	BGE_RDC_MODE			0x2800
1120122394Sharti
1121122394Sharti/* Receive Data Completion Mode register */
1122122394Sharti#define	BGE_RDCMODE_RESET		0x00000001
1123122394Sharti#define	BGE_RDCMODE_ENABLE		0x00000002
1124122394Sharti#define	BGE_RDCMODE_ATTN		0x00000004
1125124861Sharti
1126122394Sharti/*
1127122394Sharti * Receive BD Initiator Control registers
1128122394Sharti */
1129122394Sharti#define	BGE_RBDI_MODE			0x2C00
1130122394Sharti#define	BGE_RBDI_STATUS			0x2C04
1131122394Sharti#define	BGE_RBDI_NIC_JUMBO_BD_PROD	0x2C08
1132122394Sharti#define	BGE_RBDI_NIC_STD_BD_PROD	0x2C0C
1133122394Sharti#define	BGE_RBDI_NIC_MINI_BD_PROD	0x2C10
1134122394Sharti#define	BGE_RBDI_MINI_REPL_THRESH	0x2C14
1135122394Sharti#define	BGE_RBDI_STD_REPL_THRESH	0x2C18
1136122394Sharti#define	BGE_RBDI_JUMBO_REPL_THRESH	0x2C1C
1137122394Sharti
1138122394Sharti/* Receive BD Initiator Mode register */
1139122394Sharti#define	BGE_RBDIMODE_RESET		0x00000001
1140122394Sharti#define	BGE_RBDIMODE_ENABLE		0x00000002
1141122394Sharti#define	BGE_RBDIMODE_ATTN		0x00000004
1142122394Sharti
1143122394Sharti/* Receive BD Initiator Status register */
1144122394Sharti#define	BGE_RBDISTAT_ATTN		0x00000004
1145216294Ssyrinx
1146216294Ssyrinx/*
1147122394Sharti * Receive BD Completion Control registers
1148122394Sharti */
1149122394Sharti#define	BGE_RBDC_MODE			0x3000
1150122394Sharti#define	BGE_RBDC_STATUS			0x3004
1151122394Sharti#define	BGE_RBDC_JUMBO_BD_PROD		0x3008
1152122394Sharti#define	BGE_RBDC_STD_BD_PROD		0x300C
1153122394Sharti#define	BGE_RBDC_MINI_BD_PROD		0x3010
1154122394Sharti
1155122394Sharti/* Receive BD completion mode register */
1156122394Sharti#define	BGE_RBDCMODE_RESET		0x00000001
1157122394Sharti#define	BGE_RBDCMODE_ENABLE		0x00000002
1158122394Sharti#define	BGE_RBDCMODE_ATTN		0x00000004
1159216294Ssyrinx
1160216294Ssyrinx/* Receive BD completion status register */
1161216294Ssyrinx#define	BGE_RBDCSTAT_ERROR		0x00000004
1162216294Ssyrinx
1163216294Ssyrinx/*
1164216294Ssyrinx * Receive List Selector Control registers
1165216294Ssyrinx */
1166216294Ssyrinx#define	BGE_RXLS_MODE			0x3400
1167216294Ssyrinx#define	BGE_RXLS_STATUS			0x3404
1168216594Ssyrinx
1169216594Ssyrinx/* Receive List Selector Mode register */
1170216594Ssyrinx#define	BGE_RXLSMODE_RESET		0x00000001
1171216594Ssyrinx#define	BGE_RXLSMODE_ENABLE		0x00000002
1172216594Ssyrinx#define	BGE_RXLSMODE_ATTN		0x00000004
1173216294Ssyrinx
1174216294Ssyrinx/* Receive List Selector Status register */
1175216294Ssyrinx#define	BGE_RXLSSTAT_ERROR		0x00000004
1176216294Ssyrinx
1177216294Ssyrinx/*
1178216294Ssyrinx * Mbuf Cluster Free registers (has nothing to do with BSD mbufs)
1179216294Ssyrinx */
1180216294Ssyrinx#define	BGE_MBCF_MODE			0x3800
1181216294Ssyrinx#define	BGE_MBCF_STATUS			0x3804
1182216294Ssyrinx
1183216294Ssyrinx/* Mbuf Cluster Free mode register */
1184216294Ssyrinx#define	BGE_MBCFMODE_RESET		0x00000001
1185216294Ssyrinx#define	BGE_MBCFMODE_ENABLE		0x00000002
1186216294Ssyrinx#define	BGE_MBCFMODE_ATTN		0x00000004
1187122394Sharti
1188122394Sharti/* Mbuf Cluster Free status register */
1189122394Sharti#define	BGE_MBCFSTAT_ERROR		0x00000004
1190122394Sharti
1191122394Sharti/*
1192122394Sharti * Host Coalescing Control registers
1193122394Sharti */
1194122394Sharti#define	BGE_HCC_MODE			0x3C00
1195122394Sharti#define	BGE_HCC_STATUS			0x3C04
1196122394Sharti#define	BGE_HCC_RX_COAL_TICKS		0x3C08
1197122394Sharti#define	BGE_HCC_TX_COAL_TICKS		0x3C0C
1198122394Sharti#define	BGE_HCC_RX_MAX_COAL_BDS		0x3C10
1199122394Sharti#define	BGE_HCC_TX_MAX_COAL_BDS		0x3C14
1200122394Sharti#define	BGE_HCC_RX_COAL_TICKS_INT	0x3C18 /* ticks during interrupt */
1201122394Sharti#define	BGE_HCC_TX_COAL_TICKS_INT	0x3C1C /* ticks during interrupt */
1202122394Sharti#define	BGE_HCC_RX_MAX_COAL_BDS_INT	0x3C20 /* BDs during interrupt */
1203122394Sharti#define	BGE_HCC_TX_MAX_COAL_BDS_INT	0x3C24 /* BDs during interrupt */
1204122394Sharti#define	BGE_HCC_STATS_TICKS		0x3C28
1205122394Sharti#define	BGE_HCC_STATS_ADDR_HI		0x3C30
1206122394Sharti#define	BGE_HCC_STATS_ADDR_LO		0x3C34
1207122394Sharti#define	BGE_HCC_STATUSBLK_ADDR_HI	0x3C38
1208122394Sharti#define	BGE_HCC_STATUSBLK_ADDR_LO	0x3C3C
1209122394Sharti#define	BGE_HCC_STATS_BASEADDR		0x3C40 /* address in NIC memory */
1210122394Sharti#define	BGE_HCC_STATUSBLK_BASEADDR	0x3C44 /* address in NIC memory */
1211122394Sharti#define	BGE_FLOW_ATTN			0x3C48
1212122394Sharti#define	BGE_HCC_JUMBO_BD_CONS		0x3C50
1213122394Sharti#define	BGE_HCC_STD_BD_CONS		0x3C54
1214122394Sharti#define	BGE_HCC_MINI_BD_CONS		0x3C58
1215122394Sharti#define	BGE_HCC_RX_RETURN_PROD0		0x3C80
1216122394Sharti#define	BGE_HCC_RX_RETURN_PROD1		0x3C84
1217122394Sharti#define	BGE_HCC_RX_RETURN_PROD2		0x3C88
1218122394Sharti#define	BGE_HCC_RX_RETURN_PROD3		0x3C8C
1219122394Sharti#define	BGE_HCC_RX_RETURN_PROD4		0x3C90
1220122394Sharti#define	BGE_HCC_RX_RETURN_PROD5		0x3C94
1221122394Sharti#define	BGE_HCC_RX_RETURN_PROD6		0x3C98
1222310909Sngie#define	BGE_HCC_RX_RETURN_PROD7		0x3C9C
1223122394Sharti#define	BGE_HCC_RX_RETURN_PROD8		0x3CA0
1224122394Sharti#define	BGE_HCC_RX_RETURN_PROD9		0x3CA4
1225122394Sharti#define	BGE_HCC_RX_RETURN_PROD10	0x3CA8
1226122394Sharti#define	BGE_HCC_RX_RETURN_PROD11	0x3CAC
1227122394Sharti#define	BGE_HCC_RX_RETURN_PROD12	0x3CB0
1228122394Sharti#define	BGE_HCC_RX_RETURN_PROD13	0x3CB4
1229122394Sharti#define	BGE_HCC_RX_RETURN_PROD14	0x3CB8
1230122394Sharti#define	BGE_HCC_RX_RETURN_PROD15	0x3CBC
1231122394Sharti#define	BGE_HCC_TX_BD_CONS0		0x3CC0
1232122394Sharti#define	BGE_HCC_TX_BD_CONS1		0x3CC4
1233122394Sharti#define	BGE_HCC_TX_BD_CONS2		0x3CC8
1234122394Sharti#define	BGE_HCC_TX_BD_CONS3		0x3CCC
1235310898Sngie#define	BGE_HCC_TX_BD_CONS4		0x3CD0
1236310898Sngie#define	BGE_HCC_TX_BD_CONS5		0x3CD4
1237310898Sngie#define	BGE_HCC_TX_BD_CONS6		0x3CD8
1238310909Sngie#define	BGE_HCC_TX_BD_CONS7		0x3CDC
1239313200Sngie#define	BGE_HCC_TX_BD_CONS8		0x3CE0
1240146525Sharti#define	BGE_HCC_TX_BD_CONS9		0x3CE4
1241122394Sharti#define	BGE_HCC_TX_BD_CONS10		0x3CE8
1242122394Sharti#define	BGE_HCC_TX_BD_CONS11		0x3CEC
1243122394Sharti#define	BGE_HCC_TX_BD_CONS12		0x3CF0
1244310565Sngie#define	BGE_HCC_TX_BD_CONS13		0x3CF4
1245122394Sharti#define	BGE_HCC_TX_BD_CONS14		0x3CF8
1246310565Sngie#define	BGE_HCC_TX_BD_CONS15		0x3CFC
1247310565Sngie
1248310565Sngie
1249146525Sharti/* Host coalescing mode register */
1250122394Sharti#define	BGE_HCCMODE_RESET		0x00000001
1251122394Sharti#define	BGE_HCCMODE_ENABLE		0x00000002
1252122394Sharti#define	BGE_HCCMODE_ATTN		0x00000004
1253122394Sharti#define	BGE_HCCMODE_COAL_NOW		0x00000008
1254310565Sngie#define	BGE_HCCMODE_MSI_BITS		0x00000070
1255310565Sngie#define	BGE_HCCMODE_STATBLK_SIZE	0x00000180
1256122394Sharti
1257310565Sngie#define	BGE_STATBLKSZ_FULL		0x00000000
1258146525Sharti#define	BGE_STATBLKSZ_64BYTE		0x00000080
1259122394Sharti#define	BGE_STATBLKSZ_32BYTE		0x00000100
1260310565Sngie
1261122394Sharti/* Host coalescing status register */
1262122394Sharti#define	BGE_HCCSTAT_ERROR		0x00000004
1263122394Sharti
1264313200Sngie/* Flow attention register */
1265122394Sharti#define	BGE_FLOWATTN_MB_LOWAT		0x00000040
1266122394Sharti#define	BGE_FLOWATTN_MEMARB		0x00000080
1267122394Sharti#define	BGE_FLOWATTN_HOSTCOAL		0x00008000
1268122394Sharti#define	BGE_FLOWATTN_DMADONE_DISCARD	0x00010000
1269122394Sharti#define	BGE_FLOWATTN_RCB_INVAL		0x00020000
1270122394Sharti#define	BGE_FLOWATTN_RXDATA_CORRUPT	0x00040000
1271122394Sharti#define	BGE_FLOWATTN_RDBDI		0x00080000
1272122394Sharti#define	BGE_FLOWATTN_RXLS		0x00100000
1273122394Sharti#define	BGE_FLOWATTN_RXLP		0x00200000
1274122394Sharti#define	BGE_FLOWATTN_RBDC		0x00400000
1275122394Sharti#define	BGE_FLOWATTN_RBDI		0x00800000
1276122394Sharti#define	BGE_FLOWATTN_SDC		0x08000000
1277310565Sngie#define	BGE_FLOWATTN_SDI		0x10000000
1278122394Sharti#define	BGE_FLOWATTN_SRS		0x20000000
1279122394Sharti#define	BGE_FLOWATTN_SBDC		0x40000000
1280122394Sharti#define	BGE_FLOWATTN_SBDI		0x80000000
1281122394Sharti
1282122394Sharti/*
1283122394Sharti * Memory arbiter registers
1284122394Sharti */
1285122394Sharti#define	BGE_MARB_MODE			0x4000
1286122394Sharti#define	BGE_MARB_STATUS			0x4004
1287122394Sharti#define	BGE_MARB_TRAPADDR_HI		0x4008
1288122394Sharti#define	BGE_MARB_TRAPADDR_LO		0x400C
1289122394Sharti
1290122394Sharti/* Memory arbiter mode register */
1291122394Sharti#define	BGE_MARBMODE_RESET		0x00000001
1292122394Sharti#define	BGE_MARBMODE_ENABLE		0x00000002
1293122394Sharti#define	BGE_MARBMODE_TX_ADDR_TRAP	0x00000004
1294122394Sharti#define	BGE_MARBMODE_RX_ADDR_TRAP	0x00000008
1295122394Sharti#define	BGE_MARBMODE_DMAW1_TRAP		0x00000010
1296122394Sharti#define	BGE_MARBMODE_DMAR1_TRAP		0x00000020
1297122394Sharti#define	BGE_MARBMODE_RXRISC_TRAP	0x00000040
1298122394Sharti#define	BGE_MARBMODE_TXRISC_TRAP	0x00000080
1299122394Sharti#define	BGE_MARBMODE_PCI_TRAP		0x00000100
1300122394Sharti#define	BGE_MARBMODE_DMAR2_TRAP		0x00000200
1301122394Sharti#define	BGE_MARBMODE_RXQ_TRAP		0x00000400
1302122394Sharti#define	BGE_MARBMODE_RXDI1_TRAP		0x00000800
1303146525Sharti#define	BGE_MARBMODE_RXDI2_TRAP		0x00001000
1304122394Sharti#define	BGE_MARBMODE_DC_GRPMEM_TRAP	0x00002000
1305122394Sharti#define	BGE_MARBMODE_HCOAL_TRAP		0x00004000
1306122394Sharti#define	BGE_MARBMODE_MBUF_TRAP		0x00008000
1307122394Sharti#define	BGE_MARBMODE_TXDI_TRAP		0x00010000
1308122394Sharti#define	BGE_MARBMODE_SDC_DMAC_TRAP	0x00020000
1309122394Sharti#define	BGE_MARBMODE_TXBD_TRAP		0x00040000
1310122394Sharti#define	BGE_MARBMODE_BUFFMAN_TRAP	0x00080000
1311122394Sharti#define	BGE_MARBMODE_DMAW2_TRAP		0x00100000
1312122394Sharti#define	BGE_MARBMODE_XTSSRAM_ROFLO_TRAP	0x00200000
1313122394Sharti#define	BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000
1314122394Sharti#define	BGE_MARBMODE_XTSSRAM_WOFLO_TRAP	0x00800000
1315122394Sharti#define	BGE_MARBMODE_XTSSRAM_WUFLO_TRAP	0x01000000
1316122394Sharti#define	BGE_MARBMODE_XTSSRAM_PERR_TRAP	0x02000000
1317122394Sharti
1318122394Sharti/* Memory arbiter status register */
1319122394Sharti#define	BGE_MARBSTAT_TX_ADDR_TRAP	0x00000004
1320122394Sharti#define	BGE_MARBSTAT_RX_ADDR_TRAP	0x00000008
1321122394Sharti#define	BGE_MARBSTAT_DMAW1_TRAP		0x00000010
1322310565Sngie#define	BGE_MARBSTAT_DMAR1_TRAP		0x00000020
1323122394Sharti#define	BGE_MARBSTAT_RXRISC_TRAP	0x00000040
1324122394Sharti#define	BGE_MARBSTAT_TXRISC_TRAP	0x00000080
1325122394Sharti#define	BGE_MARBSTAT_PCI_TRAP		0x00000100
1326122394Sharti#define	BGE_MARBSTAT_DMAR2_TRAP		0x00000200
1327122394Sharti#define	BGE_MARBSTAT_RXQ_TRAP		0x00000400
1328122394Sharti#define	BGE_MARBSTAT_RXDI1_TRAP		0x00000800
1329122394Sharti#define	BGE_MARBSTAT_RXDI2_TRAP		0x00001000
1330122394Sharti#define	BGE_MARBSTAT_DC_GRPMEM_TRAP	0x00002000
1331122394Sharti#define	BGE_MARBSTAT_HCOAL_TRAP		0x00004000
1332122394Sharti#define	BGE_MARBSTAT_MBUF_TRAP		0x00008000
1333122394Sharti#define	BGE_MARBSTAT_TXDI_TRAP		0x00010000
1334122394Sharti#define	BGE_MARBSTAT_SDC_DMAC_TRAP	0x00020000
1335122394Sharti#define	BGE_MARBSTAT_TXBD_TRAP		0x00040000
1336122394Sharti#define	BGE_MARBSTAT_BUFFMAN_TRAP	0x00080000
1337122394Sharti#define	BGE_MARBSTAT_DMAW2_TRAP		0x00100000
1338122394Sharti#define	BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP	0x00200000
1339122394Sharti#define	BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000
1340122394Sharti#define	BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP	0x00800000
1341122394Sharti#define	BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP	0x01000000
1342122394Sharti#define	BGE_MARBSTAT_XTSSRAM_PERR_TRAP	0x02000000
1343122394Sharti
1344122394Sharti/*
1345122394Sharti * Buffer manager control registers
1346122394Sharti */
1347122394Sharti#define	BGE_BMAN_MODE			0x4400
1348122394Sharti#define	BGE_BMAN_STATUS			0x4404
1349122394Sharti#define	BGE_BMAN_MBUFPOOL_BASEADDR	0x4408
1350122394Sharti#define	BGE_BMAN_MBUFPOOL_LEN		0x440C
1351122394Sharti#define	BGE_BMAN_MBUFPOOL_READDMA_LOWAT	0x4410
1352122394Sharti#define	BGE_BMAN_MBUFPOOL_MACRX_LOWAT	0x4414
1353122394Sharti#define	BGE_BMAN_MBUFPOOL_HIWAT		0x4418
1354133211Sharti#define	BGE_BMAN_RXCPU_MBALLOC_REQ	0x441C
1355133211Sharti#define	BGE_BMAN_RXCPU_MBALLOC_RESP	0x4420
1356133211Sharti#define	BGE_BMAN_TXCPU_MBALLOC_REQ	0x4424
1357122394Sharti#define	BGE_BMAN_TXCPU_MBALLOC_RESP	0x4428
1358133211Sharti#define	BGE_BMAN_DMA_DESCPOOL_BASEADDR	0x442C
1359122394Sharti#define	BGE_BMAN_DMA_DESCPOOL_LEN	0x4430
1360313200Sngie#define	BGE_BMAN_DMA_DESCPOOL_LOWAT	0x4434
1361146525Sharti#define	BGE_BMAN_DMA_DESCPOOL_HIWAT	0x4438
1362122394Sharti#define	BGE_BMAN_RXCPU_DMAALLOC_REQ	0x443C
1363122394Sharti#define	BGE_BMAN_RXCPU_DMAALLOC_RESP	0x4440
1364122394Sharti#define	BGE_BMAN_TXCPU_DMAALLOC_REQ	0x4444
1365122394Sharti#define	BGE_BMAN_TXCPU_DMALLLOC_RESP	0x4448
1366122394Sharti#define	BGE_BMAN_HWDIAG_1		0x444C
1367122394Sharti#define	BGE_BMAN_HWDIAG_2		0x4450
1368122394Sharti#define	BGE_BMAN_HWDIAG_3		0x4454
1369122394Sharti
1370122394Sharti/* Buffer manager mode register */
1371122394Sharti#define	BGE_BMANMODE_RESET		0x00000001
1372146525Sharti#define	BGE_BMANMODE_ENABLE		0x00000002
1373146525Sharti#define	BGE_BMANMODE_ATTN		0x00000004
1374122394Sharti#define	BGE_BMANMODE_TESTMODE		0x00000008
1375122394Sharti#define	BGE_BMANMODE_LOMBUF_ATTN	0x00000010
1376122394Sharti
1377122394Sharti/* Buffer manager status register */
1378122394Sharti#define	BGE_BMANSTAT_ERRO		0x00000004
1379122394Sharti#define	BGE_BMANSTAT_LOWMBUF_ERROR	0x00000010
1380146525Sharti
1381146525Sharti
1382122394Sharti/*
1383122394Sharti * Read DMA Control registers
1384122394Sharti */
1385122394Sharti#define	BGE_RDMA_MODE			0x4800
1386122394Sharti#define	BGE_RDMA_STATUS			0x4804
1387122394Sharti
1388122394Sharti/* Read DMA mode register */
1389122394Sharti#define	BGE_RDMAMODE_RESET		0x00000001
1390122394Sharti#define	BGE_RDMAMODE_ENABLE		0x00000002
1391122394Sharti#define	BGE_RDMAMODE_PCI_TGT_ABRT_ATTN	0x00000004
1392122394Sharti#define	BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN	0x00000008
1393122394Sharti#define	BGE_RDMAMODE_PCI_PERR_ATTN	0x00000010
1394122394Sharti#define	BGE_RDMAMODE_PCI_ADDROFLOW_ATTN	0x00000020
1395122394Sharti#define	BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN	0x00000040
1396122394Sharti#define	BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN	0x00000080
1397146525Sharti#define	BGE_RDMAMODE_PCI_FIFOOREAD_ATTN	0x00000100
1398146525Sharti#define	BGE_RDMAMODE_LOCWRITE_TOOBIG	0x00000200
1399122394Sharti#define	BGE_RDMAMODE_ALL_ATTNS		0x000003FC
1400122394Sharti#define	BGE_RDMAMODE_BD_SBD_CRPT_ATTN	0x00000800
1401122394Sharti#define	BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN	0x00001000
1402122394Sharti#define	BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN	0x00002000
1403122394Sharti#define	BGE_RDMAMODE_FIFO_SIZE_128	0x00020000
1404122394Sharti#define	BGE_RDMAMODE_FIFO_LONG_BURST	0x00030000
1405122394Sharti
1406146525Sharti/* Read DMA status register */
1407146525Sharti#define	BGE_RDMASTAT_PCI_TGT_ABRT_ATTN	0x00000004
1408122394Sharti#define	BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN	0x00000008
1409122394Sharti#define	BGE_RDMASTAT_PCI_PERR_ATTN	0x00000010
1410122394Sharti#define	BGE_RDMASTAT_PCI_ADDROFLOW_ATTN	0x00000020
1411122394Sharti#define	BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN	0x00000040
1412122394Sharti#define	BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN	0x00000080
1413122394Sharti#define	BGE_RDMASTAT_PCI_FIFOOREAD_ATTN	0x00000100
1414122394Sharti#define	BGE_RDMASTAT_LOCWRITE_TOOBIG	0x00000200
1415122394Sharti
1416122394Sharti/*
1417122394Sharti * Write DMA control registers
1418122394Sharti */
1419122394Sharti#define	BGE_WDMA_MODE			0x4C00
1420122394Sharti#define	BGE_WDMA_STATUS			0x4C04
1421122394Sharti
1422122394Sharti/* Write DMA mode register */
1423122394Sharti#define	BGE_WDMAMODE_RESET		0x00000001
1424122394Sharti#define	BGE_WDMAMODE_ENABLE		0x00000002
1425122394Sharti#define	BGE_WDMAMODE_PCI_TGT_ABRT_ATTN	0x00000004
1426122394Sharti#define	BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN	0x00000008
1427122394Sharti#define	BGE_WDMAMODE_PCI_PERR_ATTN	0x00000010
1428122394Sharti#define	BGE_WDMAMODE_PCI_ADDROFLOW_ATTN	0x00000020
1429122394Sharti#define	BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN	0x00000040
1430122394Sharti#define	BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN	0x00000080
1431122394Sharti#define	BGE_WDMAMODE_PCI_FIFOOREAD_ATTN	0x00000100
1432122394Sharti#define	BGE_WDMAMODE_LOCREAD_TOOBIG	0x00000200
1433146525Sharti#define	BGE_WDMAMODE_ALL_ATTNS		0x000003FC
1434122394Sharti
1435122394Sharti/* Write DMA status register */
1436133211Sharti#define	BGE_WDMASTAT_PCI_TGT_ABRT_ATTN	0x00000004
1437133211Sharti#define	BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN	0x00000008
1438133211Sharti#define	BGE_WDMASTAT_PCI_PERR_ATTN	0x00000010
1439133211Sharti#define	BGE_WDMASTAT_PCI_ADDROFLOW_ATTN	0x00000020
1440146525Sharti#define	BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN	0x00000040
1441133211Sharti#define	BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN	0x00000080
1442133211Sharti#define	BGE_WDMASTAT_PCI_FIFOOREAD_ATTN	0x00000100
1443133211Sharti#define	BGE_WDMASTAT_LOCREAD_TOOBIG	0x00000200
1444122394Sharti
1445122394Sharti
1446122394Sharti/*
1447122394Sharti * RX CPU registers
1448216294Ssyrinx */
1449216594Ssyrinx#define	BGE_RXCPU_MODE			0x5000
1450216594Ssyrinx#define	BGE_RXCPU_STATUS		0x5004
1451216594Ssyrinx#define	BGE_RXCPU_PC			0x501C
1452216594Ssyrinx
1453216594Ssyrinx/* RX CPU mode register */
1454216294Ssyrinx#define	BGE_RXCPUMODE_RESET		0x00000001
1455122394Sharti#define	BGE_RXCPUMODE_SINGLESTEP	0x00000002
1456146525Sharti#define	BGE_RXCPUMODE_P0_DATAHLT_ENB	0x00000004
1457122394Sharti#define	BGE_RXCPUMODE_P0_INSTRHLT_ENB	0x00000008
1458122394Sharti#define	BGE_RXCPUMODE_WR_POSTBUF_ENB	0x00000010
1459122394Sharti#define	BGE_RXCPUMODE_DATACACHE_ENB	0x00000020
1460216294Ssyrinx#define	BGE_RXCPUMODE_ROMFAIL		0x00000040
1461122394Sharti#define	BGE_RXCPUMODE_WATCHDOG_ENB	0x00000080
1462122394Sharti#define	BGE_RXCPUMODE_INSTRCACHE_PRF	0x00000100
1463122394Sharti#define	BGE_RXCPUMODE_INSTRCACHE_FLUSH	0x00000200
1464122394Sharti#define	BGE_RXCPUMODE_HALTCPU		0x00000400
1465216294Ssyrinx#define	BGE_RXCPUMODE_INVDATAHLT_ENB	0x00000800
1466216294Ssyrinx#define	BGE_RXCPUMODE_MADDRTRAPHLT_ENB	0x00001000
1467216294Ssyrinx#define	BGE_RXCPUMODE_RADDRTRAPHLT_ENB	0x00002000
1468122394Sharti
1469122394Sharti/* RX CPU status register */
1470122394Sharti#define	BGE_RXCPUSTAT_HW_BREAKPOINT	0x00000001
1471310565Sngie#define	BGE_RXCPUSTAT_HLTINSTR_EXECUTED	0x00000002
1472122394Sharti#define	BGE_RXCPUSTAT_INVALID_INSTR	0x00000004
1473122394Sharti#define	BGE_RXCPUSTAT_P0_DATAREF	0x00000008
1474122394Sharti#define	BGE_RXCPUSTAT_P0_INSTRREF	0x00000010
1475122394Sharti#define	BGE_RXCPUSTAT_INVALID_DATAACC	0x00000020
1476122394Sharti#define	BGE_RXCPUSTAT_INVALID_INSTRFTCH	0x00000040
1477122394Sharti#define	BGE_RXCPUSTAT_BAD_MEMALIGN	0x00000080
1478122394Sharti#define	BGE_RXCPUSTAT_MADDR_TRAP	0x00000100
1479122394Sharti#define	BGE_RXCPUSTAT_REGADDR_TRAP	0x00000200
1480122394Sharti#define	BGE_RXCPUSTAT_DATAACC_STALL	0x00001000
1481122394Sharti#define	BGE_RXCPUSTAT_INSTRFETCH_STALL	0x00002000
1482122394Sharti#define	BGE_RXCPUSTAT_MA_WR_FIFOOFLOW	0x08000000
1483122394Sharti#define	BGE_RXCPUSTAT_MA_RD_FIFOOFLOW	0x10000000
1484122394Sharti#define	BGE_RXCPUSTAT_MA_DATAMASK_OFLOW	0x20000000
1485122394Sharti#define	BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW	0x40000000
1486122394Sharti#define	BGE_RXCPUSTAT_BLOCKING_READ	0x80000000
1487122394Sharti
1488122394Sharti/*
1489122394Sharti * V? CPU registers
1490122394Sharti */
1491122394Sharti#define	BGE_VCPU_STATUS			0x5100
1492122394Sharti#define	BGE_VCPU_EXT_CTRL		0x6890
1493122394Sharti
1494122394Sharti#define	BGE_VCPU_STATUS_INIT_DONE	0x04000000
1495122394Sharti#define	BGE_VCPU_STATUS_DRV_RESET 	0x08000000
1496122394Sharti
1497122394Sharti#define	BGE_VCPU_EXT_CTRL_HALT_CPU	0x00400000
1498122394Sharti#define	BGE_VCPU_EXT_CTRL_DISABLE_WOL	0x20000000
1499122394Sharti
1500122394Sharti/*
1501122394Sharti * TX CPU registers
1502122394Sharti */
1503122394Sharti#define	BGE_TXCPU_MODE			0x5400
1504122394Sharti#define	BGE_TXCPU_STATUS		0x5404
1505122394Sharti#define	BGE_TXCPU_PC			0x541C
1506122394Sharti
1507122394Sharti/* TX CPU mode register */
1508146525Sharti#define	BGE_TXCPUMODE_RESET		0x00000001
1509122394Sharti#define	BGE_TXCPUMODE_SINGLESTEP	0x00000002
1510122394Sharti#define	BGE_TXCPUMODE_P0_DATAHLT_ENB	0x00000004
1511122394Sharti#define	BGE_TXCPUMODE_P0_INSTRHLT_ENB	0x00000008
1512122394Sharti#define	BGE_TXCPUMODE_WR_POSTBUF_ENB	0x00000010
1513122394Sharti#define	BGE_TXCPUMODE_DATACACHE_ENB	0x00000020
1514122394Sharti#define	BGE_TXCPUMODE_ROMFAIL		0x00000040
1515122394Sharti#define	BGE_TXCPUMODE_WATCHDOG_ENB	0x00000080
1516122394Sharti#define	BGE_TXCPUMODE_INSTRCACHE_PRF	0x00000100
1517122394Sharti#define	BGE_TXCPUMODE_INSTRCACHE_FLUSH	0x00000200
1518122394Sharti#define	BGE_TXCPUMODE_HALTCPU		0x00000400
1519122394Sharti#define	BGE_TXCPUMODE_INVDATAHLT_ENB	0x00000800
1520122394Sharti#define	BGE_TXCPUMODE_MADDRTRAPHLT_ENB	0x00001000
1521122394Sharti
1522122394Sharti/* TX CPU status register */
1523122394Sharti#define	BGE_TXCPUSTAT_HW_BREAKPOINT	0x00000001
1524122394Sharti#define	BGE_TXCPUSTAT_HLTINSTR_EXECUTED	0x00000002
1525122394Sharti#define	BGE_TXCPUSTAT_INVALID_INSTR	0x00000004
1526122394Sharti#define	BGE_TXCPUSTAT_P0_DATAREF	0x00000008
1527122394Sharti#define	BGE_TXCPUSTAT_P0_INSTRREF	0x00000010
1528122394Sharti#define	BGE_TXCPUSTAT_INVALID_DATAACC	0x00000020
1529122394Sharti#define	BGE_TXCPUSTAT_INVALID_INSTRFTCH	0x00000040
1530122394Sharti#define	BGE_TXCPUSTAT_BAD_MEMALIGN	0x00000080
1531122394Sharti#define	BGE_TXCPUSTAT_MADDR_TRAP	0x00000100
1532122394Sharti#define	BGE_TXCPUSTAT_REGADDR_TRAP	0x00000200
1533122394Sharti#define	BGE_TXCPUSTAT_DATAACC_STALL	0x00001000
1534122394Sharti#define	BGE_TXCPUSTAT_INSTRFETCH_STALL	0x00002000
1535122394Sharti#define	BGE_TXCPUSTAT_MA_WR_FIFOOFLOW	0x08000000
1536122394Sharti#define	BGE_TXCPUSTAT_MA_RD_FIFOOFLOW	0x10000000
1537122394Sharti#define	BGE_TXCPUSTAT_MA_DATAMASK_OFLOW	0x20000000
1538122394Sharti#define	BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW	0x40000000
1539122394Sharti#define	BGE_TXCPUSTAT_BLOCKING_READ	0x80000000
1540122394Sharti
1541122394Sharti
1542122394Sharti/*
1543122394Sharti * Low priority mailbox registers
1544122394Sharti */
1545122394Sharti#define	BGE_LPMBX_IRQ0_HI		0x5800
1546122394Sharti#define	BGE_LPMBX_IRQ0_LO		0x5804
1547122394Sharti#define	BGE_LPMBX_IRQ1_HI		0x5808
1548122394Sharti#define	BGE_LPMBX_IRQ1_LO		0x580C
1549122394Sharti#define	BGE_LPMBX_IRQ2_HI		0x5810
1550122394Sharti#define	BGE_LPMBX_IRQ2_LO		0x5814
1551122394Sharti#define	BGE_LPMBX_IRQ3_HI		0x5818
1552122394Sharti#define	BGE_LPMBX_IRQ3_LO		0x581C
1553122394Sharti#define	BGE_LPMBX_GEN0_HI		0x5820
1554122394Sharti#define	BGE_LPMBX_GEN0_LO		0x5824
1555122394Sharti#define	BGE_LPMBX_GEN1_HI		0x5828
1556310565Sngie#define	BGE_LPMBX_GEN1_LO		0x582C
1557122394Sharti#define	BGE_LPMBX_GEN2_HI		0x5830
1558122394Sharti#define	BGE_LPMBX_GEN2_LO		0x5834
1559122394Sharti#define	BGE_LPMBX_GEN3_HI		0x5828
1560122394Sharti#define	BGE_LPMBX_GEN3_LO		0x582C
1561122394Sharti#define	BGE_LPMBX_GEN4_HI		0x5840
1562122394Sharti#define	BGE_LPMBX_GEN4_LO		0x5844
1563122394Sharti#define	BGE_LPMBX_GEN5_HI		0x5848
1564122394Sharti#define	BGE_LPMBX_GEN5_LO		0x584C
1565122394Sharti#define	BGE_LPMBX_GEN6_HI		0x5850
1566122394Sharti#define	BGE_LPMBX_GEN6_LO		0x5854
1567122394Sharti#define	BGE_LPMBX_GEN7_HI		0x5858
1568122394Sharti#define	BGE_LPMBX_GEN7_LO		0x585C
1569122394Sharti#define	BGE_LPMBX_RELOAD_STATS_HI	0x5860
1570122394Sharti#define	BGE_LPMBX_RELOAD_STATS_LO	0x5864
1571122394Sharti#define	BGE_LPMBX_RX_STD_PROD_HI	0x5868
1572122394Sharti#define	BGE_LPMBX_RX_STD_PROD_LO	0x586C
1573122394Sharti#define	BGE_LPMBX_RX_JUMBO_PROD_HI	0x5870
1574122394Sharti#define	BGE_LPMBX_RX_JUMBO_PROD_LO	0x5874
1575122394Sharti#define	BGE_LPMBX_RX_MINI_PROD_HI	0x5878
1576122394Sharti#define	BGE_LPMBX_RX_MINI_PROD_LO	0x587C
1577122394Sharti#define	BGE_LPMBX_RX_CONS0_HI		0x5880
1578122394Sharti#define	BGE_LPMBX_RX_CONS0_LO		0x5884
1579122394Sharti#define	BGE_LPMBX_RX_CONS1_HI		0x5888
1580122394Sharti#define	BGE_LPMBX_RX_CONS1_LO		0x588C
1581122394Sharti#define	BGE_LPMBX_RX_CONS2_HI		0x5890
1582122394Sharti#define	BGE_LPMBX_RX_CONS2_LO		0x5894
1583122394Sharti#define	BGE_LPMBX_RX_CONS3_HI		0x5898
1584122394Sharti#define	BGE_LPMBX_RX_CONS3_LO		0x589C
1585122394Sharti#define	BGE_LPMBX_RX_CONS4_HI		0x58A0
1586122394Sharti#define	BGE_LPMBX_RX_CONS4_LO		0x58A4
1587122394Sharti#define	BGE_LPMBX_RX_CONS5_HI		0x58A8
1588122394Sharti#define	BGE_LPMBX_RX_CONS5_LO		0x58AC
1589122394Sharti#define	BGE_LPMBX_RX_CONS6_HI		0x58B0
1590122394Sharti#define	BGE_LPMBX_RX_CONS6_LO		0x58B4
1591122394Sharti#define	BGE_LPMBX_RX_CONS7_HI		0x58B8
1592122394Sharti#define	BGE_LPMBX_RX_CONS7_LO		0x58BC
1593122394Sharti#define	BGE_LPMBX_RX_CONS8_HI		0x58C0
1594122394Sharti#define	BGE_LPMBX_RX_CONS8_LO		0x58C4
1595122394Sharti#define	BGE_LPMBX_RX_CONS9_HI		0x58C8
1596122394Sharti#define	BGE_LPMBX_RX_CONS9_LO		0x58CC
1597122394Sharti#define	BGE_LPMBX_RX_CONS10_HI		0x58D0
1598122394Sharti#define	BGE_LPMBX_RX_CONS10_LO		0x58D4
1599122394Sharti#define	BGE_LPMBX_RX_CONS11_HI		0x58D8
1600122394Sharti#define	BGE_LPMBX_RX_CONS11_LO		0x58DC
1601122394Sharti#define	BGE_LPMBX_RX_CONS12_HI		0x58E0
1602122394Sharti#define	BGE_LPMBX_RX_CONS12_LO		0x58E4
1603122394Sharti#define	BGE_LPMBX_RX_CONS13_HI		0x58E8
1604122394Sharti#define	BGE_LPMBX_RX_CONS13_LO		0x58EC
1605122394Sharti#define	BGE_LPMBX_RX_CONS14_HI		0x58F0
1606122394Sharti#define	BGE_LPMBX_RX_CONS14_LO		0x58F4
1607122394Sharti#define	BGE_LPMBX_RX_CONS15_HI		0x58F8
1608122394Sharti#define	BGE_LPMBX_RX_CONS15_LO		0x58FC
1609122394Sharti#define	BGE_LPMBX_TX_HOST_PROD0_HI	0x5900
1610122394Sharti#define	BGE_LPMBX_TX_HOST_PROD0_LO	0x5904
1611122394Sharti#define	BGE_LPMBX_TX_HOST_PROD1_HI	0x5908
1612122394Sharti#define	BGE_LPMBX_TX_HOST_PROD1_LO	0x590C
1613122394Sharti#define	BGE_LPMBX_TX_HOST_PROD2_HI	0x5910
1614122394Sharti#define	BGE_LPMBX_TX_HOST_PROD2_LO	0x5914
1615122394Sharti#define	BGE_LPMBX_TX_HOST_PROD3_HI	0x5918
1616122394Sharti#define	BGE_LPMBX_TX_HOST_PROD3_LO	0x591C
1617122394Sharti#define	BGE_LPMBX_TX_HOST_PROD4_HI	0x5920
1618150920Sharti#define	BGE_LPMBX_TX_HOST_PROD4_LO	0x5924
1619122394Sharti#define	BGE_LPMBX_TX_HOST_PROD5_HI	0x5928
1620122394Sharti#define	BGE_LPMBX_TX_HOST_PROD5_LO	0x592C
1621122394Sharti#define	BGE_LPMBX_TX_HOST_PROD6_HI	0x5930
1622122394Sharti#define	BGE_LPMBX_TX_HOST_PROD6_LO	0x5934
1623122394Sharti#define	BGE_LPMBX_TX_HOST_PROD7_HI	0x5938
1624122394Sharti#define	BGE_LPMBX_TX_HOST_PROD7_LO	0x593C
1625122394Sharti#define	BGE_LPMBX_TX_HOST_PROD8_HI	0x5940
1626122394Sharti#define	BGE_LPMBX_TX_HOST_PROD8_LO	0x5944
1627122394Sharti#define	BGE_LPMBX_TX_HOST_PROD9_HI	0x5948
1628122394Sharti#define	BGE_LPMBX_TX_HOST_PROD9_LO	0x594C
1629122394Sharti#define	BGE_LPMBX_TX_HOST_PROD10_HI	0x5950
1630122394Sharti#define	BGE_LPMBX_TX_HOST_PROD10_LO	0x5954
1631122394Sharti#define	BGE_LPMBX_TX_HOST_PROD11_HI	0x5958
1632122394Sharti#define	BGE_LPMBX_TX_HOST_PROD11_LO	0x595C
1633122394Sharti#define	BGE_LPMBX_TX_HOST_PROD12_HI	0x5960
1634122394Sharti#define	BGE_LPMBX_TX_HOST_PROD12_LO	0x5964
1635122394Sharti#define	BGE_LPMBX_TX_HOST_PROD13_HI	0x5968
1636122394Sharti#define	BGE_LPMBX_TX_HOST_PROD13_LO	0x596C
1637122394Sharti#define	BGE_LPMBX_TX_HOST_PROD14_HI	0x5970
1638122394Sharti#define	BGE_LPMBX_TX_HOST_PROD14_LO	0x5974
1639122394Sharti#define	BGE_LPMBX_TX_HOST_PROD15_HI	0x5978
1640122394Sharti#define	BGE_LPMBX_TX_HOST_PROD15_LO	0x597C
1641122394Sharti#define	BGE_LPMBX_TX_NIC_PROD0_HI	0x5980
1642122394Sharti#define	BGE_LPMBX_TX_NIC_PROD0_LO	0x5984
1643122394Sharti#define	BGE_LPMBX_TX_NIC_PROD1_HI	0x5988
1644122394Sharti#define	BGE_LPMBX_TX_NIC_PROD1_LO	0x598C
1645122394Sharti#define	BGE_LPMBX_TX_NIC_PROD2_HI	0x5990
1646122394Sharti#define	BGE_LPMBX_TX_NIC_PROD2_LO	0x5994
1647122394Sharti#define	BGE_LPMBX_TX_NIC_PROD3_HI	0x5998
1648122394Sharti#define	BGE_LPMBX_TX_NIC_PROD3_LO	0x599C
1649122394Sharti#define	BGE_LPMBX_TX_NIC_PROD4_HI	0x59A0
1650122394Sharti#define	BGE_LPMBX_TX_NIC_PROD4_LO	0x59A4
1651122394Sharti#define	BGE_LPMBX_TX_NIC_PROD5_HI	0x59A8
1652122394Sharti#define	BGE_LPMBX_TX_NIC_PROD5_LO	0x59AC
1653122394Sharti#define	BGE_LPMBX_TX_NIC_PROD6_HI	0x59B0
1654122394Sharti#define	BGE_LPMBX_TX_NIC_PROD6_LO	0x59B4
1655122394Sharti#define	BGE_LPMBX_TX_NIC_PROD7_HI	0x59B8
1656122394Sharti#define	BGE_LPMBX_TX_NIC_PROD7_LO	0x59BC
1657122394Sharti#define	BGE_LPMBX_TX_NIC_PROD8_HI	0x59C0
1658122394Sharti#define	BGE_LPMBX_TX_NIC_PROD8_LO	0x59C4
1659122394Sharti#define	BGE_LPMBX_TX_NIC_PROD9_HI	0x59C8
1660122394Sharti#define	BGE_LPMBX_TX_NIC_PROD9_LO	0x59CC
1661122394Sharti#define	BGE_LPMBX_TX_NIC_PROD10_HI	0x59D0
1662310565Sngie#define	BGE_LPMBX_TX_NIC_PROD10_LO	0x59D4
1663122394Sharti#define	BGE_LPMBX_TX_NIC_PROD11_HI	0x59D8
1664122394Sharti#define	BGE_LPMBX_TX_NIC_PROD11_LO	0x59DC
1665122394Sharti#define	BGE_LPMBX_TX_NIC_PROD12_HI	0x59E0
1666122394Sharti#define	BGE_LPMBX_TX_NIC_PROD12_LO	0x59E4
1667122394Sharti#define	BGE_LPMBX_TX_NIC_PROD13_HI	0x59E8
1668122394Sharti#define	BGE_LPMBX_TX_NIC_PROD13_LO	0x59EC
1669122394Sharti#define	BGE_LPMBX_TX_NIC_PROD14_HI	0x59F0
1670122394Sharti#define	BGE_LPMBX_TX_NIC_PROD14_LO	0x59F4
1671122394Sharti#define	BGE_LPMBX_TX_NIC_PROD15_HI	0x59F8
1672122394Sharti#define	BGE_LPMBX_TX_NIC_PROD15_LO	0x59FC
1673122394Sharti
1674122394Sharti/*
1675122394Sharti * Flow throw Queue reset register
1676122394Sharti */
1677122394Sharti#define	BGE_FTQ_RESET			0x5C00
1678122394Sharti
1679122394Sharti#define	BGE_FTQRESET_DMAREAD		0x00000002
1680122394Sharti#define	BGE_FTQRESET_DMAHIPRIO_RD	0x00000004
1681122394Sharti#define	BGE_FTQRESET_DMADONE		0x00000010
1682122394Sharti#define	BGE_FTQRESET_SBDC		0x00000020
1683122394Sharti#define	BGE_FTQRESET_SDI		0x00000040
1684122394Sharti#define	BGE_FTQRESET_WDMA		0x00000080
1685122394Sharti#define	BGE_FTQRESET_DMAHIPRIO_WR	0x00000100
1686122394Sharti#define	BGE_FTQRESET_TYPE1_SOFTWARE	0x00000200
1687122394Sharti#define	BGE_FTQRESET_SDC		0x00000400
1688122394Sharti#define	BGE_FTQRESET_HCC		0x00000800
1689310565Sngie#define	BGE_FTQRESET_TXFIFO		0x00001000
1690122394Sharti#define	BGE_FTQRESET_MBC		0x00002000
1691146525Sharti#define	BGE_FTQRESET_RBDC		0x00004000
1692310909Sngie#define	BGE_FTQRESET_RXLP		0x00008000
1693310909Sngie#define	BGE_FTQRESET_RDBDI		0x00010000
1694310565Sngie#define	BGE_FTQRESET_RDC		0x00020000
1695122394Sharti#define	BGE_FTQRESET_TYPE2_SOFTWARE	0x00040000
1696146525Sharti
1697146525Sharti/*
1698146525Sharti * Message Signaled Interrupt registers
1699146525Sharti */
1700146525Sharti#define	BGE_MSI_MODE			0x6000
1701146525Sharti#define	BGE_MSI_STATUS			0x6004
1702146525Sharti#define	BGE_MSI_FIFOACCESS		0x6008
1703146525Sharti
1704146525Sharti/* MSI mode register */
1705146525Sharti#define	BGE_MSIMODE_RESET		0x00000001
1706310565Sngie#define	BGE_MSIMODE_ENABLE		0x00000002
1707310565Sngie#define	BGE_MSIMODE_PCI_TGT_ABRT_ATTN	0x00000004
1708122394Sharti#define	BGE_MSIMODE_PCI_MSTR_ABRT_ATTN	0x00000008
1709122394Sharti#define	BGE_MSIMODE_PCI_PERR_ATTN	0x00000010
1710310565Sngie#define	BGE_MSIMODE_MSI_FIFOUFLOW_ATTN	0x00000020
1711122394Sharti#define	BGE_MSIMODE_MSI_FIFOOFLOW_ATTN	0x00000040
1712122394Sharti
1713122394Sharti/* MSI status register */
1714122394Sharti#define	BGE_MSISTAT_PCI_TGT_ABRT_ATTN	0x00000004
1715122394Sharti#define	BGE_MSISTAT_PCI_MSTR_ABRT_ATTN	0x00000008
1716122394Sharti#define	BGE_MSISTAT_PCI_PERR_ATTN	0x00000010
1717122394Sharti#define	BGE_MSISTAT_MSI_FIFOUFLOW_ATTN	0x00000020
1718122394Sharti#define	BGE_MSISTAT_MSI_FIFOOFLOW_ATTN	0x00000040
1719122394Sharti
1720122394Sharti
1721122394Sharti/*
1722122394Sharti * DMA Completion registers
1723122394Sharti */
1724122394Sharti#define	BGE_DMAC_MODE			0x6400
1725310565Sngie
1726122394Sharti/* DMA Completion mode register */
1727133211Sharti#define	BGE_DMACMODE_RESET		0x00000001
1728133211Sharti#define	BGE_DMACMODE_ENABLE		0x00000002
1729133211Sharti
1730122394Sharti
1731310565Sngie/*
1732133211Sharti * General control registers.
1733146525Sharti */
1734310565Sngie#define	BGE_MODE_CTL			0x6800
1735122394Sharti#define	BGE_MISC_CFG			0x6804
1736122394Sharti#define	BGE_MISC_LOCAL_CTL		0x6808
1737122394Sharti#define	BGE_CPU_EVENT			0x6810
1738216294Ssyrinx#define	BGE_EE_ADDR			0x6838
1739216294Ssyrinx#define	BGE_EE_DATA			0x683C
1740216294Ssyrinx#define	BGE_EE_CTL			0x6840
1741216294Ssyrinx#define	BGE_MDI_CTL			0x6844
1742216294Ssyrinx#define	BGE_EE_DELAY			0x6848
1743216294Ssyrinx#define	BGE_FASTBOOT_PC			0x6894
1744216294Ssyrinx
1745216294Ssyrinx/*
1746216294Ssyrinx * NVRAM Control registers
1747216294Ssyrinx */
1748216294Ssyrinx#define	BGE_NVRAM_CMD			0x7000
1749216294Ssyrinx#define	BGE_NVRAM_STAT			0x7004
1750216294Ssyrinx#define	BGE_NVRAM_WRDATA		0x7008
1751216294Ssyrinx#define	BGE_NVRAM_ADDR			0x700c
1752216294Ssyrinx#define	BGE_NVRAM_RDDATA		0x7010
1753216294Ssyrinx#define	BGE_NVRAM_CFG1			0x7014
1754216294Ssyrinx#define	BGE_NVRAM_CFG2			0x7018
1755216294Ssyrinx#define	BGE_NVRAM_CFG3			0x701c
1756216294Ssyrinx#define	BGE_NVRAM_SWARB			0x7020
1757216294Ssyrinx#define	BGE_NVRAM_ACCESS		0x7024
1758216294Ssyrinx#define	BGE_NVRAM_WRITE1		0x7028
1759216294Ssyrinx
1760216294Ssyrinx#define	BGE_NVRAMCMD_RESET		0x00000001
1761216294Ssyrinx#define	BGE_NVRAMCMD_DONE		0x00000008
1762216294Ssyrinx#define	BGE_NVRAMCMD_START		0x00000010
1763216294Ssyrinx#define	BGE_NVRAMCMD_WR			0x00000020 /* 1 = wr, 0 = rd */
1764216294Ssyrinx#define	BGE_NVRAMCMD_ERASE		0x00000040
1765216294Ssyrinx#define	BGE_NVRAMCMD_FIRST		0x00000080
1766216294Ssyrinx#define	BGE_NVRAMCMD_LAST		0x00000100
1767216294Ssyrinx
1768216294Ssyrinx#define	BGE_NVRAM_READCMD \
1769216294Ssyrinx	(BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \
1770216294Ssyrinx	BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE)
1771216294Ssyrinx#define	BGE_NVRAM_WRITECMD \
1772216294Ssyrinx	(BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \
1773216294Ssyrinx	BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE|BGE_NVRAMCMD_WR)
1774216294Ssyrinx
1775216294Ssyrinx#define	BGE_NVRAMSWARB_SET0		0x00000001
1776216294Ssyrinx#define	BGE_NVRAMSWARB_SET1		0x00000002
1777216294Ssyrinx#define	BGE_NVRAMSWARB_SET2		0x00000003
1778216294Ssyrinx#define	BGE_NVRAMSWARB_SET3		0x00000004
1779216294Ssyrinx#define	BGE_NVRAMSWARB_CLR0		0x00000010
1780216294Ssyrinx#define	BGE_NVRAMSWARB_CLR1		0x00000020
1781216294Ssyrinx#define	BGE_NVRAMSWARB_CLR2		0x00000040
1782216294Ssyrinx#define	BGE_NVRAMSWARB_CLR3		0x00000080
1783216294Ssyrinx#define	BGE_NVRAMSWARB_GNT0		0x00000100
1784216294Ssyrinx#define	BGE_NVRAMSWARB_GNT1		0x00000200
1785216294Ssyrinx#define	BGE_NVRAMSWARB_GNT2		0x00000400
1786216294Ssyrinx#define	BGE_NVRAMSWARB_GNT3		0x00000800
1787216294Ssyrinx#define	BGE_NVRAMSWARB_REQ0		0x00001000
1788216294Ssyrinx#define	BGE_NVRAMSWARB_REQ1		0x00002000
1789216294Ssyrinx#define	BGE_NVRAMSWARB_REQ2		0x00004000
1790216294Ssyrinx#define	BGE_NVRAMSWARB_REQ3		0x00008000
1791216294Ssyrinx
1792216294Ssyrinx#define	BGE_NVRAMACC_ENABLE		0x00000001
1793216294Ssyrinx#define	BGE_NVRAMACC_WRENABLE		0x00000002
1794216294Ssyrinx
1795216294Ssyrinx/* Mode control register */
1796216294Ssyrinx#define	BGE_MODECTL_INT_SNDCOAL_ONLY	0x00000001
1797216294Ssyrinx#define	BGE_MODECTL_BYTESWAP_NONFRAME	0x00000002
1798216294Ssyrinx#define	BGE_MODECTL_WORDSWAP_NONFRAME	0x00000004
1799216294Ssyrinx#define	BGE_MODECTL_BYTESWAP_DATA	0x00000010
1800216294Ssyrinx#define	BGE_MODECTL_WORDSWAP_DATA	0x00000020
1801311592Sngie#define	BGE_MODECTL_NO_FRAME_CRACKING	0x00000200
1802311592Sngie#define	BGE_MODECTL_NO_RX_CRC		0x00000400
1803216294Ssyrinx#define	BGE_MODECTL_RX_BADFRAMES	0x00000800
1804216294Ssyrinx#define	BGE_MODECTL_NO_TX_INTR		0x00002000
1805216294Ssyrinx#define	BGE_MODECTL_NO_RX_INTR		0x00004000
1806216294Ssyrinx#define	BGE_MODECTL_FORCE_PCI32		0x00008000
1807216294Ssyrinx#define	BGE_MODECTL_STACKUP		0x00010000
1808311592Sngie#define	BGE_MODECTL_HOST_SEND_BDS	0x00020000
1809216294Ssyrinx#define	BGE_MODECTL_TX_NO_PHDR_CSUM	0x00100000
1810216294Ssyrinx#define	BGE_MODECTL_RX_NO_PHDR_CSUM	0x00800000
1811216294Ssyrinx#define	BGE_MODECTL_TX_ATTN_INTR	0x01000000
1812216294Ssyrinx#define	BGE_MODECTL_RX_ATTN_INTR	0x02000000
1813216294Ssyrinx#define	BGE_MODECTL_MAC_ATTN_INTR	0x04000000
1814216294Ssyrinx#define	BGE_MODECTL_DMA_ATTN_INTR	0x08000000
1815216294Ssyrinx#define	BGE_MODECTL_FLOWCTL_ATTN_INTR	0x10000000
1816216294Ssyrinx#define	BGE_MODECTL_4X_SENDRING_SZ	0x20000000
1817216294Ssyrinx#define	BGE_MODECTL_FW_PROCESS_MCASTS	0x40000000
1818216294Ssyrinx
1819216294Ssyrinx/* Misc. config register */
1820216294Ssyrinx#define	BGE_MISCCFG_RESET_CORE_CLOCKS	0x00000001
1821216294Ssyrinx#define	BGE_MISCCFG_TIMER_PRESCALER	0x000000FE
1822216294Ssyrinx#define	BGE_MISCCFG_BOARD_ID		0x0001E000
1823311592Sngie#define	BGE_MISCCFG_BOARD_ID_5788	0x00010000
1824311592Sngie#define	BGE_MISCCFG_BOARD_ID_5788M	0x00018000
1825311592Sngie#define	BGE_MISCCFG_EPHY_IDDQ		0x00200000
1826216294Ssyrinx
1827216294Ssyrinx#define	BGE_32BITTIME_66MHZ		(0x41 << 1)
1828216294Ssyrinx
1829216294Ssyrinx/* Misc. Local Control */
1830122394Sharti#define	BGE_MLC_INTR_STATE		0x00000001
1831122394Sharti#define	BGE_MLC_INTR_CLR		0x00000002
1832122394Sharti#define	BGE_MLC_INTR_SET		0x00000004
1833122394Sharti#define	BGE_MLC_INTR_ONATTN		0x00000008
1834122394Sharti#define	BGE_MLC_MISCIO_IN0		0x00000100
1835122394Sharti#define	BGE_MLC_MISCIO_IN1		0x00000200
1836122394Sharti#define	BGE_MLC_MISCIO_IN2		0x00000400
1837122394Sharti#define	BGE_MLC_MISCIO_OUTEN0		0x00000800
1838122394Sharti#define	BGE_MLC_MISCIO_OUTEN1		0x00001000
1839122394Sharti#define	BGE_MLC_MISCIO_OUTEN2		0x00002000
1840122394Sharti#define	BGE_MLC_MISCIO_OUT0		0x00004000
1841122394Sharti#define	BGE_MLC_MISCIO_OUT1		0x00008000
1842122394Sharti#define	BGE_MLC_MISCIO_OUT2		0x00010000
1843122394Sharti#define	BGE_MLC_EXTRAM_ENB		0x00020000
1844122394Sharti#define	BGE_MLC_SRAM_SIZE		0x001C0000
1845122394Sharti#define	BGE_MLC_BANK_SEL		0x00200000 /* 0 = 2 banks, 1 == 1 */
1846122394Sharti#define	BGE_MLC_SSRAM_TYPE		0x00400000 /* 1 = ZBT, 0 = standard */
1847122394Sharti#define	BGE_MLC_SSRAM_CYC_DESEL		0x00800000
1848122394Sharti#define	BGE_MLC_AUTO_EEPROM		0x01000000
1849122394Sharti
1850122394Sharti#define	BGE_SSRAMSIZE_256KB		0x00000000
1851122394Sharti#define	BGE_SSRAMSIZE_512KB		0x00040000
1852122394Sharti#define	BGE_SSRAMSIZE_1MB		0x00080000
1853122394Sharti#define	BGE_SSRAMSIZE_2MB		0x000C0000
1854122394Sharti#define	BGE_SSRAMSIZE_4MB		0x00100000
1855122394Sharti#define	BGE_SSRAMSIZE_8MB		0x00140000
1856122394Sharti#define	BGE_SSRAMSIZE_16M		0x00180000
1857122394Sharti
1858122394Sharti/* EEPROM address register */
1859122394Sharti#define	BGE_EEADDR_ADDRESS		0x0000FFFC
1860122394Sharti#define	BGE_EEADDR_HALFCLK		0x01FF0000
1861122394Sharti#define	BGE_EEADDR_START		0x02000000
1862122394Sharti#define	BGE_EEADDR_DEVID		0x1C000000
1863122394Sharti#define	BGE_EEADDR_RESET		0x20000000
1864122394Sharti#define	BGE_EEADDR_DONE			0x40000000
1865122394Sharti#define	BGE_EEADDR_RW			0x80000000 /* 1 = rd, 0 = wr */
1866122394Sharti
1867122394Sharti#define	BGE_EEDEVID(x)			((x & 7) << 26)
1868146525Sharti#define	BGE_EEHALFCLK(x)		((x & 0x1FF) << 16)
1869146525Sharti#define	BGE_HALFCLK_384SCL		0x60
1870146525Sharti#define	BGE_EE_READCMD \
1871146525Sharti	(BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)|	\
1872146525Sharti	BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE)
1873146525Sharti#define	BGE_EE_WRCMD \
1874146525Sharti	(BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)|	\
1875146525Sharti	BGE_EEADDR_START|BGE_EEADDR_DONE)
1876146525Sharti
1877146525Sharti/* EEPROM Control register */
1878146525Sharti#define	BGE_EECTL_CLKOUT_TRISTATE	0x00000001
1879146525Sharti#define	BGE_EECTL_CLKOUT		0x00000002
1880146525Sharti#define	BGE_EECTL_CLKIN			0x00000004
1881146525Sharti#define	BGE_EECTL_DATAOUT_TRISTATE	0x00000008
1882146525Sharti#define	BGE_EECTL_DATAOUT		0x00000010
1883146525Sharti#define	BGE_EECTL_DATAIN		0x00000020
1884146525Sharti
1885146525Sharti/* MDI (MII/GMII) access register */
1886146525Sharti#define	BGE_MDI_DATA			0x00000001
1887146525Sharti#define	BGE_MDI_DIR			0x00000002
1888146525Sharti#define	BGE_MDI_SEL			0x00000004
1889146525Sharti#define	BGE_MDI_CLK			0x00000008
1890146525Sharti
1891146525Sharti#define	BGE_MEMWIN_START		0x00008000
1892146525Sharti#define	BGE_MEMWIN_END			0x0000FFFF
1893146525Sharti
1894146525Sharti
1895146525Sharti#define	BGE_MEMWIN_READ(sc, x, val)					\
1896146525Sharti	do {								\
1897146525Sharti		pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR,	\
1898146525Sharti		    (0xFFFF0000 & x), 4);				\
1899146525Sharti		val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0xFFFF));	\
1900146525Sharti	} while(0)
1901146525Sharti
1902146525Sharti#define	BGE_MEMWIN_WRITE(sc, x, val)					\
1903146525Sharti	do {								\
1904146525Sharti		pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR,	\
1905146525Sharti		    (0xFFFF0000 & x), 4);				\
1906146525Sharti		CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0xFFFF), val);	\
1907146525Sharti	} while(0)
1908146525Sharti
1909146525Sharti/*
1910146525Sharti * This magic number is written to the firmware mailbox at 0xb50
1911146525Sharti * before a software reset is issued.  After the internal firmware
1912146525Sharti * has completed its initialization it will write the opposite of
1913146525Sharti * this value, ~BGE_MAGIC_NUMBER, to the same location, allowing the
1914146525Sharti * driver to synchronize with the firmware.
1915146525Sharti */
1916146525Sharti#define	BGE_MAGIC_NUMBER                0x4B657654
1917146525Sharti
1918146525Shartitypedef struct {
1919146525Sharti	uint32_t		bge_addr_hi;
1920146525Sharti	uint32_t		bge_addr_lo;
1921146525Sharti} bge_hostaddr;
1922146525Sharti
1923146525Sharti#define	BGE_HOSTADDR(x, y)						\
1924146525Sharti	do {								\
1925146525Sharti		(x).bge_addr_lo = ((uint64_t) (y) & 0xffffffff);	\
1926146525Sharti		(x).bge_addr_hi = ((uint64_t) (y) >> 32);		\
1927146525Sharti	} while(0)
1928146525Sharti
1929146525Sharti#define	BGE_ADDR_LO(y)	\
1930146525Sharti	((uint64_t) (y) & 0xFFFFFFFF)
1931146525Sharti#define	BGE_ADDR_HI(y)	\
1932146525Sharti	((uint64_t) (y) >> 32)
1933146525Sharti
1934146525Sharti/* Ring control block structure */
1935146525Shartistruct bge_rcb {
1936146525Sharti	bge_hostaddr		bge_hostaddr;
1937146525Sharti	uint32_t		bge_maxlen_flags;
1938146525Sharti	uint32_t		bge_nicaddr;
1939146525Sharti};
1940146525Sharti
1941146525Sharti#define	RCB_WRITE_4(sc, rcb, offset, val) \
1942146525Sharti	bus_write_4(sc->bge_res, rcb + offsetof(struct bge_rcb, offset), val)
1943146525Sharti#define	BGE_RCB_MAXLEN_FLAGS(maxlen, flags)	((maxlen) << 16 | (flags))
1944146525Sharti
1945146525Sharti#define	BGE_RCB_FLAG_USE_EXT_RX_BD	0x0001
1946146525Sharti#define	BGE_RCB_FLAG_RING_DISABLED	0x0002
1947146525Sharti
1948146525Shartistruct bge_tx_bd {
1949146525Sharti	bge_hostaddr		bge_addr;
1950311592Sngie#if BYTE_ORDER == LITTLE_ENDIAN
1951146525Sharti	uint16_t		bge_flags;
1952146525Sharti	uint16_t		bge_len;
1953146525Sharti	uint16_t		bge_vlan_tag;
1954146525Sharti	uint16_t		bge_rsvd;
1955146525Sharti#else
1956146525Sharti	uint16_t		bge_len;
1957146525Sharti	uint16_t		bge_flags;
1958311592Sngie	uint16_t		bge_rsvd;
1959146525Sharti	uint16_t		bge_vlan_tag;
1960146525Sharti#endif
1961146525Sharti};
1962146525Sharti
1963146525Sharti#define	BGE_TXBDFLAG_TCP_UDP_CSUM	0x0001
1964146525Sharti#define	BGE_TXBDFLAG_IP_CSUM		0x0002
1965#define	BGE_TXBDFLAG_END		0x0004
1966#define	BGE_TXBDFLAG_IP_FRAG		0x0008
1967#define	BGE_TXBDFLAG_IP_FRAG_END	0x0010
1968#define	BGE_TXBDFLAG_VLAN_TAG		0x0040
1969#define	BGE_TXBDFLAG_COAL_NOW		0x0080
1970#define	BGE_TXBDFLAG_CPU_PRE_DMA	0x0100
1971#define	BGE_TXBDFLAG_CPU_POST_DMA	0x0200
1972#define	BGE_TXBDFLAG_INSERT_SRC_ADDR	0x1000
1973#define	BGE_TXBDFLAG_CHOOSE_SRC_ADDR	0x6000
1974#define	BGE_TXBDFLAG_NO_CRC		0x8000
1975
1976#define	BGE_NIC_TXRING_ADDR(ringno, size)	\
1977	BGE_SEND_RING_1_TO_4 +			\
1978	((ringno * sizeof(struct bge_tx_bd) * size) / 4)
1979
1980struct bge_rx_bd {
1981	bge_hostaddr		bge_addr;
1982#if BYTE_ORDER == LITTLE_ENDIAN
1983	uint16_t		bge_len;
1984	uint16_t		bge_idx;
1985	uint16_t		bge_flags;
1986	uint16_t		bge_type;
1987	uint16_t		bge_tcp_udp_csum;
1988	uint16_t		bge_ip_csum;
1989	uint16_t		bge_vlan_tag;
1990	uint16_t		bge_error_flag;
1991#else
1992	uint16_t		bge_idx;
1993	uint16_t		bge_len;
1994	uint16_t		bge_type;
1995	uint16_t		bge_flags;
1996	uint16_t		bge_ip_csum;
1997	uint16_t		bge_tcp_udp_csum;
1998	uint16_t		bge_error_flag;
1999	uint16_t		bge_vlan_tag;
2000#endif
2001	uint32_t		bge_rsvd;
2002	uint32_t		bge_opaque;
2003};
2004
2005struct bge_extrx_bd {
2006	bge_hostaddr		bge_addr1;
2007	bge_hostaddr		bge_addr2;
2008	bge_hostaddr		bge_addr3;
2009#if BYTE_ORDER == LITTLE_ENDIAN
2010	uint16_t		bge_len2;
2011	uint16_t		bge_len1;
2012	uint16_t		bge_rsvd1;
2013	uint16_t		bge_len3;
2014#else
2015	uint16_t		bge_len1;
2016	uint16_t		bge_len2;
2017	uint16_t		bge_len3;
2018	uint16_t		bge_rsvd1;
2019#endif
2020	bge_hostaddr		bge_addr0;
2021#if BYTE_ORDER == LITTLE_ENDIAN
2022	uint16_t		bge_len0;
2023	uint16_t		bge_idx;
2024	uint16_t		bge_flags;
2025	uint16_t		bge_type;
2026	uint16_t		bge_tcp_udp_csum;
2027	uint16_t		bge_ip_csum;
2028	uint16_t		bge_vlan_tag;
2029	uint16_t		bge_error_flag;
2030#else
2031	uint16_t		bge_idx;
2032	uint16_t		bge_len0;
2033	uint16_t		bge_type;
2034	uint16_t		bge_flags;
2035	uint16_t		bge_ip_csum;
2036	uint16_t		bge_tcp_udp_csum;
2037	uint16_t		bge_error_flag;
2038	uint16_t		bge_vlan_tag;
2039#endif
2040	uint32_t		bge_rsvd0;
2041	uint32_t		bge_opaque;
2042};
2043
2044#define	BGE_RXBDFLAG_END		0x0004
2045#define	BGE_RXBDFLAG_JUMBO_RING		0x0020
2046#define	BGE_RXBDFLAG_VLAN_TAG		0x0040
2047#define	BGE_RXBDFLAG_ERROR		0x0400
2048#define	BGE_RXBDFLAG_MINI_RING		0x0800
2049#define	BGE_RXBDFLAG_IP_CSUM		0x1000
2050#define	BGE_RXBDFLAG_TCP_UDP_CSUM	0x2000
2051#define	BGE_RXBDFLAG_TCP_UDP_IS_TCP	0x4000
2052
2053#define	BGE_RXERRFLAG_BAD_CRC		0x0001
2054#define	BGE_RXERRFLAG_COLL_DETECT	0x0002
2055#define	BGE_RXERRFLAG_LINK_LOST		0x0004
2056#define	BGE_RXERRFLAG_PHY_DECODE_ERR	0x0008
2057#define	BGE_RXERRFLAG_MAC_ABORT		0x0010
2058#define	BGE_RXERRFLAG_RUNT		0x0020
2059#define	BGE_RXERRFLAG_TRUNC_NO_RSRCS	0x0040
2060#define	BGE_RXERRFLAG_GIANT		0x0080
2061
2062struct bge_sts_idx {
2063#if BYTE_ORDER == LITTLE_ENDIAN
2064	uint16_t		bge_rx_prod_idx;
2065	uint16_t		bge_tx_cons_idx;
2066#else
2067	uint16_t		bge_tx_cons_idx;
2068	uint16_t		bge_rx_prod_idx;
2069#endif
2070};
2071
2072struct bge_status_block {
2073	uint32_t		bge_status;
2074	uint32_t		bge_rsvd0;
2075#if BYTE_ORDER == LITTLE_ENDIAN
2076	uint16_t		bge_rx_jumbo_cons_idx;
2077	uint16_t		bge_rx_std_cons_idx;
2078	uint16_t		bge_rx_mini_cons_idx;
2079	uint16_t		bge_rsvd1;
2080#else
2081	uint16_t		bge_rx_std_cons_idx;
2082	uint16_t		bge_rx_jumbo_cons_idx;
2083	uint16_t		bge_rsvd1;
2084	uint16_t		bge_rx_mini_cons_idx;
2085#endif
2086	struct bge_sts_idx	bge_idx[16];
2087};
2088
2089#define	BGE_TX_CONSIDX(x, i) x->bge_idx[i].bge_tx_considx
2090#define	BGE_RX_PRODIDX(x, i) x->bge_idx[i].bge_rx_prodidx
2091
2092#define	BGE_STATFLAG_UPDATED		0x00000001
2093#define	BGE_STATFLAG_LINKSTATE_CHANGED	0x00000002
2094#define	BGE_STATFLAG_ERROR		0x00000004
2095
2096
2097/*
2098 * Broadcom Vendor ID
2099 * (Note: the BCM570x still defaults to the Alteon PCI vendor ID
2100 * even though they're now manufactured by Broadcom)
2101 */
2102#define	BCOM_VENDORID			0x14E4
2103#define	BCOM_DEVICEID_BCM5700		0x1644
2104#define	BCOM_DEVICEID_BCM5701		0x1645
2105#define	BCOM_DEVICEID_BCM5702		0x1646
2106#define	BCOM_DEVICEID_BCM5702X		0x16A6
2107#define	BCOM_DEVICEID_BCM5702_ALT	0x16C6
2108#define	BCOM_DEVICEID_BCM5703		0x1647
2109#define	BCOM_DEVICEID_BCM5703X		0x16A7
2110#define	BCOM_DEVICEID_BCM5703_ALT	0x16C7
2111#define	BCOM_DEVICEID_BCM5704C		0x1648
2112#define	BCOM_DEVICEID_BCM5704S		0x16A8
2113#define	BCOM_DEVICEID_BCM5704S_ALT	0x1649
2114#define	BCOM_DEVICEID_BCM5705		0x1653
2115#define	BCOM_DEVICEID_BCM5705K		0x1654
2116#define	BCOM_DEVICEID_BCM5705F		0x166E
2117#define	BCOM_DEVICEID_BCM5705M		0x165D
2118#define	BCOM_DEVICEID_BCM5705M_ALT	0x165E
2119#define	BCOM_DEVICEID_BCM5714C		0x1668
2120#define	BCOM_DEVICEID_BCM5714S		0x1669
2121#define	BCOM_DEVICEID_BCM5715		0x1678
2122#define	BCOM_DEVICEID_BCM5715S		0x1679
2123#define	BCOM_DEVICEID_BCM5720		0x1658
2124#define	BCOM_DEVICEID_BCM5721		0x1659
2125#define	BCOM_DEVICEID_BCM5722		0x165A
2126#define	BCOM_DEVICEID_BCM5723		0x165B
2127#define	BCOM_DEVICEID_BCM5750		0x1676
2128#define	BCOM_DEVICEID_BCM5750M		0x167C
2129#define	BCOM_DEVICEID_BCM5751		0x1677
2130#define	BCOM_DEVICEID_BCM5751F		0x167E
2131#define	BCOM_DEVICEID_BCM5751M		0x167D
2132#define	BCOM_DEVICEID_BCM5752		0x1600
2133#define	BCOM_DEVICEID_BCM5752M		0x1601
2134#define	BCOM_DEVICEID_BCM5753		0x16F7
2135#define	BCOM_DEVICEID_BCM5753F		0x16FE
2136#define	BCOM_DEVICEID_BCM5753M		0x16FD
2137#define	BCOM_DEVICEID_BCM5754		0x167A
2138#define	BCOM_DEVICEID_BCM5754M		0x1672
2139#define	BCOM_DEVICEID_BCM5755		0x167B
2140#define	BCOM_DEVICEID_BCM5755M		0x1673
2141#define	BCOM_DEVICEID_BCM5761		0x1681
2142#define	BCOM_DEVICEID_BCM5761E		0x1680
2143#define	BCOM_DEVICEID_BCM5761S		0x1688
2144#define	BCOM_DEVICEID_BCM5761SE		0x1689
2145#define	BCOM_DEVICEID_BCM5764		0x1684
2146#define	BCOM_DEVICEID_BCM5780		0x166A
2147#define	BCOM_DEVICEID_BCM5780S		0x166B
2148#define	BCOM_DEVICEID_BCM5781		0x16DD
2149#define	BCOM_DEVICEID_BCM5782		0x1696
2150#define	BCOM_DEVICEID_BCM5784		0x1698
2151#define	BCOM_DEVICEID_BCM5785F		0x16a0
2152#define	BCOM_DEVICEID_BCM5785G		0x1699
2153#define	BCOM_DEVICEID_BCM5786		0x169A
2154#define	BCOM_DEVICEID_BCM5787		0x169B
2155#define	BCOM_DEVICEID_BCM5787M		0x1693
2156#define	BCOM_DEVICEID_BCM5787F		0x167f
2157#define	BCOM_DEVICEID_BCM5788		0x169C
2158#define	BCOM_DEVICEID_BCM5789		0x169D
2159#define	BCOM_DEVICEID_BCM5901		0x170D
2160#define	BCOM_DEVICEID_BCM5901A2		0x170E
2161#define	BCOM_DEVICEID_BCM5903M		0x16FF
2162#define	BCOM_DEVICEID_BCM5906		0x1712
2163#define	BCOM_DEVICEID_BCM5906M		0x1713
2164#define	BCOM_DEVICEID_BCM57760		0x1690
2165#define	BCOM_DEVICEID_BCM57780		0x1692
2166#define	BCOM_DEVICEID_BCM57788		0x1691
2167#define	BCOM_DEVICEID_BCM57790		0x1694
2168
2169/*
2170 * Alteon AceNIC PCI vendor/device ID.
2171 */
2172#define	ALTEON_VENDORID			0x12AE
2173#define	ALTEON_DEVICEID_ACENIC		0x0001
2174#define	ALTEON_DEVICEID_ACENIC_COPPER	0x0002
2175#define	ALTEON_DEVICEID_BCM5700		0x0003
2176#define	ALTEON_DEVICEID_BCM5701		0x0004
2177
2178/*
2179 * 3Com 3c996 PCI vendor/device ID.
2180 */
2181#define	TC_VENDORID			0x10B7
2182#define	TC_DEVICEID_3C996		0x0003
2183
2184/*
2185 * SysKonnect PCI vendor ID
2186 */
2187#define	SK_VENDORID			0x1148
2188#define	SK_DEVICEID_ALTIMA		0x4400
2189#define	SK_SUBSYSID_9D21		0x4421
2190#define	SK_SUBSYSID_9D41		0x4441
2191
2192/*
2193 * Altima PCI vendor/device ID.
2194 */
2195#define	ALTIMA_VENDORID			0x173b
2196#define	ALTIMA_DEVICE_AC1000		0x03e8
2197#define	ALTIMA_DEVICE_AC1002		0x03e9
2198#define	ALTIMA_DEVICE_AC9100		0x03ea
2199
2200/*
2201 * Dell PCI vendor ID
2202 */
2203
2204#define	DELL_VENDORID			0x1028
2205
2206/*
2207 * Apple PCI vendor ID.
2208 */
2209#define	APPLE_VENDORID			0x106b
2210#define	APPLE_DEVICE_BCM5701		0x1645
2211
2212/*
2213 * Sun PCI vendor ID
2214 */
2215#define	SUN_VENDORID			0x108e
2216
2217/*
2218 * Fujitsu vendor/device IDs
2219 */
2220#define	FJTSU_VENDORID			0x10cf
2221#define	FJTSU_DEVICEID_PW008GE5		0x11a1
2222#define	FJTSU_DEVICEID_PW008GE4		0x11a2
2223#define	FJTSU_DEVICEID_PP250450		0x11cc		/* PRIMEPOWER250/450 LAN */
2224
2225/*
2226 * Offset of MAC address inside EEPROM.
2227 */
2228#define	BGE_EE_MAC_OFFSET		0x7C
2229#define	BGE_EE_MAC_OFFSET_5906		0x10
2230#define	BGE_EE_HWCFG_OFFSET		0xC8
2231
2232#define	BGE_HWCFG_VOLTAGE		0x00000003
2233#define	BGE_HWCFG_PHYLED_MODE		0x0000000C
2234#define	BGE_HWCFG_MEDIA			0x00000030
2235#define	BGE_HWCFG_ASF			0x00000080
2236
2237#define	BGE_VOLTAGE_1POINT3		0x00000000
2238#define	BGE_VOLTAGE_1POINT8		0x00000001
2239
2240#define	BGE_PHYLEDMODE_UNSPEC		0x00000000
2241#define	BGE_PHYLEDMODE_TRIPLELED	0x00000004
2242#define	BGE_PHYLEDMODE_SINGLELED	0x00000008
2243
2244#define	BGE_MEDIA_UNSPEC		0x00000000
2245#define	BGE_MEDIA_COPPER		0x00000010
2246#define	BGE_MEDIA_FIBER			0x00000020
2247
2248#define	BGE_TICKS_PER_SEC		1000000
2249
2250/*
2251 * Ring size constants.
2252 */
2253#define	BGE_EVENT_RING_CNT	256
2254#define	BGE_CMD_RING_CNT	64
2255#define	BGE_STD_RX_RING_CNT	512
2256#define	BGE_JUMBO_RX_RING_CNT	256
2257#define	BGE_MINI_RX_RING_CNT	1024
2258#define	BGE_RETURN_RING_CNT	1024
2259
2260/* 5705 has smaller return ring size */
2261
2262#define	BGE_RETURN_RING_CNT_5705	512
2263
2264/*
2265 * Possible TX ring sizes.
2266 */
2267#define	BGE_TX_RING_CNT_128	128
2268#define	BGE_TX_RING_BASE_128	0x3800
2269
2270#define	BGE_TX_RING_CNT_256	256
2271#define	BGE_TX_RING_BASE_256	0x3000
2272
2273#define	BGE_TX_RING_CNT_512	512
2274#define	BGE_TX_RING_BASE_512	0x2000
2275
2276#define	BGE_TX_RING_CNT		BGE_TX_RING_CNT_512
2277#define	BGE_TX_RING_BASE	BGE_TX_RING_BASE_512
2278
2279/*
2280 * Tigon III statistics counters.
2281 */
2282/* Statistics maintained MAC Receive block. */
2283struct bge_rx_mac_stats {
2284	bge_hostaddr		ifHCInOctets;
2285	bge_hostaddr		Reserved1;
2286	bge_hostaddr		etherStatsFragments;
2287	bge_hostaddr		ifHCInUcastPkts;
2288	bge_hostaddr		ifHCInMulticastPkts;
2289	bge_hostaddr		ifHCInBroadcastPkts;
2290	bge_hostaddr		dot3StatsFCSErrors;
2291	bge_hostaddr		dot3StatsAlignmentErrors;
2292	bge_hostaddr		xonPauseFramesReceived;
2293	bge_hostaddr		xoffPauseFramesReceived;
2294	bge_hostaddr		macControlFramesReceived;
2295	bge_hostaddr		xoffStateEntered;
2296	bge_hostaddr		dot3StatsFramesTooLong;
2297	bge_hostaddr		etherStatsJabbers;
2298	bge_hostaddr		etherStatsUndersizePkts;
2299	bge_hostaddr		inRangeLengthError;
2300	bge_hostaddr		outRangeLengthError;
2301	bge_hostaddr		etherStatsPkts64Octets;
2302	bge_hostaddr		etherStatsPkts65Octetsto127Octets;
2303	bge_hostaddr		etherStatsPkts128Octetsto255Octets;
2304	bge_hostaddr		etherStatsPkts256Octetsto511Octets;
2305	bge_hostaddr		etherStatsPkts512Octetsto1023Octets;
2306	bge_hostaddr		etherStatsPkts1024Octetsto1522Octets;
2307	bge_hostaddr		etherStatsPkts1523Octetsto2047Octets;
2308	bge_hostaddr		etherStatsPkts2048Octetsto4095Octets;
2309	bge_hostaddr		etherStatsPkts4096Octetsto8191Octets;
2310	bge_hostaddr		etherStatsPkts8192Octetsto9022Octets;
2311};
2312
2313
2314/* Statistics maintained MAC Transmit block. */
2315struct bge_tx_mac_stats {
2316	bge_hostaddr		ifHCOutOctets;
2317	bge_hostaddr		Reserved2;
2318	bge_hostaddr		etherStatsCollisions;
2319	bge_hostaddr		outXonSent;
2320	bge_hostaddr		outXoffSent;
2321	bge_hostaddr		flowControlDone;
2322	bge_hostaddr		dot3StatsInternalMacTransmitErrors;
2323	bge_hostaddr		dot3StatsSingleCollisionFrames;
2324	bge_hostaddr		dot3StatsMultipleCollisionFrames;
2325	bge_hostaddr		dot3StatsDeferredTransmissions;
2326	bge_hostaddr		Reserved3;
2327	bge_hostaddr		dot3StatsExcessiveCollisions;
2328	bge_hostaddr		dot3StatsLateCollisions;
2329	bge_hostaddr		dot3Collided2Times;
2330	bge_hostaddr		dot3Collided3Times;
2331	bge_hostaddr		dot3Collided4Times;
2332	bge_hostaddr		dot3Collided5Times;
2333	bge_hostaddr		dot3Collided6Times;
2334	bge_hostaddr		dot3Collided7Times;
2335	bge_hostaddr		dot3Collided8Times;
2336	bge_hostaddr		dot3Collided9Times;
2337	bge_hostaddr		dot3Collided10Times;
2338	bge_hostaddr		dot3Collided11Times;
2339	bge_hostaddr		dot3Collided12Times;
2340	bge_hostaddr		dot3Collided13Times;
2341	bge_hostaddr		dot3Collided14Times;
2342	bge_hostaddr		dot3Collided15Times;
2343	bge_hostaddr		ifHCOutUcastPkts;
2344	bge_hostaddr		ifHCOutMulticastPkts;
2345	bge_hostaddr		ifHCOutBroadcastPkts;
2346	bge_hostaddr		dot3StatsCarrierSenseErrors;
2347	bge_hostaddr		ifOutDiscards;
2348	bge_hostaddr		ifOutErrors;
2349};
2350
2351/* Stats counters access through registers */
2352struct bge_mac_stats_regs {
2353	uint32_t		ifHCOutOctets;
2354	uint32_t		Reserved0;
2355	uint32_t		etherStatsCollisions;
2356	uint32_t		outXonSent;
2357	uint32_t		outXoffSent;
2358	uint32_t		Reserved1;
2359	uint32_t		dot3StatsInternalMacTransmitErrors;
2360	uint32_t		dot3StatsSingleCollisionFrames;
2361	uint32_t		dot3StatsMultipleCollisionFrames;
2362	uint32_t		dot3StatsDeferredTransmissions;
2363	uint32_t		Reserved2;
2364	uint32_t		dot3StatsExcessiveCollisions;
2365	uint32_t		dot3StatsLateCollisions;
2366	uint32_t		Reserved3[14];
2367	uint32_t		ifHCOutUcastPkts;
2368	uint32_t		ifHCOutMulticastPkts;
2369	uint32_t		ifHCOutBroadcastPkts;
2370	uint32_t		Reserved4[2];
2371	uint32_t		ifHCInOctets;
2372	uint32_t		Reserved5;
2373	uint32_t		etherStatsFragments;
2374	uint32_t		ifHCInUcastPkts;
2375	uint32_t		ifHCInMulticastPkts;
2376	uint32_t		ifHCInBroadcastPkts;
2377	uint32_t		dot3StatsFCSErrors;
2378	uint32_t		dot3StatsAlignmentErrors;
2379	uint32_t		xonPauseFramesReceived;
2380	uint32_t		xoffPauseFramesReceived;
2381	uint32_t		macControlFramesReceived;
2382	uint32_t		xoffStateEntered;
2383	uint32_t		dot3StatsFramesTooLong;
2384	uint32_t		etherStatsJabbers;
2385	uint32_t		etherStatsUndersizePkts;
2386};
2387
2388struct bge_stats {
2389	uint8_t		Reserved0[256];
2390
2391	/* Statistics maintained by Receive MAC. */
2392	struct bge_rx_mac_stats rxstats;
2393
2394	bge_hostaddr		Unused1[37];
2395
2396	/* Statistics maintained by Transmit MAC. */
2397	struct bge_tx_mac_stats txstats;
2398
2399	bge_hostaddr		Unused2[31];
2400
2401	/* Statistics maintained by Receive List Placement. */
2402	bge_hostaddr		COSIfHCInPkts[16];
2403	bge_hostaddr		COSFramesDroppedDueToFilters;
2404	bge_hostaddr		nicDmaWriteQueueFull;
2405	bge_hostaddr		nicDmaWriteHighPriQueueFull;
2406	bge_hostaddr		nicNoMoreRxBDs;
2407	bge_hostaddr		ifInDiscards;
2408	bge_hostaddr		ifInErrors;
2409	bge_hostaddr		nicRecvThresholdHit;
2410
2411	bge_hostaddr		Unused3[9];
2412
2413	/* Statistics maintained by Send Data Initiator. */
2414	bge_hostaddr		COSIfHCOutPkts[16];
2415	bge_hostaddr		nicDmaReadQueueFull;
2416	bge_hostaddr		nicDmaReadHighPriQueueFull;
2417	bge_hostaddr		nicSendDataCompQueueFull;
2418
2419	/* Statistics maintained by Host Coalescing. */
2420	bge_hostaddr		nicRingSetSendProdIndex;
2421	bge_hostaddr		nicRingStatusUpdate;
2422	bge_hostaddr		nicInterrupts;
2423	bge_hostaddr		nicAvoidedInterrupts;
2424	bge_hostaddr		nicSendThresholdHit;
2425
2426	uint8_t		Reserved4[320];
2427};
2428
2429/*
2430 * Tigon general information block. This resides in host memory
2431 * and contains the status counters, ring control blocks and
2432 * producer pointers.
2433 */
2434
2435struct bge_gib {
2436	struct bge_stats	bge_stats;
2437	struct bge_rcb		bge_tx_rcb[16];
2438	struct bge_rcb		bge_std_rx_rcb;
2439	struct bge_rcb		bge_jumbo_rx_rcb;
2440	struct bge_rcb		bge_mini_rx_rcb;
2441	struct bge_rcb		bge_return_rcb;
2442};
2443
2444#define	BGE_FRAMELEN		1518
2445#define	BGE_MAX_FRAMELEN	1536
2446#define	BGE_JUMBO_FRAMELEN	9018
2447#define	BGE_JUMBO_MTU		(BGE_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
2448#define	BGE_MIN_FRAMELEN		60
2449
2450/*
2451 * Other utility macros.
2452 */
2453#define	BGE_INC(x, y)	(x) = (x + 1) % y
2454
2455/*
2456 * Register access macros. The Tigon always uses memory mapped register
2457 * accesses and all registers must be accessed with 32 bit operations.
2458 */
2459
2460#define	CSR_WRITE_4(sc, reg, val)	\
2461	bus_write_4(sc->bge_res, reg, val)
2462
2463#define	CSR_READ_4(sc, reg)		\
2464	bus_read_4(sc->bge_res, reg)
2465
2466#define	BGE_SETBIT(sc, reg, x)	\
2467	CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) | (x)))
2468#define	BGE_CLRBIT(sc, reg, x)	\
2469	CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) & ~(x)))
2470
2471#define	PCI_SETBIT(dev, reg, x, s)	\
2472	pci_write_config(dev, reg, (pci_read_config(dev, reg, s) | (x)), s)
2473#define	PCI_CLRBIT(dev, reg, x, s)	\
2474	pci_write_config(dev, reg, (pci_read_config(dev, reg, s) & ~(x)), s)
2475
2476/*
2477 * Memory management stuff. Note: the SSLOTS, MSLOTS and JSLOTS
2478 * values are tuneable. They control the actual amount of buffers
2479 * allocated for the standard, mini and jumbo receive rings.
2480 */
2481
2482#define	BGE_SSLOTS	256
2483#define	BGE_MSLOTS	256
2484#define	BGE_JSLOTS	384
2485
2486#define	BGE_JRAWLEN (BGE_JUMBO_FRAMELEN + ETHER_ALIGN)
2487#define	BGE_JLEN (BGE_JRAWLEN + (sizeof(uint64_t) - \
2488	(BGE_JRAWLEN % sizeof(uint64_t))))
2489#define	BGE_JPAGESZ PAGE_SIZE
2490#define	BGE_RESID (BGE_JPAGESZ - (BGE_JLEN * BGE_JSLOTS) % BGE_JPAGESZ)
2491#define	BGE_JMEM ((BGE_JLEN * BGE_JSLOTS) + BGE_RESID)
2492
2493#define	BGE_NSEG_JUMBO	4
2494#define	BGE_NSEG_NEW 32
2495
2496/*
2497 * Ring structures. Most of these reside in host memory and we tell
2498 * the NIC where they are via the ring control blocks. The exceptions
2499 * are the tx and command rings, which live in NIC memory and which
2500 * we access via the shared memory window.
2501 */
2502
2503struct bge_ring_data {
2504	struct bge_rx_bd	*bge_rx_std_ring;
2505	bus_addr_t		bge_rx_std_ring_paddr;
2506	struct bge_extrx_bd	*bge_rx_jumbo_ring;
2507	bus_addr_t		bge_rx_jumbo_ring_paddr;
2508	struct bge_rx_bd	*bge_rx_return_ring;
2509	bus_addr_t		bge_rx_return_ring_paddr;
2510	struct bge_tx_bd	*bge_tx_ring;
2511	bus_addr_t		bge_tx_ring_paddr;
2512	struct bge_status_block	*bge_status_block;
2513	bus_addr_t		bge_status_block_paddr;
2514	struct bge_stats	*bge_stats;
2515	bus_addr_t		bge_stats_paddr;
2516	struct bge_gib		bge_info;
2517};
2518
2519#define	BGE_STD_RX_RING_SZ	\
2520	(sizeof(struct bge_rx_bd) * BGE_STD_RX_RING_CNT)
2521#define	BGE_JUMBO_RX_RING_SZ	\
2522	(sizeof(struct bge_extrx_bd) * BGE_JUMBO_RX_RING_CNT)
2523#define	BGE_TX_RING_SZ		\
2524	(sizeof(struct bge_tx_bd) * BGE_TX_RING_CNT)
2525#define	BGE_RX_RTN_RING_SZ(x)	\
2526	(sizeof(struct bge_rx_bd) * x->bge_return_ring_cnt)
2527
2528#define	BGE_STATUS_BLK_SZ	sizeof (struct bge_status_block)
2529
2530#define	BGE_STATS_SZ		sizeof (struct bge_stats)
2531
2532/*
2533 * Mbuf pointers. We need these to keep track of the virtual addresses
2534 * of our mbuf chains since we can only convert from physical to virtual,
2535 * not the other way around.
2536 */
2537struct bge_chain_data {
2538	bus_dma_tag_t		bge_parent_tag;
2539	bus_dma_tag_t		bge_rx_std_ring_tag;
2540	bus_dma_tag_t		bge_rx_jumbo_ring_tag;
2541	bus_dma_tag_t		bge_rx_return_ring_tag;
2542	bus_dma_tag_t		bge_tx_ring_tag;
2543	bus_dma_tag_t		bge_status_tag;
2544	bus_dma_tag_t		bge_stats_tag;
2545	bus_dma_tag_t		bge_mtag;	/* mbuf mapping tag */
2546	bus_dma_tag_t		bge_mtag_jumbo;	/* mbuf mapping tag */
2547	bus_dmamap_t		bge_tx_dmamap[BGE_TX_RING_CNT];
2548	bus_dmamap_t		bge_rx_std_dmamap[BGE_STD_RX_RING_CNT];
2549	bus_dmamap_t		bge_rx_jumbo_dmamap[BGE_JUMBO_RX_RING_CNT];
2550	bus_dmamap_t		bge_rx_std_ring_map;
2551	bus_dmamap_t		bge_rx_jumbo_ring_map;
2552	bus_dmamap_t		bge_tx_ring_map;
2553	bus_dmamap_t		bge_rx_return_ring_map;
2554	bus_dmamap_t		bge_status_map;
2555	bus_dmamap_t		bge_stats_map;
2556	struct mbuf		*bge_tx_chain[BGE_TX_RING_CNT];
2557	struct mbuf		*bge_rx_std_chain[BGE_STD_RX_RING_CNT];
2558	struct mbuf		*bge_rx_jumbo_chain[BGE_JUMBO_RX_RING_CNT];
2559};
2560
2561struct bge_dmamap_arg {
2562	struct bge_softc	*sc;
2563	bus_addr_t		bge_busaddr;
2564	uint16_t		bge_flags;
2565	int			bge_idx;
2566	int			bge_maxsegs;
2567	struct bge_tx_bd	*bge_ring;
2568};
2569
2570#define	BGE_HWREV_TIGON		0x01
2571#define	BGE_HWREV_TIGON_II	0x02
2572#define	BGE_TIMEOUT		100000
2573#define	BGE_TXCONS_UNSET		0xFFFF	/* impossible value */
2574
2575struct bge_bcom_hack {
2576	int			reg;
2577	int			val;
2578};
2579
2580#define	ASF_ENABLE		1
2581#define	ASF_NEW_HANDSHAKE	2
2582#define	ASF_STACKUP		4
2583
2584struct bge_softc {
2585	struct ifnet		*bge_ifp;	/* interface info */
2586	device_t		bge_dev;
2587	struct mtx		bge_mtx;
2588	device_t		bge_miibus;
2589	void			*bge_intrhand;
2590	struct resource		*bge_irq;
2591	struct resource		*bge_res;
2592	struct ifmedia		bge_ifmedia;	/* TBI media info */
2593	uint32_t		bge_flags;
2594#define	BGE_FLAG_TBI		0x00000001
2595#define	BGE_FLAG_JUMBO		0x00000002
2596#define	BGE_FLAG_WIRESPEED	0x00000004
2597#define	BGE_FLAG_EADDR		0x00000008
2598#define	BGE_FLAG_MSI		0x00000100
2599#define	BGE_FLAG_PCIX		0x00000200
2600#define	BGE_FLAG_PCIE		0x00000400
2601#define	BGE_FLAG_5700_FAMILY	0x00001000
2602#define	BGE_FLAG_5705_PLUS	0x00002000
2603#define	BGE_FLAG_5714_FAMILY	0x00004000
2604#define	BGE_FLAG_575X_PLUS	0x00008000
2605#define	BGE_FLAG_5755_PLUS	0x00010000
2606#define	BGE_FLAG_RX_ALIGNBUG	0x00100000
2607#define	BGE_FLAG_NO_3LED	0x00200000
2608#define	BGE_FLAG_ADC_BUG	0x00400000
2609#define	BGE_FLAG_5704_A0_BUG	0x00800000
2610#define	BGE_FLAG_JITTER_BUG	0x01000000
2611#define	BGE_FLAG_BER_BUG	0x02000000
2612#define	BGE_FLAG_ADJUST_TRIM	0x04000000
2613#define	BGE_FLAG_CRC_BUG	0x08000000
2614#define	BGE_FLAG_5788		0x20000000
2615	uint32_t		bge_chipid;
2616	uint32_t		bge_asicrev;
2617	uint32_t		bge_chiprev;
2618	uint8_t			bge_asf_mode;
2619	uint8_t			bge_asf_count;
2620	struct bge_ring_data	bge_ldata;	/* rings */
2621	struct bge_chain_data	bge_cdata;	/* mbufs */
2622	uint16_t		bge_tx_saved_considx;
2623	uint16_t		bge_rx_saved_considx;
2624	uint16_t		bge_ev_saved_considx;
2625	uint16_t		bge_return_ring_cnt;
2626	uint16_t		bge_std;	/* current std ring head */
2627	uint16_t		bge_jumbo;	/* current jumo ring head */
2628	uint32_t		bge_stat_ticks;
2629	uint32_t		bge_rx_coal_ticks;
2630	uint32_t		bge_tx_coal_ticks;
2631	uint32_t		bge_tx_prodidx;
2632	uint32_t		bge_rx_max_coal_bds;
2633	uint32_t		bge_tx_max_coal_bds;
2634	uint32_t		bge_tx_buf_ratio;
2635	int			bge_if_flags;
2636	int			bge_txcnt;
2637	int			bge_link;	/* link state */
2638	int			bge_link_evt;	/* pending link event */
2639	int			bge_timer;
2640	struct callout		bge_stat_ch;
2641	uint32_t		bge_rx_discards;
2642	uint32_t		bge_tx_discards;
2643	uint32_t		bge_tx_collisions;
2644#ifdef DEVICE_POLLING
2645	int			rxcycles;
2646#endif /* DEVICE_POLLING */
2647};
2648
2649#define	BGE_LOCK_INIT(_sc, _name) \
2650	mtx_init(&(_sc)->bge_mtx, _name, MTX_NETWORK_LOCK, MTX_DEF)
2651#define	BGE_LOCK(_sc)		mtx_lock(&(_sc)->bge_mtx)
2652#define	BGE_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->bge_mtx, MA_OWNED)
2653#define	BGE_UNLOCK(_sc)		mtx_unlock(&(_sc)->bge_mtx)
2654#define	BGE_LOCK_DESTROY(_sc)	mtx_destroy(&(_sc)->bge_mtx)
2655