1215976Sjmallett/***********************license start***************
2232812Sjmallett * Copyright (c) 2003-2012  Cavium Inc. (support@cavium.com). All rights
3215976Sjmallett * reserved.
4215976Sjmallett *
5215976Sjmallett *
6215976Sjmallett * Redistribution and use in source and binary forms, with or without
7215976Sjmallett * modification, are permitted provided that the following conditions are
8215976Sjmallett * met:
9215976Sjmallett *
10215976Sjmallett *   * Redistributions of source code must retain the above copyright
11215976Sjmallett *     notice, this list of conditions and the following disclaimer.
12215976Sjmallett *
13215976Sjmallett *   * Redistributions in binary form must reproduce the above
14215976Sjmallett *     copyright notice, this list of conditions and the following
15215976Sjmallett *     disclaimer in the documentation and/or other materials provided
16215976Sjmallett *     with the distribution.
17215976Sjmallett
18232812Sjmallett *   * Neither the name of Cavium Inc. nor the names of
19215976Sjmallett *     its contributors may be used to endorse or promote products
20215976Sjmallett *     derived from this software without specific prior written
21215976Sjmallett *     permission.
22215976Sjmallett
23215976Sjmallett * This Software, including technical data, may be subject to U.S. export  control
24215976Sjmallett * laws, including the U.S. Export Administration Act and its  associated
25215976Sjmallett * regulations, and may be subject to export or import  regulations in other
26215976Sjmallett * countries.
27215976Sjmallett
28215976Sjmallett * TO THE MAXIMUM EXTENT PERMITTED BY LAW, THE SOFTWARE IS PROVIDED "AS IS"
29232812Sjmallett * AND WITH ALL FAULTS AND CAVIUM INC. MAKES NO PROMISES, REPRESENTATIONS OR
30215976Sjmallett * WARRANTIES, EITHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, WITH RESPECT TO
31215976Sjmallett * THE SOFTWARE, INCLUDING ITS CONDITION, ITS CONFORMITY TO ANY REPRESENTATION OR
32215976Sjmallett * DESCRIPTION, OR THE EXISTENCE OF ANY LATENT OR PATENT DEFECTS, AND CAVIUM
33215976Sjmallett * SPECIFICALLY DISCLAIMS ALL IMPLIED (IF ANY) WARRANTIES OF TITLE,
34215976Sjmallett * MERCHANTABILITY, NONINFRINGEMENT, FITNESS FOR A PARTICULAR PURPOSE, LACK OF
35215976Sjmallett * VIRUSES, ACCURACY OR COMPLETENESS, QUIET ENJOYMENT, QUIET POSSESSION OR
36215976Sjmallett * CORRESPONDENCE TO DESCRIPTION. THE ENTIRE  RISK ARISING OUT OF USE OR
37215976Sjmallett * PERFORMANCE OF THE SOFTWARE LIES WITH YOU.
38215976Sjmallett ***********************license end**************************************/
39215976Sjmallett
40215976Sjmallett
41215976Sjmallett/**
42215976Sjmallett * cvmx-spx0-defs.h
43215976Sjmallett *
44215976Sjmallett * Configuration and status register (CSR) type definitions for
45215976Sjmallett * Octeon spx0.
46215976Sjmallett *
47215976Sjmallett * This file is auto generated. Do not edit.
48215976Sjmallett *
49215976Sjmallett * <hr>$Revision$<hr>
50215976Sjmallett *
51215976Sjmallett */
52232812Sjmallett#ifndef __CVMX_SPX0_DEFS_H__
53232812Sjmallett#define __CVMX_SPX0_DEFS_H__
54215976Sjmallett
55215976Sjmallett#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
56215976Sjmallett#define CVMX_SPX0_PLL_BW_CTL CVMX_SPX0_PLL_BW_CTL_FUNC()
57215976Sjmallettstatic inline uint64_t CVMX_SPX0_PLL_BW_CTL_FUNC(void)
58215976Sjmallett{
59215976Sjmallett	if (!(OCTEON_IS_MODEL(OCTEON_CN38XX)))
60215976Sjmallett		cvmx_warn("CVMX_SPX0_PLL_BW_CTL not supported on this chip\n");
61215976Sjmallett	return CVMX_ADD_IO_SEG(0x0001180090000388ull);
62215976Sjmallett}
63215976Sjmallett#else
64215976Sjmallett#define CVMX_SPX0_PLL_BW_CTL (CVMX_ADD_IO_SEG(0x0001180090000388ull))
65215976Sjmallett#endif
66215976Sjmallett#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
67215976Sjmallett#define CVMX_SPX0_PLL_SETTING CVMX_SPX0_PLL_SETTING_FUNC()
68215976Sjmallettstatic inline uint64_t CVMX_SPX0_PLL_SETTING_FUNC(void)
69215976Sjmallett{
70215976Sjmallett	if (!(OCTEON_IS_MODEL(OCTEON_CN38XX)))
71215976Sjmallett		cvmx_warn("CVMX_SPX0_PLL_SETTING not supported on this chip\n");
72215976Sjmallett	return CVMX_ADD_IO_SEG(0x0001180090000380ull);
73215976Sjmallett}
74215976Sjmallett#else
75215976Sjmallett#define CVMX_SPX0_PLL_SETTING (CVMX_ADD_IO_SEG(0x0001180090000380ull))
76215976Sjmallett#endif
77215976Sjmallett
78215976Sjmallett/**
79215976Sjmallett * cvmx_spx0_pll_bw_ctl
80215976Sjmallett */
81232812Sjmallettunion cvmx_spx0_pll_bw_ctl {
82215976Sjmallett	uint64_t u64;
83232812Sjmallett	struct cvmx_spx0_pll_bw_ctl_s {
84232812Sjmallett#ifdef __BIG_ENDIAN_BITFIELD
85215976Sjmallett	uint64_t reserved_5_63                : 59;
86215976Sjmallett	uint64_t bw_ctl                       : 5;  /**< Core PLL bandwidth control */
87215976Sjmallett#else
88215976Sjmallett	uint64_t bw_ctl                       : 5;
89215976Sjmallett	uint64_t reserved_5_63                : 59;
90215976Sjmallett#endif
91215976Sjmallett	} s;
92215976Sjmallett	struct cvmx_spx0_pll_bw_ctl_s         cn38xx;
93215976Sjmallett	struct cvmx_spx0_pll_bw_ctl_s         cn38xxp2;
94215976Sjmallett};
95215976Sjmalletttypedef union cvmx_spx0_pll_bw_ctl cvmx_spx0_pll_bw_ctl_t;
96215976Sjmallett
97215976Sjmallett/**
98215976Sjmallett * cvmx_spx0_pll_setting
99215976Sjmallett */
100232812Sjmallettunion cvmx_spx0_pll_setting {
101215976Sjmallett	uint64_t u64;
102232812Sjmallett	struct cvmx_spx0_pll_setting_s {
103232812Sjmallett#ifdef __BIG_ENDIAN_BITFIELD
104215976Sjmallett	uint64_t reserved_17_63               : 47;
105215976Sjmallett	uint64_t setting                      : 17; /**< Core PLL setting */
106215976Sjmallett#else
107215976Sjmallett	uint64_t setting                      : 17;
108215976Sjmallett	uint64_t reserved_17_63               : 47;
109215976Sjmallett#endif
110215976Sjmallett	} s;
111215976Sjmallett	struct cvmx_spx0_pll_setting_s        cn38xx;
112215976Sjmallett	struct cvmx_spx0_pll_setting_s        cn38xxp2;
113215976Sjmallett};
114215976Sjmalletttypedef union cvmx_spx0_pll_setting cvmx_spx0_pll_setting_t;
115215976Sjmallett
116215976Sjmallett#endif
117