1178173Simp/*	$NetBSD: gt_pci.c,v 1.4 2003/07/15 00:24:54 lukem Exp $	*/
2178173Simp
3178173Simp/*-
4178173Simp * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
5178173Simp * All rights reserved.
6178173Simp *
7178173Simp * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8178173Simp *
9178173Simp * Redistribution and use in source and binary forms, with or without
10178173Simp * modification, are permitted provided that the following conditions
11178173Simp * are met:
12178173Simp * 1. Redistributions of source code must retain the above copyright
13178173Simp *    notice, this list of conditions and the following disclaimer.
14178173Simp * 2. Redistributions in binary form must reproduce the above copyright
15178173Simp *    notice, this list of conditions and the following disclaimer in the
16178173Simp *    documentation and/or other materials provided with the distribution.
17178173Simp * 3. All advertising materials mentioning features or use of this software
18178173Simp *    must display the following acknowledgement:
19178173Simp *	This product includes software developed for the NetBSD Project by
20178173Simp *	Wasabi Systems, Inc.
21178173Simp * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22178173Simp *    or promote products derived from this software without specific prior
23178173Simp *    written permission.
24178173Simp *
25178173Simp * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26178173Simp * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27178173Simp * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28178173Simp * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
29178173Simp * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30178173Simp * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31178173Simp * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32178173Simp * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33178173Simp * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34178173Simp * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35178173Simp * POSSIBILITY OF SUCH DAMAGE.
36178173Simp */
37178173Simp
38178173Simp/*
39178173Simp * PCI configuration support for gt I/O Processor chip.
40178173Simp */
41178173Simp
42178173Simp#include <sys/cdefs.h>
43178173Simp__FBSDID("$FreeBSD$");
44178173Simp
45178173Simp#include <sys/param.h>
46178173Simp#include <sys/systm.h>
47178173Simp
48178173Simp#include <sys/bus.h>
49254983Sgonzo#include <sys/endian.h>
50178173Simp#include <sys/interrupt.h>
51178173Simp#include <sys/malloc.h>
52178173Simp#include <sys/kernel.h>
53178173Simp#include <sys/module.h>
54178173Simp#include <sys/rman.h>
55178173Simp
56178173Simp#include <vm/vm.h>
57178173Simp#include <vm/pmap.h>
58178173Simp#include <vm/vm_extern.h>
59178173Simp
60178173Simp#include <machine/bus.h>
61178173Simp#include <machine/cpu.h>
62178173Simp#include <machine/pmap.h>
63178173Simp
64182901Sgonzo#include <mips/malta/maltareg.h>
65178173Simp
66182901Sgonzo#include <mips/malta/gtreg.h>
67182901Sgonzo#include <mips/malta/gtvar.h>
68178173Simp
69178173Simp#include <isa/isareg.h>
70178173Simp#include <dev/ic/i8259.h>
71178173Simp
72178173Simp#include <dev/pci/pcireg.h>
73178173Simp#include <dev/pci/pcivar.h>
74178173Simp
75178173Simp#include <dev/pci/pcib_private.h>
76178173Simp#include "pcib_if.h"
77178173Simp
78255083Sgonzo#include <mips/malta/gt_pci_bus_space.h>
79178173Simp
80178173Simp#define	ICU_LEN		16	/* number of ISA IRQs */
81178173Simp
82178173Simp/*
83178173Simp * XXX: These defines are from NetBSD's <dev/ic/i8259reg.h>. Respective file
84178173Simp * from FreeBSD src tree <dev/ic/i8259.h> lacks some definitions.
85178173Simp */
86178173Simp#define PIC_OCW1	1
87178173Simp#define PIC_OCW2	0
88178173Simp#define PIC_OCW3	0
89178173Simp
90178173Simp#define OCW2_SELECT	0
91178173Simp#define OCW2_ILS(x)     ((x) << 0)      /* interrupt level select */
92178173Simp
93178173Simp#define OCW3_POLL_IRQ(x) ((x) & 0x7f)
94178173Simp#define OCW3_POLL_PENDING (1U << 7)
95178173Simp
96254983Sgonzo/*
97254983Sgonzo * Galileo controller's registers are LE so convert to then
98254983Sgonzo * to/from native byte order. We rely on boot loader or emulator
99254983Sgonzo * to set "swap bytes" configuration correctly for us
100254983Sgonzo */
101254983Sgonzo#define	GT_PCI_DATA(v)	htole32((v))
102254983Sgonzo#define	GT_HOST_DATA(v)	le32toh((v))
103254983Sgonzo
104202035Simpstruct gt_pci_softc;
105202035Simp
106202035Simpstruct gt_pci_intr_cookie {
107202035Simp	int irq;
108202035Simp	struct gt_pci_softc *sc;
109202035Simp};
110202035Simp
111178173Simpstruct gt_pci_softc {
112178173Simp	device_t 		sc_dev;
113178173Simp	bus_space_tag_t 	sc_st;
114178173Simp	bus_space_handle_t	sc_ioh_icu1;
115178173Simp	bus_space_handle_t	sc_ioh_icu2;
116178173Simp	bus_space_handle_t	sc_ioh_elcr;
117178173Simp
118178173Simp	int			sc_busno;
119178173Simp	struct rman		sc_mem_rman;
120178173Simp	struct rman		sc_io_rman;
121178173Simp	struct rman		sc_irq_rman;
122206837Sjmallett	unsigned long		sc_mem;
123206837Sjmallett	bus_space_handle_t	sc_io;
124178173Simp
125178173Simp	struct resource		*sc_irq;
126178173Simp	struct intr_event	*sc_eventstab[ICU_LEN];
127202035Simp	struct gt_pci_intr_cookie	sc_intr_cookies[ICU_LEN];
128178173Simp	uint16_t		sc_imask;
129178173Simp	uint16_t		sc_elcr;
130178173Simp
131178173Simp	uint16_t		sc_reserved;
132178173Simp
133178173Simp	void			*sc_ih;
134178173Simp};
135178173Simp
136202035Simpstatic void gt_pci_set_icus(struct gt_pci_softc *);
137202035Simpstatic int gt_pci_intr(void *v);
138202035Simpstatic int gt_pci_probe(device_t);
139202035Simpstatic int gt_pci_attach(device_t);
140202035Simpstatic int gt_pci_activate_resource(device_t, device_t, int, int,
141202035Simp    struct resource *);
142202035Simpstatic int gt_pci_setup_intr(device_t, device_t, struct resource *,
143202035Simp    int, driver_filter_t *, driver_intr_t *, void *, void **);
144202035Simpstatic int gt_pci_teardown_intr(device_t, device_t, struct resource *, void*);
145202035Simpstatic int gt_pci_maxslots(device_t );
146202035Simpstatic int gt_pci_conf_setup(struct gt_pci_softc *, int, int, int, int,
147202035Simp    uint32_t *);
148202035Simpstatic uint32_t gt_pci_read_config(device_t, u_int, u_int, u_int, u_int, int);
149202035Simpstatic void gt_pci_write_config(device_t, u_int, u_int, u_int, u_int,
150202035Simp    uint32_t, int);
151202035Simpstatic int gt_pci_route_interrupt(device_t pcib, device_t dev, int pin);
152202035Simpstatic struct resource * gt_pci_alloc_resource(device_t, device_t, int,
153202035Simp    int *, u_long, u_long, u_long, u_int);
154202035Simp
155178173Simpstatic void
156202035Simpgt_pci_mask_irq(void *source)
157202035Simp{
158202035Simp	struct gt_pci_intr_cookie *cookie = source;
159202035Simp	struct gt_pci_softc *sc = cookie->sc;
160202035Simp	int irq = cookie->irq;
161202035Simp
162202035Simp	sc->sc_imask |= (1 << irq);
163202035Simp	sc->sc_elcr |= (1 << irq);
164202035Simp
165202035Simp	gt_pci_set_icus(sc);
166202035Simp}
167202035Simp
168202035Simpstatic void
169202035Simpgt_pci_unmask_irq(void *source)
170202035Simp{
171202035Simp	struct gt_pci_intr_cookie *cookie = source;
172202035Simp	struct gt_pci_softc *sc = cookie->sc;
173202035Simp	int irq = cookie->irq;
174202035Simp
175202035Simp	/* Enable it, set trigger mode. */
176202035Simp	sc->sc_imask &= ~(1 << irq);
177202035Simp	sc->sc_elcr &= ~(1 << irq);
178202035Simp
179202035Simp	gt_pci_set_icus(sc);
180202035Simp}
181202035Simp
182202035Simpstatic void
183178173Simpgt_pci_set_icus(struct gt_pci_softc *sc)
184178173Simp{
185178173Simp	/* Enable the cascade IRQ (2) if 8-15 is enabled. */
186178173Simp	if ((sc->sc_imask & 0xff00) != 0xff00)
187178173Simp		sc->sc_imask &= ~(1U << 2);
188178173Simp	else
189178173Simp		sc->sc_imask |= (1U << 2);
190178173Simp
191202035Simp	bus_space_write_1(sc->sc_st, sc->sc_ioh_icu1, PIC_OCW1,
192178173Simp	    sc->sc_imask & 0xff);
193202035Simp	bus_space_write_1(sc->sc_st, sc->sc_ioh_icu2, PIC_OCW1,
194178173Simp	    (sc->sc_imask >> 8) & 0xff);
195178173Simp
196202035Simp	bus_space_write_1(sc->sc_st, sc->sc_ioh_elcr, 0,
197178173Simp	    sc->sc_elcr & 0xff);
198202035Simp	bus_space_write_1(sc->sc_st, sc->sc_ioh_elcr, 1,
199178173Simp	    (sc->sc_elcr >> 8) & 0xff);
200178173Simp}
201178173Simp
202178173Simpstatic int
203178173Simpgt_pci_intr(void *v)
204178173Simp{
205178173Simp	struct gt_pci_softc *sc = v;
206178173Simp	struct intr_event *event;
207183174Simp	int irq;
208178173Simp
209178173Simp	for (;;) {
210202035Simp		bus_space_write_1(sc->sc_st, sc->sc_ioh_icu1, PIC_OCW3,
211178173Simp		    OCW3_SEL | OCW3_P);
212202035Simp		irq = bus_space_read_1(sc->sc_st, sc->sc_ioh_icu1, PIC_OCW3);
213178173Simp		if ((irq & OCW3_POLL_PENDING) == 0)
214178173Simp		{
215178173Simp			return FILTER_HANDLED;
216178173Simp		}
217178173Simp
218178173Simp		irq = OCW3_POLL_IRQ(irq);
219178173Simp
220178173Simp		if (irq == 2) {
221202035Simp			bus_space_write_1(sc->sc_st, sc->sc_ioh_icu2,
222178173Simp			    PIC_OCW3, OCW3_SEL | OCW3_P);
223202035Simp			irq = bus_space_read_1(sc->sc_st, sc->sc_ioh_icu2,
224178173Simp			    PIC_OCW3);
225178173Simp			if (irq & OCW3_POLL_PENDING)
226178173Simp				irq = OCW3_POLL_IRQ(irq) + 8;
227178173Simp			else
228178173Simp				irq = 2;
229178173Simp		}
230178173Simp
231178173Simp		event = sc->sc_eventstab[irq];
232178173Simp
233183174Simp		if (!event || TAILQ_EMPTY(&event->ie_handlers))
234183174Simp			continue;
235178173Simp
236183174Simp		/* TODO: frame instead of NULL? */
237183174Simp		intr_event_handle(event, NULL);
238183174Simp		/* XXX: Log stray IRQs */
239178173Simp
240178173Simp		/* Send a specific EOI to the 8259. */
241178173Simp		if (irq > 7) {
242202035Simp			bus_space_write_1(sc->sc_st, sc->sc_ioh_icu2,
243178173Simp			    PIC_OCW2, OCW2_SELECT | OCW2_EOI | OCW2_SL |
244178173Simp			    OCW2_ILS(irq & 7));
245178173Simp			irq = 2;
246178173Simp		}
247178173Simp
248202035Simp		bus_space_write_1(sc->sc_st, sc->sc_ioh_icu1, PIC_OCW2,
249178173Simp		    OCW2_SELECT | OCW2_EOI | OCW2_SL | OCW2_ILS(irq));
250178173Simp	}
251178173Simp
252178173Simp	return FILTER_HANDLED;
253178173Simp}
254178173Simp
255178173Simpstatic int
256178173Simpgt_pci_probe(device_t dev)
257178173Simp{
258178173Simp	device_set_desc(dev, "GT64120 PCI bridge");
259178173Simp	return (0);
260178173Simp}
261178173Simp
262178173Simpstatic int
263178173Simpgt_pci_attach(device_t dev)
264178173Simp{
265178173Simp
266178173Simp	uint32_t busno;
267178173Simp	struct gt_pci_softc *sc = device_get_softc(dev);
268178173Simp	int rid;
269178173Simp
270178173Simp	busno = 0;
271178173Simp	sc->sc_dev = dev;
272178173Simp	sc->sc_busno = busno;
273202035Simp	sc->sc_st = mips_bus_space_generic;
274178173Simp
275178173Simp	/* Use KSEG1 to access IO ports for it is uncached */
276178173Simp	sc->sc_io = MIPS_PHYS_TO_KSEG1(MALTA_PCI0_IO_BASE);
277178173Simp	sc->sc_io_rman.rm_type = RMAN_ARRAY;
278178173Simp	sc->sc_io_rman.rm_descr = "GT64120 PCI I/O Ports";
279254946Sgonzo	/*
280254946Sgonzo	 * First 256 bytes are ISA's registers: e.g. i8259's
281254946Sgonzo	 * So do not use them for general purpose PCI I/O window
282254946Sgonzo	 */
283178173Simp	if (rman_init(&sc->sc_io_rman) != 0 ||
284254946Sgonzo	    rman_manage_region(&sc->sc_io_rman, 0x100, 0xffff) != 0) {
285178173Simp		panic("gt_pci_attach: failed to set up I/O rman");
286178173Simp	}
287178173Simp
288178173Simp	/* Use KSEG1 to access PCI memory for it is uncached */
289178173Simp	sc->sc_mem = MIPS_PHYS_TO_KSEG1(MALTA_PCIMEM1_BASE);
290178173Simp	sc->sc_mem_rman.rm_type = RMAN_ARRAY;
291178173Simp	sc->sc_mem_rman.rm_descr = "GT64120 PCI Memory";
292178173Simp	if (rman_init(&sc->sc_mem_rman) != 0 ||
293178173Simp	    rman_manage_region(&sc->sc_mem_rman,
294178173Simp	    sc->sc_mem, sc->sc_mem + MALTA_PCIMEM1_SIZE) != 0) {
295178173Simp		panic("gt_pci_attach: failed to set up memory rman");
296178173Simp	}
297178173Simp	sc->sc_irq_rman.rm_type = RMAN_ARRAY;
298178173Simp	sc->sc_irq_rman.rm_descr = "GT64120 PCI IRQs";
299178173Simp	if (rman_init(&sc->sc_irq_rman) != 0 ||
300178173Simp	    rman_manage_region(&sc->sc_irq_rman, 1, 31) != 0)
301178173Simp		panic("gt_pci_attach: failed to set up IRQ rman");
302178173Simp
303178173Simp	/*
304178173Simp	 * Map the PIC/ELCR registers.
305178173Simp	 */
306178173Simp#if 0
307202035Simp	if (bus_space_map(sc->sc_st, 0x4d0, 2, 0, &sc->sc_ioh_elcr) != 0)
308178173Simp		device_printf(dev, "unable to map ELCR registers\n");
309202035Simp	if (bus_space_map(sc->sc_st, IO_ICU1, 2, 0, &sc->sc_ioh_icu1) != 0)
310178173Simp		device_printf(dev, "unable to map ICU1 registers\n");
311202035Simp	if (bus_space_map(sc->sc_st, IO_ICU2, 2, 0, &sc->sc_ioh_icu2) != 0)
312178173Simp		device_printf(dev, "unable to map ICU2 registers\n");
313178173Simp#else
314178173Simp	sc->sc_ioh_elcr = sc->sc_io + 0x4d0;
315178173Simp	sc->sc_ioh_icu1 = sc->sc_io + IO_ICU1;
316178173Simp	sc->sc_ioh_icu2 = sc->sc_io + IO_ICU2;
317178173Simp#endif
318178173Simp
319178173Simp
320178173Simp	/* All interrupts default to "masked off". */
321178173Simp	sc->sc_imask = 0xffff;
322178173Simp
323178173Simp	/* All interrupts default to edge-triggered. */
324178173Simp	sc->sc_elcr = 0;
325178173Simp
326178173Simp	/*
327178173Simp	 * Initialize the 8259s.
328178173Simp	 */
329178173Simp	/* reset, program device, 4 bytes */
330202035Simp	bus_space_write_1(sc->sc_st, sc->sc_ioh_icu1, 0,
331178173Simp	    ICW1_RESET | ICW1_IC4);
332178173Simp	/*
333178173Simp	 * XXX: values from NetBSD's <dev/ic/i8259reg.h>
334178173Simp	 */
335202035Simp	bus_space_write_1(sc->sc_st, sc->sc_ioh_icu1, 1,
336178173Simp	    0/*XXX*/);
337202035Simp	bus_space_write_1(sc->sc_st, sc->sc_ioh_icu1, 1,
338178173Simp	    1 << 2);
339202035Simp	bus_space_write_1(sc->sc_st, sc->sc_ioh_icu1, 1,
340178173Simp	    ICW4_8086);
341178173Simp
342178173Simp	/* mask all interrupts */
343224072Sadrian	bus_space_write_1(sc->sc_st, sc->sc_ioh_icu1, 1,
344178173Simp	    sc->sc_imask & 0xff);
345178173Simp
346178173Simp	/* enable special mask mode */
347224072Sadrian	bus_space_write_1(sc->sc_st, sc->sc_ioh_icu1, 0,
348178173Simp	    OCW3_SEL | OCW3_ESMM | OCW3_SMM);
349178173Simp
350178173Simp	/* read IRR by default */
351224072Sadrian	bus_space_write_1(sc->sc_st, sc->sc_ioh_icu1, 0,
352178173Simp	    OCW3_SEL | OCW3_RR);
353178173Simp
354178173Simp	/* reset, program device, 4 bytes */
355202035Simp	bus_space_write_1(sc->sc_st, sc->sc_ioh_icu2, 0,
356178173Simp	    ICW1_RESET | ICW1_IC4);
357202035Simp	bus_space_write_1(sc->sc_st, sc->sc_ioh_icu2, 1,
358178173Simp	    0/*XXX*/);
359202035Simp	bus_space_write_1(sc->sc_st, sc->sc_ioh_icu2, 1,
360178173Simp	    1 << 2);
361202035Simp	bus_space_write_1(sc->sc_st, sc->sc_ioh_icu2, 1,
362178173Simp	    ICW4_8086);
363178173Simp
364178173Simp	/* mask all interrupts */
365224072Sadrian	bus_space_write_1(sc->sc_st, sc->sc_ioh_icu2, 1,
366178173Simp	    sc->sc_imask & 0xff);
367178173Simp
368178173Simp	/* enable special mask mode */
369224072Sadrian	bus_space_write_1(sc->sc_st, sc->sc_ioh_icu2, 0,
370178173Simp	    OCW3_SEL | OCW3_ESMM | OCW3_SMM);
371178173Simp
372178173Simp	/* read IRR by default */
373224072Sadrian	bus_space_write_1(sc->sc_st, sc->sc_ioh_icu2, 0,
374178173Simp	    OCW3_SEL | OCW3_RR);
375178173Simp
376178173Simp	/*
377178173Simp	 * Default all interrupts to edge-triggered.
378178173Simp	 */
379202035Simp	bus_space_write_1(sc->sc_st, sc->sc_ioh_elcr, 0,
380178173Simp	    sc->sc_elcr & 0xff);
381202035Simp	bus_space_write_1(sc->sc_st, sc->sc_ioh_elcr, 1,
382178173Simp	    (sc->sc_elcr >> 8) & 0xff);
383178173Simp
384178173Simp	/*
385178173Simp	 * Some ISA interrupts are reserved for devices that
386178173Simp	 * we know are hard-wired to certain IRQs.
387178173Simp	 */
388178173Simp	sc->sc_reserved =
389178173Simp		(1U << 0) |     /* timer */
390178173Simp		(1U << 1) |     /* keyboard controller (keyboard) */
391178173Simp		(1U << 2) |     /* PIC cascade */
392178173Simp		(1U << 3) |     /* COM 2 */
393178173Simp		(1U << 4) |     /* COM 1 */
394178173Simp		(1U << 6) |     /* floppy */
395178173Simp		(1U << 7) |     /* centronics */
396178173Simp		(1U << 8) |     /* RTC */
397178173Simp		(1U << 9) |	/* I2C */
398178173Simp		(1U << 12) |    /* keyboard controller (mouse) */
399178173Simp		(1U << 14) |    /* IDE primary */
400178173Simp		(1U << 15);     /* IDE secondary */
401178173Simp
402178173Simp	/* Hook up our interrupt handler. */
403178173Simp	if ((sc->sc_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid,
404178173Simp	    MALTA_SOUTHBRIDGE_INTR, MALTA_SOUTHBRIDGE_INTR, 1,
405178173Simp	    RF_SHAREABLE | RF_ACTIVE)) == NULL) {
406178173Simp		device_printf(dev, "unable to allocate IRQ resource\n");
407178173Simp		return ENXIO;
408178173Simp	}
409178173Simp
410178173Simp	if ((bus_setup_intr(dev, sc->sc_irq, INTR_TYPE_MISC,
411178173Simp			    gt_pci_intr, NULL, sc, &sc->sc_ih))) {
412178173Simp		device_printf(dev,
413178173Simp		    "WARNING: unable to register interrupt handler\n");
414178173Simp		return ENXIO;
415178173Simp	}
416178173Simp
417178173Simp	/* Initialize memory and i/o rmans. */
418178173Simp	device_add_child(dev, "pci", busno);
419178173Simp	return (bus_generic_attach(dev));
420178173Simp}
421178173Simp
422178173Simpstatic int
423178173Simpgt_pci_maxslots(device_t dev)
424178173Simp{
425178173Simp	return (PCI_SLOTMAX);
426178173Simp}
427178173Simp
428178173Simpstatic int
429178173Simpgt_pci_conf_setup(struct gt_pci_softc *sc, int bus, int slot, int func,
430178173Simp    int reg, uint32_t *addr)
431178173Simp{
432178173Simp	*addr = (bus << 16) | (slot << 11) | (func << 8) | reg;
433178173Simp
434178173Simp	return (0);
435178173Simp}
436178173Simp
437178173Simpstatic uint32_t
438194082Sjmallettgt_pci_read_config(device_t dev, u_int bus, u_int slot, u_int func, u_int reg,
439178173Simp    int bytes)
440178173Simp{
441178173Simp	struct gt_pci_softc *sc = device_get_softc(dev);
442178173Simp	uint32_t data;
443178173Simp	uint32_t addr;
444178173Simp	uint32_t shift, mask;
445178173Simp
446178173Simp	if (gt_pci_conf_setup(sc, bus, slot, func, reg & ~3, &addr))
447178173Simp		return (uint32_t)(-1);
448178173Simp
449178173Simp	/* Clear cause register bits. */
450254983Sgonzo	GT_REGVAL(GT_INTR_CAUSE) = GT_PCI_DATA(0);
451261455Seadler	GT_REGVAL(GT_PCI0_CFG_ADDR) = GT_PCI_DATA((1U << 31) | addr);
452254983Sgonzo	/*
453254983Sgonzo	 * Galileo system controller is special
454254983Sgonzo	 */
455254983Sgonzo	if ((bus == 0) && (slot == 0))
456254983Sgonzo		data = GT_PCI_DATA(GT_REGVAL(GT_PCI0_CFG_DATA));
457254983Sgonzo	else
458254983Sgonzo		data = GT_REGVAL(GT_PCI0_CFG_DATA);
459178173Simp
460178173Simp	/* Check for master abort. */
461254983Sgonzo	if (GT_HOST_DATA(GT_REGVAL(GT_INTR_CAUSE)) & (GTIC_MASABORT0 | GTIC_TARABORT0))
462178173Simp		data = (uint32_t) -1;
463178173Simp
464178173Simp	switch(reg % 4)
465178173Simp	{
466178173Simp	case 3:
467178173Simp		shift = 24;
468178173Simp		break;
469178173Simp	case 2:
470178173Simp		shift = 16;
471178173Simp		break;
472178173Simp	case 1:
473178173Simp		shift = 8;
474178173Simp		break;
475178173Simp	default:
476178173Simp		shift = 0;
477178173Simp		break;
478178173Simp	}
479178173Simp
480178173Simp	switch(bytes)
481178173Simp	{
482178173Simp	case 1:
483178173Simp		mask = 0xff;
484178173Simp		data = (data >> shift) & mask;
485178173Simp		break;
486178173Simp	case 2:
487178173Simp		mask = 0xffff;
488178173Simp		if(reg % 4 == 0)
489178173Simp			data = data & mask;
490178173Simp		else
491178173Simp			data = (data >> 16) & mask;
492178173Simp		break;
493178173Simp	case 4:
494178173Simp		break;
495178173Simp	default:
496178173Simp		panic("gt_pci_readconfig: wrong bytes count");
497178173Simp		break;
498178173Simp	}
499178173Simp#if 0
500178173Simp	printf("PCICONF_READ(%02x:%02x.%02x[%04x] -> %02x(%d)\n",
501178173Simp	  bus, slot, func, reg, data, bytes);
502178173Simp#endif
503178173Simp
504178173Simp	return (data);
505178173Simp}
506178173Simp
507178173Simpstatic void
508194082Sjmallettgt_pci_write_config(device_t dev, u_int bus, u_int slot, u_int func, u_int reg,
509178173Simp    uint32_t data, int bytes)
510178173Simp{
511178173Simp	struct gt_pci_softc *sc = device_get_softc(dev);
512178173Simp	uint32_t addr;
513178173Simp	uint32_t reg_data;
514178173Simp	uint32_t shift, mask;
515178173Simp
516178173Simp	if(bytes != 4)
517178173Simp	{
518178173Simp		reg_data = gt_pci_read_config(dev, bus, slot, func, reg, 4);
519178173Simp
520187251Sgonzo		shift = 8 * (reg & 3);
521178173Simp
522178173Simp		switch(bytes)
523178173Simp		{
524178173Simp		case 1:
525178173Simp			mask = 0xff;
526178173Simp			data = (reg_data & ~ (mask << shift)) | (data << shift);
527178173Simp			break;
528178173Simp		case 2:
529178173Simp			mask = 0xffff;
530178173Simp			if(reg % 4 == 0)
531178173Simp				data = (reg_data & ~mask) | data;
532178173Simp			else
533178173Simp				data = (reg_data & ~ (mask << shift)) |
534178173Simp				    (data << shift);
535178173Simp			break;
536178173Simp		case 4:
537178173Simp			break;
538178173Simp		default:
539178173Simp			panic("gt_pci_readconfig: wrong bytes count");
540178173Simp			break;
541178173Simp		}
542178173Simp	}
543178173Simp
544178173Simp	if (gt_pci_conf_setup(sc, bus, slot, func, reg & ~3, &addr))
545178173Simp		return;
546178173Simp
547178173Simp	/* The galileo has problems accessing device 31. */
548178173Simp	if (bus == 0 && slot == 31)
549178173Simp		return;
550178173Simp
551178173Simp	/* XXX: no support for bus > 0 yet */
552178173Simp	if (bus > 0)
553178173Simp		return;
554178173Simp
555178173Simp	/* Clear cause register bits. */
556254983Sgonzo	GT_REGVAL(GT_INTR_CAUSE) = GT_PCI_DATA(0);
557178173Simp
558261455Seadler	GT_REGVAL(GT_PCI0_CFG_ADDR) = GT_PCI_DATA((1U << 31) | addr);
559254983Sgonzo
560254983Sgonzo	/*
561254983Sgonzo	 * Galileo system controller is special
562254983Sgonzo	 */
563254983Sgonzo	if ((bus == 0) && (slot == 0))
564254983Sgonzo		GT_REGVAL(GT_PCI0_CFG_DATA) = GT_PCI_DATA(data);
565254983Sgonzo	else
566254983Sgonzo		GT_REGVAL(GT_PCI0_CFG_DATA) = data;
567254983Sgonzo
568254983Sgonzo#if 0
569254983Sgonzo	printf("PCICONF_WRITE(%02x:%02x.%02x[%04x] -> %02x(%d)\n",
570254983Sgonzo	  bus, slot, func, reg, data, bytes);
571254983Sgonzo#endif
572254983Sgonzo
573178173Simp}
574178173Simp
575178173Simpstatic int
576178173Simpgt_pci_route_interrupt(device_t pcib, device_t dev, int pin)
577178173Simp{
578178173Simp	int bus;
579178173Simp	int device;
580178173Simp	int func;
581178173Simp	/* struct gt_pci_softc *sc = device_get_softc(pcib); */
582178173Simp	bus = pci_get_bus(dev);
583178173Simp	device = pci_get_slot(dev);
584178173Simp	func = pci_get_function(dev);
585178173Simp	/*
586178173Simp	 * XXXMIPS: We need routing logic. This is just a stub .
587178173Simp	 */
588178173Simp	switch (device) {
589178173Simp	case 9: /*
590178173Simp		 * PIIX4 IDE adapter. HW IRQ0
591178173Simp		 */
592178173Simp		return 0;
593254946Sgonzo	case 11: /* Ethernet */
594254946Sgonzo		return 10;
595178173Simp	default:
596254946Sgonzo		device_printf(pcib, "no IRQ mapping for %d/%d/%d/%d\n", bus, device, func, pin);
597178173Simp
598178173Simp	}
599178173Simp	return (0);
600178173Simp
601178173Simp}
602178173Simp
603178173Simpstatic int
604178173Simpgt_read_ivar(device_t dev, device_t child, int which, uintptr_t *result)
605178173Simp{
606178173Simp	struct gt_pci_softc *sc = device_get_softc(dev);
607178173Simp	switch (which) {
608178173Simp	case PCIB_IVAR_DOMAIN:
609178173Simp		*result = 0;
610178173Simp		return (0);
611178173Simp	case PCIB_IVAR_BUS:
612178173Simp		*result = sc->sc_busno;
613178173Simp		return (0);
614178173Simp
615178173Simp	}
616178173Simp	return (ENOENT);
617178173Simp}
618178173Simp
619178173Simpstatic int
620178173Simpgt_write_ivar(device_t dev, device_t child, int which, uintptr_t result)
621178173Simp{
622178173Simp	struct gt_pci_softc * sc = device_get_softc(dev);
623178173Simp
624178173Simp	switch (which) {
625178173Simp	case PCIB_IVAR_BUS:
626178173Simp		sc->sc_busno = result;
627178173Simp		return (0);
628178173Simp	}
629178173Simp	return (ENOENT);
630178173Simp}
631178173Simp
632178173Simpstatic struct resource *
633178173Simpgt_pci_alloc_resource(device_t bus, device_t child, int type, int *rid,
634178173Simp    u_long start, u_long end, u_long count, u_int flags)
635178173Simp{
636178173Simp	struct gt_pci_softc *sc = device_get_softc(bus);
637178173Simp	struct resource *rv = NULL;
638178173Simp	struct rman *rm;
639178173Simp	bus_space_handle_t bh = 0;
640178173Simp
641178173Simp	switch (type) {
642178173Simp	case SYS_RES_IRQ:
643178173Simp		rm = &sc->sc_irq_rman;
644178173Simp		break;
645178173Simp	case SYS_RES_MEMORY:
646178173Simp		rm = &sc->sc_mem_rman;
647178173Simp		bh = sc->sc_mem;
648178173Simp		break;
649178173Simp	case SYS_RES_IOPORT:
650178173Simp		rm = &sc->sc_io_rman;
651178173Simp		bh = sc->sc_io;
652178173Simp		break;
653178173Simp	default:
654178173Simp		return (NULL);
655178173Simp	}
656178173Simp
657178173Simp	rv = rman_reserve_resource(rm, start, end, count, flags, child);
658178173Simp	if (rv == NULL)
659178173Simp		return (NULL);
660178173Simp	rman_set_rid(rv, *rid);
661178173Simp	if (type != SYS_RES_IRQ) {
662178173Simp		bh += (rman_get_start(rv));
663178173Simp
664255083Sgonzo		rman_set_bustag(rv, gt_pci_bus_space);
665178173Simp		rman_set_bushandle(rv, bh);
666178173Simp		if (flags & RF_ACTIVE) {
667178173Simp			if (bus_activate_resource(child, type, *rid, rv)) {
668178173Simp				rman_release_resource(rv);
669178173Simp				return (NULL);
670178173Simp			}
671178173Simp		}
672178173Simp	}
673178173Simp	return (rv);
674178173Simp}
675178173Simp
676178173Simpstatic int
677178173Simpgt_pci_activate_resource(device_t bus, device_t child, int type, int rid,
678178173Simp    struct resource *r)
679178173Simp{
680178173Simp	bus_space_handle_t p;
681178173Simp	int error;
682178173Simp
683178173Simp	if ((type == SYS_RES_MEMORY) || (type == SYS_RES_IOPORT)) {
684178173Simp		error = bus_space_map(rman_get_bustag(r),
685178173Simp		    rman_get_bushandle(r), rman_get_size(r), 0, &p);
686178173Simp		if (error)
687178173Simp			return (error);
688178173Simp		rman_set_bushandle(r, p);
689178173Simp	}
690178173Simp	return (rman_activate_resource(r));
691178173Simp}
692178173Simp
693178173Simpstatic int
694178173Simpgt_pci_setup_intr(device_t dev, device_t child, struct resource *ires,
695178173Simp		int flags, driver_filter_t *filt, driver_intr_t *handler,
696178173Simp		void *arg, void **cookiep)
697178173Simp{
698178173Simp	struct gt_pci_softc *sc = device_get_softc(dev);
699178173Simp	struct intr_event *event;
700178173Simp	int irq, error;
701178173Simp
702178173Simp	irq = rman_get_start(ires);
703178173Simp	if (irq >= ICU_LEN || irq == 2)
704178173Simp		panic("%s: bad irq or type", __func__);
705178173Simp
706178173Simp	event = sc->sc_eventstab[irq];
707202035Simp	sc->sc_intr_cookies[irq].irq = irq;
708202035Simp	sc->sc_intr_cookies[irq].sc = sc;
709178173Simp	if (event == NULL) {
710202035Simp                error = intr_event_create(&event,
711202035Simp		    (void *)&sc->sc_intr_cookies[irq], 0, irq,
712202035Simp		    gt_pci_mask_irq, gt_pci_unmask_irq,
713202035Simp		    NULL, NULL, "gt_pci intr%d:", irq);
714178173Simp		if (error)
715178173Simp			return 0;
716178173Simp		sc->sc_eventstab[irq] = event;
717178173Simp	}
718178173Simp
719178173Simp	intr_event_add_handler(event, device_get_nameunit(child), filt,
720178173Simp	    handler, arg, intr_priority(flags), flags, cookiep);
721178173Simp
722202035Simp	gt_pci_unmask_irq((void *)&sc->sc_intr_cookies[irq]);
723178173Simp	return 0;
724178173Simp}
725178173Simp
726178173Simpstatic int
727178173Simpgt_pci_teardown_intr(device_t dev, device_t child, struct resource *res,
728178173Simp    void *cookie)
729178173Simp{
730202035Simp	struct gt_pci_softc *sc = device_get_softc(dev);
731202035Simp	int irq;
732202035Simp
733202035Simp	irq = rman_get_start(res);
734202035Simp	gt_pci_mask_irq((void *)&sc->sc_intr_cookies[irq]);
735202035Simp
736178173Simp	return (intr_event_remove_handler(cookie));
737178173Simp}
738178173Simp
739178173Simpstatic device_method_t gt_pci_methods[] = {
740178173Simp	/* Device interface */
741178173Simp	DEVMETHOD(device_probe,		gt_pci_probe),
742178173Simp	DEVMETHOD(device_attach,	gt_pci_attach),
743178173Simp	DEVMETHOD(device_shutdown,	bus_generic_shutdown),
744178173Simp	DEVMETHOD(device_suspend,	bus_generic_suspend),
745178173Simp	DEVMETHOD(device_resume,	bus_generic_resume),
746178173Simp
747178173Simp	/* Bus interface */
748178173Simp	DEVMETHOD(bus_read_ivar,	gt_read_ivar),
749178173Simp	DEVMETHOD(bus_write_ivar,	gt_write_ivar),
750178173Simp	DEVMETHOD(bus_alloc_resource,	gt_pci_alloc_resource),
751178173Simp	DEVMETHOD(bus_release_resource,	bus_generic_release_resource),
752178173Simp	DEVMETHOD(bus_activate_resource, gt_pci_activate_resource),
753178173Simp	DEVMETHOD(bus_deactivate_resource, bus_generic_deactivate_resource),
754178173Simp	DEVMETHOD(bus_setup_intr,	gt_pci_setup_intr),
755178173Simp	DEVMETHOD(bus_teardown_intr,	gt_pci_teardown_intr),
756178173Simp
757178173Simp	/* pcib interface */
758178173Simp	DEVMETHOD(pcib_maxslots,	gt_pci_maxslots),
759178173Simp	DEVMETHOD(pcib_read_config,	gt_pci_read_config),
760178173Simp	DEVMETHOD(pcib_write_config,	gt_pci_write_config),
761178173Simp	DEVMETHOD(pcib_route_interrupt,	gt_pci_route_interrupt),
762178173Simp
763227843Smarius	DEVMETHOD_END
764178173Simp};
765178173Simp
766178173Simpstatic driver_t gt_pci_driver = {
767178173Simp	"pcib",
768178173Simp	gt_pci_methods,
769178173Simp	sizeof(struct gt_pci_softc),
770178173Simp};
771178173Simp
772178173Simpstatic devclass_t gt_pci_devclass;
773178173Simp
774178173SimpDRIVER_MODULE(gt_pci, gt, gt_pci_driver, gt_pci_devclass, 0, 0);
775