• Home
  • History
  • Annotate
  • Line#
  • Navigate
  • Raw
  • Download
  • only in /asuswrt-rt-n18u-9.0.0.4.380.2695/release/src-rt-6.x.4708/linux/linux-2.6.36/sound/soc/codecs/
1/*
2 * wm8994.c  --  WM8994 ALSA SoC Audio driver
3 *
4 * Copyright 2009 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
21#include <linux/regulator/consumer.h>
22#include <linux/slab.h>
23#include <sound/core.h>
24#include <sound/pcm.h>
25#include <sound/pcm_params.h>
26#include <sound/soc.h>
27#include <sound/soc-dapm.h>
28#include <sound/initval.h>
29#include <sound/tlv.h>
30
31#include <linux/mfd/wm8994/core.h>
32#include <linux/mfd/wm8994/registers.h>
33#include <linux/mfd/wm8994/pdata.h>
34#include <linux/mfd/wm8994/gpio.h>
35
36#include "wm8994.h"
37#include "wm_hubs.h"
38
39static struct snd_soc_codec *wm8994_codec;
40struct snd_soc_codec_device soc_codec_dev_wm8994;
41
42struct fll_config {
43	int src;
44	int in;
45	int out;
46};
47
48#define WM8994_NUM_DRC 3
49#define WM8994_NUM_EQ  3
50
51static int wm8994_drc_base[] = {
52	WM8994_AIF1_DRC1_1,
53	WM8994_AIF1_DRC2_1,
54	WM8994_AIF2_DRC_1,
55};
56
57static int wm8994_retune_mobile_base[] = {
58	WM8994_AIF1_DAC1_EQ_GAINS_1,
59	WM8994_AIF1_DAC2_EQ_GAINS_1,
60	WM8994_AIF2_EQ_GAINS_1,
61};
62
63#define WM8994_REG_CACHE_SIZE  0x621
64
65struct wm8994_micdet {
66	struct snd_soc_jack *jack;
67	int det;
68	int shrt;
69};
70
71/* codec private data */
72struct wm8994_priv {
73	struct wm_hubs_data hubs;
74	struct snd_soc_codec codec;
75	u16 reg_cache[WM8994_REG_CACHE_SIZE + 1];
76	int sysclk[2];
77	int sysclk_rate[2];
78	int mclk[2];
79	int aifclk[2];
80	struct fll_config fll[2], fll_suspend[2];
81
82	int dac_rates[2];
83	int lrclk_shared[2];
84
85	/* Platform dependant DRC configuration */
86	const char **drc_texts;
87	int drc_cfg[WM8994_NUM_DRC];
88	struct soc_enum drc_enum;
89
90	/* Platform dependant ReTune mobile configuration */
91	int num_retune_mobile_texts;
92	const char **retune_mobile_texts;
93	int retune_mobile_cfg[WM8994_NUM_EQ];
94	struct soc_enum retune_mobile_enum;
95
96	struct wm8994_micdet micdet[2];
97
98	int revision;
99	struct wm8994_pdata *pdata;
100};
101
102static struct {
103	unsigned short  readable;   /* Mask of readable bits */
104	unsigned short  writable;   /* Mask of writable bits */
105	unsigned short  vol;        /* Mask of volatile bits */
106} access_masks[] = {
107	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R0     - Software Reset */
108	{ 0x3B37, 0x3B37, 0x0000 }, /* R1     - Power Management (1) */
109	{ 0x6BF0, 0x6BF0, 0x0000 }, /* R2     - Power Management (2) */
110	{ 0x3FF0, 0x3FF0, 0x0000 }, /* R3     - Power Management (3) */
111	{ 0x3F3F, 0x3F3F, 0x0000 }, /* R4     - Power Management (4) */
112	{ 0x3F0F, 0x3F0F, 0x0000 }, /* R5     - Power Management (5) */
113	{ 0x003F, 0x003F, 0x0000 }, /* R6     - Power Management (6) */
114	{ 0x0000, 0x0000, 0x0000 }, /* R7 */
115	{ 0x0000, 0x0000, 0x0000 }, /* R8 */
116	{ 0x0000, 0x0000, 0x0000 }, /* R9 */
117	{ 0x0000, 0x0000, 0x0000 }, /* R10 */
118	{ 0x0000, 0x0000, 0x0000 }, /* R11 */
119	{ 0x0000, 0x0000, 0x0000 }, /* R12 */
120	{ 0x0000, 0x0000, 0x0000 }, /* R13 */
121	{ 0x0000, 0x0000, 0x0000 }, /* R14 */
122	{ 0x0000, 0x0000, 0x0000 }, /* R15 */
123	{ 0x0000, 0x0000, 0x0000 }, /* R16 */
124	{ 0x0000, 0x0000, 0x0000 }, /* R17 */
125	{ 0x0000, 0x0000, 0x0000 }, /* R18 */
126	{ 0x0000, 0x0000, 0x0000 }, /* R19 */
127	{ 0x0000, 0x0000, 0x0000 }, /* R20 */
128	{ 0x01C0, 0x01C0, 0x0000 }, /* R21    - Input Mixer (1) */
129	{ 0x0000, 0x0000, 0x0000 }, /* R22 */
130	{ 0x0000, 0x0000, 0x0000 }, /* R23 */
131	{ 0x00DF, 0x01DF, 0x0000 }, /* R24    - Left Line Input 1&2 Volume */
132	{ 0x00DF, 0x01DF, 0x0000 }, /* R25    - Left Line Input 3&4 Volume */
133	{ 0x00DF, 0x01DF, 0x0000 }, /* R26    - Right Line Input 1&2 Volume */
134	{ 0x00DF, 0x01DF, 0x0000 }, /* R27    - Right Line Input 3&4 Volume */
135	{ 0x00FF, 0x01FF, 0x0000 }, /* R28    - Left Output Volume */
136	{ 0x00FF, 0x01FF, 0x0000 }, /* R29    - Right Output Volume */
137	{ 0x0077, 0x0077, 0x0000 }, /* R30    - Line Outputs Volume */
138	{ 0x0030, 0x0030, 0x0000 }, /* R31    - HPOUT2 Volume */
139	{ 0x00FF, 0x01FF, 0x0000 }, /* R32    - Left OPGA Volume */
140	{ 0x00FF, 0x01FF, 0x0000 }, /* R33    - Right OPGA Volume */
141	{ 0x007F, 0x007F, 0x0000 }, /* R34    - SPKMIXL Attenuation */
142	{ 0x017F, 0x017F, 0x0000 }, /* R35    - SPKMIXR Attenuation */
143	{ 0x003F, 0x003F, 0x0000 }, /* R36    - SPKOUT Mixers */
144	{ 0x003F, 0x003F, 0x0000 }, /* R37    - ClassD */
145	{ 0x00FF, 0x01FF, 0x0000 }, /* R38    - Speaker Volume Left */
146	{ 0x00FF, 0x01FF, 0x0000 }, /* R39    - Speaker Volume Right */
147	{ 0x00FF, 0x00FF, 0x0000 }, /* R40    - Input Mixer (2) */
148	{ 0x01B7, 0x01B7, 0x0000 }, /* R41    - Input Mixer (3) */
149	{ 0x01B7, 0x01B7, 0x0000 }, /* R42    - Input Mixer (4) */
150	{ 0x01C7, 0x01C7, 0x0000 }, /* R43    - Input Mixer (5) */
151	{ 0x01C7, 0x01C7, 0x0000 }, /* R44    - Input Mixer (6) */
152	{ 0x01FF, 0x01FF, 0x0000 }, /* R45    - Output Mixer (1) */
153	{ 0x01FF, 0x01FF, 0x0000 }, /* R46    - Output Mixer (2) */
154	{ 0x0FFF, 0x0FFF, 0x0000 }, /* R47    - Output Mixer (3) */
155	{ 0x0FFF, 0x0FFF, 0x0000 }, /* R48    - Output Mixer (4) */
156	{ 0x0FFF, 0x0FFF, 0x0000 }, /* R49    - Output Mixer (5) */
157	{ 0x0FFF, 0x0FFF, 0x0000 }, /* R50    - Output Mixer (6) */
158	{ 0x0038, 0x0038, 0x0000 }, /* R51    - HPOUT2 Mixer */
159	{ 0x0077, 0x0077, 0x0000 }, /* R52    - Line Mixer (1) */
160	{ 0x0077, 0x0077, 0x0000 }, /* R53    - Line Mixer (2) */
161	{ 0x03FF, 0x03FF, 0x0000 }, /* R54    - Speaker Mixer */
162	{ 0x00C1, 0x00C1, 0x0000 }, /* R55    - Additional Control */
163	{ 0x00F0, 0x00F0, 0x0000 }, /* R56    - AntiPOP (1) */
164	{ 0x01EF, 0x01EF, 0x0000 }, /* R57    - AntiPOP (2) */
165	{ 0x00FF, 0x00FF, 0x0000 }, /* R58    - MICBIAS */
166	{ 0x000F, 0x000F, 0x0000 }, /* R59    - LDO 1 */
167	{ 0x0007, 0x0007, 0x0000 }, /* R60    - LDO 2 */
168	{ 0x0000, 0x0000, 0x0000 }, /* R61 */
169	{ 0x0000, 0x0000, 0x0000 }, /* R62 */
170	{ 0x0000, 0x0000, 0x0000 }, /* R63 */
171	{ 0x0000, 0x0000, 0x0000 }, /* R64 */
172	{ 0x0000, 0x0000, 0x0000 }, /* R65 */
173	{ 0x0000, 0x0000, 0x0000 }, /* R66 */
174	{ 0x0000, 0x0000, 0x0000 }, /* R67 */
175	{ 0x0000, 0x0000, 0x0000 }, /* R68 */
176	{ 0x0000, 0x0000, 0x0000 }, /* R69 */
177	{ 0x0000, 0x0000, 0x0000 }, /* R70 */
178	{ 0x0000, 0x0000, 0x0000 }, /* R71 */
179	{ 0x0000, 0x0000, 0x0000 }, /* R72 */
180	{ 0x0000, 0x0000, 0x0000 }, /* R73 */
181	{ 0x0000, 0x0000, 0x0000 }, /* R74 */
182	{ 0x0000, 0x0000, 0x0000 }, /* R75 */
183	{ 0x8000, 0x8000, 0x0000 }, /* R76    - Charge Pump (1) */
184	{ 0x0000, 0x0000, 0x0000 }, /* R77 */
185	{ 0x0000, 0x0000, 0x0000 }, /* R78 */
186	{ 0x0000, 0x0000, 0x0000 }, /* R79 */
187	{ 0x0000, 0x0000, 0x0000 }, /* R80 */
188	{ 0x0301, 0x0301, 0x0000 }, /* R81    - Class W (1) */
189	{ 0x0000, 0x0000, 0x0000 }, /* R82 */
190	{ 0x0000, 0x0000, 0x0000 }, /* R83 */
191	{ 0x333F, 0x333F, 0x0000 }, /* R84    - DC Servo (1) */
192	{ 0x0FEF, 0x0FEF, 0x0000 }, /* R85    - DC Servo (2) */
193	{ 0x0000, 0x0000, 0x0000 }, /* R86 */
194	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R87    - DC Servo (4) */
195	{ 0x0333, 0x0000, 0x0000 }, /* R88    - DC Servo Readback */
196	{ 0x0000, 0x0000, 0x0000 }, /* R89 */
197	{ 0x0000, 0x0000, 0x0000 }, /* R90 */
198	{ 0x0000, 0x0000, 0x0000 }, /* R91 */
199	{ 0x0000, 0x0000, 0x0000 }, /* R92 */
200	{ 0x0000, 0x0000, 0x0000 }, /* R93 */
201	{ 0x0000, 0x0000, 0x0000 }, /* R94 */
202	{ 0x0000, 0x0000, 0x0000 }, /* R95 */
203	{ 0x00EE, 0x00EE, 0x0000 }, /* R96    - Analogue HP (1) */
204	{ 0x0000, 0x0000, 0x0000 }, /* R97 */
205	{ 0x0000, 0x0000, 0x0000 }, /* R98 */
206	{ 0x0000, 0x0000, 0x0000 }, /* R99 */
207	{ 0x0000, 0x0000, 0x0000 }, /* R100 */
208	{ 0x0000, 0x0000, 0x0000 }, /* R101 */
209	{ 0x0000, 0x0000, 0x0000 }, /* R102 */
210	{ 0x0000, 0x0000, 0x0000 }, /* R103 */
211	{ 0x0000, 0x0000, 0x0000 }, /* R104 */
212	{ 0x0000, 0x0000, 0x0000 }, /* R105 */
213	{ 0x0000, 0x0000, 0x0000 }, /* R106 */
214	{ 0x0000, 0x0000, 0x0000 }, /* R107 */
215	{ 0x0000, 0x0000, 0x0000 }, /* R108 */
216	{ 0x0000, 0x0000, 0x0000 }, /* R109 */
217	{ 0x0000, 0x0000, 0x0000 }, /* R110 */
218	{ 0x0000, 0x0000, 0x0000 }, /* R111 */
219	{ 0x0000, 0x0000, 0x0000 }, /* R112 */
220	{ 0x0000, 0x0000, 0x0000 }, /* R113 */
221	{ 0x0000, 0x0000, 0x0000 }, /* R114 */
222	{ 0x0000, 0x0000, 0x0000 }, /* R115 */
223	{ 0x0000, 0x0000, 0x0000 }, /* R116 */
224	{ 0x0000, 0x0000, 0x0000 }, /* R117 */
225	{ 0x0000, 0x0000, 0x0000 }, /* R118 */
226	{ 0x0000, 0x0000, 0x0000 }, /* R119 */
227	{ 0x0000, 0x0000, 0x0000 }, /* R120 */
228	{ 0x0000, 0x0000, 0x0000 }, /* R121 */
229	{ 0x0000, 0x0000, 0x0000 }, /* R122 */
230	{ 0x0000, 0x0000, 0x0000 }, /* R123 */
231	{ 0x0000, 0x0000, 0x0000 }, /* R124 */
232	{ 0x0000, 0x0000, 0x0000 }, /* R125 */
233	{ 0x0000, 0x0000, 0x0000 }, /* R126 */
234	{ 0x0000, 0x0000, 0x0000 }, /* R127 */
235	{ 0x0000, 0x0000, 0x0000 }, /* R128 */
236	{ 0x0000, 0x0000, 0x0000 }, /* R129 */
237	{ 0x0000, 0x0000, 0x0000 }, /* R130 */
238	{ 0x0000, 0x0000, 0x0000 }, /* R131 */
239	{ 0x0000, 0x0000, 0x0000 }, /* R132 */
240	{ 0x0000, 0x0000, 0x0000 }, /* R133 */
241	{ 0x0000, 0x0000, 0x0000 }, /* R134 */
242	{ 0x0000, 0x0000, 0x0000 }, /* R135 */
243	{ 0x0000, 0x0000, 0x0000 }, /* R136 */
244	{ 0x0000, 0x0000, 0x0000 }, /* R137 */
245	{ 0x0000, 0x0000, 0x0000 }, /* R138 */
246	{ 0x0000, 0x0000, 0x0000 }, /* R139 */
247	{ 0x0000, 0x0000, 0x0000 }, /* R140 */
248	{ 0x0000, 0x0000, 0x0000 }, /* R141 */
249	{ 0x0000, 0x0000, 0x0000 }, /* R142 */
250	{ 0x0000, 0x0000, 0x0000 }, /* R143 */
251	{ 0x0000, 0x0000, 0x0000 }, /* R144 */
252	{ 0x0000, 0x0000, 0x0000 }, /* R145 */
253	{ 0x0000, 0x0000, 0x0000 }, /* R146 */
254	{ 0x0000, 0x0000, 0x0000 }, /* R147 */
255	{ 0x0000, 0x0000, 0x0000 }, /* R148 */
256	{ 0x0000, 0x0000, 0x0000 }, /* R149 */
257	{ 0x0000, 0x0000, 0x0000 }, /* R150 */
258	{ 0x0000, 0x0000, 0x0000 }, /* R151 */
259	{ 0x0000, 0x0000, 0x0000 }, /* R152 */
260	{ 0x0000, 0x0000, 0x0000 }, /* R153 */
261	{ 0x0000, 0x0000, 0x0000 }, /* R154 */
262	{ 0x0000, 0x0000, 0x0000 }, /* R155 */
263	{ 0x0000, 0x0000, 0x0000 }, /* R156 */
264	{ 0x0000, 0x0000, 0x0000 }, /* R157 */
265	{ 0x0000, 0x0000, 0x0000 }, /* R158 */
266	{ 0x0000, 0x0000, 0x0000 }, /* R159 */
267	{ 0x0000, 0x0000, 0x0000 }, /* R160 */
268	{ 0x0000, 0x0000, 0x0000 }, /* R161 */
269	{ 0x0000, 0x0000, 0x0000 }, /* R162 */
270	{ 0x0000, 0x0000, 0x0000 }, /* R163 */
271	{ 0x0000, 0x0000, 0x0000 }, /* R164 */
272	{ 0x0000, 0x0000, 0x0000 }, /* R165 */
273	{ 0x0000, 0x0000, 0x0000 }, /* R166 */
274	{ 0x0000, 0x0000, 0x0000 }, /* R167 */
275	{ 0x0000, 0x0000, 0x0000 }, /* R168 */
276	{ 0x0000, 0x0000, 0x0000 }, /* R169 */
277	{ 0x0000, 0x0000, 0x0000 }, /* R170 */
278	{ 0x0000, 0x0000, 0x0000 }, /* R171 */
279	{ 0x0000, 0x0000, 0x0000 }, /* R172 */
280	{ 0x0000, 0x0000, 0x0000 }, /* R173 */
281	{ 0x0000, 0x0000, 0x0000 }, /* R174 */
282	{ 0x0000, 0x0000, 0x0000 }, /* R175 */
283	{ 0x0000, 0x0000, 0x0000 }, /* R176 */
284	{ 0x0000, 0x0000, 0x0000 }, /* R177 */
285	{ 0x0000, 0x0000, 0x0000 }, /* R178 */
286	{ 0x0000, 0x0000, 0x0000 }, /* R179 */
287	{ 0x0000, 0x0000, 0x0000 }, /* R180 */
288	{ 0x0000, 0x0000, 0x0000 }, /* R181 */
289	{ 0x0000, 0x0000, 0x0000 }, /* R182 */
290	{ 0x0000, 0x0000, 0x0000 }, /* R183 */
291	{ 0x0000, 0x0000, 0x0000 }, /* R184 */
292	{ 0x0000, 0x0000, 0x0000 }, /* R185 */
293	{ 0x0000, 0x0000, 0x0000 }, /* R186 */
294	{ 0x0000, 0x0000, 0x0000 }, /* R187 */
295	{ 0x0000, 0x0000, 0x0000 }, /* R188 */
296	{ 0x0000, 0x0000, 0x0000 }, /* R189 */
297	{ 0x0000, 0x0000, 0x0000 }, /* R190 */
298	{ 0x0000, 0x0000, 0x0000 }, /* R191 */
299	{ 0x0000, 0x0000, 0x0000 }, /* R192 */
300	{ 0x0000, 0x0000, 0x0000 }, /* R193 */
301	{ 0x0000, 0x0000, 0x0000 }, /* R194 */
302	{ 0x0000, 0x0000, 0x0000 }, /* R195 */
303	{ 0x0000, 0x0000, 0x0000 }, /* R196 */
304	{ 0x0000, 0x0000, 0x0000 }, /* R197 */
305	{ 0x0000, 0x0000, 0x0000 }, /* R198 */
306	{ 0x0000, 0x0000, 0x0000 }, /* R199 */
307	{ 0x0000, 0x0000, 0x0000 }, /* R200 */
308	{ 0x0000, 0x0000, 0x0000 }, /* R201 */
309	{ 0x0000, 0x0000, 0x0000 }, /* R202 */
310	{ 0x0000, 0x0000, 0x0000 }, /* R203 */
311	{ 0x0000, 0x0000, 0x0000 }, /* R204 */
312	{ 0x0000, 0x0000, 0x0000 }, /* R205 */
313	{ 0x0000, 0x0000, 0x0000 }, /* R206 */
314	{ 0x0000, 0x0000, 0x0000 }, /* R207 */
315	{ 0x0000, 0x0000, 0x0000 }, /* R208 */
316	{ 0x0000, 0x0000, 0x0000 }, /* R209 */
317	{ 0x0000, 0x0000, 0x0000 }, /* R210 */
318	{ 0x0000, 0x0000, 0x0000 }, /* R211 */
319	{ 0x0000, 0x0000, 0x0000 }, /* R212 */
320	{ 0x0000, 0x0000, 0x0000 }, /* R213 */
321	{ 0x0000, 0x0000, 0x0000 }, /* R214 */
322	{ 0x0000, 0x0000, 0x0000 }, /* R215 */
323	{ 0x0000, 0x0000, 0x0000 }, /* R216 */
324	{ 0x0000, 0x0000, 0x0000 }, /* R217 */
325	{ 0x0000, 0x0000, 0x0000 }, /* R218 */
326	{ 0x0000, 0x0000, 0x0000 }, /* R219 */
327	{ 0x0000, 0x0000, 0x0000 }, /* R220 */
328	{ 0x0000, 0x0000, 0x0000 }, /* R221 */
329	{ 0x0000, 0x0000, 0x0000 }, /* R222 */
330	{ 0x0000, 0x0000, 0x0000 }, /* R223 */
331	{ 0x0000, 0x0000, 0x0000 }, /* R224 */
332	{ 0x0000, 0x0000, 0x0000 }, /* R225 */
333	{ 0x0000, 0x0000, 0x0000 }, /* R226 */
334	{ 0x0000, 0x0000, 0x0000 }, /* R227 */
335	{ 0x0000, 0x0000, 0x0000 }, /* R228 */
336	{ 0x0000, 0x0000, 0x0000 }, /* R229 */
337	{ 0x0000, 0x0000, 0x0000 }, /* R230 */
338	{ 0x0000, 0x0000, 0x0000 }, /* R231 */
339	{ 0x0000, 0x0000, 0x0000 }, /* R232 */
340	{ 0x0000, 0x0000, 0x0000 }, /* R233 */
341	{ 0x0000, 0x0000, 0x0000 }, /* R234 */
342	{ 0x0000, 0x0000, 0x0000 }, /* R235 */
343	{ 0x0000, 0x0000, 0x0000 }, /* R236 */
344	{ 0x0000, 0x0000, 0x0000 }, /* R237 */
345	{ 0x0000, 0x0000, 0x0000 }, /* R238 */
346	{ 0x0000, 0x0000, 0x0000 }, /* R239 */
347	{ 0x0000, 0x0000, 0x0000 }, /* R240 */
348	{ 0x0000, 0x0000, 0x0000 }, /* R241 */
349	{ 0x0000, 0x0000, 0x0000 }, /* R242 */
350	{ 0x0000, 0x0000, 0x0000 }, /* R243 */
351	{ 0x0000, 0x0000, 0x0000 }, /* R244 */
352	{ 0x0000, 0x0000, 0x0000 }, /* R245 */
353	{ 0x0000, 0x0000, 0x0000 }, /* R246 */
354	{ 0x0000, 0x0000, 0x0000 }, /* R247 */
355	{ 0x0000, 0x0000, 0x0000 }, /* R248 */
356	{ 0x0000, 0x0000, 0x0000 }, /* R249 */
357	{ 0x0000, 0x0000, 0x0000 }, /* R250 */
358	{ 0x0000, 0x0000, 0x0000 }, /* R251 */
359	{ 0x0000, 0x0000, 0x0000 }, /* R252 */
360	{ 0x0000, 0x0000, 0x0000 }, /* R253 */
361	{ 0x0000, 0x0000, 0x0000 }, /* R254 */
362	{ 0x0000, 0x0000, 0x0000 }, /* R255 */
363	{ 0x000F, 0x0000, 0x0000 }, /* R256   - Chip Revision */
364	{ 0x0074, 0x0074, 0x0000 }, /* R257   - Control Interface */
365	{ 0x0000, 0x0000, 0x0000 }, /* R258 */
366	{ 0x0000, 0x0000, 0x0000 }, /* R259 */
367	{ 0x0000, 0x0000, 0x0000 }, /* R260 */
368	{ 0x0000, 0x0000, 0x0000 }, /* R261 */
369	{ 0x0000, 0x0000, 0x0000 }, /* R262 */
370	{ 0x0000, 0x0000, 0x0000 }, /* R263 */
371	{ 0x0000, 0x0000, 0x0000 }, /* R264 */
372	{ 0x0000, 0x0000, 0x0000 }, /* R265 */
373	{ 0x0000, 0x0000, 0x0000 }, /* R266 */
374	{ 0x0000, 0x0000, 0x0000 }, /* R267 */
375	{ 0x0000, 0x0000, 0x0000 }, /* R268 */
376	{ 0x0000, 0x0000, 0x0000 }, /* R269 */
377	{ 0x0000, 0x0000, 0x0000 }, /* R270 */
378	{ 0x0000, 0x0000, 0x0000 }, /* R271 */
379	{ 0x807F, 0x837F, 0x0000 }, /* R272   - Write Sequencer Ctrl (1) */
380	{ 0x017F, 0x0000, 0x0000 }, /* R273   - Write Sequencer Ctrl (2) */
381	{ 0x0000, 0x0000, 0x0000 }, /* R274 */
382	{ 0x0000, 0x0000, 0x0000 }, /* R275 */
383	{ 0x0000, 0x0000, 0x0000 }, /* R276 */
384	{ 0x0000, 0x0000, 0x0000 }, /* R277 */
385	{ 0x0000, 0x0000, 0x0000 }, /* R278 */
386	{ 0x0000, 0x0000, 0x0000 }, /* R279 */
387	{ 0x0000, 0x0000, 0x0000 }, /* R280 */
388	{ 0x0000, 0x0000, 0x0000 }, /* R281 */
389	{ 0x0000, 0x0000, 0x0000 }, /* R282 */
390	{ 0x0000, 0x0000, 0x0000 }, /* R283 */
391	{ 0x0000, 0x0000, 0x0000 }, /* R284 */
392	{ 0x0000, 0x0000, 0x0000 }, /* R285 */
393	{ 0x0000, 0x0000, 0x0000 }, /* R286 */
394	{ 0x0000, 0x0000, 0x0000 }, /* R287 */
395	{ 0x0000, 0x0000, 0x0000 }, /* R288 */
396	{ 0x0000, 0x0000, 0x0000 }, /* R289 */
397	{ 0x0000, 0x0000, 0x0000 }, /* R290 */
398	{ 0x0000, 0x0000, 0x0000 }, /* R291 */
399	{ 0x0000, 0x0000, 0x0000 }, /* R292 */
400	{ 0x0000, 0x0000, 0x0000 }, /* R293 */
401	{ 0x0000, 0x0000, 0x0000 }, /* R294 */
402	{ 0x0000, 0x0000, 0x0000 }, /* R295 */
403	{ 0x0000, 0x0000, 0x0000 }, /* R296 */
404	{ 0x0000, 0x0000, 0x0000 }, /* R297 */
405	{ 0x0000, 0x0000, 0x0000 }, /* R298 */
406	{ 0x0000, 0x0000, 0x0000 }, /* R299 */
407	{ 0x0000, 0x0000, 0x0000 }, /* R300 */
408	{ 0x0000, 0x0000, 0x0000 }, /* R301 */
409	{ 0x0000, 0x0000, 0x0000 }, /* R302 */
410	{ 0x0000, 0x0000, 0x0000 }, /* R303 */
411	{ 0x0000, 0x0000, 0x0000 }, /* R304 */
412	{ 0x0000, 0x0000, 0x0000 }, /* R305 */
413	{ 0x0000, 0x0000, 0x0000 }, /* R306 */
414	{ 0x0000, 0x0000, 0x0000 }, /* R307 */
415	{ 0x0000, 0x0000, 0x0000 }, /* R308 */
416	{ 0x0000, 0x0000, 0x0000 }, /* R309 */
417	{ 0x0000, 0x0000, 0x0000 }, /* R310 */
418	{ 0x0000, 0x0000, 0x0000 }, /* R311 */
419	{ 0x0000, 0x0000, 0x0000 }, /* R312 */
420	{ 0x0000, 0x0000, 0x0000 }, /* R313 */
421	{ 0x0000, 0x0000, 0x0000 }, /* R314 */
422	{ 0x0000, 0x0000, 0x0000 }, /* R315 */
423	{ 0x0000, 0x0000, 0x0000 }, /* R316 */
424	{ 0x0000, 0x0000, 0x0000 }, /* R317 */
425	{ 0x0000, 0x0000, 0x0000 }, /* R318 */
426	{ 0x0000, 0x0000, 0x0000 }, /* R319 */
427	{ 0x0000, 0x0000, 0x0000 }, /* R320 */
428	{ 0x0000, 0x0000, 0x0000 }, /* R321 */
429	{ 0x0000, 0x0000, 0x0000 }, /* R322 */
430	{ 0x0000, 0x0000, 0x0000 }, /* R323 */
431	{ 0x0000, 0x0000, 0x0000 }, /* R324 */
432	{ 0x0000, 0x0000, 0x0000 }, /* R325 */
433	{ 0x0000, 0x0000, 0x0000 }, /* R326 */
434	{ 0x0000, 0x0000, 0x0000 }, /* R327 */
435	{ 0x0000, 0x0000, 0x0000 }, /* R328 */
436	{ 0x0000, 0x0000, 0x0000 }, /* R329 */
437	{ 0x0000, 0x0000, 0x0000 }, /* R330 */
438	{ 0x0000, 0x0000, 0x0000 }, /* R331 */
439	{ 0x0000, 0x0000, 0x0000 }, /* R332 */
440	{ 0x0000, 0x0000, 0x0000 }, /* R333 */
441	{ 0x0000, 0x0000, 0x0000 }, /* R334 */
442	{ 0x0000, 0x0000, 0x0000 }, /* R335 */
443	{ 0x0000, 0x0000, 0x0000 }, /* R336 */
444	{ 0x0000, 0x0000, 0x0000 }, /* R337 */
445	{ 0x0000, 0x0000, 0x0000 }, /* R338 */
446	{ 0x0000, 0x0000, 0x0000 }, /* R339 */
447	{ 0x0000, 0x0000, 0x0000 }, /* R340 */
448	{ 0x0000, 0x0000, 0x0000 }, /* R341 */
449	{ 0x0000, 0x0000, 0x0000 }, /* R342 */
450	{ 0x0000, 0x0000, 0x0000 }, /* R343 */
451	{ 0x0000, 0x0000, 0x0000 }, /* R344 */
452	{ 0x0000, 0x0000, 0x0000 }, /* R345 */
453	{ 0x0000, 0x0000, 0x0000 }, /* R346 */
454	{ 0x0000, 0x0000, 0x0000 }, /* R347 */
455	{ 0x0000, 0x0000, 0x0000 }, /* R348 */
456	{ 0x0000, 0x0000, 0x0000 }, /* R349 */
457	{ 0x0000, 0x0000, 0x0000 }, /* R350 */
458	{ 0x0000, 0x0000, 0x0000 }, /* R351 */
459	{ 0x0000, 0x0000, 0x0000 }, /* R352 */
460	{ 0x0000, 0x0000, 0x0000 }, /* R353 */
461	{ 0x0000, 0x0000, 0x0000 }, /* R354 */
462	{ 0x0000, 0x0000, 0x0000 }, /* R355 */
463	{ 0x0000, 0x0000, 0x0000 }, /* R356 */
464	{ 0x0000, 0x0000, 0x0000 }, /* R357 */
465	{ 0x0000, 0x0000, 0x0000 }, /* R358 */
466	{ 0x0000, 0x0000, 0x0000 }, /* R359 */
467	{ 0x0000, 0x0000, 0x0000 }, /* R360 */
468	{ 0x0000, 0x0000, 0x0000 }, /* R361 */
469	{ 0x0000, 0x0000, 0x0000 }, /* R362 */
470	{ 0x0000, 0x0000, 0x0000 }, /* R363 */
471	{ 0x0000, 0x0000, 0x0000 }, /* R364 */
472	{ 0x0000, 0x0000, 0x0000 }, /* R365 */
473	{ 0x0000, 0x0000, 0x0000 }, /* R366 */
474	{ 0x0000, 0x0000, 0x0000 }, /* R367 */
475	{ 0x0000, 0x0000, 0x0000 }, /* R368 */
476	{ 0x0000, 0x0000, 0x0000 }, /* R369 */
477	{ 0x0000, 0x0000, 0x0000 }, /* R370 */
478	{ 0x0000, 0x0000, 0x0000 }, /* R371 */
479	{ 0x0000, 0x0000, 0x0000 }, /* R372 */
480	{ 0x0000, 0x0000, 0x0000 }, /* R373 */
481	{ 0x0000, 0x0000, 0x0000 }, /* R374 */
482	{ 0x0000, 0x0000, 0x0000 }, /* R375 */
483	{ 0x0000, 0x0000, 0x0000 }, /* R376 */
484	{ 0x0000, 0x0000, 0x0000 }, /* R377 */
485	{ 0x0000, 0x0000, 0x0000 }, /* R378 */
486	{ 0x0000, 0x0000, 0x0000 }, /* R379 */
487	{ 0x0000, 0x0000, 0x0000 }, /* R380 */
488	{ 0x0000, 0x0000, 0x0000 }, /* R381 */
489	{ 0x0000, 0x0000, 0x0000 }, /* R382 */
490	{ 0x0000, 0x0000, 0x0000 }, /* R383 */
491	{ 0x0000, 0x0000, 0x0000 }, /* R384 */
492	{ 0x0000, 0x0000, 0x0000 }, /* R385 */
493	{ 0x0000, 0x0000, 0x0000 }, /* R386 */
494	{ 0x0000, 0x0000, 0x0000 }, /* R387 */
495	{ 0x0000, 0x0000, 0x0000 }, /* R388 */
496	{ 0x0000, 0x0000, 0x0000 }, /* R389 */
497	{ 0x0000, 0x0000, 0x0000 }, /* R390 */
498	{ 0x0000, 0x0000, 0x0000 }, /* R391 */
499	{ 0x0000, 0x0000, 0x0000 }, /* R392 */
500	{ 0x0000, 0x0000, 0x0000 }, /* R393 */
501	{ 0x0000, 0x0000, 0x0000 }, /* R394 */
502	{ 0x0000, 0x0000, 0x0000 }, /* R395 */
503	{ 0x0000, 0x0000, 0x0000 }, /* R396 */
504	{ 0x0000, 0x0000, 0x0000 }, /* R397 */
505	{ 0x0000, 0x0000, 0x0000 }, /* R398 */
506	{ 0x0000, 0x0000, 0x0000 }, /* R399 */
507	{ 0x0000, 0x0000, 0x0000 }, /* R400 */
508	{ 0x0000, 0x0000, 0x0000 }, /* R401 */
509	{ 0x0000, 0x0000, 0x0000 }, /* R402 */
510	{ 0x0000, 0x0000, 0x0000 }, /* R403 */
511	{ 0x0000, 0x0000, 0x0000 }, /* R404 */
512	{ 0x0000, 0x0000, 0x0000 }, /* R405 */
513	{ 0x0000, 0x0000, 0x0000 }, /* R406 */
514	{ 0x0000, 0x0000, 0x0000 }, /* R407 */
515	{ 0x0000, 0x0000, 0x0000 }, /* R408 */
516	{ 0x0000, 0x0000, 0x0000 }, /* R409 */
517	{ 0x0000, 0x0000, 0x0000 }, /* R410 */
518	{ 0x0000, 0x0000, 0x0000 }, /* R411 */
519	{ 0x0000, 0x0000, 0x0000 }, /* R412 */
520	{ 0x0000, 0x0000, 0x0000 }, /* R413 */
521	{ 0x0000, 0x0000, 0x0000 }, /* R414 */
522	{ 0x0000, 0x0000, 0x0000 }, /* R415 */
523	{ 0x0000, 0x0000, 0x0000 }, /* R416 */
524	{ 0x0000, 0x0000, 0x0000 }, /* R417 */
525	{ 0x0000, 0x0000, 0x0000 }, /* R418 */
526	{ 0x0000, 0x0000, 0x0000 }, /* R419 */
527	{ 0x0000, 0x0000, 0x0000 }, /* R420 */
528	{ 0x0000, 0x0000, 0x0000 }, /* R421 */
529	{ 0x0000, 0x0000, 0x0000 }, /* R422 */
530	{ 0x0000, 0x0000, 0x0000 }, /* R423 */
531	{ 0x0000, 0x0000, 0x0000 }, /* R424 */
532	{ 0x0000, 0x0000, 0x0000 }, /* R425 */
533	{ 0x0000, 0x0000, 0x0000 }, /* R426 */
534	{ 0x0000, 0x0000, 0x0000 }, /* R427 */
535	{ 0x0000, 0x0000, 0x0000 }, /* R428 */
536	{ 0x0000, 0x0000, 0x0000 }, /* R429 */
537	{ 0x0000, 0x0000, 0x0000 }, /* R430 */
538	{ 0x0000, 0x0000, 0x0000 }, /* R431 */
539	{ 0x0000, 0x0000, 0x0000 }, /* R432 */
540	{ 0x0000, 0x0000, 0x0000 }, /* R433 */
541	{ 0x0000, 0x0000, 0x0000 }, /* R434 */
542	{ 0x0000, 0x0000, 0x0000 }, /* R435 */
543	{ 0x0000, 0x0000, 0x0000 }, /* R436 */
544	{ 0x0000, 0x0000, 0x0000 }, /* R437 */
545	{ 0x0000, 0x0000, 0x0000 }, /* R438 */
546	{ 0x0000, 0x0000, 0x0000 }, /* R439 */
547	{ 0x0000, 0x0000, 0x0000 }, /* R440 */
548	{ 0x0000, 0x0000, 0x0000 }, /* R441 */
549	{ 0x0000, 0x0000, 0x0000 }, /* R442 */
550	{ 0x0000, 0x0000, 0x0000 }, /* R443 */
551	{ 0x0000, 0x0000, 0x0000 }, /* R444 */
552	{ 0x0000, 0x0000, 0x0000 }, /* R445 */
553	{ 0x0000, 0x0000, 0x0000 }, /* R446 */
554	{ 0x0000, 0x0000, 0x0000 }, /* R447 */
555	{ 0x0000, 0x0000, 0x0000 }, /* R448 */
556	{ 0x0000, 0x0000, 0x0000 }, /* R449 */
557	{ 0x0000, 0x0000, 0x0000 }, /* R450 */
558	{ 0x0000, 0x0000, 0x0000 }, /* R451 */
559	{ 0x0000, 0x0000, 0x0000 }, /* R452 */
560	{ 0x0000, 0x0000, 0x0000 }, /* R453 */
561	{ 0x0000, 0x0000, 0x0000 }, /* R454 */
562	{ 0x0000, 0x0000, 0x0000 }, /* R455 */
563	{ 0x0000, 0x0000, 0x0000 }, /* R456 */
564	{ 0x0000, 0x0000, 0x0000 }, /* R457 */
565	{ 0x0000, 0x0000, 0x0000 }, /* R458 */
566	{ 0x0000, 0x0000, 0x0000 }, /* R459 */
567	{ 0x0000, 0x0000, 0x0000 }, /* R460 */
568	{ 0x0000, 0x0000, 0x0000 }, /* R461 */
569	{ 0x0000, 0x0000, 0x0000 }, /* R462 */
570	{ 0x0000, 0x0000, 0x0000 }, /* R463 */
571	{ 0x0000, 0x0000, 0x0000 }, /* R464 */
572	{ 0x0000, 0x0000, 0x0000 }, /* R465 */
573	{ 0x0000, 0x0000, 0x0000 }, /* R466 */
574	{ 0x0000, 0x0000, 0x0000 }, /* R467 */
575	{ 0x0000, 0x0000, 0x0000 }, /* R468 */
576	{ 0x0000, 0x0000, 0x0000 }, /* R469 */
577	{ 0x0000, 0x0000, 0x0000 }, /* R470 */
578	{ 0x0000, 0x0000, 0x0000 }, /* R471 */
579	{ 0x0000, 0x0000, 0x0000 }, /* R472 */
580	{ 0x0000, 0x0000, 0x0000 }, /* R473 */
581	{ 0x0000, 0x0000, 0x0000 }, /* R474 */
582	{ 0x0000, 0x0000, 0x0000 }, /* R475 */
583	{ 0x0000, 0x0000, 0x0000 }, /* R476 */
584	{ 0x0000, 0x0000, 0x0000 }, /* R477 */
585	{ 0x0000, 0x0000, 0x0000 }, /* R478 */
586	{ 0x0000, 0x0000, 0x0000 }, /* R479 */
587	{ 0x0000, 0x0000, 0x0000 }, /* R480 */
588	{ 0x0000, 0x0000, 0x0000 }, /* R481 */
589	{ 0x0000, 0x0000, 0x0000 }, /* R482 */
590	{ 0x0000, 0x0000, 0x0000 }, /* R483 */
591	{ 0x0000, 0x0000, 0x0000 }, /* R484 */
592	{ 0x0000, 0x0000, 0x0000 }, /* R485 */
593	{ 0x0000, 0x0000, 0x0000 }, /* R486 */
594	{ 0x0000, 0x0000, 0x0000 }, /* R487 */
595	{ 0x0000, 0x0000, 0x0000 }, /* R488 */
596	{ 0x0000, 0x0000, 0x0000 }, /* R489 */
597	{ 0x0000, 0x0000, 0x0000 }, /* R490 */
598	{ 0x0000, 0x0000, 0x0000 }, /* R491 */
599	{ 0x0000, 0x0000, 0x0000 }, /* R492 */
600	{ 0x0000, 0x0000, 0x0000 }, /* R493 */
601	{ 0x0000, 0x0000, 0x0000 }, /* R494 */
602	{ 0x0000, 0x0000, 0x0000 }, /* R495 */
603	{ 0x0000, 0x0000, 0x0000 }, /* R496 */
604	{ 0x0000, 0x0000, 0x0000 }, /* R497 */
605	{ 0x0000, 0x0000, 0x0000 }, /* R498 */
606	{ 0x0000, 0x0000, 0x0000 }, /* R499 */
607	{ 0x0000, 0x0000, 0x0000 }, /* R500 */
608	{ 0x0000, 0x0000, 0x0000 }, /* R501 */
609	{ 0x0000, 0x0000, 0x0000 }, /* R502 */
610	{ 0x0000, 0x0000, 0x0000 }, /* R503 */
611	{ 0x0000, 0x0000, 0x0000 }, /* R504 */
612	{ 0x0000, 0x0000, 0x0000 }, /* R505 */
613	{ 0x0000, 0x0000, 0x0000 }, /* R506 */
614	{ 0x0000, 0x0000, 0x0000 }, /* R507 */
615	{ 0x0000, 0x0000, 0x0000 }, /* R508 */
616	{ 0x0000, 0x0000, 0x0000 }, /* R509 */
617	{ 0x0000, 0x0000, 0x0000 }, /* R510 */
618	{ 0x0000, 0x0000, 0x0000 }, /* R511 */
619	{ 0x001F, 0x001F, 0x0000 }, /* R512   - AIF1 Clocking (1) */
620	{ 0x003F, 0x003F, 0x0000 }, /* R513   - AIF1 Clocking (2) */
621	{ 0x0000, 0x0000, 0x0000 }, /* R514 */
622	{ 0x0000, 0x0000, 0x0000 }, /* R515 */
623	{ 0x001F, 0x001F, 0x0000 }, /* R516   - AIF2 Clocking (1) */
624	{ 0x003F, 0x003F, 0x0000 }, /* R517   - AIF2 Clocking (2) */
625	{ 0x0000, 0x0000, 0x0000 }, /* R518 */
626	{ 0x0000, 0x0000, 0x0000 }, /* R519 */
627	{ 0x001F, 0x001F, 0x0000 }, /* R520   - Clocking (1) */
628	{ 0x0777, 0x0777, 0x0000 }, /* R521   - Clocking (2) */
629	{ 0x0000, 0x0000, 0x0000 }, /* R522 */
630	{ 0x0000, 0x0000, 0x0000 }, /* R523 */
631	{ 0x0000, 0x0000, 0x0000 }, /* R524 */
632	{ 0x0000, 0x0000, 0x0000 }, /* R525 */
633	{ 0x0000, 0x0000, 0x0000 }, /* R526 */
634	{ 0x0000, 0x0000, 0x0000 }, /* R527 */
635	{ 0x00FF, 0x00FF, 0x0000 }, /* R528   - AIF1 Rate */
636	{ 0x00FF, 0x00FF, 0x0000 }, /* R529   - AIF2 Rate */
637	{ 0x000F, 0x0000, 0x0000 }, /* R530   - Rate Status */
638	{ 0x0000, 0x0000, 0x0000 }, /* R531 */
639	{ 0x0000, 0x0000, 0x0000 }, /* R532 */
640	{ 0x0000, 0x0000, 0x0000 }, /* R533 */
641	{ 0x0000, 0x0000, 0x0000 }, /* R534 */
642	{ 0x0000, 0x0000, 0x0000 }, /* R535 */
643	{ 0x0000, 0x0000, 0x0000 }, /* R536 */
644	{ 0x0000, 0x0000, 0x0000 }, /* R537 */
645	{ 0x0000, 0x0000, 0x0000 }, /* R538 */
646	{ 0x0000, 0x0000, 0x0000 }, /* R539 */
647	{ 0x0000, 0x0000, 0x0000 }, /* R540 */
648	{ 0x0000, 0x0000, 0x0000 }, /* R541 */
649	{ 0x0000, 0x0000, 0x0000 }, /* R542 */
650	{ 0x0000, 0x0000, 0x0000 }, /* R543 */
651	{ 0x0007, 0x0007, 0x0000 }, /* R544   - FLL1 Control (1) */
652	{ 0x3F77, 0x3F77, 0x0000 }, /* R545   - FLL1 Control (2) */
653	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R546   - FLL1 Control (3) */
654	{ 0x7FEF, 0x7FEF, 0x0000 }, /* R547   - FLL1 Control (4) */
655	{ 0x1FDB, 0x1FDB, 0x0000 }, /* R548   - FLL1 Control (5) */
656	{ 0x0000, 0x0000, 0x0000 }, /* R549 */
657	{ 0x0000, 0x0000, 0x0000 }, /* R550 */
658	{ 0x0000, 0x0000, 0x0000 }, /* R551 */
659	{ 0x0000, 0x0000, 0x0000 }, /* R552 */
660	{ 0x0000, 0x0000, 0x0000 }, /* R553 */
661	{ 0x0000, 0x0000, 0x0000 }, /* R554 */
662	{ 0x0000, 0x0000, 0x0000 }, /* R555 */
663	{ 0x0000, 0x0000, 0x0000 }, /* R556 */
664	{ 0x0000, 0x0000, 0x0000 }, /* R557 */
665	{ 0x0000, 0x0000, 0x0000 }, /* R558 */
666	{ 0x0000, 0x0000, 0x0000 }, /* R559 */
667	{ 0x0000, 0x0000, 0x0000 }, /* R560 */
668	{ 0x0000, 0x0000, 0x0000 }, /* R561 */
669	{ 0x0000, 0x0000, 0x0000 }, /* R562 */
670	{ 0x0000, 0x0000, 0x0000 }, /* R563 */
671	{ 0x0000, 0x0000, 0x0000 }, /* R564 */
672	{ 0x0000, 0x0000, 0x0000 }, /* R565 */
673	{ 0x0000, 0x0000, 0x0000 }, /* R566 */
674	{ 0x0000, 0x0000, 0x0000 }, /* R567 */
675	{ 0x0000, 0x0000, 0x0000 }, /* R568 */
676	{ 0x0000, 0x0000, 0x0000 }, /* R569 */
677	{ 0x0000, 0x0000, 0x0000 }, /* R570 */
678	{ 0x0000, 0x0000, 0x0000 }, /* R571 */
679	{ 0x0000, 0x0000, 0x0000 }, /* R572 */
680	{ 0x0000, 0x0000, 0x0000 }, /* R573 */
681	{ 0x0000, 0x0000, 0x0000 }, /* R574 */
682	{ 0x0000, 0x0000, 0x0000 }, /* R575 */
683	{ 0x0007, 0x0007, 0x0000 }, /* R576   - FLL2 Control (1) */
684	{ 0x3F77, 0x3F77, 0x0000 }, /* R577   - FLL2 Control (2) */
685	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R578   - FLL2 Control (3) */
686	{ 0x7FEF, 0x7FEF, 0x0000 }, /* R579   - FLL2 Control (4) */
687	{ 0x1FDB, 0x1FDB, 0x0000 }, /* R580   - FLL2 Control (5) */
688	{ 0x0000, 0x0000, 0x0000 }, /* R581 */
689	{ 0x0000, 0x0000, 0x0000 }, /* R582 */
690	{ 0x0000, 0x0000, 0x0000 }, /* R583 */
691	{ 0x0000, 0x0000, 0x0000 }, /* R584 */
692	{ 0x0000, 0x0000, 0x0000 }, /* R585 */
693	{ 0x0000, 0x0000, 0x0000 }, /* R586 */
694	{ 0x0000, 0x0000, 0x0000 }, /* R587 */
695	{ 0x0000, 0x0000, 0x0000 }, /* R588 */
696	{ 0x0000, 0x0000, 0x0000 }, /* R589 */
697	{ 0x0000, 0x0000, 0x0000 }, /* R590 */
698	{ 0x0000, 0x0000, 0x0000 }, /* R591 */
699	{ 0x0000, 0x0000, 0x0000 }, /* R592 */
700	{ 0x0000, 0x0000, 0x0000 }, /* R593 */
701	{ 0x0000, 0x0000, 0x0000 }, /* R594 */
702	{ 0x0000, 0x0000, 0x0000 }, /* R595 */
703	{ 0x0000, 0x0000, 0x0000 }, /* R596 */
704	{ 0x0000, 0x0000, 0x0000 }, /* R597 */
705	{ 0x0000, 0x0000, 0x0000 }, /* R598 */
706	{ 0x0000, 0x0000, 0x0000 }, /* R599 */
707	{ 0x0000, 0x0000, 0x0000 }, /* R600 */
708	{ 0x0000, 0x0000, 0x0000 }, /* R601 */
709	{ 0x0000, 0x0000, 0x0000 }, /* R602 */
710	{ 0x0000, 0x0000, 0x0000 }, /* R603 */
711	{ 0x0000, 0x0000, 0x0000 }, /* R604 */
712	{ 0x0000, 0x0000, 0x0000 }, /* R605 */
713	{ 0x0000, 0x0000, 0x0000 }, /* R606 */
714	{ 0x0000, 0x0000, 0x0000 }, /* R607 */
715	{ 0x0000, 0x0000, 0x0000 }, /* R608 */
716	{ 0x0000, 0x0000, 0x0000 }, /* R609 */
717	{ 0x0000, 0x0000, 0x0000 }, /* R610 */
718	{ 0x0000, 0x0000, 0x0000 }, /* R611 */
719	{ 0x0000, 0x0000, 0x0000 }, /* R612 */
720	{ 0x0000, 0x0000, 0x0000 }, /* R613 */
721	{ 0x0000, 0x0000, 0x0000 }, /* R614 */
722	{ 0x0000, 0x0000, 0x0000 }, /* R615 */
723	{ 0x0000, 0x0000, 0x0000 }, /* R616 */
724	{ 0x0000, 0x0000, 0x0000 }, /* R617 */
725	{ 0x0000, 0x0000, 0x0000 }, /* R618 */
726	{ 0x0000, 0x0000, 0x0000 }, /* R619 */
727	{ 0x0000, 0x0000, 0x0000 }, /* R620 */
728	{ 0x0000, 0x0000, 0x0000 }, /* R621 */
729	{ 0x0000, 0x0000, 0x0000 }, /* R622 */
730	{ 0x0000, 0x0000, 0x0000 }, /* R623 */
731	{ 0x0000, 0x0000, 0x0000 }, /* R624 */
732	{ 0x0000, 0x0000, 0x0000 }, /* R625 */
733	{ 0x0000, 0x0000, 0x0000 }, /* R626 */
734	{ 0x0000, 0x0000, 0x0000 }, /* R627 */
735	{ 0x0000, 0x0000, 0x0000 }, /* R628 */
736	{ 0x0000, 0x0000, 0x0000 }, /* R629 */
737	{ 0x0000, 0x0000, 0x0000 }, /* R630 */
738	{ 0x0000, 0x0000, 0x0000 }, /* R631 */
739	{ 0x0000, 0x0000, 0x0000 }, /* R632 */
740	{ 0x0000, 0x0000, 0x0000 }, /* R633 */
741	{ 0x0000, 0x0000, 0x0000 }, /* R634 */
742	{ 0x0000, 0x0000, 0x0000 }, /* R635 */
743	{ 0x0000, 0x0000, 0x0000 }, /* R636 */
744	{ 0x0000, 0x0000, 0x0000 }, /* R637 */
745	{ 0x0000, 0x0000, 0x0000 }, /* R638 */
746	{ 0x0000, 0x0000, 0x0000 }, /* R639 */
747	{ 0x0000, 0x0000, 0x0000 }, /* R640 */
748	{ 0x0000, 0x0000, 0x0000 }, /* R641 */
749	{ 0x0000, 0x0000, 0x0000 }, /* R642 */
750	{ 0x0000, 0x0000, 0x0000 }, /* R643 */
751	{ 0x0000, 0x0000, 0x0000 }, /* R644 */
752	{ 0x0000, 0x0000, 0x0000 }, /* R645 */
753	{ 0x0000, 0x0000, 0x0000 }, /* R646 */
754	{ 0x0000, 0x0000, 0x0000 }, /* R647 */
755	{ 0x0000, 0x0000, 0x0000 }, /* R648 */
756	{ 0x0000, 0x0000, 0x0000 }, /* R649 */
757	{ 0x0000, 0x0000, 0x0000 }, /* R650 */
758	{ 0x0000, 0x0000, 0x0000 }, /* R651 */
759	{ 0x0000, 0x0000, 0x0000 }, /* R652 */
760	{ 0x0000, 0x0000, 0x0000 }, /* R653 */
761	{ 0x0000, 0x0000, 0x0000 }, /* R654 */
762	{ 0x0000, 0x0000, 0x0000 }, /* R655 */
763	{ 0x0000, 0x0000, 0x0000 }, /* R656 */
764	{ 0x0000, 0x0000, 0x0000 }, /* R657 */
765	{ 0x0000, 0x0000, 0x0000 }, /* R658 */
766	{ 0x0000, 0x0000, 0x0000 }, /* R659 */
767	{ 0x0000, 0x0000, 0x0000 }, /* R660 */
768	{ 0x0000, 0x0000, 0x0000 }, /* R661 */
769	{ 0x0000, 0x0000, 0x0000 }, /* R662 */
770	{ 0x0000, 0x0000, 0x0000 }, /* R663 */
771	{ 0x0000, 0x0000, 0x0000 }, /* R664 */
772	{ 0x0000, 0x0000, 0x0000 }, /* R665 */
773	{ 0x0000, 0x0000, 0x0000 }, /* R666 */
774	{ 0x0000, 0x0000, 0x0000 }, /* R667 */
775	{ 0x0000, 0x0000, 0x0000 }, /* R668 */
776	{ 0x0000, 0x0000, 0x0000 }, /* R669 */
777	{ 0x0000, 0x0000, 0x0000 }, /* R670 */
778	{ 0x0000, 0x0000, 0x0000 }, /* R671 */
779	{ 0x0000, 0x0000, 0x0000 }, /* R672 */
780	{ 0x0000, 0x0000, 0x0000 }, /* R673 */
781	{ 0x0000, 0x0000, 0x0000 }, /* R674 */
782	{ 0x0000, 0x0000, 0x0000 }, /* R675 */
783	{ 0x0000, 0x0000, 0x0000 }, /* R676 */
784	{ 0x0000, 0x0000, 0x0000 }, /* R677 */
785	{ 0x0000, 0x0000, 0x0000 }, /* R678 */
786	{ 0x0000, 0x0000, 0x0000 }, /* R679 */
787	{ 0x0000, 0x0000, 0x0000 }, /* R680 */
788	{ 0x0000, 0x0000, 0x0000 }, /* R681 */
789	{ 0x0000, 0x0000, 0x0000 }, /* R682 */
790	{ 0x0000, 0x0000, 0x0000 }, /* R683 */
791	{ 0x0000, 0x0000, 0x0000 }, /* R684 */
792	{ 0x0000, 0x0000, 0x0000 }, /* R685 */
793	{ 0x0000, 0x0000, 0x0000 }, /* R686 */
794	{ 0x0000, 0x0000, 0x0000 }, /* R687 */
795	{ 0x0000, 0x0000, 0x0000 }, /* R688 */
796	{ 0x0000, 0x0000, 0x0000 }, /* R689 */
797	{ 0x0000, 0x0000, 0x0000 }, /* R690 */
798	{ 0x0000, 0x0000, 0x0000 }, /* R691 */
799	{ 0x0000, 0x0000, 0x0000 }, /* R692 */
800	{ 0x0000, 0x0000, 0x0000 }, /* R693 */
801	{ 0x0000, 0x0000, 0x0000 }, /* R694 */
802	{ 0x0000, 0x0000, 0x0000 }, /* R695 */
803	{ 0x0000, 0x0000, 0x0000 }, /* R696 */
804	{ 0x0000, 0x0000, 0x0000 }, /* R697 */
805	{ 0x0000, 0x0000, 0x0000 }, /* R698 */
806	{ 0x0000, 0x0000, 0x0000 }, /* R699 */
807	{ 0x0000, 0x0000, 0x0000 }, /* R700 */
808	{ 0x0000, 0x0000, 0x0000 }, /* R701 */
809	{ 0x0000, 0x0000, 0x0000 }, /* R702 */
810	{ 0x0000, 0x0000, 0x0000 }, /* R703 */
811	{ 0x0000, 0x0000, 0x0000 }, /* R704 */
812	{ 0x0000, 0x0000, 0x0000 }, /* R705 */
813	{ 0x0000, 0x0000, 0x0000 }, /* R706 */
814	{ 0x0000, 0x0000, 0x0000 }, /* R707 */
815	{ 0x0000, 0x0000, 0x0000 }, /* R708 */
816	{ 0x0000, 0x0000, 0x0000 }, /* R709 */
817	{ 0x0000, 0x0000, 0x0000 }, /* R710 */
818	{ 0x0000, 0x0000, 0x0000 }, /* R711 */
819	{ 0x0000, 0x0000, 0x0000 }, /* R712 */
820	{ 0x0000, 0x0000, 0x0000 }, /* R713 */
821	{ 0x0000, 0x0000, 0x0000 }, /* R714 */
822	{ 0x0000, 0x0000, 0x0000 }, /* R715 */
823	{ 0x0000, 0x0000, 0x0000 }, /* R716 */
824	{ 0x0000, 0x0000, 0x0000 }, /* R717 */
825	{ 0x0000, 0x0000, 0x0000 }, /* R718 */
826	{ 0x0000, 0x0000, 0x0000 }, /* R719 */
827	{ 0x0000, 0x0000, 0x0000 }, /* R720 */
828	{ 0x0000, 0x0000, 0x0000 }, /* R721 */
829	{ 0x0000, 0x0000, 0x0000 }, /* R722 */
830	{ 0x0000, 0x0000, 0x0000 }, /* R723 */
831	{ 0x0000, 0x0000, 0x0000 }, /* R724 */
832	{ 0x0000, 0x0000, 0x0000 }, /* R725 */
833	{ 0x0000, 0x0000, 0x0000 }, /* R726 */
834	{ 0x0000, 0x0000, 0x0000 }, /* R727 */
835	{ 0x0000, 0x0000, 0x0000 }, /* R728 */
836	{ 0x0000, 0x0000, 0x0000 }, /* R729 */
837	{ 0x0000, 0x0000, 0x0000 }, /* R730 */
838	{ 0x0000, 0x0000, 0x0000 }, /* R731 */
839	{ 0x0000, 0x0000, 0x0000 }, /* R732 */
840	{ 0x0000, 0x0000, 0x0000 }, /* R733 */
841	{ 0x0000, 0x0000, 0x0000 }, /* R734 */
842	{ 0x0000, 0x0000, 0x0000 }, /* R735 */
843	{ 0x0000, 0x0000, 0x0000 }, /* R736 */
844	{ 0x0000, 0x0000, 0x0000 }, /* R737 */
845	{ 0x0000, 0x0000, 0x0000 }, /* R738 */
846	{ 0x0000, 0x0000, 0x0000 }, /* R739 */
847	{ 0x0000, 0x0000, 0x0000 }, /* R740 */
848	{ 0x0000, 0x0000, 0x0000 }, /* R741 */
849	{ 0x0000, 0x0000, 0x0000 }, /* R742 */
850	{ 0x0000, 0x0000, 0x0000 }, /* R743 */
851	{ 0x0000, 0x0000, 0x0000 }, /* R744 */
852	{ 0x0000, 0x0000, 0x0000 }, /* R745 */
853	{ 0x0000, 0x0000, 0x0000 }, /* R746 */
854	{ 0x0000, 0x0000, 0x0000 }, /* R747 */
855	{ 0x0000, 0x0000, 0x0000 }, /* R748 */
856	{ 0x0000, 0x0000, 0x0000 }, /* R749 */
857	{ 0x0000, 0x0000, 0x0000 }, /* R750 */
858	{ 0x0000, 0x0000, 0x0000 }, /* R751 */
859	{ 0x0000, 0x0000, 0x0000 }, /* R752 */
860	{ 0x0000, 0x0000, 0x0000 }, /* R753 */
861	{ 0x0000, 0x0000, 0x0000 }, /* R754 */
862	{ 0x0000, 0x0000, 0x0000 }, /* R755 */
863	{ 0x0000, 0x0000, 0x0000 }, /* R756 */
864	{ 0x0000, 0x0000, 0x0000 }, /* R757 */
865	{ 0x0000, 0x0000, 0x0000 }, /* R758 */
866	{ 0x0000, 0x0000, 0x0000 }, /* R759 */
867	{ 0x0000, 0x0000, 0x0000 }, /* R760 */
868	{ 0x0000, 0x0000, 0x0000 }, /* R761 */
869	{ 0x0000, 0x0000, 0x0000 }, /* R762 */
870	{ 0x0000, 0x0000, 0x0000 }, /* R763 */
871	{ 0x0000, 0x0000, 0x0000 }, /* R764 */
872	{ 0x0000, 0x0000, 0x0000 }, /* R765 */
873	{ 0x0000, 0x0000, 0x0000 }, /* R766 */
874	{ 0x0000, 0x0000, 0x0000 }, /* R767 */
875	{ 0xE1F8, 0xE1F8, 0x0000 }, /* R768   - AIF1 Control (1) */
876	{ 0xCD1F, 0xCD1F, 0x0000 }, /* R769   - AIF1 Control (2) */
877	{ 0xF000, 0xF000, 0x0000 }, /* R770   - AIF1 Master/Slave */
878	{ 0x01F0, 0x01F0, 0x0000 }, /* R771   - AIF1 BCLK */
879	{ 0x0FFF, 0x0FFF, 0x0000 }, /* R772   - AIF1ADC LRCLK */
880	{ 0x0FFF, 0x0FFF, 0x0000 }, /* R773   - AIF1DAC LRCLK */
881	{ 0x0003, 0x0003, 0x0000 }, /* R774   - AIF1DAC Data */
882	{ 0x0003, 0x0003, 0x0000 }, /* R775   - AIF1ADC Data */
883	{ 0x0000, 0x0000, 0x0000 }, /* R776 */
884	{ 0x0000, 0x0000, 0x0000 }, /* R777 */
885	{ 0x0000, 0x0000, 0x0000 }, /* R778 */
886	{ 0x0000, 0x0000, 0x0000 }, /* R779 */
887	{ 0x0000, 0x0000, 0x0000 }, /* R780 */
888	{ 0x0000, 0x0000, 0x0000 }, /* R781 */
889	{ 0x0000, 0x0000, 0x0000 }, /* R782 */
890	{ 0x0000, 0x0000, 0x0000 }, /* R783 */
891	{ 0xF1F8, 0xF1F8, 0x0000 }, /* R784   - AIF2 Control (1) */
892	{ 0xFD1F, 0xFD1F, 0x0000 }, /* R785   - AIF2 Control (2) */
893	{ 0xF000, 0xF000, 0x0000 }, /* R786   - AIF2 Master/Slave */
894	{ 0x01F0, 0x01F0, 0x0000 }, /* R787   - AIF2 BCLK */
895	{ 0x0FFF, 0x0FFF, 0x0000 }, /* R788   - AIF2ADC LRCLK */
896	{ 0x0FFF, 0x0FFF, 0x0000 }, /* R789   - AIF2DAC LRCLK */
897	{ 0x0003, 0x0003, 0x0000 }, /* R790   - AIF2DAC Data */
898	{ 0x0003, 0x0003, 0x0000 }, /* R791   - AIF2ADC Data */
899	{ 0x0000, 0x0000, 0x0000 }, /* R792 */
900	{ 0x0000, 0x0000, 0x0000 }, /* R793 */
901	{ 0x0000, 0x0000, 0x0000 }, /* R794 */
902	{ 0x0000, 0x0000, 0x0000 }, /* R795 */
903	{ 0x0000, 0x0000, 0x0000 }, /* R796 */
904	{ 0x0000, 0x0000, 0x0000 }, /* R797 */
905	{ 0x0000, 0x0000, 0x0000 }, /* R798 */
906	{ 0x0000, 0x0000, 0x0000 }, /* R799 */
907	{ 0x0000, 0x0000, 0x0000 }, /* R800 */
908	{ 0x0000, 0x0000, 0x0000 }, /* R801 */
909	{ 0x0000, 0x0000, 0x0000 }, /* R802 */
910	{ 0x0000, 0x0000, 0x0000 }, /* R803 */
911	{ 0x0000, 0x0000, 0x0000 }, /* R804 */
912	{ 0x0000, 0x0000, 0x0000 }, /* R805 */
913	{ 0x0000, 0x0000, 0x0000 }, /* R806 */
914	{ 0x0000, 0x0000, 0x0000 }, /* R807 */
915	{ 0x0000, 0x0000, 0x0000 }, /* R808 */
916	{ 0x0000, 0x0000, 0x0000 }, /* R809 */
917	{ 0x0000, 0x0000, 0x0000 }, /* R810 */
918	{ 0x0000, 0x0000, 0x0000 }, /* R811 */
919	{ 0x0000, 0x0000, 0x0000 }, /* R812 */
920	{ 0x0000, 0x0000, 0x0000 }, /* R813 */
921	{ 0x0000, 0x0000, 0x0000 }, /* R814 */
922	{ 0x0000, 0x0000, 0x0000 }, /* R815 */
923	{ 0x0000, 0x0000, 0x0000 }, /* R816 */
924	{ 0x0000, 0x0000, 0x0000 }, /* R817 */
925	{ 0x0000, 0x0000, 0x0000 }, /* R818 */
926	{ 0x0000, 0x0000, 0x0000 }, /* R819 */
927	{ 0x0000, 0x0000, 0x0000 }, /* R820 */
928	{ 0x0000, 0x0000, 0x0000 }, /* R821 */
929	{ 0x0000, 0x0000, 0x0000 }, /* R822 */
930	{ 0x0000, 0x0000, 0x0000 }, /* R823 */
931	{ 0x0000, 0x0000, 0x0000 }, /* R824 */
932	{ 0x0000, 0x0000, 0x0000 }, /* R825 */
933	{ 0x0000, 0x0000, 0x0000 }, /* R826 */
934	{ 0x0000, 0x0000, 0x0000 }, /* R827 */
935	{ 0x0000, 0x0000, 0x0000 }, /* R828 */
936	{ 0x0000, 0x0000, 0x0000 }, /* R829 */
937	{ 0x0000, 0x0000, 0x0000 }, /* R830 */
938	{ 0x0000, 0x0000, 0x0000 }, /* R831 */
939	{ 0x0000, 0x0000, 0x0000 }, /* R832 */
940	{ 0x0000, 0x0000, 0x0000 }, /* R833 */
941	{ 0x0000, 0x0000, 0x0000 }, /* R834 */
942	{ 0x0000, 0x0000, 0x0000 }, /* R835 */
943	{ 0x0000, 0x0000, 0x0000 }, /* R836 */
944	{ 0x0000, 0x0000, 0x0000 }, /* R837 */
945	{ 0x0000, 0x0000, 0x0000 }, /* R838 */
946	{ 0x0000, 0x0000, 0x0000 }, /* R839 */
947	{ 0x0000, 0x0000, 0x0000 }, /* R840 */
948	{ 0x0000, 0x0000, 0x0000 }, /* R841 */
949	{ 0x0000, 0x0000, 0x0000 }, /* R842 */
950	{ 0x0000, 0x0000, 0x0000 }, /* R843 */
951	{ 0x0000, 0x0000, 0x0000 }, /* R844 */
952	{ 0x0000, 0x0000, 0x0000 }, /* R845 */
953	{ 0x0000, 0x0000, 0x0000 }, /* R846 */
954	{ 0x0000, 0x0000, 0x0000 }, /* R847 */
955	{ 0x0000, 0x0000, 0x0000 }, /* R848 */
956	{ 0x0000, 0x0000, 0x0000 }, /* R849 */
957	{ 0x0000, 0x0000, 0x0000 }, /* R850 */
958	{ 0x0000, 0x0000, 0x0000 }, /* R851 */
959	{ 0x0000, 0x0000, 0x0000 }, /* R852 */
960	{ 0x0000, 0x0000, 0x0000 }, /* R853 */
961	{ 0x0000, 0x0000, 0x0000 }, /* R854 */
962	{ 0x0000, 0x0000, 0x0000 }, /* R855 */
963	{ 0x0000, 0x0000, 0x0000 }, /* R856 */
964	{ 0x0000, 0x0000, 0x0000 }, /* R857 */
965	{ 0x0000, 0x0000, 0x0000 }, /* R858 */
966	{ 0x0000, 0x0000, 0x0000 }, /* R859 */
967	{ 0x0000, 0x0000, 0x0000 }, /* R860 */
968	{ 0x0000, 0x0000, 0x0000 }, /* R861 */
969	{ 0x0000, 0x0000, 0x0000 }, /* R862 */
970	{ 0x0000, 0x0000, 0x0000 }, /* R863 */
971	{ 0x0000, 0x0000, 0x0000 }, /* R864 */
972	{ 0x0000, 0x0000, 0x0000 }, /* R865 */
973	{ 0x0000, 0x0000, 0x0000 }, /* R866 */
974	{ 0x0000, 0x0000, 0x0000 }, /* R867 */
975	{ 0x0000, 0x0000, 0x0000 }, /* R868 */
976	{ 0x0000, 0x0000, 0x0000 }, /* R869 */
977	{ 0x0000, 0x0000, 0x0000 }, /* R870 */
978	{ 0x0000, 0x0000, 0x0000 }, /* R871 */
979	{ 0x0000, 0x0000, 0x0000 }, /* R872 */
980	{ 0x0000, 0x0000, 0x0000 }, /* R873 */
981	{ 0x0000, 0x0000, 0x0000 }, /* R874 */
982	{ 0x0000, 0x0000, 0x0000 }, /* R875 */
983	{ 0x0000, 0x0000, 0x0000 }, /* R876 */
984	{ 0x0000, 0x0000, 0x0000 }, /* R877 */
985	{ 0x0000, 0x0000, 0x0000 }, /* R878 */
986	{ 0x0000, 0x0000, 0x0000 }, /* R879 */
987	{ 0x0000, 0x0000, 0x0000 }, /* R880 */
988	{ 0x0000, 0x0000, 0x0000 }, /* R881 */
989	{ 0x0000, 0x0000, 0x0000 }, /* R882 */
990	{ 0x0000, 0x0000, 0x0000 }, /* R883 */
991	{ 0x0000, 0x0000, 0x0000 }, /* R884 */
992	{ 0x0000, 0x0000, 0x0000 }, /* R885 */
993	{ 0x0000, 0x0000, 0x0000 }, /* R886 */
994	{ 0x0000, 0x0000, 0x0000 }, /* R887 */
995	{ 0x0000, 0x0000, 0x0000 }, /* R888 */
996	{ 0x0000, 0x0000, 0x0000 }, /* R889 */
997	{ 0x0000, 0x0000, 0x0000 }, /* R890 */
998	{ 0x0000, 0x0000, 0x0000 }, /* R891 */
999	{ 0x0000, 0x0000, 0x0000 }, /* R892 */
1000	{ 0x0000, 0x0000, 0x0000 }, /* R893 */
1001	{ 0x0000, 0x0000, 0x0000 }, /* R894 */
1002	{ 0x0000, 0x0000, 0x0000 }, /* R895 */
1003	{ 0x0000, 0x0000, 0x0000 }, /* R896 */
1004	{ 0x0000, 0x0000, 0x0000 }, /* R897 */
1005	{ 0x0000, 0x0000, 0x0000 }, /* R898 */
1006	{ 0x0000, 0x0000, 0x0000 }, /* R899 */
1007	{ 0x0000, 0x0000, 0x0000 }, /* R900 */
1008	{ 0x0000, 0x0000, 0x0000 }, /* R901 */
1009	{ 0x0000, 0x0000, 0x0000 }, /* R902 */
1010	{ 0x0000, 0x0000, 0x0000 }, /* R903 */
1011	{ 0x0000, 0x0000, 0x0000 }, /* R904 */
1012	{ 0x0000, 0x0000, 0x0000 }, /* R905 */
1013	{ 0x0000, 0x0000, 0x0000 }, /* R906 */
1014	{ 0x0000, 0x0000, 0x0000 }, /* R907 */
1015	{ 0x0000, 0x0000, 0x0000 }, /* R908 */
1016	{ 0x0000, 0x0000, 0x0000 }, /* R909 */
1017	{ 0x0000, 0x0000, 0x0000 }, /* R910 */
1018	{ 0x0000, 0x0000, 0x0000 }, /* R911 */
1019	{ 0x0000, 0x0000, 0x0000 }, /* R912 */
1020	{ 0x0000, 0x0000, 0x0000 }, /* R913 */
1021	{ 0x0000, 0x0000, 0x0000 }, /* R914 */
1022	{ 0x0000, 0x0000, 0x0000 }, /* R915 */
1023	{ 0x0000, 0x0000, 0x0000 }, /* R916 */
1024	{ 0x0000, 0x0000, 0x0000 }, /* R917 */
1025	{ 0x0000, 0x0000, 0x0000 }, /* R918 */
1026	{ 0x0000, 0x0000, 0x0000 }, /* R919 */
1027	{ 0x0000, 0x0000, 0x0000 }, /* R920 */
1028	{ 0x0000, 0x0000, 0x0000 }, /* R921 */
1029	{ 0x0000, 0x0000, 0x0000 }, /* R922 */
1030	{ 0x0000, 0x0000, 0x0000 }, /* R923 */
1031	{ 0x0000, 0x0000, 0x0000 }, /* R924 */
1032	{ 0x0000, 0x0000, 0x0000 }, /* R925 */
1033	{ 0x0000, 0x0000, 0x0000 }, /* R926 */
1034	{ 0x0000, 0x0000, 0x0000 }, /* R927 */
1035	{ 0x0000, 0x0000, 0x0000 }, /* R928 */
1036	{ 0x0000, 0x0000, 0x0000 }, /* R929 */
1037	{ 0x0000, 0x0000, 0x0000 }, /* R930 */
1038	{ 0x0000, 0x0000, 0x0000 }, /* R931 */
1039	{ 0x0000, 0x0000, 0x0000 }, /* R932 */
1040	{ 0x0000, 0x0000, 0x0000 }, /* R933 */
1041	{ 0x0000, 0x0000, 0x0000 }, /* R934 */
1042	{ 0x0000, 0x0000, 0x0000 }, /* R935 */
1043	{ 0x0000, 0x0000, 0x0000 }, /* R936 */
1044	{ 0x0000, 0x0000, 0x0000 }, /* R937 */
1045	{ 0x0000, 0x0000, 0x0000 }, /* R938 */
1046	{ 0x0000, 0x0000, 0x0000 }, /* R939 */
1047	{ 0x0000, 0x0000, 0x0000 }, /* R940 */
1048	{ 0x0000, 0x0000, 0x0000 }, /* R941 */
1049	{ 0x0000, 0x0000, 0x0000 }, /* R942 */
1050	{ 0x0000, 0x0000, 0x0000 }, /* R943 */
1051	{ 0x0000, 0x0000, 0x0000 }, /* R944 */
1052	{ 0x0000, 0x0000, 0x0000 }, /* R945 */
1053	{ 0x0000, 0x0000, 0x0000 }, /* R946 */
1054	{ 0x0000, 0x0000, 0x0000 }, /* R947 */
1055	{ 0x0000, 0x0000, 0x0000 }, /* R948 */
1056	{ 0x0000, 0x0000, 0x0000 }, /* R949 */
1057	{ 0x0000, 0x0000, 0x0000 }, /* R950 */
1058	{ 0x0000, 0x0000, 0x0000 }, /* R951 */
1059	{ 0x0000, 0x0000, 0x0000 }, /* R952 */
1060	{ 0x0000, 0x0000, 0x0000 }, /* R953 */
1061	{ 0x0000, 0x0000, 0x0000 }, /* R954 */
1062	{ 0x0000, 0x0000, 0x0000 }, /* R955 */
1063	{ 0x0000, 0x0000, 0x0000 }, /* R956 */
1064	{ 0x0000, 0x0000, 0x0000 }, /* R957 */
1065	{ 0x0000, 0x0000, 0x0000 }, /* R958 */
1066	{ 0x0000, 0x0000, 0x0000 }, /* R959 */
1067	{ 0x0000, 0x0000, 0x0000 }, /* R960 */
1068	{ 0x0000, 0x0000, 0x0000 }, /* R961 */
1069	{ 0x0000, 0x0000, 0x0000 }, /* R962 */
1070	{ 0x0000, 0x0000, 0x0000 }, /* R963 */
1071	{ 0x0000, 0x0000, 0x0000 }, /* R964 */
1072	{ 0x0000, 0x0000, 0x0000 }, /* R965 */
1073	{ 0x0000, 0x0000, 0x0000 }, /* R966 */
1074	{ 0x0000, 0x0000, 0x0000 }, /* R967 */
1075	{ 0x0000, 0x0000, 0x0000 }, /* R968 */
1076	{ 0x0000, 0x0000, 0x0000 }, /* R969 */
1077	{ 0x0000, 0x0000, 0x0000 }, /* R970 */
1078	{ 0x0000, 0x0000, 0x0000 }, /* R971 */
1079	{ 0x0000, 0x0000, 0x0000 }, /* R972 */
1080	{ 0x0000, 0x0000, 0x0000 }, /* R973 */
1081	{ 0x0000, 0x0000, 0x0000 }, /* R974 */
1082	{ 0x0000, 0x0000, 0x0000 }, /* R975 */
1083	{ 0x0000, 0x0000, 0x0000 }, /* R976 */
1084	{ 0x0000, 0x0000, 0x0000 }, /* R977 */
1085	{ 0x0000, 0x0000, 0x0000 }, /* R978 */
1086	{ 0x0000, 0x0000, 0x0000 }, /* R979 */
1087	{ 0x0000, 0x0000, 0x0000 }, /* R980 */
1088	{ 0x0000, 0x0000, 0x0000 }, /* R981 */
1089	{ 0x0000, 0x0000, 0x0000 }, /* R982 */
1090	{ 0x0000, 0x0000, 0x0000 }, /* R983 */
1091	{ 0x0000, 0x0000, 0x0000 }, /* R984 */
1092	{ 0x0000, 0x0000, 0x0000 }, /* R985 */
1093	{ 0x0000, 0x0000, 0x0000 }, /* R986 */
1094	{ 0x0000, 0x0000, 0x0000 }, /* R987 */
1095	{ 0x0000, 0x0000, 0x0000 }, /* R988 */
1096	{ 0x0000, 0x0000, 0x0000 }, /* R989 */
1097	{ 0x0000, 0x0000, 0x0000 }, /* R990 */
1098	{ 0x0000, 0x0000, 0x0000 }, /* R991 */
1099	{ 0x0000, 0x0000, 0x0000 }, /* R992 */
1100	{ 0x0000, 0x0000, 0x0000 }, /* R993 */
1101	{ 0x0000, 0x0000, 0x0000 }, /* R994 */
1102	{ 0x0000, 0x0000, 0x0000 }, /* R995 */
1103	{ 0x0000, 0x0000, 0x0000 }, /* R996 */
1104	{ 0x0000, 0x0000, 0x0000 }, /* R997 */
1105	{ 0x0000, 0x0000, 0x0000 }, /* R998 */
1106	{ 0x0000, 0x0000, 0x0000 }, /* R999 */
1107	{ 0x0000, 0x0000, 0x0000 }, /* R1000 */
1108	{ 0x0000, 0x0000, 0x0000 }, /* R1001 */
1109	{ 0x0000, 0x0000, 0x0000 }, /* R1002 */
1110	{ 0x0000, 0x0000, 0x0000 }, /* R1003 */
1111	{ 0x0000, 0x0000, 0x0000 }, /* R1004 */
1112	{ 0x0000, 0x0000, 0x0000 }, /* R1005 */
1113	{ 0x0000, 0x0000, 0x0000 }, /* R1006 */
1114	{ 0x0000, 0x0000, 0x0000 }, /* R1007 */
1115	{ 0x0000, 0x0000, 0x0000 }, /* R1008 */
1116	{ 0x0000, 0x0000, 0x0000 }, /* R1009 */
1117	{ 0x0000, 0x0000, 0x0000 }, /* R1010 */
1118	{ 0x0000, 0x0000, 0x0000 }, /* R1011 */
1119	{ 0x0000, 0x0000, 0x0000 }, /* R1012 */
1120	{ 0x0000, 0x0000, 0x0000 }, /* R1013 */
1121	{ 0x0000, 0x0000, 0x0000 }, /* R1014 */
1122	{ 0x0000, 0x0000, 0x0000 }, /* R1015 */
1123	{ 0x0000, 0x0000, 0x0000 }, /* R1016 */
1124	{ 0x0000, 0x0000, 0x0000 }, /* R1017 */
1125	{ 0x0000, 0x0000, 0x0000 }, /* R1018 */
1126	{ 0x0000, 0x0000, 0x0000 }, /* R1019 */
1127	{ 0x0000, 0x0000, 0x0000 }, /* R1020 */
1128	{ 0x0000, 0x0000, 0x0000 }, /* R1021 */
1129	{ 0x0000, 0x0000, 0x0000 }, /* R1022 */
1130	{ 0x0000, 0x0000, 0x0000 }, /* R1023 */
1131	{ 0x00FF, 0x01FF, 0x0000 }, /* R1024  - AIF1 ADC1 Left Volume */
1132	{ 0x00FF, 0x01FF, 0x0000 }, /* R1025  - AIF1 ADC1 Right Volume */
1133	{ 0x00FF, 0x01FF, 0x0000 }, /* R1026  - AIF1 DAC1 Left Volume */
1134	{ 0x00FF, 0x01FF, 0x0000 }, /* R1027  - AIF1 DAC1 Right Volume */
1135	{ 0x00FF, 0x01FF, 0x0000 }, /* R1028  - AIF1 ADC2 Left Volume */
1136	{ 0x00FF, 0x01FF, 0x0000 }, /* R1029  - AIF1 ADC2 Right Volume */
1137	{ 0x00FF, 0x01FF, 0x0000 }, /* R1030  - AIF1 DAC2 Left Volume */
1138	{ 0x00FF, 0x01FF, 0x0000 }, /* R1031  - AIF1 DAC2 Right Volume */
1139	{ 0x0000, 0x0000, 0x0000 }, /* R1032 */
1140	{ 0x0000, 0x0000, 0x0000 }, /* R1033 */
1141	{ 0x0000, 0x0000, 0x0000 }, /* R1034 */
1142	{ 0x0000, 0x0000, 0x0000 }, /* R1035 */
1143	{ 0x0000, 0x0000, 0x0000 }, /* R1036 */
1144	{ 0x0000, 0x0000, 0x0000 }, /* R1037 */
1145	{ 0x0000, 0x0000, 0x0000 }, /* R1038 */
1146	{ 0x0000, 0x0000, 0x0000 }, /* R1039 */
1147	{ 0xF800, 0xF800, 0x0000 }, /* R1040  - AIF1 ADC1 Filters */
1148	{ 0x7800, 0x7800, 0x0000 }, /* R1041  - AIF1 ADC2 Filters */
1149	{ 0x0000, 0x0000, 0x0000 }, /* R1042 */
1150	{ 0x0000, 0x0000, 0x0000 }, /* R1043 */
1151	{ 0x0000, 0x0000, 0x0000 }, /* R1044 */
1152	{ 0x0000, 0x0000, 0x0000 }, /* R1045 */
1153	{ 0x0000, 0x0000, 0x0000 }, /* R1046 */
1154	{ 0x0000, 0x0000, 0x0000 }, /* R1047 */
1155	{ 0x0000, 0x0000, 0x0000 }, /* R1048 */
1156	{ 0x0000, 0x0000, 0x0000 }, /* R1049 */
1157	{ 0x0000, 0x0000, 0x0000 }, /* R1050 */
1158	{ 0x0000, 0x0000, 0x0000 }, /* R1051 */
1159	{ 0x0000, 0x0000, 0x0000 }, /* R1052 */
1160	{ 0x0000, 0x0000, 0x0000 }, /* R1053 */
1161	{ 0x0000, 0x0000, 0x0000 }, /* R1054 */
1162	{ 0x0000, 0x0000, 0x0000 }, /* R1055 */
1163	{ 0x02B6, 0x02B6, 0x0000 }, /* R1056  - AIF1 DAC1 Filters (1) */
1164	{ 0x3F00, 0x3F00, 0x0000 }, /* R1057  - AIF1 DAC1 Filters (2) */
1165	{ 0x02B6, 0x02B6, 0x0000 }, /* R1058  - AIF1 DAC2 Filters (1) */
1166	{ 0x3F00, 0x3F00, 0x0000 }, /* R1059  - AIF1 DAC2 Filters (2) */
1167	{ 0x0000, 0x0000, 0x0000 }, /* R1060 */
1168	{ 0x0000, 0x0000, 0x0000 }, /* R1061 */
1169	{ 0x0000, 0x0000, 0x0000 }, /* R1062 */
1170	{ 0x0000, 0x0000, 0x0000 }, /* R1063 */
1171	{ 0x0000, 0x0000, 0x0000 }, /* R1064 */
1172	{ 0x0000, 0x0000, 0x0000 }, /* R1065 */
1173	{ 0x0000, 0x0000, 0x0000 }, /* R1066 */
1174	{ 0x0000, 0x0000, 0x0000 }, /* R1067 */
1175	{ 0x0000, 0x0000, 0x0000 }, /* R1068 */
1176	{ 0x0000, 0x0000, 0x0000 }, /* R1069 */
1177	{ 0x0000, 0x0000, 0x0000 }, /* R1070 */
1178	{ 0x0000, 0x0000, 0x0000 }, /* R1071 */
1179	{ 0x0000, 0x0000, 0x0000 }, /* R1072 */
1180	{ 0x0000, 0x0000, 0x0000 }, /* R1073 */
1181	{ 0x0000, 0x0000, 0x0000 }, /* R1074 */
1182	{ 0x0000, 0x0000, 0x0000 }, /* R1075 */
1183	{ 0x0000, 0x0000, 0x0000 }, /* R1076 */
1184	{ 0x0000, 0x0000, 0x0000 }, /* R1077 */
1185	{ 0x0000, 0x0000, 0x0000 }, /* R1078 */
1186	{ 0x0000, 0x0000, 0x0000 }, /* R1079 */
1187	{ 0x0000, 0x0000, 0x0000 }, /* R1080 */
1188	{ 0x0000, 0x0000, 0x0000 }, /* R1081 */
1189	{ 0x0000, 0x0000, 0x0000 }, /* R1082 */
1190	{ 0x0000, 0x0000, 0x0000 }, /* R1083 */
1191	{ 0x0000, 0x0000, 0x0000 }, /* R1084 */
1192	{ 0x0000, 0x0000, 0x0000 }, /* R1085 */
1193	{ 0x0000, 0x0000, 0x0000 }, /* R1086 */
1194	{ 0x0000, 0x0000, 0x0000 }, /* R1087 */
1195	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1088  - AIF1 DRC1 (1) */
1196	{ 0x1FFF, 0x1FFF, 0x0000 }, /* R1089  - AIF1 DRC1 (2) */
1197	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1090  - AIF1 DRC1 (3) */
1198	{ 0x07FF, 0x07FF, 0x0000 }, /* R1091  - AIF1 DRC1 (4) */
1199	{ 0x03FF, 0x03FF, 0x0000 }, /* R1092  - AIF1 DRC1 (5) */
1200	{ 0x0000, 0x0000, 0x0000 }, /* R1093 */
1201	{ 0x0000, 0x0000, 0x0000 }, /* R1094 */
1202	{ 0x0000, 0x0000, 0x0000 }, /* R1095 */
1203	{ 0x0000, 0x0000, 0x0000 }, /* R1096 */
1204	{ 0x0000, 0x0000, 0x0000 }, /* R1097 */
1205	{ 0x0000, 0x0000, 0x0000 }, /* R1098 */
1206	{ 0x0000, 0x0000, 0x0000 }, /* R1099 */
1207	{ 0x0000, 0x0000, 0x0000 }, /* R1100 */
1208	{ 0x0000, 0x0000, 0x0000 }, /* R1101 */
1209	{ 0x0000, 0x0000, 0x0000 }, /* R1102 */
1210	{ 0x0000, 0x0000, 0x0000 }, /* R1103 */
1211	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1104  - AIF1 DRC2 (1) */
1212	{ 0x1FFF, 0x1FFF, 0x0000 }, /* R1105  - AIF1 DRC2 (2) */
1213	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1106  - AIF1 DRC2 (3) */
1214	{ 0x07FF, 0x07FF, 0x0000 }, /* R1107  - AIF1 DRC2 (4) */
1215	{ 0x03FF, 0x03FF, 0x0000 }, /* R1108  - AIF1 DRC2 (5) */
1216	{ 0x0000, 0x0000, 0x0000 }, /* R1109 */
1217	{ 0x0000, 0x0000, 0x0000 }, /* R1110 */
1218	{ 0x0000, 0x0000, 0x0000 }, /* R1111 */
1219	{ 0x0000, 0x0000, 0x0000 }, /* R1112 */
1220	{ 0x0000, 0x0000, 0x0000 }, /* R1113 */
1221	{ 0x0000, 0x0000, 0x0000 }, /* R1114 */
1222	{ 0x0000, 0x0000, 0x0000 }, /* R1115 */
1223	{ 0x0000, 0x0000, 0x0000 }, /* R1116 */
1224	{ 0x0000, 0x0000, 0x0000 }, /* R1117 */
1225	{ 0x0000, 0x0000, 0x0000 }, /* R1118 */
1226	{ 0x0000, 0x0000, 0x0000 }, /* R1119 */
1227	{ 0x0000, 0x0000, 0x0000 }, /* R1120 */
1228	{ 0x0000, 0x0000, 0x0000 }, /* R1121 */
1229	{ 0x0000, 0x0000, 0x0000 }, /* R1122 */
1230	{ 0x0000, 0x0000, 0x0000 }, /* R1123 */
1231	{ 0x0000, 0x0000, 0x0000 }, /* R1124 */
1232	{ 0x0000, 0x0000, 0x0000 }, /* R1125 */
1233	{ 0x0000, 0x0000, 0x0000 }, /* R1126 */
1234	{ 0x0000, 0x0000, 0x0000 }, /* R1127 */
1235	{ 0x0000, 0x0000, 0x0000 }, /* R1128 */
1236	{ 0x0000, 0x0000, 0x0000 }, /* R1129 */
1237	{ 0x0000, 0x0000, 0x0000 }, /* R1130 */
1238	{ 0x0000, 0x0000, 0x0000 }, /* R1131 */
1239	{ 0x0000, 0x0000, 0x0000 }, /* R1132 */
1240	{ 0x0000, 0x0000, 0x0000 }, /* R1133 */
1241	{ 0x0000, 0x0000, 0x0000 }, /* R1134 */
1242	{ 0x0000, 0x0000, 0x0000 }, /* R1135 */
1243	{ 0x0000, 0x0000, 0x0000 }, /* R1136 */
1244	{ 0x0000, 0x0000, 0x0000 }, /* R1137 */
1245	{ 0x0000, 0x0000, 0x0000 }, /* R1138 */
1246	{ 0x0000, 0x0000, 0x0000 }, /* R1139 */
1247	{ 0x0000, 0x0000, 0x0000 }, /* R1140 */
1248	{ 0x0000, 0x0000, 0x0000 }, /* R1141 */
1249	{ 0x0000, 0x0000, 0x0000 }, /* R1142 */
1250	{ 0x0000, 0x0000, 0x0000 }, /* R1143 */
1251	{ 0x0000, 0x0000, 0x0000 }, /* R1144 */
1252	{ 0x0000, 0x0000, 0x0000 }, /* R1145 */
1253	{ 0x0000, 0x0000, 0x0000 }, /* R1146 */
1254	{ 0x0000, 0x0000, 0x0000 }, /* R1147 */
1255	{ 0x0000, 0x0000, 0x0000 }, /* R1148 */
1256	{ 0x0000, 0x0000, 0x0000 }, /* R1149 */
1257	{ 0x0000, 0x0000, 0x0000 }, /* R1150 */
1258	{ 0x0000, 0x0000, 0x0000 }, /* R1151 */
1259	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1152  - AIF1 DAC1 EQ Gains (1) */
1260	{ 0xFFC0, 0xFFC0, 0x0000 }, /* R1153  - AIF1 DAC1 EQ Gains (2) */
1261	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1154  - AIF1 DAC1 EQ Band 1 A */
1262	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1155  - AIF1 DAC1 EQ Band 1 B */
1263	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1156  - AIF1 DAC1 EQ Band 1 PG */
1264	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1157  - AIF1 DAC1 EQ Band 2 A */
1265	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1158  - AIF1 DAC1 EQ Band 2 B */
1266	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1159  - AIF1 DAC1 EQ Band 2 C */
1267	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1160  - AIF1 DAC1 EQ Band 2 PG */
1268	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1161  - AIF1 DAC1 EQ Band 3 A */
1269	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1162  - AIF1 DAC1 EQ Band 3 B */
1270	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1163  - AIF1 DAC1 EQ Band 3 C */
1271	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1164  - AIF1 DAC1 EQ Band 3 PG */
1272	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1165  - AIF1 DAC1 EQ Band 4 A */
1273	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1166  - AIF1 DAC1 EQ Band 4 B */
1274	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1167  - AIF1 DAC1 EQ Band 4 C */
1275	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1168  - AIF1 DAC1 EQ Band 4 PG */
1276	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1169  - AIF1 DAC1 EQ Band 5 A */
1277	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1170  - AIF1 DAC1 EQ Band 5 B */
1278	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1171  - AIF1 DAC1 EQ Band 5 PG */
1279	{ 0x0000, 0x0000, 0x0000 }, /* R1172 */
1280	{ 0x0000, 0x0000, 0x0000 }, /* R1173 */
1281	{ 0x0000, 0x0000, 0x0000 }, /* R1174 */
1282	{ 0x0000, 0x0000, 0x0000 }, /* R1175 */
1283	{ 0x0000, 0x0000, 0x0000 }, /* R1176 */
1284	{ 0x0000, 0x0000, 0x0000 }, /* R1177 */
1285	{ 0x0000, 0x0000, 0x0000 }, /* R1178 */
1286	{ 0x0000, 0x0000, 0x0000 }, /* R1179 */
1287	{ 0x0000, 0x0000, 0x0000 }, /* R1180 */
1288	{ 0x0000, 0x0000, 0x0000 }, /* R1181 */
1289	{ 0x0000, 0x0000, 0x0000 }, /* R1182 */
1290	{ 0x0000, 0x0000, 0x0000 }, /* R1183 */
1291	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1184  - AIF1 DAC2 EQ Gains (1) */
1292	{ 0xFFC0, 0xFFC0, 0x0000 }, /* R1185  - AIF1 DAC2 EQ Gains (2) */
1293	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1186  - AIF1 DAC2 EQ Band 1 A */
1294	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1187  - AIF1 DAC2 EQ Band 1 B */
1295	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1188  - AIF1 DAC2 EQ Band 1 PG */
1296	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1189  - AIF1 DAC2 EQ Band 2 A */
1297	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1190  - AIF1 DAC2 EQ Band 2 B */
1298	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1191  - AIF1 DAC2 EQ Band 2 C */
1299	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1192  - AIF1 DAC2 EQ Band 2 PG */
1300	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1193  - AIF1 DAC2 EQ Band 3 A */
1301	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1194  - AIF1 DAC2 EQ Band 3 B */
1302	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1195  - AIF1 DAC2 EQ Band 3 C */
1303	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1196  - AIF1 DAC2 EQ Band 3 PG */
1304	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1197  - AIF1 DAC2 EQ Band 4 A */
1305	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1198  - AIF1 DAC2 EQ Band 4 B */
1306	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1199  - AIF1 DAC2 EQ Band 4 C */
1307	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1200  - AIF1 DAC2 EQ Band 4 PG */
1308	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1201  - AIF1 DAC2 EQ Band 5 A */
1309	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1202  - AIF1 DAC2 EQ Band 5 B */
1310	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1203  - AIF1 DAC2 EQ Band 5 PG */
1311	{ 0x0000, 0x0000, 0x0000 }, /* R1204 */
1312	{ 0x0000, 0x0000, 0x0000 }, /* R1205 */
1313	{ 0x0000, 0x0000, 0x0000 }, /* R1206 */
1314	{ 0x0000, 0x0000, 0x0000 }, /* R1207 */
1315	{ 0x0000, 0x0000, 0x0000 }, /* R1208 */
1316	{ 0x0000, 0x0000, 0x0000 }, /* R1209 */
1317	{ 0x0000, 0x0000, 0x0000 }, /* R1210 */
1318	{ 0x0000, 0x0000, 0x0000 }, /* R1211 */
1319	{ 0x0000, 0x0000, 0x0000 }, /* R1212 */
1320	{ 0x0000, 0x0000, 0x0000 }, /* R1213 */
1321	{ 0x0000, 0x0000, 0x0000 }, /* R1214 */
1322	{ 0x0000, 0x0000, 0x0000 }, /* R1215 */
1323	{ 0x0000, 0x0000, 0x0000 }, /* R1216 */
1324	{ 0x0000, 0x0000, 0x0000 }, /* R1217 */
1325	{ 0x0000, 0x0000, 0x0000 }, /* R1218 */
1326	{ 0x0000, 0x0000, 0x0000 }, /* R1219 */
1327	{ 0x0000, 0x0000, 0x0000 }, /* R1220 */
1328	{ 0x0000, 0x0000, 0x0000 }, /* R1221 */
1329	{ 0x0000, 0x0000, 0x0000 }, /* R1222 */
1330	{ 0x0000, 0x0000, 0x0000 }, /* R1223 */
1331	{ 0x0000, 0x0000, 0x0000 }, /* R1224 */
1332	{ 0x0000, 0x0000, 0x0000 }, /* R1225 */
1333	{ 0x0000, 0x0000, 0x0000 }, /* R1226 */
1334	{ 0x0000, 0x0000, 0x0000 }, /* R1227 */
1335	{ 0x0000, 0x0000, 0x0000 }, /* R1228 */
1336	{ 0x0000, 0x0000, 0x0000 }, /* R1229 */
1337	{ 0x0000, 0x0000, 0x0000 }, /* R1230 */
1338	{ 0x0000, 0x0000, 0x0000 }, /* R1231 */
1339	{ 0x0000, 0x0000, 0x0000 }, /* R1232 */
1340	{ 0x0000, 0x0000, 0x0000 }, /* R1233 */
1341	{ 0x0000, 0x0000, 0x0000 }, /* R1234 */
1342	{ 0x0000, 0x0000, 0x0000 }, /* R1235 */
1343	{ 0x0000, 0x0000, 0x0000 }, /* R1236 */
1344	{ 0x0000, 0x0000, 0x0000 }, /* R1237 */
1345	{ 0x0000, 0x0000, 0x0000 }, /* R1238 */
1346	{ 0x0000, 0x0000, 0x0000 }, /* R1239 */
1347	{ 0x0000, 0x0000, 0x0000 }, /* R1240 */
1348	{ 0x0000, 0x0000, 0x0000 }, /* R1241 */
1349	{ 0x0000, 0x0000, 0x0000 }, /* R1242 */
1350	{ 0x0000, 0x0000, 0x0000 }, /* R1243 */
1351	{ 0x0000, 0x0000, 0x0000 }, /* R1244 */
1352	{ 0x0000, 0x0000, 0x0000 }, /* R1245 */
1353	{ 0x0000, 0x0000, 0x0000 }, /* R1246 */
1354	{ 0x0000, 0x0000, 0x0000 }, /* R1247 */
1355	{ 0x0000, 0x0000, 0x0000 }, /* R1248 */
1356	{ 0x0000, 0x0000, 0x0000 }, /* R1249 */
1357	{ 0x0000, 0x0000, 0x0000 }, /* R1250 */
1358	{ 0x0000, 0x0000, 0x0000 }, /* R1251 */
1359	{ 0x0000, 0x0000, 0x0000 }, /* R1252 */
1360	{ 0x0000, 0x0000, 0x0000 }, /* R1253 */
1361	{ 0x0000, 0x0000, 0x0000 }, /* R1254 */
1362	{ 0x0000, 0x0000, 0x0000 }, /* R1255 */
1363	{ 0x0000, 0x0000, 0x0000 }, /* R1256 */
1364	{ 0x0000, 0x0000, 0x0000 }, /* R1257 */
1365	{ 0x0000, 0x0000, 0x0000 }, /* R1258 */
1366	{ 0x0000, 0x0000, 0x0000 }, /* R1259 */
1367	{ 0x0000, 0x0000, 0x0000 }, /* R1260 */
1368	{ 0x0000, 0x0000, 0x0000 }, /* R1261 */
1369	{ 0x0000, 0x0000, 0x0000 }, /* R1262 */
1370	{ 0x0000, 0x0000, 0x0000 }, /* R1263 */
1371	{ 0x0000, 0x0000, 0x0000 }, /* R1264 */
1372	{ 0x0000, 0x0000, 0x0000 }, /* R1265 */
1373	{ 0x0000, 0x0000, 0x0000 }, /* R1266 */
1374	{ 0x0000, 0x0000, 0x0000 }, /* R1267 */
1375	{ 0x0000, 0x0000, 0x0000 }, /* R1268 */
1376	{ 0x0000, 0x0000, 0x0000 }, /* R1269 */
1377	{ 0x0000, 0x0000, 0x0000 }, /* R1270 */
1378	{ 0x0000, 0x0000, 0x0000 }, /* R1271 */
1379	{ 0x0000, 0x0000, 0x0000 }, /* R1272 */
1380	{ 0x0000, 0x0000, 0x0000 }, /* R1273 */
1381	{ 0x0000, 0x0000, 0x0000 }, /* R1274 */
1382	{ 0x0000, 0x0000, 0x0000 }, /* R1275 */
1383	{ 0x0000, 0x0000, 0x0000 }, /* R1276 */
1384	{ 0x0000, 0x0000, 0x0000 }, /* R1277 */
1385	{ 0x0000, 0x0000, 0x0000 }, /* R1278 */
1386	{ 0x0000, 0x0000, 0x0000 }, /* R1279 */
1387	{ 0x00FF, 0x01FF, 0x0000 }, /* R1280  - AIF2 ADC Left Volume */
1388	{ 0x00FF, 0x01FF, 0x0000 }, /* R1281  - AIF2 ADC Right Volume */
1389	{ 0x00FF, 0x01FF, 0x0000 }, /* R1282  - AIF2 DAC Left Volume */
1390	{ 0x00FF, 0x01FF, 0x0000 }, /* R1283  - AIF2 DAC Right Volume */
1391	{ 0x0000, 0x0000, 0x0000 }, /* R1284 */
1392	{ 0x0000, 0x0000, 0x0000 }, /* R1285 */
1393	{ 0x0000, 0x0000, 0x0000 }, /* R1286 */
1394	{ 0x0000, 0x0000, 0x0000 }, /* R1287 */
1395	{ 0x0000, 0x0000, 0x0000 }, /* R1288 */
1396	{ 0x0000, 0x0000, 0x0000 }, /* R1289 */
1397	{ 0x0000, 0x0000, 0x0000 }, /* R1290 */
1398	{ 0x0000, 0x0000, 0x0000 }, /* R1291 */
1399	{ 0x0000, 0x0000, 0x0000 }, /* R1292 */
1400	{ 0x0000, 0x0000, 0x0000 }, /* R1293 */
1401	{ 0x0000, 0x0000, 0x0000 }, /* R1294 */
1402	{ 0x0000, 0x0000, 0x0000 }, /* R1295 */
1403	{ 0xF800, 0xF800, 0x0000 }, /* R1296  - AIF2 ADC Filters */
1404	{ 0x0000, 0x0000, 0x0000 }, /* R1297 */
1405	{ 0x0000, 0x0000, 0x0000 }, /* R1298 */
1406	{ 0x0000, 0x0000, 0x0000 }, /* R1299 */
1407	{ 0x0000, 0x0000, 0x0000 }, /* R1300 */
1408	{ 0x0000, 0x0000, 0x0000 }, /* R1301 */
1409	{ 0x0000, 0x0000, 0x0000 }, /* R1302 */
1410	{ 0x0000, 0x0000, 0x0000 }, /* R1303 */
1411	{ 0x0000, 0x0000, 0x0000 }, /* R1304 */
1412	{ 0x0000, 0x0000, 0x0000 }, /* R1305 */
1413	{ 0x0000, 0x0000, 0x0000 }, /* R1306 */
1414	{ 0x0000, 0x0000, 0x0000 }, /* R1307 */
1415	{ 0x0000, 0x0000, 0x0000 }, /* R1308 */
1416	{ 0x0000, 0x0000, 0x0000 }, /* R1309 */
1417	{ 0x0000, 0x0000, 0x0000 }, /* R1310 */
1418	{ 0x0000, 0x0000, 0x0000 }, /* R1311 */
1419	{ 0x02B6, 0x02B6, 0x0000 }, /* R1312  - AIF2 DAC Filters (1) */
1420	{ 0x3F00, 0x3F00, 0x0000 }, /* R1313  - AIF2 DAC Filters (2) */
1421	{ 0x0000, 0x0000, 0x0000 }, /* R1314 */
1422	{ 0x0000, 0x0000, 0x0000 }, /* R1315 */
1423	{ 0x0000, 0x0000, 0x0000 }, /* R1316 */
1424	{ 0x0000, 0x0000, 0x0000 }, /* R1317 */
1425	{ 0x0000, 0x0000, 0x0000 }, /* R1318 */
1426	{ 0x0000, 0x0000, 0x0000 }, /* R1319 */
1427	{ 0x0000, 0x0000, 0x0000 }, /* R1320 */
1428	{ 0x0000, 0x0000, 0x0000 }, /* R1321 */
1429	{ 0x0000, 0x0000, 0x0000 }, /* R1322 */
1430	{ 0x0000, 0x0000, 0x0000 }, /* R1323 */
1431	{ 0x0000, 0x0000, 0x0000 }, /* R1324 */
1432	{ 0x0000, 0x0000, 0x0000 }, /* R1325 */
1433	{ 0x0000, 0x0000, 0x0000 }, /* R1326 */
1434	{ 0x0000, 0x0000, 0x0000 }, /* R1327 */
1435	{ 0x0000, 0x0000, 0x0000 }, /* R1328 */
1436	{ 0x0000, 0x0000, 0x0000 }, /* R1329 */
1437	{ 0x0000, 0x0000, 0x0000 }, /* R1330 */
1438	{ 0x0000, 0x0000, 0x0000 }, /* R1331 */
1439	{ 0x0000, 0x0000, 0x0000 }, /* R1332 */
1440	{ 0x0000, 0x0000, 0x0000 }, /* R1333 */
1441	{ 0x0000, 0x0000, 0x0000 }, /* R1334 */
1442	{ 0x0000, 0x0000, 0x0000 }, /* R1335 */
1443	{ 0x0000, 0x0000, 0x0000 }, /* R1336 */
1444	{ 0x0000, 0x0000, 0x0000 }, /* R1337 */
1445	{ 0x0000, 0x0000, 0x0000 }, /* R1338 */
1446	{ 0x0000, 0x0000, 0x0000 }, /* R1339 */
1447	{ 0x0000, 0x0000, 0x0000 }, /* R1340 */
1448	{ 0x0000, 0x0000, 0x0000 }, /* R1341 */
1449	{ 0x0000, 0x0000, 0x0000 }, /* R1342 */
1450	{ 0x0000, 0x0000, 0x0000 }, /* R1343 */
1451	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1344  - AIF2 DRC (1) */
1452	{ 0x1FFF, 0x1FFF, 0x0000 }, /* R1345  - AIF2 DRC (2) */
1453	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1346  - AIF2 DRC (3) */
1454	{ 0x07FF, 0x07FF, 0x0000 }, /* R1347  - AIF2 DRC (4) */
1455	{ 0x03FF, 0x03FF, 0x0000 }, /* R1348  - AIF2 DRC (5) */
1456	{ 0x0000, 0x0000, 0x0000 }, /* R1349 */
1457	{ 0x0000, 0x0000, 0x0000 }, /* R1350 */
1458	{ 0x0000, 0x0000, 0x0000 }, /* R1351 */
1459	{ 0x0000, 0x0000, 0x0000 }, /* R1352 */
1460	{ 0x0000, 0x0000, 0x0000 }, /* R1353 */
1461	{ 0x0000, 0x0000, 0x0000 }, /* R1354 */
1462	{ 0x0000, 0x0000, 0x0000 }, /* R1355 */
1463	{ 0x0000, 0x0000, 0x0000 }, /* R1356 */
1464	{ 0x0000, 0x0000, 0x0000 }, /* R1357 */
1465	{ 0x0000, 0x0000, 0x0000 }, /* R1358 */
1466	{ 0x0000, 0x0000, 0x0000 }, /* R1359 */
1467	{ 0x0000, 0x0000, 0x0000 }, /* R1360 */
1468	{ 0x0000, 0x0000, 0x0000 }, /* R1361 */
1469	{ 0x0000, 0x0000, 0x0000 }, /* R1362 */
1470	{ 0x0000, 0x0000, 0x0000 }, /* R1363 */
1471	{ 0x0000, 0x0000, 0x0000 }, /* R1364 */
1472	{ 0x0000, 0x0000, 0x0000 }, /* R1365 */
1473	{ 0x0000, 0x0000, 0x0000 }, /* R1366 */
1474	{ 0x0000, 0x0000, 0x0000 }, /* R1367 */
1475	{ 0x0000, 0x0000, 0x0000 }, /* R1368 */
1476	{ 0x0000, 0x0000, 0x0000 }, /* R1369 */
1477	{ 0x0000, 0x0000, 0x0000 }, /* R1370 */
1478	{ 0x0000, 0x0000, 0x0000 }, /* R1371 */
1479	{ 0x0000, 0x0000, 0x0000 }, /* R1372 */
1480	{ 0x0000, 0x0000, 0x0000 }, /* R1373 */
1481	{ 0x0000, 0x0000, 0x0000 }, /* R1374 */
1482	{ 0x0000, 0x0000, 0x0000 }, /* R1375 */
1483	{ 0x0000, 0x0000, 0x0000 }, /* R1376 */
1484	{ 0x0000, 0x0000, 0x0000 }, /* R1377 */
1485	{ 0x0000, 0x0000, 0x0000 }, /* R1378 */
1486	{ 0x0000, 0x0000, 0x0000 }, /* R1379 */
1487	{ 0x0000, 0x0000, 0x0000 }, /* R1380 */
1488	{ 0x0000, 0x0000, 0x0000 }, /* R1381 */
1489	{ 0x0000, 0x0000, 0x0000 }, /* R1382 */
1490	{ 0x0000, 0x0000, 0x0000 }, /* R1383 */
1491	{ 0x0000, 0x0000, 0x0000 }, /* R1384 */
1492	{ 0x0000, 0x0000, 0x0000 }, /* R1385 */
1493	{ 0x0000, 0x0000, 0x0000 }, /* R1386 */
1494	{ 0x0000, 0x0000, 0x0000 }, /* R1387 */
1495	{ 0x0000, 0x0000, 0x0000 }, /* R1388 */
1496	{ 0x0000, 0x0000, 0x0000 }, /* R1389 */
1497	{ 0x0000, 0x0000, 0x0000 }, /* R1390 */
1498	{ 0x0000, 0x0000, 0x0000 }, /* R1391 */
1499	{ 0x0000, 0x0000, 0x0000 }, /* R1392 */
1500	{ 0x0000, 0x0000, 0x0000 }, /* R1393 */
1501	{ 0x0000, 0x0000, 0x0000 }, /* R1394 */
1502	{ 0x0000, 0x0000, 0x0000 }, /* R1395 */
1503	{ 0x0000, 0x0000, 0x0000 }, /* R1396 */
1504	{ 0x0000, 0x0000, 0x0000 }, /* R1397 */
1505	{ 0x0000, 0x0000, 0x0000 }, /* R1398 */
1506	{ 0x0000, 0x0000, 0x0000 }, /* R1399 */
1507	{ 0x0000, 0x0000, 0x0000 }, /* R1400 */
1508	{ 0x0000, 0x0000, 0x0000 }, /* R1401 */
1509	{ 0x0000, 0x0000, 0x0000 }, /* R1402 */
1510	{ 0x0000, 0x0000, 0x0000 }, /* R1403 */
1511	{ 0x0000, 0x0000, 0x0000 }, /* R1404 */
1512	{ 0x0000, 0x0000, 0x0000 }, /* R1405 */
1513	{ 0x0000, 0x0000, 0x0000 }, /* R1406 */
1514	{ 0x0000, 0x0000, 0x0000 }, /* R1407 */
1515	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1408  - AIF2 EQ Gains (1) */
1516	{ 0xFFC0, 0xFFC0, 0x0000 }, /* R1409  - AIF2 EQ Gains (2) */
1517	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1410  - AIF2 EQ Band 1 A */
1518	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1411  - AIF2 EQ Band 1 B */
1519	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1412  - AIF2 EQ Band 1 PG */
1520	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1413  - AIF2 EQ Band 2 A */
1521	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1414  - AIF2 EQ Band 2 B */
1522	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1415  - AIF2 EQ Band 2 C */
1523	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1416  - AIF2 EQ Band 2 PG */
1524	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1417  - AIF2 EQ Band 3 A */
1525	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1418  - AIF2 EQ Band 3 B */
1526	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1419  - AIF2 EQ Band 3 C */
1527	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1420  - AIF2 EQ Band 3 PG */
1528	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1421  - AIF2 EQ Band 4 A */
1529	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1422  - AIF2 EQ Band 4 B */
1530	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1423  - AIF2 EQ Band 4 C */
1531	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1424  - AIF2 EQ Band 4 PG */
1532	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1425  - AIF2 EQ Band 5 A */
1533	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1426  - AIF2 EQ Band 5 B */
1534	{ 0xFFFF, 0xFFFF, 0x0000 }, /* R1427  - AIF2 EQ Band 5 PG */
1535	{ 0x0000, 0x0000, 0x0000 }, /* R1428 */
1536	{ 0x0000, 0x0000, 0x0000 }, /* R1429 */
1537	{ 0x0000, 0x0000, 0x0000 }, /* R1430 */
1538	{ 0x0000, 0x0000, 0x0000 }, /* R1431 */
1539	{ 0x0000, 0x0000, 0x0000 }, /* R1432 */
1540	{ 0x0000, 0x0000, 0x0000 }, /* R1433 */
1541	{ 0x0000, 0x0000, 0x0000 }, /* R1434 */
1542	{ 0x0000, 0x0000, 0x0000 }, /* R1435 */
1543	{ 0x0000, 0x0000, 0x0000 }, /* R1436 */
1544	{ 0x0000, 0x0000, 0x0000 }, /* R1437 */
1545	{ 0x0000, 0x0000, 0x0000 }, /* R1438 */
1546	{ 0x0000, 0x0000, 0x0000 }, /* R1439 */
1547	{ 0x0000, 0x0000, 0x0000 }, /* R1440 */
1548	{ 0x0000, 0x0000, 0x0000 }, /* R1441 */
1549	{ 0x0000, 0x0000, 0x0000 }, /* R1442 */
1550	{ 0x0000, 0x0000, 0x0000 }, /* R1443 */
1551	{ 0x0000, 0x0000, 0x0000 }, /* R1444 */
1552	{ 0x0000, 0x0000, 0x0000 }, /* R1445 */
1553	{ 0x0000, 0x0000, 0x0000 }, /* R1446 */
1554	{ 0x0000, 0x0000, 0x0000 }, /* R1447 */
1555	{ 0x0000, 0x0000, 0x0000 }, /* R1448 */
1556	{ 0x0000, 0x0000, 0x0000 }, /* R1449 */
1557	{ 0x0000, 0x0000, 0x0000 }, /* R1450 */
1558	{ 0x0000, 0x0000, 0x0000 }, /* R1451 */
1559	{ 0x0000, 0x0000, 0x0000 }, /* R1452 */
1560	{ 0x0000, 0x0000, 0x0000 }, /* R1453 */
1561	{ 0x0000, 0x0000, 0x0000 }, /* R1454 */
1562	{ 0x0000, 0x0000, 0x0000 }, /* R1455 */
1563	{ 0x0000, 0x0000, 0x0000 }, /* R1456 */
1564	{ 0x0000, 0x0000, 0x0000 }, /* R1457 */
1565	{ 0x0000, 0x0000, 0x0000 }, /* R1458 */
1566	{ 0x0000, 0x0000, 0x0000 }, /* R1459 */
1567	{ 0x0000, 0x0000, 0x0000 }, /* R1460 */
1568	{ 0x0000, 0x0000, 0x0000 }, /* R1461 */
1569	{ 0x0000, 0x0000, 0x0000 }, /* R1462 */
1570	{ 0x0000, 0x0000, 0x0000 }, /* R1463 */
1571	{ 0x0000, 0x0000, 0x0000 }, /* R1464 */
1572	{ 0x0000, 0x0000, 0x0000 }, /* R1465 */
1573	{ 0x0000, 0x0000, 0x0000 }, /* R1466 */
1574	{ 0x0000, 0x0000, 0x0000 }, /* R1467 */
1575	{ 0x0000, 0x0000, 0x0000 }, /* R1468 */
1576	{ 0x0000, 0x0000, 0x0000 }, /* R1469 */
1577	{ 0x0000, 0x0000, 0x0000 }, /* R1470 */
1578	{ 0x0000, 0x0000, 0x0000 }, /* R1471 */
1579	{ 0x0000, 0x0000, 0x0000 }, /* R1472 */
1580	{ 0x0000, 0x0000, 0x0000 }, /* R1473 */
1581	{ 0x0000, 0x0000, 0x0000 }, /* R1474 */
1582	{ 0x0000, 0x0000, 0x0000 }, /* R1475 */
1583	{ 0x0000, 0x0000, 0x0000 }, /* R1476 */
1584	{ 0x0000, 0x0000, 0x0000 }, /* R1477 */
1585	{ 0x0000, 0x0000, 0x0000 }, /* R1478 */
1586	{ 0x0000, 0x0000, 0x0000 }, /* R1479 */
1587	{ 0x0000, 0x0000, 0x0000 }, /* R1480 */
1588	{ 0x0000, 0x0000, 0x0000 }, /* R1481 */
1589	{ 0x0000, 0x0000, 0x0000 }, /* R1482 */
1590	{ 0x0000, 0x0000, 0x0000 }, /* R1483 */
1591	{ 0x0000, 0x0000, 0x0000 }, /* R1484 */
1592	{ 0x0000, 0x0000, 0x0000 }, /* R1485 */
1593	{ 0x0000, 0x0000, 0x0000 }, /* R1486 */
1594	{ 0x0000, 0x0000, 0x0000 }, /* R1487 */
1595	{ 0x0000, 0x0000, 0x0000 }, /* R1488 */
1596	{ 0x0000, 0x0000, 0x0000 }, /* R1489 */
1597	{ 0x0000, 0x0000, 0x0000 }, /* R1490 */
1598	{ 0x0000, 0x0000, 0x0000 }, /* R1491 */
1599	{ 0x0000, 0x0000, 0x0000 }, /* R1492 */
1600	{ 0x0000, 0x0000, 0x0000 }, /* R1493 */
1601	{ 0x0000, 0x0000, 0x0000 }, /* R1494 */
1602	{ 0x0000, 0x0000, 0x0000 }, /* R1495 */
1603	{ 0x0000, 0x0000, 0x0000 }, /* R1496 */
1604	{ 0x0000, 0x0000, 0x0000 }, /* R1497 */
1605	{ 0x0000, 0x0000, 0x0000 }, /* R1498 */
1606	{ 0x0000, 0x0000, 0x0000 }, /* R1499 */
1607	{ 0x0000, 0x0000, 0x0000 }, /* R1500 */
1608	{ 0x0000, 0x0000, 0x0000 }, /* R1501 */
1609	{ 0x0000, 0x0000, 0x0000 }, /* R1502 */
1610	{ 0x0000, 0x0000, 0x0000 }, /* R1503 */
1611	{ 0x0000, 0x0000, 0x0000 }, /* R1504 */
1612	{ 0x0000, 0x0000, 0x0000 }, /* R1505 */
1613	{ 0x0000, 0x0000, 0x0000 }, /* R1506 */
1614	{ 0x0000, 0x0000, 0x0000 }, /* R1507 */
1615	{ 0x0000, 0x0000, 0x0000 }, /* R1508 */
1616	{ 0x0000, 0x0000, 0x0000 }, /* R1509 */
1617	{ 0x0000, 0x0000, 0x0000 }, /* R1510 */
1618	{ 0x0000, 0x0000, 0x0000 }, /* R1511 */
1619	{ 0x0000, 0x0000, 0x0000 }, /* R1512 */
1620	{ 0x0000, 0x0000, 0x0000 }, /* R1513 */
1621	{ 0x0000, 0x0000, 0x0000 }, /* R1514 */
1622	{ 0x0000, 0x0000, 0x0000 }, /* R1515 */
1623	{ 0x0000, 0x0000, 0x0000 }, /* R1516 */
1624	{ 0x0000, 0x0000, 0x0000 }, /* R1517 */
1625	{ 0x0000, 0x0000, 0x0000 }, /* R1518 */
1626	{ 0x0000, 0x0000, 0x0000 }, /* R1519 */
1627	{ 0x0000, 0x0000, 0x0000 }, /* R1520 */
1628	{ 0x0000, 0x0000, 0x0000 }, /* R1521 */
1629	{ 0x0000, 0x0000, 0x0000 }, /* R1522 */
1630	{ 0x0000, 0x0000, 0x0000 }, /* R1523 */
1631	{ 0x0000, 0x0000, 0x0000 }, /* R1524 */
1632	{ 0x0000, 0x0000, 0x0000 }, /* R1525 */
1633	{ 0x0000, 0x0000, 0x0000 }, /* R1526 */
1634	{ 0x0000, 0x0000, 0x0000 }, /* R1527 */
1635	{ 0x0000, 0x0000, 0x0000 }, /* R1528 */
1636	{ 0x0000, 0x0000, 0x0000 }, /* R1529 */
1637	{ 0x0000, 0x0000, 0x0000 }, /* R1530 */
1638	{ 0x0000, 0x0000, 0x0000 }, /* R1531 */
1639	{ 0x0000, 0x0000, 0x0000 }, /* R1532 */
1640	{ 0x0000, 0x0000, 0x0000 }, /* R1533 */
1641	{ 0x0000, 0x0000, 0x0000 }, /* R1534 */
1642	{ 0x0000, 0x0000, 0x0000 }, /* R1535 */
1643	{ 0x01EF, 0x01EF, 0x0000 }, /* R1536  - DAC1 Mixer Volumes */
1644	{ 0x0037, 0x0037, 0x0000 }, /* R1537  - DAC1 Left Mixer Routing */
1645	{ 0x0037, 0x0037, 0x0000 }, /* R1538  - DAC1 Right Mixer Routing */
1646	{ 0x01EF, 0x01EF, 0x0000 }, /* R1539  - DAC2 Mixer Volumes */
1647	{ 0x0037, 0x0037, 0x0000 }, /* R1540  - DAC2 Left Mixer Routing */
1648	{ 0x0037, 0x0037, 0x0000 }, /* R1541  - DAC2 Right Mixer Routing */
1649	{ 0x0003, 0x0003, 0x0000 }, /* R1542  - AIF1 ADC1 Left Mixer Routing */
1650	{ 0x0003, 0x0003, 0x0000 }, /* R1543  - AIF1 ADC1 Right Mixer Routing */
1651	{ 0x0003, 0x0003, 0x0000 }, /* R1544  - AIF1 ADC2 Left Mixer Routing */
1652	{ 0x0003, 0x0003, 0x0000 }, /* R1545  - AIF1 ADC2 Right mixer Routing */
1653	{ 0x0000, 0x0000, 0x0000 }, /* R1546 */
1654	{ 0x0000, 0x0000, 0x0000 }, /* R1547 */
1655	{ 0x0000, 0x0000, 0x0000 }, /* R1548 */
1656	{ 0x0000, 0x0000, 0x0000 }, /* R1549 */
1657	{ 0x0000, 0x0000, 0x0000 }, /* R1550 */
1658	{ 0x0000, 0x0000, 0x0000 }, /* R1551 */
1659	{ 0x02FF, 0x03FF, 0x0000 }, /* R1552  - DAC1 Left Volume */
1660	{ 0x02FF, 0x03FF, 0x0000 }, /* R1553  - DAC1 Right Volume */
1661	{ 0x02FF, 0x03FF, 0x0000 }, /* R1554  - DAC2 Left Volume */
1662	{ 0x02FF, 0x03FF, 0x0000 }, /* R1555  - DAC2 Right Volume */
1663	{ 0x0003, 0x0003, 0x0000 }, /* R1556  - DAC Softmute */
1664	{ 0x0000, 0x0000, 0x0000 }, /* R1557 */
1665	{ 0x0000, 0x0000, 0x0000 }, /* R1558 */
1666	{ 0x0000, 0x0000, 0x0000 }, /* R1559 */
1667	{ 0x0000, 0x0000, 0x0000 }, /* R1560 */
1668	{ 0x0000, 0x0000, 0x0000 }, /* R1561 */
1669	{ 0x0000, 0x0000, 0x0000 }, /* R1562 */
1670	{ 0x0000, 0x0000, 0x0000 }, /* R1563 */
1671	{ 0x0000, 0x0000, 0x0000 }, /* R1564 */
1672	{ 0x0000, 0x0000, 0x0000 }, /* R1565 */
1673	{ 0x0000, 0x0000, 0x0000 }, /* R1566 */
1674	{ 0x0000, 0x0000, 0x0000 }, /* R1567 */
1675	{ 0x0003, 0x0003, 0x0000 }, /* R1568  - Oversampling */
1676	{ 0x03C3, 0x03C3, 0x0000 }, /* R1569  - Sidetone */
1677};
1678
1679static int wm8994_readable(unsigned int reg)
1680{
1681	switch (reg) {
1682	case WM8994_GPIO_1:
1683	case WM8994_GPIO_2:
1684	case WM8994_GPIO_3:
1685	case WM8994_GPIO_4:
1686	case WM8994_GPIO_5:
1687	case WM8994_GPIO_6:
1688	case WM8994_GPIO_7:
1689	case WM8994_GPIO_8:
1690	case WM8994_GPIO_9:
1691	case WM8994_GPIO_10:
1692	case WM8994_GPIO_11:
1693	case WM8994_INTERRUPT_STATUS_1:
1694	case WM8994_INTERRUPT_STATUS_2:
1695	case WM8994_INTERRUPT_RAW_STATUS_2:
1696		return 1;
1697	default:
1698		break;
1699	}
1700
1701	if (reg >= ARRAY_SIZE(access_masks))
1702		return 0;
1703	return access_masks[reg].readable != 0;
1704}
1705
1706static int wm8994_volatile(unsigned int reg)
1707{
1708	if (reg >= WM8994_REG_CACHE_SIZE)
1709		return 1;
1710
1711	switch (reg) {
1712	case WM8994_SOFTWARE_RESET:
1713	case WM8994_CHIP_REVISION:
1714	case WM8994_DC_SERVO_1:
1715	case WM8994_DC_SERVO_READBACK:
1716	case WM8994_RATE_STATUS:
1717	case WM8994_LDO_1:
1718	case WM8994_LDO_2:
1719		return 1;
1720	default:
1721		return 0;
1722	}
1723}
1724
1725static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
1726	unsigned int value)
1727{
1728	struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1729
1730	BUG_ON(reg > WM8994_MAX_REGISTER);
1731
1732	if (!wm8994_volatile(reg))
1733		wm8994->reg_cache[reg] = value;
1734
1735	dev_dbg(codec->dev, "0x%x = 0x%x\n", reg, value);
1736
1737	return wm8994_reg_write(codec->control_data, reg, value);
1738}
1739
1740static unsigned int wm8994_read(struct snd_soc_codec *codec,
1741				unsigned int reg)
1742{
1743	u16 *reg_cache = codec->reg_cache;
1744
1745	BUG_ON(reg > WM8994_MAX_REGISTER);
1746
1747	if (wm8994_volatile(reg))
1748		return wm8994_reg_read(codec->control_data, reg);
1749	else
1750		return reg_cache[reg];
1751}
1752
1753static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
1754{
1755	struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1756	int rate;
1757	int reg1 = 0;
1758	int offset;
1759
1760	if (aif)
1761		offset = 4;
1762	else
1763		offset = 0;
1764
1765	switch (wm8994->sysclk[aif]) {
1766	case WM8994_SYSCLK_MCLK1:
1767		rate = wm8994->mclk[0];
1768		break;
1769
1770	case WM8994_SYSCLK_MCLK2:
1771		reg1 |= 0x8;
1772		rate = wm8994->mclk[1];
1773		break;
1774
1775	case WM8994_SYSCLK_FLL1:
1776		reg1 |= 0x10;
1777		rate = wm8994->fll[0].out;
1778		break;
1779
1780	case WM8994_SYSCLK_FLL2:
1781		reg1 |= 0x18;
1782		rate = wm8994->fll[1].out;
1783		break;
1784
1785	default:
1786		return -EINVAL;
1787	}
1788
1789	if (rate >= 13500000) {
1790		rate /= 2;
1791		reg1 |= WM8994_AIF1CLK_DIV;
1792
1793		dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
1794			aif + 1, rate);
1795	}
1796
1797	if (rate && rate < 3000000)
1798		dev_warn(codec->dev, "AIF%dCLK is %dHz, should be >=3MHz for optimal performance\n",
1799			 aif + 1, rate);
1800
1801	wm8994->aifclk[aif] = rate;
1802
1803	snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
1804			    WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
1805			    reg1);
1806
1807	return 0;
1808}
1809
1810static int configure_clock(struct snd_soc_codec *codec)
1811{
1812	struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1813	int old, new;
1814
1815	/* Bring up the AIF clocks first */
1816	configure_aif_clock(codec, 0);
1817	configure_aif_clock(codec, 1);
1818
1819	/* Then switch CLK_SYS over to the higher of them; a change
1820	 * can only happen as a result of a clocking change which can
1821	 * only be made outside of DAPM so we can safely redo the
1822	 * clocking.
1823	 */
1824
1825	/* If they're equal it doesn't matter which is used */
1826	if (wm8994->aifclk[0] == wm8994->aifclk[1])
1827		return 0;
1828
1829	if (wm8994->aifclk[0] < wm8994->aifclk[1])
1830		new = WM8994_SYSCLK_SRC;
1831	else
1832		new = 0;
1833
1834	old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
1835
1836	/* If there's no change then we're done. */
1837	if (old == new)
1838		return 0;
1839
1840	snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
1841
1842	snd_soc_dapm_sync(codec);
1843
1844	return 0;
1845}
1846
1847static int check_clk_sys(struct snd_soc_dapm_widget *source,
1848			 struct snd_soc_dapm_widget *sink)
1849{
1850	int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
1851	const char *clk;
1852
1853	/* Check what we're currently using for CLK_SYS */
1854	if (reg & WM8994_SYSCLK_SRC)
1855		clk = "AIF2CLK";
1856	else
1857		clk = "AIF1CLK";
1858
1859	return strcmp(source->name, clk) == 0;
1860}
1861
1862static const char *sidetone_hpf_text[] = {
1863	"2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
1864};
1865
1866static const struct soc_enum sidetone_hpf =
1867	SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
1868
1869static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
1870static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
1871static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
1872static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
1873static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
1874
1875#define WM8994_DRC_SWITCH(xname, reg, shift) \
1876{	.iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1877	.info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
1878	.put = wm8994_put_drc_sw, \
1879	.private_value =  SOC_SINGLE_VALUE(reg, shift, 1, 0) }
1880
1881static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
1882			     struct snd_ctl_elem_value *ucontrol)
1883{
1884	struct soc_mixer_control *mc =
1885		(struct soc_mixer_control *)kcontrol->private_value;
1886	struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
1887	int mask, ret;
1888
1889	/* Can't enable both ADC and DAC paths simultaneously */
1890	if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
1891		mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
1892			WM8994_AIF1ADC1R_DRC_ENA_MASK;
1893	else
1894		mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
1895
1896	ret = snd_soc_read(codec, mc->reg);
1897	if (ret < 0)
1898		return ret;
1899	if (ret & mask)
1900		return -EINVAL;
1901
1902	return snd_soc_put_volsw(kcontrol, ucontrol);
1903}
1904
1905
1906
1907static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
1908{
1909	struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1910	struct wm8994_pdata *pdata = wm8994->pdata;
1911	int base = wm8994_drc_base[drc];
1912	int cfg = wm8994->drc_cfg[drc];
1913	int save, i;
1914
1915	/* Save any enables; the configuration should clear them. */
1916	save = snd_soc_read(codec, base);
1917	save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
1918		WM8994_AIF1ADC1R_DRC_ENA;
1919
1920	for (i = 0; i < WM8994_DRC_REGS; i++)
1921		snd_soc_update_bits(codec, base + i, 0xffff,
1922				    pdata->drc_cfgs[cfg].regs[i]);
1923
1924	snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
1925			     WM8994_AIF1ADC1L_DRC_ENA |
1926			     WM8994_AIF1ADC1R_DRC_ENA, save);
1927}
1928
1929/* Icky as hell but saves code duplication */
1930static int wm8994_get_drc(const char *name)
1931{
1932	if (strcmp(name, "AIF1DRC1 Mode") == 0)
1933		return 0;
1934	if (strcmp(name, "AIF1DRC2 Mode") == 0)
1935		return 1;
1936	if (strcmp(name, "AIF2DRC Mode") == 0)
1937		return 2;
1938	return -EINVAL;
1939}
1940
1941static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
1942			       struct snd_ctl_elem_value *ucontrol)
1943{
1944	struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
1945	struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1946	struct wm8994_pdata *pdata = wm8994->pdata;
1947	int drc = wm8994_get_drc(kcontrol->id.name);
1948	int value = ucontrol->value.integer.value[0];
1949
1950	if (drc < 0)
1951		return drc;
1952
1953	if (value >= pdata->num_drc_cfgs)
1954		return -EINVAL;
1955
1956	wm8994->drc_cfg[drc] = value;
1957
1958	wm8994_set_drc(codec, drc);
1959
1960	return 0;
1961}
1962
1963static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
1964			       struct snd_ctl_elem_value *ucontrol)
1965{
1966	struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
1967	struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1968	int drc = wm8994_get_drc(kcontrol->id.name);
1969
1970	ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
1971
1972	return 0;
1973}
1974
1975static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
1976{
1977	struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1978	struct wm8994_pdata *pdata = wm8994->pdata;
1979	int base = wm8994_retune_mobile_base[block];
1980	int iface, best, best_val, save, i, cfg;
1981
1982	if (!pdata || !wm8994->num_retune_mobile_texts)
1983		return;
1984
1985	switch (block) {
1986	case 0:
1987	case 1:
1988		iface = 0;
1989		break;
1990	case 2:
1991		iface = 1;
1992		break;
1993	default:
1994		return;
1995	}
1996
1997	/* Find the version of the currently selected configuration
1998	 * with the nearest sample rate. */
1999	cfg = wm8994->retune_mobile_cfg[block];
2000	best = 0;
2001	best_val = INT_MAX;
2002	for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2003		if (strcmp(pdata->retune_mobile_cfgs[i].name,
2004			   wm8994->retune_mobile_texts[cfg]) == 0 &&
2005		    abs(pdata->retune_mobile_cfgs[i].rate
2006			- wm8994->dac_rates[iface]) < best_val) {
2007			best = i;
2008			best_val = abs(pdata->retune_mobile_cfgs[i].rate
2009				       - wm8994->dac_rates[iface]);
2010		}
2011	}
2012
2013	dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
2014		block,
2015		pdata->retune_mobile_cfgs[best].name,
2016		pdata->retune_mobile_cfgs[best].rate,
2017		wm8994->dac_rates[iface]);
2018
2019	/* The EQ will be disabled while reconfiguring it, remember the
2020	 * current configuration.
2021	 */
2022	save = snd_soc_read(codec, base);
2023	save &= WM8994_AIF1DAC1_EQ_ENA;
2024
2025	for (i = 0; i < WM8994_EQ_REGS; i++)
2026		snd_soc_update_bits(codec, base + i, 0xffff,
2027				pdata->retune_mobile_cfgs[best].regs[i]);
2028
2029	snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
2030}
2031
2032/* Icky as hell but saves code duplication */
2033static int wm8994_get_retune_mobile_block(const char *name)
2034{
2035	if (strcmp(name, "AIF1.1 EQ Mode") == 0)
2036		return 0;
2037	if (strcmp(name, "AIF1.2 EQ Mode") == 0)
2038		return 1;
2039	if (strcmp(name, "AIF2 EQ Mode") == 0)
2040		return 2;
2041	return -EINVAL;
2042}
2043
2044static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
2045					 struct snd_ctl_elem_value *ucontrol)
2046{
2047	struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
2048	struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2049	struct wm8994_pdata *pdata = wm8994->pdata;
2050	int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
2051	int value = ucontrol->value.integer.value[0];
2052
2053	if (block < 0)
2054		return block;
2055
2056	if (value >= pdata->num_retune_mobile_cfgs)
2057		return -EINVAL;
2058
2059	wm8994->retune_mobile_cfg[block] = value;
2060
2061	wm8994_set_retune_mobile(codec, block);
2062
2063	return 0;
2064}
2065
2066static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
2067					 struct snd_ctl_elem_value *ucontrol)
2068{
2069	struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
2070	struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2071	int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
2072
2073	ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
2074
2075	return 0;
2076}
2077
2078static const struct snd_kcontrol_new wm8994_snd_controls[] = {
2079SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
2080		 WM8994_AIF1_ADC1_RIGHT_VOLUME,
2081		 1, 119, 0, digital_tlv),
2082SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
2083		 WM8994_AIF1_ADC2_RIGHT_VOLUME,
2084		 1, 119, 0, digital_tlv),
2085SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
2086		 WM8994_AIF2_ADC_RIGHT_VOLUME,
2087		 1, 119, 0, digital_tlv),
2088
2089SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
2090		 WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
2091SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
2092		 WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
2093SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
2094		 WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
2095
2096SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
2097SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
2098
2099SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
2100SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
2101SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
2102
2103WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
2104WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
2105WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
2106
2107WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
2108WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
2109WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
2110
2111WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
2112WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
2113WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
2114
2115SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
2116	       5, 12, 0, st_tlv),
2117SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
2118	       0, 12, 0, st_tlv),
2119SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
2120	       5, 12, 0, st_tlv),
2121SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
2122	       0, 12, 0, st_tlv),
2123SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
2124SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
2125
2126SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
2127		 WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
2128SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
2129	     WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
2130
2131SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
2132		 WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
2133SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
2134	     WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
2135
2136SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
2137	       6, 1, 1, wm_hubs_spkmix_tlv),
2138SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
2139	       2, 1, 1, wm_hubs_spkmix_tlv),
2140
2141SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
2142	       6, 1, 1, wm_hubs_spkmix_tlv),
2143SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
2144	       2, 1, 1, wm_hubs_spkmix_tlv),
2145
2146SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
2147	       10, 15, 0, wm8994_3d_tlv),
2148SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
2149	   8, 1, 0),
2150SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
2151	       10, 15, 0, wm8994_3d_tlv),
2152SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
2153	   8, 1, 0),
2154SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
2155	       10, 15, 0, wm8994_3d_tlv),
2156SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
2157	   8, 1, 0),
2158};
2159
2160static const struct snd_kcontrol_new wm8994_eq_controls[] = {
2161SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
2162	       eq_tlv),
2163SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
2164	       eq_tlv),
2165SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
2166	       eq_tlv),
2167SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
2168	       eq_tlv),
2169SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
2170	       eq_tlv),
2171
2172SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
2173	       eq_tlv),
2174SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
2175	       eq_tlv),
2176SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
2177	       eq_tlv),
2178SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
2179	       eq_tlv),
2180SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
2181	       eq_tlv),
2182
2183SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
2184	       eq_tlv),
2185SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
2186	       eq_tlv),
2187SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
2188	       eq_tlv),
2189SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
2190	       eq_tlv),
2191SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
2192	       eq_tlv),
2193};
2194
2195static int clk_sys_event(struct snd_soc_dapm_widget *w,
2196			 struct snd_kcontrol *kcontrol, int event)
2197{
2198	struct snd_soc_codec *codec = w->codec;
2199
2200	switch (event) {
2201	case SND_SOC_DAPM_PRE_PMU:
2202		return configure_clock(codec);
2203
2204	case SND_SOC_DAPM_POST_PMD:
2205		configure_clock(codec);
2206		break;
2207	}
2208
2209	return 0;
2210}
2211
2212static void wm8994_update_class_w(struct snd_soc_codec *codec)
2213{
2214	int enable = 1;
2215	int source = 0;  /* GCC flow analysis can't track enable */
2216	int reg, reg_r;
2217
2218	/* Only support direct DAC->headphone paths */
2219	reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
2220	if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
2221		dev_vdbg(codec->dev, "HPL connected to output mixer\n");
2222		enable = 0;
2223	}
2224
2225	reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
2226	if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
2227		dev_vdbg(codec->dev, "HPR connected to output mixer\n");
2228		enable = 0;
2229	}
2230
2231	/* We also need the same setting for L/R and only one path */
2232	reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
2233	switch (reg) {
2234	case WM8994_AIF2DACL_TO_DAC1L:
2235		dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
2236		source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
2237		break;
2238	case WM8994_AIF1DAC2L_TO_DAC1L:
2239		dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
2240		source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
2241		break;
2242	case WM8994_AIF1DAC1L_TO_DAC1L:
2243		dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
2244		source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
2245		break;
2246	default:
2247		dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
2248		enable = 0;
2249		break;
2250	}
2251
2252	reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
2253	if (reg_r != reg) {
2254		dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
2255		enable = 0;
2256	}
2257
2258	if (enable) {
2259		dev_dbg(codec->dev, "Class W enabled\n");
2260		snd_soc_update_bits(codec, WM8994_CLASS_W_1,
2261				    WM8994_CP_DYN_PWR |
2262				    WM8994_CP_DYN_SRC_SEL_MASK,
2263				    source | WM8994_CP_DYN_PWR);
2264
2265	} else {
2266		dev_dbg(codec->dev, "Class W disabled\n");
2267		snd_soc_update_bits(codec, WM8994_CLASS_W_1,
2268				    WM8994_CP_DYN_PWR, 0);
2269	}
2270}
2271
2272static const char *hp_mux_text[] = {
2273	"Mixer",
2274	"DAC",
2275};
2276
2277#define WM8994_HP_ENUM(xname, xenum) \
2278{	.iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
2279	.info = snd_soc_info_enum_double, \
2280 	.get = snd_soc_dapm_get_enum_double, \
2281 	.put = wm8994_put_hp_enum, \
2282  	.private_value = (unsigned long)&xenum }
2283
2284static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
2285			      struct snd_ctl_elem_value *ucontrol)
2286{
2287	struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
2288	struct snd_soc_codec *codec = w->codec;
2289	int ret;
2290
2291	ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
2292
2293	wm8994_update_class_w(codec);
2294
2295	return ret;
2296}
2297
2298static const struct soc_enum hpl_enum =
2299	SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
2300
2301static const struct snd_kcontrol_new hpl_mux =
2302	WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
2303
2304static const struct soc_enum hpr_enum =
2305	SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
2306
2307static const struct snd_kcontrol_new hpr_mux =
2308	WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
2309
2310static const char *adc_mux_text[] = {
2311	"ADC",
2312	"DMIC",
2313};
2314
2315static const struct soc_enum adc_enum =
2316	SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
2317
2318static const struct snd_kcontrol_new adcl_mux =
2319	SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
2320
2321static const struct snd_kcontrol_new adcr_mux =
2322	SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
2323
2324static const struct snd_kcontrol_new left_speaker_mixer[] = {
2325SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
2326SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
2327SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
2328SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
2329SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
2330};
2331
2332static const struct snd_kcontrol_new right_speaker_mixer[] = {
2333SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
2334SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
2335SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
2336SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
2337SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
2338};
2339
2340/* Debugging; dump chip status after DAPM transitions */
2341static int post_ev(struct snd_soc_dapm_widget *w,
2342	    struct snd_kcontrol *kcontrol, int event)
2343{
2344	struct snd_soc_codec *codec = w->codec;
2345	dev_dbg(codec->dev, "SRC status: %x\n",
2346		snd_soc_read(codec,
2347			     WM8994_RATE_STATUS));
2348	return 0;
2349}
2350
2351static const struct snd_kcontrol_new aif1adc1l_mix[] = {
2352SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
2353		1, 1, 0),
2354SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
2355		0, 1, 0),
2356};
2357
2358static const struct snd_kcontrol_new aif1adc1r_mix[] = {
2359SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
2360		1, 1, 0),
2361SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
2362		0, 1, 0),
2363};
2364
2365static const struct snd_kcontrol_new aif1adc2l_mix[] = {
2366SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
2367		1, 1, 0),
2368SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
2369		0, 1, 0),
2370};
2371
2372static const struct snd_kcontrol_new aif1adc2r_mix[] = {
2373SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
2374		1, 1, 0),
2375SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
2376		0, 1, 0),
2377};
2378
2379static const struct snd_kcontrol_new aif2dac2l_mix[] = {
2380SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
2381		5, 1, 0),
2382SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
2383		4, 1, 0),
2384SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
2385		2, 1, 0),
2386SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
2387		1, 1, 0),
2388SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
2389		0, 1, 0),
2390};
2391
2392static const struct snd_kcontrol_new aif2dac2r_mix[] = {
2393SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
2394		5, 1, 0),
2395SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
2396		4, 1, 0),
2397SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
2398		2, 1, 0),
2399SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
2400		1, 1, 0),
2401SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
2402		0, 1, 0),
2403};
2404
2405#define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
2406{	.iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
2407	.info = snd_soc_info_volsw, \
2408	.get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
2409	.private_value =  SOC_SINGLE_VALUE(reg, shift, max, invert) }
2410
2411static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
2412			      struct snd_ctl_elem_value *ucontrol)
2413{
2414	struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
2415	struct snd_soc_codec *codec = w->codec;
2416	int ret;
2417
2418	ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
2419
2420	wm8994_update_class_w(codec);
2421
2422	return ret;
2423}
2424
2425static const struct snd_kcontrol_new dac1l_mix[] = {
2426WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
2427		      5, 1, 0),
2428WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
2429		      4, 1, 0),
2430WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
2431		      2, 1, 0),
2432WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
2433		      1, 1, 0),
2434WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
2435		      0, 1, 0),
2436};
2437
2438static const struct snd_kcontrol_new dac1r_mix[] = {
2439WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
2440		      5, 1, 0),
2441WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
2442		      4, 1, 0),
2443WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
2444		      2, 1, 0),
2445WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
2446		      1, 1, 0),
2447WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
2448		      0, 1, 0),
2449};
2450
2451static const char *sidetone_text[] = {
2452	"ADC/DMIC1", "DMIC2",
2453};
2454
2455static const struct soc_enum sidetone1_enum =
2456	SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
2457
2458static const struct snd_kcontrol_new sidetone1_mux =
2459	SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
2460
2461static const struct soc_enum sidetone2_enum =
2462	SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
2463
2464static const struct snd_kcontrol_new sidetone2_mux =
2465	SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
2466
2467static const char *aif1dac_text[] = {
2468	"AIF1DACDAT", "AIF3DACDAT",
2469};
2470
2471static const struct soc_enum aif1dac_enum =
2472	SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
2473
2474static const struct snd_kcontrol_new aif1dac_mux =
2475	SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
2476
2477static const char *aif2dac_text[] = {
2478	"AIF2DACDAT", "AIF3DACDAT",
2479};
2480
2481static const struct soc_enum aif2dac_enum =
2482	SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
2483
2484static const struct snd_kcontrol_new aif2dac_mux =
2485	SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
2486
2487static const char *aif2adc_text[] = {
2488	"AIF2ADCDAT", "AIF3DACDAT",
2489};
2490
2491static const struct soc_enum aif2adc_enum =
2492	SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
2493
2494static const struct snd_kcontrol_new aif2adc_mux =
2495	SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
2496
2497static const char *aif3adc_text[] = {
2498	"AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT",
2499};
2500
2501static const struct soc_enum aif3adc_enum =
2502	SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
2503
2504static const struct snd_kcontrol_new aif3adc_mux =
2505	SOC_DAPM_ENUM("AIF3ADC Mux", aif3adc_enum);
2506
2507static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
2508SND_SOC_DAPM_INPUT("DMIC1DAT"),
2509SND_SOC_DAPM_INPUT("DMIC2DAT"),
2510SND_SOC_DAPM_INPUT("Clock"),
2511
2512SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
2513		    SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
2514
2515SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
2516SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
2517SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
2518
2519SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
2520SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
2521
2522SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
2523		     0, WM8994_POWER_MANAGEMENT_4, 9, 0),
2524SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
2525		     0, WM8994_POWER_MANAGEMENT_4, 8, 0),
2526SND_SOC_DAPM_AIF_IN("AIF1DAC1L", NULL, 0,
2527		    WM8994_POWER_MANAGEMENT_5, 9, 0),
2528SND_SOC_DAPM_AIF_IN("AIF1DAC1R", NULL, 0,
2529		    WM8994_POWER_MANAGEMENT_5, 8, 0),
2530
2531SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
2532		     0, WM8994_POWER_MANAGEMENT_4, 11, 0),
2533SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
2534		     0, WM8994_POWER_MANAGEMENT_4, 10, 0),
2535SND_SOC_DAPM_AIF_IN("AIF1DAC2L", NULL, 0,
2536		    WM8994_POWER_MANAGEMENT_5, 11, 0),
2537SND_SOC_DAPM_AIF_IN("AIF1DAC2R", NULL, 0,
2538		    WM8994_POWER_MANAGEMENT_5, 10, 0),
2539
2540SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
2541		   aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
2542SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
2543		   aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
2544
2545SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
2546		   aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
2547SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
2548		   aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
2549
2550SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
2551		   aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
2552SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
2553		   aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
2554
2555SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
2556SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
2557
2558SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
2559		   dac1l_mix, ARRAY_SIZE(dac1l_mix)),
2560SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
2561		   dac1r_mix, ARRAY_SIZE(dac1r_mix)),
2562
2563SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
2564		     WM8994_POWER_MANAGEMENT_4, 13, 0),
2565SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
2566		     WM8994_POWER_MANAGEMENT_4, 12, 0),
2567SND_SOC_DAPM_AIF_IN("AIF2DACL", NULL, 0,
2568		    WM8994_POWER_MANAGEMENT_5, 13, 0),
2569SND_SOC_DAPM_AIF_IN("AIF2DACR", NULL, 0,
2570		    WM8994_POWER_MANAGEMENT_5, 12, 0),
2571
2572SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
2573SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
2574SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
2575SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
2576
2577SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
2578SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
2579SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
2580SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &aif3adc_mux),
2581
2582SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
2583SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
2584
2585SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
2586
2587SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
2588SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
2589SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
2590SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
2591
2592/* Power is done with the muxes since the ADC power also controls the
2593 * downsampling chain, the chip will automatically manage the analogue
2594 * specific portions.
2595 */
2596SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
2597SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
2598
2599SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
2600SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
2601
2602SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
2603SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
2604SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
2605SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
2606
2607SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
2608SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
2609
2610SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
2611		   left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
2612SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
2613		   right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
2614
2615SND_SOC_DAPM_POST("Debug log", post_ev),
2616};
2617
2618static const struct snd_soc_dapm_route intercon[] = {
2619
2620	{ "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
2621	{ "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
2622
2623	{ "DSP1CLK", NULL, "CLK_SYS" },
2624	{ "DSP2CLK", NULL, "CLK_SYS" },
2625	{ "DSPINTCLK", NULL, "CLK_SYS" },
2626
2627	{ "AIF1ADC1L", NULL, "AIF1CLK" },
2628	{ "AIF1ADC1L", NULL, "DSP1CLK" },
2629	{ "AIF1ADC1R", NULL, "AIF1CLK" },
2630	{ "AIF1ADC1R", NULL, "DSP1CLK" },
2631	{ "AIF1ADC1R", NULL, "DSPINTCLK" },
2632
2633	{ "AIF1DAC1L", NULL, "AIF1CLK" },
2634	{ "AIF1DAC1L", NULL, "DSP1CLK" },
2635	{ "AIF1DAC1R", NULL, "AIF1CLK" },
2636	{ "AIF1DAC1R", NULL, "DSP1CLK" },
2637	{ "AIF1DAC1R", NULL, "DSPINTCLK" },
2638
2639	{ "AIF1ADC2L", NULL, "AIF1CLK" },
2640	{ "AIF1ADC2L", NULL, "DSP1CLK" },
2641	{ "AIF1ADC2R", NULL, "AIF1CLK" },
2642	{ "AIF1ADC2R", NULL, "DSP1CLK" },
2643	{ "AIF1ADC2R", NULL, "DSPINTCLK" },
2644
2645	{ "AIF1DAC2L", NULL, "AIF1CLK" },
2646	{ "AIF1DAC2L", NULL, "DSP1CLK" },
2647	{ "AIF1DAC2R", NULL, "AIF1CLK" },
2648	{ "AIF1DAC2R", NULL, "DSP1CLK" },
2649	{ "AIF1DAC2R", NULL, "DSPINTCLK" },
2650
2651	{ "AIF2ADCL", NULL, "AIF2CLK" },
2652	{ "AIF2ADCL", NULL, "DSP2CLK" },
2653	{ "AIF2ADCR", NULL, "AIF2CLK" },
2654	{ "AIF2ADCR", NULL, "DSP2CLK" },
2655	{ "AIF2ADCR", NULL, "DSPINTCLK" },
2656
2657	{ "AIF2DACL", NULL, "AIF2CLK" },
2658	{ "AIF2DACL", NULL, "DSP2CLK" },
2659	{ "AIF2DACR", NULL, "AIF2CLK" },
2660	{ "AIF2DACR", NULL, "DSP2CLK" },
2661	{ "AIF2DACR", NULL, "DSPINTCLK" },
2662
2663	{ "DMIC1L", NULL, "DMIC1DAT" },
2664	{ "DMIC1L", NULL, "CLK_SYS" },
2665	{ "DMIC1R", NULL, "DMIC1DAT" },
2666	{ "DMIC1R", NULL, "CLK_SYS" },
2667	{ "DMIC2L", NULL, "DMIC2DAT" },
2668	{ "DMIC2L", NULL, "CLK_SYS" },
2669	{ "DMIC2R", NULL, "DMIC2DAT" },
2670	{ "DMIC2R", NULL, "CLK_SYS" },
2671
2672	{ "ADCL", NULL, "AIF1CLK" },
2673	{ "ADCL", NULL, "DSP1CLK" },
2674	{ "ADCL", NULL, "DSPINTCLK" },
2675
2676	{ "ADCR", NULL, "AIF1CLK" },
2677	{ "ADCR", NULL, "DSP1CLK" },
2678	{ "ADCR", NULL, "DSPINTCLK" },
2679
2680	{ "ADCL Mux", "ADC", "ADCL" },
2681	{ "ADCL Mux", "DMIC", "DMIC1L" },
2682	{ "ADCR Mux", "ADC", "ADCR" },
2683	{ "ADCR Mux", "DMIC", "DMIC1R" },
2684
2685	{ "DAC1L", NULL, "AIF1CLK" },
2686	{ "DAC1L", NULL, "DSP1CLK" },
2687	{ "DAC1L", NULL, "DSPINTCLK" },
2688
2689	{ "DAC1R", NULL, "AIF1CLK" },
2690	{ "DAC1R", NULL, "DSP1CLK" },
2691	{ "DAC1R", NULL, "DSPINTCLK" },
2692
2693	{ "DAC2L", NULL, "AIF2CLK" },
2694	{ "DAC2L", NULL, "DSP2CLK" },
2695	{ "DAC2L", NULL, "DSPINTCLK" },
2696
2697	{ "DAC2R", NULL, "AIF2DACR" },
2698	{ "DAC2R", NULL, "AIF2CLK" },
2699	{ "DAC2R", NULL, "DSP2CLK" },
2700	{ "DAC2R", NULL, "DSPINTCLK" },
2701
2702	{ "TOCLK", NULL, "CLK_SYS" },
2703
2704	/* AIF1 outputs */
2705	{ "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
2706	{ "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
2707	{ "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
2708
2709	{ "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
2710	{ "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
2711	{ "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
2712
2713	{ "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
2714	{ "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
2715	{ "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
2716
2717	{ "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
2718	{ "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
2719	{ "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
2720
2721	/* Pin level routing for AIF3 */
2722	{ "AIF1DAC1L", NULL, "AIF1DAC Mux" },
2723	{ "AIF1DAC1R", NULL, "AIF1DAC Mux" },
2724	{ "AIF1DAC2L", NULL, "AIF1DAC Mux" },
2725	{ "AIF1DAC2R", NULL, "AIF1DAC Mux" },
2726
2727	{ "AIF2DACL", NULL, "AIF2DAC Mux" },
2728	{ "AIF2DACR", NULL, "AIF2DAC Mux" },
2729
2730	{ "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
2731	{ "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
2732	{ "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
2733	{ "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
2734	{ "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
2735	{ "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
2736	{ "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
2737
2738	/* DAC1 inputs */
2739	{ "DAC1L", NULL, "DAC1L Mixer" },
2740	{ "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
2741	{ "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
2742	{ "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
2743	{ "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
2744	{ "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
2745
2746	{ "DAC1R", NULL, "DAC1R Mixer" },
2747	{ "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
2748	{ "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
2749	{ "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
2750	{ "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
2751	{ "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
2752
2753	/* DAC2/AIF2 outputs  */
2754	{ "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
2755	{ "DAC2L", NULL, "AIF2DAC2L Mixer" },
2756	{ "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
2757	{ "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
2758	{ "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
2759	{ "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
2760	{ "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
2761
2762	{ "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
2763	{ "DAC2R", NULL, "AIF2DAC2R Mixer" },
2764	{ "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
2765	{ "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
2766	{ "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
2767	{ "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
2768	{ "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
2769
2770	{ "AIF1ADCDAT", NULL, "AIF1ADC1L" },
2771	{ "AIF1ADCDAT", NULL, "AIF1ADC1R" },
2772	{ "AIF1ADCDAT", NULL, "AIF1ADC2L" },
2773	{ "AIF1ADCDAT", NULL, "AIF1ADC2R" },
2774
2775	{ "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
2776
2777	/* AIF3 output */
2778	{ "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
2779	{ "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
2780	{ "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
2781	{ "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
2782	{ "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
2783	{ "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
2784	{ "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
2785	{ "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
2786
2787	/* Sidetone */
2788	{ "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
2789	{ "Left Sidetone", "DMIC2", "DMIC2L" },
2790	{ "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
2791	{ "Right Sidetone", "DMIC2", "DMIC2R" },
2792
2793	/* Output stages */
2794	{ "Left Output Mixer", "DAC Switch", "DAC1L" },
2795	{ "Right Output Mixer", "DAC Switch", "DAC1R" },
2796
2797	{ "SPKL", "DAC1 Switch", "DAC1L" },
2798	{ "SPKL", "DAC2 Switch", "DAC2L" },
2799
2800	{ "SPKR", "DAC1 Switch", "DAC1R" },
2801	{ "SPKR", "DAC2 Switch", "DAC2R" },
2802
2803	{ "Left Headphone Mux", "DAC", "DAC1L" },
2804	{ "Right Headphone Mux", "DAC", "DAC1R" },
2805};
2806
2807/* The size in bits of the FLL divide multiplied by 10
2808 * to allow rounding later */
2809#define FIXED_FLL_SIZE ((1 << 16) * 10)
2810
2811struct fll_div {
2812	u16 outdiv;
2813	u16 n;
2814	u16 k;
2815	u16 clk_ref_div;
2816	u16 fll_fratio;
2817};
2818
2819static int wm8994_get_fll_config(struct fll_div *fll,
2820				 int freq_in, int freq_out)
2821{
2822	u64 Kpart;
2823	unsigned int K, Ndiv, Nmod;
2824
2825	pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
2826
2827	/* Scale the input frequency down to <= 13.5MHz */
2828	fll->clk_ref_div = 0;
2829	while (freq_in > 13500000) {
2830		fll->clk_ref_div++;
2831		freq_in /= 2;
2832
2833		if (fll->clk_ref_div > 3)
2834			return -EINVAL;
2835	}
2836	pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
2837
2838	/* Scale the output to give 90MHz<=Fvco<=100MHz */
2839	fll->outdiv = 3;
2840	while (freq_out * (fll->outdiv + 1) < 90000000) {
2841		fll->outdiv++;
2842		if (fll->outdiv > 63)
2843			return -EINVAL;
2844	}
2845	freq_out *= fll->outdiv + 1;
2846	pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
2847
2848	if (freq_in > 1000000) {
2849		fll->fll_fratio = 0;
2850	} else if (freq_in > 256000) {
2851		fll->fll_fratio = 1;
2852		freq_in *= 2;
2853	} else if (freq_in > 128000) {
2854		fll->fll_fratio = 2;
2855		freq_in *= 4;
2856	} else if (freq_in > 64000) {
2857		fll->fll_fratio = 3;
2858		freq_in *= 8;
2859	} else {
2860		fll->fll_fratio = 4;
2861		freq_in *= 16;
2862	}
2863	pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
2864
2865	/* Now, calculate N.K */
2866	Ndiv = freq_out / freq_in;
2867
2868	fll->n = Ndiv;
2869	Nmod = freq_out % freq_in;
2870	pr_debug("Nmod=%d\n", Nmod);
2871
2872	/* Calculate fractional part - scale up so we can round. */
2873	Kpart = FIXED_FLL_SIZE * (long long)Nmod;
2874
2875	do_div(Kpart, freq_in);
2876
2877	K = Kpart & 0xFFFFFFFF;
2878
2879	if ((K % 10) >= 5)
2880		K += 5;
2881
2882	/* Move down to proper range now rounding is done */
2883	fll->k = K / 10;
2884
2885	pr_debug("N=%x K=%x\n", fll->n, fll->k);
2886
2887	return 0;
2888}
2889
2890static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
2891			  unsigned int freq_in, unsigned int freq_out)
2892{
2893	struct snd_soc_codec *codec = dai->codec;
2894	struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2895	int reg_offset, ret;
2896	struct fll_div fll;
2897	u16 reg, aif1, aif2;
2898
2899	aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
2900		& WM8994_AIF1CLK_ENA;
2901
2902	aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
2903		& WM8994_AIF2CLK_ENA;
2904
2905	switch (id) {
2906	case WM8994_FLL1:
2907		reg_offset = 0;
2908		id = 0;
2909		break;
2910	case WM8994_FLL2:
2911		reg_offset = 0x20;
2912		id = 1;
2913		break;
2914	default:
2915		return -EINVAL;
2916	}
2917
2918	switch (src) {
2919	case 0:
2920		/* Allow no source specification when stopping */
2921		if (freq_out)
2922			return -EINVAL;
2923		src = wm8994->fll[id].src;
2924		break;
2925	case WM8994_FLL_SRC_MCLK1:
2926	case WM8994_FLL_SRC_MCLK2:
2927	case WM8994_FLL_SRC_LRCLK:
2928	case WM8994_FLL_SRC_BCLK:
2929		break;
2930	default:
2931		return -EINVAL;
2932	}
2933
2934	/* Are we changing anything? */
2935	if (wm8994->fll[id].src == src &&
2936	    wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
2937		return 0;
2938
2939	/* If we're stopping the FLL redo the old config - no
2940	 * registers will actually be written but we avoid GCC flow
2941	 * analysis bugs spewing warnings.
2942	 */
2943	if (freq_out)
2944		ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
2945	else
2946		ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
2947					    wm8994->fll[id].out);
2948	if (ret < 0)
2949		return ret;
2950
2951	/* Gate the AIF clocks while we reclock */
2952	snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
2953			    WM8994_AIF1CLK_ENA, 0);
2954	snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
2955			    WM8994_AIF2CLK_ENA, 0);
2956
2957	/* We always need to disable the FLL while reconfiguring */
2958	snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
2959			    WM8994_FLL1_ENA, 0);
2960
2961	reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
2962		(fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
2963	snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
2964			    WM8994_FLL1_OUTDIV_MASK |
2965			    WM8994_FLL1_FRATIO_MASK, reg);
2966
2967	snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
2968
2969	snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
2970			    WM8994_FLL1_N_MASK,
2971				    fll.n << WM8994_FLL1_N_SHIFT);
2972
2973	snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
2974			    WM8994_FLL1_REFCLK_DIV_MASK |
2975			    WM8994_FLL1_REFCLK_SRC_MASK,
2976			    (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
2977			    (src - 1));
2978
2979	/* Enable (with fractional mode if required) */
2980	if (freq_out) {
2981		if (fll.k)
2982			reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
2983		else
2984			reg = WM8994_FLL1_ENA;
2985		snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
2986				    WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
2987				    reg);
2988	}
2989
2990	wm8994->fll[id].in = freq_in;
2991	wm8994->fll[id].out = freq_out;
2992	wm8994->fll[id].src = src;
2993
2994	/* Enable any gated AIF clocks */
2995	snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
2996			    WM8994_AIF1CLK_ENA, aif1);
2997	snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
2998			    WM8994_AIF2CLK_ENA, aif2);
2999
3000	configure_clock(codec);
3001
3002	return 0;
3003}
3004
3005static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
3006
3007static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
3008		int clk_id, unsigned int freq, int dir)
3009{
3010	struct snd_soc_codec *codec = dai->codec;
3011	struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
3012	int i;
3013
3014	switch (dai->id) {
3015	case 1:
3016	case 2:
3017		break;
3018
3019	default:
3020		/* AIF3 shares clocking with AIF1/2 */
3021		return -EINVAL;
3022	}
3023
3024	switch (clk_id) {
3025	case WM8994_SYSCLK_MCLK1:
3026		wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
3027		wm8994->mclk[0] = freq;
3028		dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
3029			dai->id, freq);
3030		break;
3031
3032	case WM8994_SYSCLK_MCLK2:
3033		/* TODO: Set GPIO AF */
3034		wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
3035		wm8994->mclk[1] = freq;
3036		dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
3037			dai->id, freq);
3038		break;
3039
3040	case WM8994_SYSCLK_FLL1:
3041		wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
3042		dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
3043		break;
3044
3045	case WM8994_SYSCLK_FLL2:
3046		wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
3047		dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
3048		break;
3049
3050	case WM8994_SYSCLK_OPCLK:
3051		/* Special case - a division (times 10) is given and
3052		 * no effect on main clocking.
3053		 */
3054		if (freq) {
3055			for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
3056				if (opclk_divs[i] == freq)
3057					break;
3058			if (i == ARRAY_SIZE(opclk_divs))
3059				return -EINVAL;
3060			snd_soc_update_bits(codec, WM8994_CLOCKING_2,
3061					    WM8994_OPCLK_DIV_MASK, i);
3062			snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
3063					    WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
3064		} else {
3065			snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
3066					    WM8994_OPCLK_ENA, 0);
3067		}
3068
3069	default:
3070		return -EINVAL;
3071	}
3072
3073	configure_clock(codec);
3074
3075	return 0;
3076}
3077
3078static int wm8994_set_bias_level(struct snd_soc_codec *codec,
3079				 enum snd_soc_bias_level level)
3080{
3081	struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
3082
3083	switch (level) {
3084	case SND_SOC_BIAS_ON:
3085		break;
3086
3087	case SND_SOC_BIAS_PREPARE:
3088		/* VMID=2x40k */
3089		snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
3090				    WM8994_VMID_SEL_MASK, 0x2);
3091		break;
3092
3093	case SND_SOC_BIAS_STANDBY:
3094		if (codec->bias_level == SND_SOC_BIAS_OFF) {
3095			/* Tweak DC servo and DSP configuration for
3096			 * improved performance. */
3097			if (wm8994->revision < 4) {
3098				/* Tweak DC servo and DSP configuration for
3099				 * improved performance. */
3100				snd_soc_write(codec, 0x102, 0x3);
3101				snd_soc_write(codec, 0x56, 0x3);
3102				snd_soc_write(codec, 0x817, 0);
3103				snd_soc_write(codec, 0x102, 0);
3104			}
3105
3106			/* Discharge LINEOUT1 & 2 */
3107			snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
3108					    WM8994_LINEOUT1_DISCH |
3109					    WM8994_LINEOUT2_DISCH,
3110					    WM8994_LINEOUT1_DISCH |
3111					    WM8994_LINEOUT2_DISCH);
3112
3113			/* Startup bias, VMID ramp & buffer */
3114			snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
3115					    WM8994_STARTUP_BIAS_ENA |
3116					    WM8994_VMID_BUF_ENA |
3117					    WM8994_VMID_RAMP_MASK,
3118					    WM8994_STARTUP_BIAS_ENA |
3119					    WM8994_VMID_BUF_ENA |
3120					    (0x11 << WM8994_VMID_RAMP_SHIFT));
3121
3122			/* Main bias enable, VMID=2x40k */
3123			snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
3124					    WM8994_BIAS_ENA |
3125					    WM8994_VMID_SEL_MASK,
3126					    WM8994_BIAS_ENA | 0x2);
3127
3128			msleep(20);
3129		}
3130
3131		/* VMID=2x500k */
3132		snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
3133				    WM8994_VMID_SEL_MASK, 0x4);
3134
3135		break;
3136
3137	case SND_SOC_BIAS_OFF:
3138		if (codec->bias_level == SND_SOC_BIAS_STANDBY) {
3139			/* Switch over to startup biases */
3140			snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
3141					    WM8994_BIAS_SRC |
3142					    WM8994_STARTUP_BIAS_ENA |
3143					    WM8994_VMID_BUF_ENA |
3144					    WM8994_VMID_RAMP_MASK,
3145					    WM8994_BIAS_SRC |
3146					    WM8994_STARTUP_BIAS_ENA |
3147					    WM8994_VMID_BUF_ENA |
3148					    (1 << WM8994_VMID_RAMP_SHIFT));
3149
3150			/* Disable main biases */
3151			snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
3152					    WM8994_BIAS_ENA |
3153					    WM8994_VMID_SEL_MASK, 0);
3154
3155			/* Discharge line */
3156			snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
3157					    WM8994_LINEOUT1_DISCH |
3158					    WM8994_LINEOUT2_DISCH,
3159					    WM8994_LINEOUT1_DISCH |
3160					    WM8994_LINEOUT2_DISCH);
3161
3162			msleep(5);
3163
3164			/* Switch off startup biases */
3165			snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
3166					    WM8994_BIAS_SRC |
3167					    WM8994_STARTUP_BIAS_ENA |
3168					    WM8994_VMID_BUF_ENA |
3169					    WM8994_VMID_RAMP_MASK, 0);
3170		}
3171		break;
3172	}
3173	codec->bias_level = level;
3174	return 0;
3175}
3176
3177static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
3178{
3179	struct snd_soc_codec *codec = dai->codec;
3180	int ms_reg;
3181	int aif1_reg;
3182	int ms = 0;
3183	int aif1 = 0;
3184
3185	switch (dai->id) {
3186	case 1:
3187		ms_reg = WM8994_AIF1_MASTER_SLAVE;
3188		aif1_reg = WM8994_AIF1_CONTROL_1;
3189		break;
3190	case 2:
3191		ms_reg = WM8994_AIF2_MASTER_SLAVE;
3192		aif1_reg = WM8994_AIF2_CONTROL_1;
3193		break;
3194	default:
3195		return -EINVAL;
3196	}
3197
3198	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
3199	case SND_SOC_DAIFMT_CBS_CFS:
3200		break;
3201	case SND_SOC_DAIFMT_CBM_CFM:
3202		ms = WM8994_AIF1_MSTR;
3203		break;
3204	default:
3205		return -EINVAL;
3206	}
3207
3208	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
3209	case SND_SOC_DAIFMT_DSP_B:
3210		aif1 |= WM8994_AIF1_LRCLK_INV;
3211	case SND_SOC_DAIFMT_DSP_A:
3212		aif1 |= 0x18;
3213		break;
3214	case SND_SOC_DAIFMT_I2S:
3215		aif1 |= 0x10;
3216		break;
3217	case SND_SOC_DAIFMT_RIGHT_J:
3218		break;
3219	case SND_SOC_DAIFMT_LEFT_J:
3220		aif1 |= 0x8;
3221		break;
3222	default:
3223		return -EINVAL;
3224	}
3225
3226	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
3227	case SND_SOC_DAIFMT_DSP_A:
3228	case SND_SOC_DAIFMT_DSP_B:
3229		/* frame inversion not valid for DSP modes */
3230		switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
3231		case SND_SOC_DAIFMT_NB_NF:
3232			break;
3233		case SND_SOC_DAIFMT_IB_NF:
3234			aif1 |= WM8994_AIF1_BCLK_INV;
3235			break;
3236		default:
3237			return -EINVAL;
3238		}
3239		break;
3240
3241	case SND_SOC_DAIFMT_I2S:
3242	case SND_SOC_DAIFMT_RIGHT_J:
3243	case SND_SOC_DAIFMT_LEFT_J:
3244		switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
3245		case SND_SOC_DAIFMT_NB_NF:
3246			break;
3247		case SND_SOC_DAIFMT_IB_IF:
3248			aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
3249			break;
3250		case SND_SOC_DAIFMT_IB_NF:
3251			aif1 |= WM8994_AIF1_BCLK_INV;
3252			break;
3253		case SND_SOC_DAIFMT_NB_IF:
3254			aif1 |= WM8994_AIF1_LRCLK_INV;
3255			break;
3256		default:
3257			return -EINVAL;
3258		}
3259		break;
3260	default:
3261		return -EINVAL;
3262	}
3263
3264	snd_soc_update_bits(codec, aif1_reg,
3265			    WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
3266			    WM8994_AIF1_FMT_MASK,
3267			    aif1);
3268	snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
3269			    ms);
3270
3271	return 0;
3272}
3273
3274static struct {
3275	int val, rate;
3276} srs[] = {
3277	{ 0,   8000 },
3278	{ 1,  11025 },
3279	{ 2,  12000 },
3280	{ 3,  16000 },
3281	{ 4,  22050 },
3282	{ 5,  24000 },
3283	{ 6,  32000 },
3284	{ 7,  44100 },
3285	{ 8,  48000 },
3286	{ 9,  88200 },
3287	{ 10, 96000 },
3288};
3289
3290static int fs_ratios[] = {
3291	64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
3292};
3293
3294static int bclk_divs[] = {
3295	10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
3296	640, 880, 960, 1280, 1760, 1920
3297};
3298
3299static int wm8994_hw_params(struct snd_pcm_substream *substream,
3300			    struct snd_pcm_hw_params *params,
3301			    struct snd_soc_dai *dai)
3302{
3303	struct snd_soc_codec *codec = dai->codec;
3304	struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
3305	int aif1_reg;
3306	int bclk_reg;
3307	int lrclk_reg;
3308	int rate_reg;
3309	int aif1 = 0;
3310	int bclk = 0;
3311	int lrclk = 0;
3312	int rate_val = 0;
3313	int id = dai->id - 1;
3314
3315	int i, cur_val, best_val, bclk_rate, best;
3316
3317	switch (dai->id) {
3318	case 1:
3319		aif1_reg = WM8994_AIF1_CONTROL_1;
3320		bclk_reg = WM8994_AIF1_BCLK;
3321		rate_reg = WM8994_AIF1_RATE;
3322		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
3323		    wm8994->lrclk_shared[0])
3324			lrclk_reg = WM8994_AIF1DAC_LRCLK;
3325		else
3326			lrclk_reg = WM8994_AIF1ADC_LRCLK;
3327		break;
3328	case 2:
3329		aif1_reg = WM8994_AIF2_CONTROL_1;
3330		bclk_reg = WM8994_AIF2_BCLK;
3331		rate_reg = WM8994_AIF2_RATE;
3332		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
3333		    wm8994->lrclk_shared[1])
3334			lrclk_reg = WM8994_AIF2DAC_LRCLK;
3335		else
3336			lrclk_reg = WM8994_AIF2ADC_LRCLK;
3337		break;
3338	default:
3339		return -EINVAL;
3340	}
3341
3342	bclk_rate = params_rate(params) * 2;
3343	switch (params_format(params)) {
3344	case SNDRV_PCM_FORMAT_S16_LE:
3345		bclk_rate *= 16;
3346		break;
3347	case SNDRV_PCM_FORMAT_S20_3LE:
3348		bclk_rate *= 20;
3349		aif1 |= 0x20;
3350		break;
3351	case SNDRV_PCM_FORMAT_S24_LE:
3352		bclk_rate *= 24;
3353		aif1 |= 0x40;
3354		break;
3355	case SNDRV_PCM_FORMAT_S32_LE:
3356		bclk_rate *= 32;
3357		aif1 |= 0x60;
3358		break;
3359	default:
3360		return -EINVAL;
3361	}
3362
3363	/* Try to find an appropriate sample rate; look for an exact match. */
3364	for (i = 0; i < ARRAY_SIZE(srs); i++)
3365		if (srs[i].rate == params_rate(params))
3366			break;
3367	if (i == ARRAY_SIZE(srs))
3368		return -EINVAL;
3369	rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
3370
3371	dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
3372	dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
3373		dai->id, wm8994->aifclk[id], bclk_rate);
3374
3375	if (wm8994->aifclk[id] == 0) {
3376		dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
3377		return -EINVAL;
3378	}
3379
3380	/* AIFCLK/fs ratio; look for a close match in either direction */
3381	best = 0;
3382	best_val = abs((fs_ratios[0] * params_rate(params))
3383		       - wm8994->aifclk[id]);
3384	for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
3385		cur_val = abs((fs_ratios[i] * params_rate(params))
3386			      - wm8994->aifclk[id]);
3387		if (cur_val >= best_val)
3388			continue;
3389		best = i;
3390		best_val = cur_val;
3391	}
3392	dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
3393		dai->id, fs_ratios[best]);
3394	rate_val |= best;
3395
3396	/* We may not get quite the right frequency if using
3397	 * approximate clocks so look for the closest match that is
3398	 * higher than the target (we need to ensure that there enough
3399	 * BCLKs to clock out the samples).
3400	 */
3401	best = 0;
3402	for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
3403		cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
3404		if (cur_val < 0) /* BCLK table is sorted */
3405			break;
3406		best = i;
3407	}
3408	bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
3409	dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
3410		bclk_divs[best], bclk_rate);
3411	bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
3412
3413	lrclk = bclk_rate / params_rate(params);
3414	dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
3415		lrclk, bclk_rate / lrclk);
3416
3417	snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
3418	snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
3419	snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
3420			    lrclk);
3421	snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
3422			    WM8994_AIF1CLK_RATE_MASK, rate_val);
3423
3424	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
3425		switch (dai->id) {
3426		case 1:
3427			wm8994->dac_rates[0] = params_rate(params);
3428			wm8994_set_retune_mobile(codec, 0);
3429			wm8994_set_retune_mobile(codec, 1);
3430			break;
3431		case 2:
3432			wm8994->dac_rates[1] = params_rate(params);
3433			wm8994_set_retune_mobile(codec, 2);
3434			break;
3435		}
3436	}
3437
3438	return 0;
3439}
3440
3441static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
3442{
3443	struct snd_soc_codec *codec = codec_dai->codec;
3444	int mute_reg;
3445	int reg;
3446
3447	switch (codec_dai->id) {
3448	case 1:
3449		mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
3450		break;
3451	case 2:
3452		mute_reg = WM8994_AIF2_DAC_FILTERS_1;
3453		break;
3454	default:
3455		return -EINVAL;
3456	}
3457
3458	if (mute)
3459		reg = WM8994_AIF1DAC1_MUTE;
3460	else
3461		reg = 0;
3462
3463	snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
3464
3465	return 0;
3466}
3467
3468static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
3469{
3470	struct snd_soc_codec *codec = codec_dai->codec;
3471	int reg, val, mask;
3472
3473	switch (codec_dai->id) {
3474	case 1:
3475		reg = WM8994_AIF1_MASTER_SLAVE;
3476		mask = WM8994_AIF1_TRI;
3477		break;
3478	case 2:
3479		reg = WM8994_AIF2_MASTER_SLAVE;
3480		mask = WM8994_AIF2_TRI;
3481		break;
3482	case 3:
3483		reg = WM8994_POWER_MANAGEMENT_6;
3484		mask = WM8994_AIF3_TRI;
3485		break;
3486	default:
3487		return -EINVAL;
3488	}
3489
3490	if (tristate)
3491		val = mask;
3492	else
3493		val = 0;
3494
3495	return snd_soc_update_bits(codec, reg, mask, val);
3496}
3497
3498#define WM8994_RATES SNDRV_PCM_RATE_8000_96000
3499
3500#define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
3501			SNDRV_PCM_FMTBIT_S24_LE)
3502
3503static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
3504	.set_sysclk	= wm8994_set_dai_sysclk,
3505	.set_fmt	= wm8994_set_dai_fmt,
3506	.hw_params	= wm8994_hw_params,
3507	.digital_mute	= wm8994_aif_mute,
3508	.set_pll	= wm8994_set_fll,
3509	.set_tristate	= wm8994_set_tristate,
3510};
3511
3512static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
3513	.set_sysclk	= wm8994_set_dai_sysclk,
3514	.set_fmt	= wm8994_set_dai_fmt,
3515	.hw_params	= wm8994_hw_params,
3516	.digital_mute   = wm8994_aif_mute,
3517	.set_pll	= wm8994_set_fll,
3518	.set_tristate	= wm8994_set_tristate,
3519};
3520
3521static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
3522	.set_tristate	= wm8994_set_tristate,
3523};
3524
3525struct snd_soc_dai wm8994_dai[] = {
3526	{
3527		.name = "WM8994 AIF1",
3528		.id = 1,
3529		.playback = {
3530			.stream_name = "AIF1 Playback",
3531			.channels_min = 2,
3532			.channels_max = 2,
3533			.rates = WM8994_RATES,
3534			.formats = WM8994_FORMATS,
3535		},
3536		.capture = {
3537			.stream_name = "AIF1 Capture",
3538			.channels_min = 2,
3539			.channels_max = 2,
3540			.rates = WM8994_RATES,
3541			.formats = WM8994_FORMATS,
3542		 },
3543		.ops = &wm8994_aif1_dai_ops,
3544	},
3545	{
3546		.name = "WM8994 AIF2",
3547		.id = 2,
3548		.playback = {
3549			.stream_name = "AIF2 Playback",
3550			.channels_min = 2,
3551			.channels_max = 2,
3552			.rates = WM8994_RATES,
3553			.formats = WM8994_FORMATS,
3554		},
3555		.capture = {
3556			.stream_name = "AIF2 Capture",
3557			.channels_min = 2,
3558			.channels_max = 2,
3559			.rates = WM8994_RATES,
3560			.formats = WM8994_FORMATS,
3561		},
3562		.ops = &wm8994_aif2_dai_ops,
3563	},
3564	{
3565		.name = "WM8994 AIF3",
3566		.id = 3,
3567		.playback = {
3568			.stream_name = "AIF3 Playback",
3569			.channels_min = 2,
3570			.channels_max = 2,
3571			.rates = WM8994_RATES,
3572			.formats = WM8994_FORMATS,
3573		},
3574		.capture = {
3575			.stream_name = "AIF3 Capture",
3576			.channels_min = 2,
3577			.channels_max = 2,
3578			.rates = WM8994_RATES,
3579			.formats = WM8994_FORMATS,
3580		},
3581		.ops = &wm8994_aif3_dai_ops,
3582	}
3583};
3584EXPORT_SYMBOL_GPL(wm8994_dai);
3585
3586#ifdef CONFIG_PM
3587static int wm8994_suspend(struct platform_device *pdev, pm_message_t state)
3588{
3589	struct snd_soc_device *socdev = platform_get_drvdata(pdev);
3590	struct snd_soc_codec *codec = socdev->card->codec;
3591	struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
3592	int i, ret;
3593
3594	for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
3595		memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
3596		       sizeof(struct fll_config));
3597		ret = wm8994_set_fll(&codec->dai[0], i + 1, 0, 0, 0);
3598		if (ret < 0)
3599			dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
3600				 i + 1, ret);
3601	}
3602
3603	wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
3604
3605	return 0;
3606}
3607
3608static int wm8994_resume(struct platform_device *pdev)
3609{
3610	struct snd_soc_device *socdev = platform_get_drvdata(pdev);
3611	struct snd_soc_codec *codec = socdev->card->codec;
3612	struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
3613	u16 *reg_cache = codec->reg_cache;
3614	int i, ret;
3615
3616	/* Restore the registers */
3617	for (i = 1; i < ARRAY_SIZE(wm8994->reg_cache); i++) {
3618		switch (i) {
3619		case WM8994_LDO_1:
3620		case WM8994_LDO_2:
3621		case WM8994_SOFTWARE_RESET:
3622			/* Handled by other MFD drivers */
3623			continue;
3624		default:
3625			break;
3626		}
3627
3628		if (!access_masks[i].writable)
3629			continue;
3630
3631		wm8994_reg_write(codec->control_data, i, reg_cache[i]);
3632	}
3633
3634	wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
3635
3636	for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
3637		if (!wm8994->fll_suspend[i].out)
3638			continue;
3639
3640		ret = wm8994_set_fll(&codec->dai[0], i + 1,
3641				     wm8994->fll_suspend[i].src,
3642				     wm8994->fll_suspend[i].in,
3643				     wm8994->fll_suspend[i].out);
3644		if (ret < 0)
3645			dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
3646				 i + 1, ret);
3647	}
3648
3649	return 0;
3650}
3651#else
3652#define wm8994_suspend NULL
3653#define wm8994_resume NULL
3654#endif
3655
3656static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
3657{
3658	struct snd_soc_codec *codec = &wm8994->codec;
3659	struct wm8994_pdata *pdata = wm8994->pdata;
3660	struct snd_kcontrol_new controls[] = {
3661		SOC_ENUM_EXT("AIF1.1 EQ Mode",
3662			     wm8994->retune_mobile_enum,
3663			     wm8994_get_retune_mobile_enum,
3664			     wm8994_put_retune_mobile_enum),
3665		SOC_ENUM_EXT("AIF1.2 EQ Mode",
3666			     wm8994->retune_mobile_enum,
3667			     wm8994_get_retune_mobile_enum,
3668			     wm8994_put_retune_mobile_enum),
3669		SOC_ENUM_EXT("AIF2 EQ Mode",
3670			     wm8994->retune_mobile_enum,
3671			     wm8994_get_retune_mobile_enum,
3672			     wm8994_put_retune_mobile_enum),
3673	};
3674	int ret, i, j;
3675	const char **t;
3676
3677	/* We need an array of texts for the enum API but the number
3678	 * of texts is likely to be less than the number of
3679	 * configurations due to the sample rate dependency of the
3680	 * configurations. */
3681	wm8994->num_retune_mobile_texts = 0;
3682	wm8994->retune_mobile_texts = NULL;
3683	for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
3684		for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
3685			if (strcmp(pdata->retune_mobile_cfgs[i].name,
3686				   wm8994->retune_mobile_texts[j]) == 0)
3687				break;
3688		}
3689
3690		if (j != wm8994->num_retune_mobile_texts)
3691			continue;
3692
3693		/* Expand the array... */
3694		t = krealloc(wm8994->retune_mobile_texts,
3695			     sizeof(char *) *
3696			     (wm8994->num_retune_mobile_texts + 1),
3697			     GFP_KERNEL);
3698		if (t == NULL)
3699			continue;
3700
3701		/* ...store the new entry... */
3702		t[wm8994->num_retune_mobile_texts] =
3703			pdata->retune_mobile_cfgs[i].name;
3704
3705		/* ...and remember the new version. */
3706		wm8994->num_retune_mobile_texts++;
3707		wm8994->retune_mobile_texts = t;
3708	}
3709
3710	dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
3711		wm8994->num_retune_mobile_texts);
3712
3713	wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
3714	wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
3715
3716	ret = snd_soc_add_controls(&wm8994->codec, controls,
3717				   ARRAY_SIZE(controls));
3718	if (ret != 0)
3719		dev_err(wm8994->codec.dev,
3720			"Failed to add ReTune Mobile controls: %d\n", ret);
3721}
3722
3723static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
3724{
3725	struct snd_soc_codec *codec = &wm8994->codec;
3726	struct wm8994_pdata *pdata = wm8994->pdata;
3727	int ret, i;
3728
3729	if (!pdata)
3730		return;
3731
3732	wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
3733				      pdata->lineout2_diff,
3734				      pdata->lineout1fb,
3735				      pdata->lineout2fb,
3736				      pdata->jd_scthr,
3737				      pdata->jd_thr,
3738				      pdata->micbias1_lvl,
3739				      pdata->micbias2_lvl);
3740
3741	dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
3742
3743	if (pdata->num_drc_cfgs) {
3744		struct snd_kcontrol_new controls[] = {
3745			SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
3746				     wm8994_get_drc_enum, wm8994_put_drc_enum),
3747			SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
3748				     wm8994_get_drc_enum, wm8994_put_drc_enum),
3749			SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
3750				     wm8994_get_drc_enum, wm8994_put_drc_enum),
3751		};
3752
3753		/* We need an array of texts for the enum API */
3754		wm8994->drc_texts = kmalloc(sizeof(char *)
3755					    * pdata->num_drc_cfgs, GFP_KERNEL);
3756		if (!wm8994->drc_texts) {
3757			dev_err(wm8994->codec.dev,
3758				"Failed to allocate %d DRC config texts\n",
3759				pdata->num_drc_cfgs);
3760			return;
3761		}
3762
3763		for (i = 0; i < pdata->num_drc_cfgs; i++)
3764			wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
3765
3766		wm8994->drc_enum.max = pdata->num_drc_cfgs;
3767		wm8994->drc_enum.texts = wm8994->drc_texts;
3768
3769		ret = snd_soc_add_controls(&wm8994->codec, controls,
3770					   ARRAY_SIZE(controls));
3771		if (ret != 0)
3772			dev_err(wm8994->codec.dev,
3773				"Failed to add DRC mode controls: %d\n", ret);
3774
3775		for (i = 0; i < WM8994_NUM_DRC; i++)
3776			wm8994_set_drc(codec, i);
3777	}
3778
3779	dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
3780		pdata->num_retune_mobile_cfgs);
3781
3782	if (pdata->num_retune_mobile_cfgs)
3783		wm8994_handle_retune_mobile_pdata(wm8994);
3784	else
3785		snd_soc_add_controls(&wm8994->codec, wm8994_eq_controls,
3786				     ARRAY_SIZE(wm8994_eq_controls));
3787}
3788
3789static int wm8994_probe(struct platform_device *pdev)
3790{
3791	struct snd_soc_device *socdev = platform_get_drvdata(pdev);
3792	struct snd_soc_codec *codec;
3793	int ret = 0;
3794
3795	if (wm8994_codec == NULL) {
3796		dev_err(&pdev->dev, "Codec device not registered\n");
3797		return -ENODEV;
3798	}
3799
3800	socdev->card->codec = wm8994_codec;
3801	codec = wm8994_codec;
3802
3803	/* register pcms */
3804	ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
3805	if (ret < 0) {
3806		dev_err(codec->dev, "failed to create pcms: %d\n", ret);
3807		return ret;
3808	}
3809
3810	wm8994_handle_pdata(snd_soc_codec_get_drvdata(codec));
3811
3812	wm_hubs_add_analogue_controls(codec);
3813	snd_soc_add_controls(codec, wm8994_snd_controls,
3814			     ARRAY_SIZE(wm8994_snd_controls));
3815	snd_soc_dapm_new_controls(codec, wm8994_dapm_widgets,
3816				  ARRAY_SIZE(wm8994_dapm_widgets));
3817	wm_hubs_add_analogue_routes(codec, 0, 0);
3818	snd_soc_dapm_add_routes(codec, intercon, ARRAY_SIZE(intercon));
3819
3820	return 0;
3821}
3822
3823static int wm8994_remove(struct platform_device *pdev)
3824{
3825	struct snd_soc_device *socdev = platform_get_drvdata(pdev);
3826
3827	snd_soc_free_pcms(socdev);
3828	snd_soc_dapm_free(socdev);
3829
3830	return 0;
3831}
3832
3833struct snd_soc_codec_device soc_codec_dev_wm8994 = {
3834	.probe = 	wm8994_probe,
3835	.remove = 	wm8994_remove,
3836	.suspend = 	wm8994_suspend,
3837	.resume =	wm8994_resume,
3838};
3839EXPORT_SYMBOL_GPL(soc_codec_dev_wm8994);
3840
3841/**
3842 * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
3843 *
3844 * @codec:   WM8994 codec
3845 * @jack:    jack to report detection events on
3846 * @micbias: microphone bias to detect on
3847 * @det:     value to report for presence detection
3848 * @shrt:    value to report for short detection
3849 *
3850 * Enable microphone detection via IRQ on the WM8994.  If GPIOs are
3851 * being used to bring out signals to the processor then only platform
3852 * data configuration is needed for WM8903 and processor GPIOs should
3853 * be configured using snd_soc_jack_add_gpios() instead.
3854 *
3855 * Configuration of detection levels is available via the micbias1_lvl
3856 * and micbias2_lvl platform data members.
3857 */
3858int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
3859		      int micbias, int det, int shrt)
3860{
3861	struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
3862	struct wm8994_micdet *micdet;
3863	int reg;
3864
3865	switch (micbias) {
3866	case 1:
3867		micdet = &wm8994->micdet[0];
3868		break;
3869	case 2:
3870		micdet = &wm8994->micdet[1];
3871		break;
3872	default:
3873		return -EINVAL;
3874	}
3875
3876	dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
3877		micbias, det, shrt);
3878
3879	/* Store the configuration */
3880	micdet->jack = jack;
3881	micdet->det = det;
3882	micdet->shrt = shrt;
3883
3884	/* If either of the jacks is set up then enable detection */
3885	if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
3886		reg = WM8994_MICD_ENA;
3887	else
3888		reg = 0;
3889
3890	snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
3891
3892	return 0;
3893}
3894EXPORT_SYMBOL_GPL(wm8994_mic_detect);
3895
3896static irqreturn_t wm8994_mic_irq(int irq, void *data)
3897{
3898	struct wm8994_priv *priv = data;
3899	struct snd_soc_codec *codec = &priv->codec;
3900	int reg;
3901	int report;
3902
3903	reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
3904	if (reg < 0) {
3905		dev_err(codec->dev, "Failed to read microphone status: %d\n",
3906			reg);
3907		return IRQ_HANDLED;
3908	}
3909
3910	dev_dbg(codec->dev, "Microphone status: %x\n", reg);
3911
3912	report = 0;
3913	if (reg & WM8994_MIC1_DET_STS)
3914		report |= priv->micdet[0].det;
3915	if (reg & WM8994_MIC1_SHRT_STS)
3916		report |= priv->micdet[0].shrt;
3917	snd_soc_jack_report(priv->micdet[0].jack, report,
3918			    priv->micdet[0].det | priv->micdet[0].shrt);
3919
3920	report = 0;
3921	if (reg & WM8994_MIC2_DET_STS)
3922		report |= priv->micdet[1].det;
3923	if (reg & WM8994_MIC2_SHRT_STS)
3924		report |= priv->micdet[1].shrt;
3925	snd_soc_jack_report(priv->micdet[1].jack, report,
3926			    priv->micdet[1].det | priv->micdet[1].shrt);
3927
3928	return IRQ_HANDLED;
3929}
3930
3931static int wm8994_codec_probe(struct platform_device *pdev)
3932{
3933	int ret;
3934	struct wm8994_priv *wm8994;
3935	struct snd_soc_codec *codec;
3936	int i;
3937
3938	if (wm8994_codec) {
3939		dev_err(&pdev->dev, "Another WM8994 is registered\n");
3940		return -EINVAL;
3941	}
3942
3943	wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
3944	if (!wm8994) {
3945		dev_err(&pdev->dev, "Failed to allocate private data\n");
3946		return -ENOMEM;
3947	}
3948
3949	codec = &wm8994->codec;
3950
3951	mutex_init(&codec->mutex);
3952	INIT_LIST_HEAD(&codec->dapm_widgets);
3953	INIT_LIST_HEAD(&codec->dapm_paths);
3954
3955	snd_soc_codec_set_drvdata(codec, wm8994);
3956	codec->control_data = dev_get_drvdata(pdev->dev.parent);
3957	codec->name = "WM8994";
3958	codec->owner = THIS_MODULE;
3959	codec->read = wm8994_read;
3960	codec->write = wm8994_write;
3961	codec->readable_register = wm8994_readable;
3962	codec->bias_level = SND_SOC_BIAS_OFF;
3963	codec->set_bias_level = wm8994_set_bias_level;
3964	codec->dai = &wm8994_dai[0];
3965	codec->num_dai = 3;
3966	codec->reg_cache_size = WM8994_MAX_REGISTER;
3967	codec->reg_cache = &wm8994->reg_cache;
3968	codec->dev = &pdev->dev;
3969
3970	wm8994->pdata = pdev->dev.parent->platform_data;
3971
3972	/* Fill the cache with physical values we inherited; don't reset */
3973	ret = wm8994_bulk_read(codec->control_data, 0,
3974			       ARRAY_SIZE(wm8994->reg_cache) - 1,
3975			       codec->reg_cache);
3976	if (ret < 0) {
3977		dev_err(codec->dev, "Failed to fill register cache: %d\n",
3978			ret);
3979		goto err;
3980	}
3981
3982	/* Clear the cached values for unreadable/volatile registers to
3983	 * avoid potential confusion.
3984	 */
3985	for (i = 0; i < ARRAY_SIZE(wm8994->reg_cache); i++)
3986		if (wm8994_volatile(i) || !wm8994_readable(i))
3987			wm8994->reg_cache[i] = 0;
3988
3989	/* Set revision-specific configuration */
3990	wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
3991	switch (wm8994->revision) {
3992	case 2:
3993	case 3:
3994		wm8994->hubs.dcs_codes = -5;
3995		wm8994->hubs.hp_startup_mode = 1;
3996		wm8994->hubs.dcs_readback_mode = 1;
3997		break;
3998	default:
3999		wm8994->hubs.dcs_readback_mode = 1;
4000		break;
4001	}
4002
4003	ret = wm8994_request_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
4004				 wm8994_mic_irq, "Mic 1 detect", wm8994);
4005	if (ret != 0)
4006		dev_warn(&pdev->dev,
4007			 "Failed to request Mic1 detect IRQ: %d\n", ret);
4008
4009	ret = wm8994_request_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
4010				 wm8994_mic_irq, "Mic 1 short", wm8994);
4011	if (ret != 0)
4012		dev_warn(&pdev->dev,
4013			 "Failed to request Mic1 short IRQ: %d\n", ret);
4014
4015	ret = wm8994_request_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
4016				 wm8994_mic_irq, "Mic 2 detect", wm8994);
4017	if (ret != 0)
4018		dev_warn(&pdev->dev,
4019			 "Failed to request Mic2 detect IRQ: %d\n", ret);
4020
4021	ret = wm8994_request_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT,
4022				 wm8994_mic_irq, "Mic 2 short", wm8994);
4023	if (ret != 0)
4024		dev_warn(&pdev->dev,
4025			 "Failed to request Mic2 short IRQ: %d\n", ret);
4026
4027	/* Remember if AIFnLRCLK is configured as a GPIO.  This should be
4028	 * configured on init - if a system wants to do this dynamically
4029	 * at runtime we can deal with that then.
4030	 */
4031	ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
4032	if (ret < 0) {
4033		dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
4034		goto err_irq;
4035	}
4036	if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
4037		wm8994->lrclk_shared[0] = 1;
4038		wm8994_dai[0].symmetric_rates = 1;
4039	} else {
4040		wm8994->lrclk_shared[0] = 0;
4041	}
4042
4043	ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
4044	if (ret < 0) {
4045		dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
4046		goto err_irq;
4047	}
4048	if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
4049		wm8994->lrclk_shared[1] = 1;
4050		wm8994_dai[1].symmetric_rates = 1;
4051	} else {
4052		wm8994->lrclk_shared[1] = 0;
4053	}
4054
4055	for (i = 0; i < ARRAY_SIZE(wm8994_dai); i++)
4056		wm8994_dai[i].dev = codec->dev;
4057
4058	wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
4059
4060	wm8994_codec = codec;
4061
4062	/* Latch volume updates (right only; we always do left then right). */
4063	snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
4064			    WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
4065	snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
4066			    WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
4067	snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
4068			    WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
4069	snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
4070			    WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
4071	snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
4072			    WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
4073	snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
4074			    WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
4075	snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
4076			    WM8994_DAC1_VU, WM8994_DAC1_VU);
4077	snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
4078			    WM8994_DAC2_VU, WM8994_DAC2_VU);
4079
4080	/* Set the low bit of the 3D stereo depth so TLV matches */
4081	snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
4082			    1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
4083			    1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
4084	snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
4085			    1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
4086			    1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
4087	snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
4088			    1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
4089			    1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
4090
4091	/* Unconditionally enable AIF1 ADC TDM mode; it only affects
4092	 * behaviour on idle TDM clock cycles. */
4093	snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
4094			    WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
4095
4096	wm8994_update_class_w(codec);
4097
4098	ret = snd_soc_register_codec(codec);
4099	if (ret != 0) {
4100		dev_err(codec->dev, "Failed to register codec: %d\n", ret);
4101		goto err_irq;
4102	}
4103
4104	ret = snd_soc_register_dais(wm8994_dai, ARRAY_SIZE(wm8994_dai));
4105	if (ret != 0) {
4106		dev_err(codec->dev, "Failed to register DAIs: %d\n", ret);
4107		goto err_codec;
4108	}
4109
4110	platform_set_drvdata(pdev, wm8994);
4111
4112	return 0;
4113
4114err_codec:
4115	snd_soc_unregister_codec(codec);
4116err_irq:
4117	wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
4118	wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
4119	wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
4120	wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET, wm8994);
4121err:
4122	kfree(wm8994);
4123	return ret;
4124}
4125
4126static int __devexit wm8994_codec_remove(struct platform_device *pdev)
4127{
4128	struct wm8994_priv *wm8994 = platform_get_drvdata(pdev);
4129	struct snd_soc_codec *codec = &wm8994->codec;
4130
4131	wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
4132	snd_soc_unregister_dais(wm8994_dai, ARRAY_SIZE(wm8994_dai));
4133	snd_soc_unregister_codec(&wm8994->codec);
4134	wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
4135	wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
4136	wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
4137	wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET, wm8994);
4138	kfree(wm8994);
4139	wm8994_codec = NULL;
4140
4141	return 0;
4142}
4143
4144static struct platform_driver wm8994_codec_driver = {
4145	.driver = {
4146		   .name = "wm8994-codec",
4147		   .owner = THIS_MODULE,
4148		   },
4149	.probe = wm8994_codec_probe,
4150	.remove = __devexit_p(wm8994_codec_remove),
4151};
4152
4153static __init int wm8994_init(void)
4154{
4155	return platform_driver_register(&wm8994_codec_driver);
4156}
4157module_init(wm8994_init);
4158
4159static __exit void wm8994_exit(void)
4160{
4161	platform_driver_unregister(&wm8994_codec_driver);
4162}
4163module_exit(wm8994_exit);
4164
4165
4166MODULE_DESCRIPTION("ASoC WM8994 driver");
4167MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
4168MODULE_LICENSE("GPL");
4169MODULE_ALIAS("platform:wm8994-codec");
4170