• Home
  • History
  • Annotate
  • Line#
  • Navigate
  • Raw
  • Download
  • only in /asuswrt-rt-n18u-9.0.0.4.380.2695/release/src-rt-6.x.4708/linux/linux-2.6.36/arch/ia64/sn/kernel/
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License.  See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1999,2001-2006 Silicon Graphics, Inc. All rights reserved.
7 */
8
9#include <linux/module.h>
10#include <linux/init.h>
11#include <linux/delay.h>
12#include <linux/kernel.h>
13#include <linux/kdev_t.h>
14#include <linux/string.h>
15#include <linux/screen_info.h>
16#include <linux/console.h>
17#include <linux/timex.h>
18#include <linux/sched.h>
19#include <linux/ioport.h>
20#include <linux/mm.h>
21#include <linux/serial.h>
22#include <linux/irq.h>
23#include <linux/bootmem.h>
24#include <linux/mmzone.h>
25#include <linux/interrupt.h>
26#include <linux/acpi.h>
27#include <linux/compiler.h>
28#include <linux/root_dev.h>
29#include <linux/nodemask.h>
30#include <linux/pm.h>
31#include <linux/efi.h>
32
33#include <asm/io.h>
34#include <asm/sal.h>
35#include <asm/machvec.h>
36#include <asm/system.h>
37#include <asm/processor.h>
38#include <asm/vga.h>
39#include <asm/sn/arch.h>
40#include <asm/sn/addrs.h>
41#include <asm/sn/pda.h>
42#include <asm/sn/nodepda.h>
43#include <asm/sn/sn_cpuid.h>
44#include <asm/sn/simulator.h>
45#include <asm/sn/leds.h>
46#include <asm/sn/bte.h>
47#include <asm/sn/shub_mmr.h>
48#include <asm/sn/clksupport.h>
49#include <asm/sn/sn_sal.h>
50#include <asm/sn/geo.h>
51#include <asm/sn/sn_feature_sets.h>
52#include "xtalk/xwidgetdev.h"
53#include "xtalk/hubdev.h"
54#include <asm/sn/klconfig.h>
55
56
57DEFINE_PER_CPU(struct pda_s, pda_percpu);
58
59#define MAX_PHYS_MEMORY		(1UL << IA64_MAX_PHYS_BITS)	/* Max physical address supported */
60
61extern void bte_init_node(nodepda_t *, cnodeid_t);
62
63extern void sn_timer_init(void);
64extern unsigned long last_time_offset;
65extern void (*ia64_mark_idle) (int);
66extern void snidle(int);
67
68unsigned long sn_rtc_cycles_per_second;
69EXPORT_SYMBOL(sn_rtc_cycles_per_second);
70
71DEFINE_PER_CPU(struct sn_hub_info_s, __sn_hub_info);
72EXPORT_PER_CPU_SYMBOL(__sn_hub_info);
73
74DEFINE_PER_CPU(short, __sn_cnodeid_to_nasid[MAX_COMPACT_NODES]);
75EXPORT_PER_CPU_SYMBOL(__sn_cnodeid_to_nasid);
76
77DEFINE_PER_CPU(struct nodepda_s *, __sn_nodepda);
78EXPORT_PER_CPU_SYMBOL(__sn_nodepda);
79
80char sn_system_serial_number_string[128];
81EXPORT_SYMBOL(sn_system_serial_number_string);
82u64 sn_partition_serial_number;
83EXPORT_SYMBOL(sn_partition_serial_number);
84u8 sn_partition_id;
85EXPORT_SYMBOL(sn_partition_id);
86u8 sn_system_size;
87EXPORT_SYMBOL(sn_system_size);
88u8 sn_sharing_domain_size;
89EXPORT_SYMBOL(sn_sharing_domain_size);
90u8 sn_coherency_id;
91EXPORT_SYMBOL(sn_coherency_id);
92u8 sn_region_size;
93EXPORT_SYMBOL(sn_region_size);
94int sn_prom_type;	/* 0=hardware, 1=medusa/realprom, 2=medusa/fakeprom */
95
96short physical_node_map[MAX_NUMALINK_NODES];
97static unsigned long sn_prom_features[MAX_PROM_FEATURE_SETS];
98
99EXPORT_SYMBOL(physical_node_map);
100
101int num_cnodes;
102
103static void sn_init_pdas(char **);
104static void build_cnode_tables(void);
105
106static nodepda_t *nodepdaindr[MAX_COMPACT_NODES];
107
108/*
109 * The format of "screen_info" is strange, and due to early i386-setup
110 * code. This is just enough to make the console code think we're on a
111 * VGA color display.
112 */
113struct screen_info sn_screen_info = {
114	.orig_x = 0,
115	.orig_y = 0,
116	.orig_video_mode = 3,
117	.orig_video_cols = 80,
118	.orig_video_ega_bx = 3,
119	.orig_video_lines = 25,
120	.orig_video_isVGA = 1,
121	.orig_video_points = 16
122};
123
124/*
125 * This routine can only be used during init, since
126 * smp_boot_data is an init data structure.
127 * We have to use smp_boot_data.cpu_phys_id to find
128 * the physical id of the processor because the normal
129 * cpu_physical_id() relies on data structures that
130 * may not be initialized yet.
131 */
132
133static int __init pxm_to_nasid(int pxm)
134{
135	int i;
136	int nid;
137
138	nid = pxm_to_node(pxm);
139	for (i = 0; i < num_node_memblks; i++) {
140		if (node_memblk[i].nid == nid) {
141			return NASID_GET(node_memblk[i].start_paddr);
142		}
143	}
144	return -1;
145}
146
147/**
148 * early_sn_setup - early setup routine for SN platforms
149 *
150 * Sets up an initial console to aid debugging.  Intended primarily
151 * for bringup.  See start_kernel() in init/main.c.
152 */
153
154void __init early_sn_setup(void)
155{
156	efi_system_table_t *efi_systab;
157	efi_config_table_t *config_tables;
158	struct ia64_sal_systab *sal_systab;
159	struct ia64_sal_desc_entry_point *ep;
160	char *p;
161	int i, j;
162
163	/*
164	 * Parse enough of the SAL tables to locate the SAL entry point. Since, console
165	 * IO on SN2 is done via SAL calls, early_printk won't work without this.
166	 *
167	 * This code duplicates some of the ACPI table parsing that is in efi.c & sal.c.
168	 * Any changes to those file may have to be made here as well.
169	 */
170	efi_systab = (efi_system_table_t *) __va(ia64_boot_param->efi_systab);
171	config_tables = __va(efi_systab->tables);
172	for (i = 0; i < efi_systab->nr_tables; i++) {
173		if (efi_guidcmp(config_tables[i].guid, SAL_SYSTEM_TABLE_GUID) ==
174		    0) {
175			sal_systab = __va(config_tables[i].table);
176			p = (char *)(sal_systab + 1);
177			for (j = 0; j < sal_systab->entry_count; j++) {
178				if (*p == SAL_DESC_ENTRY_POINT) {
179					ep = (struct ia64_sal_desc_entry_point
180					      *)p;
181					ia64_sal_handler_init(__va
182							      (ep->sal_proc),
183							      __va(ep->gp));
184					return;
185				}
186				p += SAL_DESC_SIZE(*p);
187			}
188		}
189	}
190	/* Uh-oh, SAL not available?? */
191	printk(KERN_ERR "failed to find SAL entry point\n");
192}
193
194extern int platform_intr_list[];
195static int __cpuinitdata shub_1_1_found;
196
197/*
198 * sn_check_for_wars
199 *
200 * Set flag for enabling shub specific wars
201 */
202
203static inline int __cpuinit is_shub_1_1(int nasid)
204{
205	unsigned long id;
206	int rev;
207
208	if (is_shub2())
209		return 0;
210	id = REMOTE_HUB_L(nasid, SH1_SHUB_ID);
211	rev = (id & SH1_SHUB_ID_REVISION_MASK) >> SH1_SHUB_ID_REVISION_SHFT;
212	return rev <= 2;
213}
214
215static void __cpuinit sn_check_for_wars(void)
216{
217	int cnode;
218
219	if (is_shub2()) {
220		/* none yet */
221	} else {
222		for_each_online_node(cnode) {
223			if (is_shub_1_1(cnodeid_to_nasid(cnode)))
224				shub_1_1_found = 1;
225		}
226	}
227}
228
229/*
230 * Scan the EFI PCDP table (if it exists) for an acceptable VGA console
231 * output device.  If one exists, pick it and set sn_legacy_{io,mem} to
232 * reflect the bus offsets needed to address it.
233 *
234 * Since pcdp support in SN is not supported in the 2.4 kernel (or at least
235 * the one lbs is based on) just declare the needed structs here.
236 *
237 * Reference spec http://www.dig64.org/specifications/DIG64_PCDPv20.pdf
238 *
239 * Returns 0 if no acceptable vga is found, !0 otherwise.
240 *
241 * Note:  This stuff is duped here because Altix requires the PCDP to
242 * locate a usable VGA device due to lack of proper ACPI support.  Structures
243 * could be used from drivers/firmware/pcdp.h, but it was decided that moving
244 * this file to a more public location just for Altix use was undesirable.
245 */
246
247struct hcdp_uart_desc {
248	u8	pad[45];
249};
250
251struct pcdp {
252	u8	signature[4];	/* should be 'HCDP' */
253	u32	length;
254	u8	rev;		/* should be >=3 for pcdp, <3 for hcdp */
255	u8	sum;
256	u8	oem_id[6];
257	u64	oem_tableid;
258	u32	oem_rev;
259	u32	creator_id;
260	u32	creator_rev;
261	u32	num_type0;
262	struct hcdp_uart_desc uart[0];	/* num_type0 of these */
263	/* pcdp descriptors follow */
264}  __attribute__((packed));
265
266struct pcdp_device_desc {
267	u8	type;
268	u8	primary;
269	u16	length;
270	u16	index;
271	/* interconnect specific structure follows */
272	/* device specific structure follows that */
273}  __attribute__((packed));
274
275struct pcdp_interface_pci {
276	u8	type;		/* 1 == pci */
277	u8	reserved;
278	u16	length;
279	u8	segment;
280	u8	bus;
281	u8 	dev;
282	u8	fun;
283	u16	devid;
284	u16	vendid;
285	u32	acpi_interrupt;
286	u64	mmio_tra;
287	u64	ioport_tra;
288	u8	flags;
289	u8	translation;
290}  __attribute__((packed));
291
292struct pcdp_vga_device {
293	u8	num_eas_desc;
294	/* ACPI Extended Address Space Desc follows */
295}  __attribute__((packed));
296
297/* from pcdp_device_desc.primary */
298#define PCDP_PRIMARY_CONSOLE	0x01
299
300/* from pcdp_device_desc.type */
301#define PCDP_CONSOLE_INOUT	0x0
302#define PCDP_CONSOLE_DEBUG	0x1
303#define PCDP_CONSOLE_OUT	0x2
304#define PCDP_CONSOLE_IN		0x3
305#define PCDP_CONSOLE_TYPE_VGA	0x8
306
307#define PCDP_CONSOLE_VGA	(PCDP_CONSOLE_TYPE_VGA | PCDP_CONSOLE_OUT)
308
309/* from pcdp_interface_pci.type */
310#define PCDP_IF_PCI		1
311
312/* from pcdp_interface_pci.translation */
313#define PCDP_PCI_TRANS_IOPORT	0x02
314#define PCDP_PCI_TRANS_MMIO	0x01
315
316#if defined(CONFIG_VT) && defined(CONFIG_VGA_CONSOLE)
317static void
318sn_scan_pcdp(void)
319{
320	u8 *bp;
321	struct pcdp *pcdp;
322	struct pcdp_device_desc device;
323	struct pcdp_interface_pci if_pci;
324	extern struct efi efi;
325
326	if (efi.hcdp == EFI_INVALID_TABLE_ADDR)
327		return;		/* no hcdp/pcdp table */
328
329	pcdp = __va(efi.hcdp);
330
331	if (pcdp->rev < 3)
332		return;		/* only support PCDP (rev >= 3) */
333
334	for (bp = (u8 *)&pcdp->uart[pcdp->num_type0];
335	     bp < (u8 *)pcdp + pcdp->length;
336	     bp += device.length) {
337		memcpy(&device, bp, sizeof(device));
338		if (! (device.primary & PCDP_PRIMARY_CONSOLE))
339			continue;	/* not primary console */
340
341		if (device.type != PCDP_CONSOLE_VGA)
342			continue;	/* not VGA descriptor */
343
344		memcpy(&if_pci, bp+sizeof(device), sizeof(if_pci));
345		if (if_pci.type != PCDP_IF_PCI)
346			continue;	/* not PCI interconnect */
347
348		if (if_pci.translation & PCDP_PCI_TRANS_IOPORT)
349			vga_console_iobase = if_pci.ioport_tra;
350
351		if (if_pci.translation & PCDP_PCI_TRANS_MMIO)
352			vga_console_membase =
353				if_pci.mmio_tra | __IA64_UNCACHED_OFFSET;
354
355		break; /* once we find the primary, we're done */
356	}
357}
358#endif
359
360static unsigned long sn2_rtc_initial;
361
362/**
363 * sn_setup - SN platform setup routine
364 * @cmdline_p: kernel command line
365 *
366 * Handles platform setup for SN machines.  This includes determining
367 * the RTC frequency (via a SAL call), initializing secondary CPUs, and
368 * setting up per-node data areas.  The console is also initialized here.
369 */
370void __init sn_setup(char **cmdline_p)
371{
372	long status, ticks_per_sec, drift;
373	u32 version = sn_sal_rev();
374	extern void sn_cpu_init(void);
375
376	sn2_rtc_initial = rtc_time();
377	ia64_sn_plat_set_error_handling_features();	// obsolete
378	ia64_sn_set_os_feature(OSF_MCA_SLV_TO_OS_INIT_SLV);
379	ia64_sn_set_os_feature(OSF_FEAT_LOG_SBES);
380	/*
381	 * Note: The calls to notify the PROM of ACPI and PCI Segment
382	 *	 support must be done prior to acpi_load_tables(), as
383	 *	 an ACPI capable PROM will rebuild the DSDT as result
384	 *	 of the call.
385	 */
386	ia64_sn_set_os_feature(OSF_PCISEGMENT_ENABLE);
387	ia64_sn_set_os_feature(OSF_ACPI_ENABLE);
388
389	/* Load the new DSDT and SSDT tables into the global table list. */
390	acpi_table_init();
391
392#if defined(CONFIG_VT) && defined(CONFIG_VGA_CONSOLE)
393
394	if (! vga_console_membase)
395		sn_scan_pcdp();
396
397	/*
398	 *	Setup legacy IO space.
399	 *	vga_console_iobase maps to PCI IO Space address 0 on the
400	 * 	bus containing the VGA console.
401	 */
402	if (vga_console_iobase) {
403		io_space[0].mmio_base =
404			(unsigned long) ioremap(vga_console_iobase, 0);
405		io_space[0].sparse = 0;
406	}
407
408	if (vga_console_membase) {
409		/* usable vga ... make tty0 the preferred default console */
410		if (!strstr(*cmdline_p, "console="))
411			add_preferred_console("tty", 0, NULL);
412	} else {
413		printk(KERN_DEBUG "SGI: Disabling VGA console\n");
414		if (!strstr(*cmdline_p, "console="))
415			add_preferred_console("ttySG", 0, NULL);
416#ifdef CONFIG_DUMMY_CONSOLE
417		conswitchp = &dummy_con;
418#else
419		conswitchp = NULL;
420#endif				/* CONFIG_DUMMY_CONSOLE */
421	}
422#endif				/* def(CONFIG_VT) && def(CONFIG_VGA_CONSOLE) */
423
424	MAX_DMA_ADDRESS = PAGE_OFFSET + MAX_PHYS_MEMORY;
425
426	/*
427	 * Build the tables for managing cnodes.
428	 */
429	build_cnode_tables();
430
431	status =
432	    ia64_sal_freq_base(SAL_FREQ_BASE_REALTIME_CLOCK, &ticks_per_sec,
433			       &drift);
434	if (status != 0 || ticks_per_sec < 100000) {
435		printk(KERN_WARNING
436		       "unable to determine platform RTC clock frequency, guessing.\n");
437		/* PROM gives wrong value for clock freq. so guess */
438		sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
439	} else
440		sn_rtc_cycles_per_second = ticks_per_sec;
441
442	platform_intr_list[ACPI_INTERRUPT_CPEI] = IA64_CPE_VECTOR;
443
444	printk("SGI SAL version %x.%02x\n", version >> 8, version & 0x00FF);
445
446	/*
447	 * we set the default root device to /dev/hda
448	 * to make simulation easy
449	 */
450	ROOT_DEV = Root_HDA1;
451
452	/*
453	 * Create the PDAs and NODEPDAs for all the cpus.
454	 */
455	sn_init_pdas(cmdline_p);
456
457	ia64_mark_idle = &snidle;
458
459	/*
460	 * For the bootcpu, we do this here. All other cpus will make the
461	 * call as part of cpu_init in slave cpu initialization.
462	 */
463	sn_cpu_init();
464
465#ifdef CONFIG_SMP
466	init_smp_config();
467#endif
468	screen_info = sn_screen_info;
469
470	sn_timer_init();
471
472	/*
473	 * set pm_power_off to a SAL call to allow
474	 * sn machines to power off. The SAL call can be replaced
475	 * by an ACPI interface call when ACPI is fully implemented
476	 * for sn.
477	 */
478	pm_power_off = ia64_sn_power_down;
479	current->thread.flags |= IA64_THREAD_MIGRATION;
480}
481
482/**
483 * sn_init_pdas - setup node data areas
484 *
485 * One time setup for Node Data Area.  Called by sn_setup().
486 */
487static void __init sn_init_pdas(char **cmdline_p)
488{
489	cnodeid_t cnode;
490
491	/*
492	 * Allocate & initialize the nodepda for each node.
493	 */
494	for_each_online_node(cnode) {
495		nodepdaindr[cnode] =
496		    alloc_bootmem_node(NODE_DATA(cnode), sizeof(nodepda_t));
497		memset(nodepdaindr[cnode]->phys_cpuid, -1,
498		    sizeof(nodepdaindr[cnode]->phys_cpuid));
499		spin_lock_init(&nodepdaindr[cnode]->ptc_lock);
500	}
501
502	/*
503	 * Allocate & initialize nodepda for TIOs.  For now, put them on node 0.
504	 */
505	for (cnode = num_online_nodes(); cnode < num_cnodes; cnode++)
506		nodepdaindr[cnode] =
507		    alloc_bootmem_node(NODE_DATA(0), sizeof(nodepda_t));
508
509	/*
510	 * Now copy the array of nodepda pointers to each nodepda.
511	 */
512	for (cnode = 0; cnode < num_cnodes; cnode++)
513		memcpy(nodepdaindr[cnode]->pernode_pdaindr, nodepdaindr,
514		       sizeof(nodepdaindr));
515
516	/*
517	 * Set up IO related platform-dependent nodepda fields.
518	 * The following routine actually sets up the hubinfo struct
519	 * in nodepda.
520	 */
521	for_each_online_node(cnode) {
522		bte_init_node(nodepdaindr[cnode], cnode);
523	}
524
525	/*
526	 * Initialize the per node hubdev.  This includes IO Nodes and
527	 * headless/memless nodes.
528	 */
529	for (cnode = 0; cnode < num_cnodes; cnode++) {
530		hubdev_init_node(nodepdaindr[cnode], cnode);
531	}
532}
533
534/**
535 * sn_cpu_init - initialize per-cpu data areas
536 * @cpuid: cpuid of the caller
537 *
538 * Called during cpu initialization on each cpu as it starts.
539 * Currently, initializes the per-cpu data area for SNIA.
540 * Also sets up a few fields in the nodepda.  Also known as
541 * platform_cpu_init() by the ia64 machvec code.
542 */
543void __cpuinit sn_cpu_init(void)
544{
545	int cpuid;
546	int cpuphyid;
547	int nasid;
548	int subnode;
549	int slice;
550	int cnode;
551	int i;
552	static int wars_have_been_checked, set_cpu0_number;
553
554	cpuid = smp_processor_id();
555	if (cpuid == 0 && IS_MEDUSA()) {
556		if (ia64_sn_is_fake_prom())
557			sn_prom_type = 2;
558		else
559			sn_prom_type = 1;
560		printk(KERN_INFO "Running on medusa with %s PROM\n",
561		       (sn_prom_type == 1) ? "real" : "fake");
562	}
563
564	memset(pda, 0, sizeof(pda));
565	if (ia64_sn_get_sn_info(0, &sn_hub_info->shub2,
566				&sn_hub_info->nasid_bitmask,
567				&sn_hub_info->nasid_shift,
568				&sn_system_size, &sn_sharing_domain_size,
569				&sn_partition_id, &sn_coherency_id,
570				&sn_region_size))
571		BUG();
572	sn_hub_info->as_shift = sn_hub_info->nasid_shift - 2;
573
574	/*
575	 * Don't check status. The SAL call is not supported on all PROMs
576	 * but a failure is harmless.
577	 * Architechtuallly, cpu_init is always called twice on cpu 0. We
578	 * should set cpu_number on cpu 0 once.
579	 */
580	if (cpuid == 0) {
581		if (!set_cpu0_number) {
582			(void) ia64_sn_set_cpu_number(cpuid);
583			set_cpu0_number = 1;
584		}
585	} else
586		(void) ia64_sn_set_cpu_number(cpuid);
587
588	/*
589	 * The boot cpu makes this call again after platform initialization is
590	 * complete.
591	 */
592	if (nodepdaindr[0] == NULL)
593		return;
594
595	for (i = 0; i < MAX_PROM_FEATURE_SETS; i++)
596		if (ia64_sn_get_prom_feature_set(i, &sn_prom_features[i]) != 0)
597			break;
598
599	cpuphyid = get_sapicid();
600
601	if (ia64_sn_get_sapic_info(cpuphyid, &nasid, &subnode, &slice))
602		BUG();
603
604	for (i=0; i < MAX_NUMNODES; i++) {
605		if (nodepdaindr[i]) {
606			nodepdaindr[i]->phys_cpuid[cpuid].nasid = nasid;
607			nodepdaindr[i]->phys_cpuid[cpuid].slice = slice;
608			nodepdaindr[i]->phys_cpuid[cpuid].subnode = subnode;
609		}
610	}
611
612	cnode = nasid_to_cnodeid(nasid);
613
614	sn_nodepda = nodepdaindr[cnode];
615
616	pda->led_address =
617	    (typeof(pda->led_address)) (LED0 + (slice << LED_CPU_SHIFT));
618	pda->led_state = LED_ALWAYS_SET;
619	pda->hb_count = HZ / 2;
620	pda->hb_state = 0;
621	pda->idle_flag = 0;
622
623	if (cpuid != 0) {
624		/* copy cpu 0's sn_cnodeid_to_nasid table to this cpu's */
625		memcpy(sn_cnodeid_to_nasid,
626		       (&per_cpu(__sn_cnodeid_to_nasid, 0)),
627		       sizeof(__ia64_per_cpu_var(__sn_cnodeid_to_nasid)));
628	}
629
630	/*
631	 * Check for WARs.
632	 * Only needs to be done once, on BSP.
633	 * Has to be done after loop above, because it uses this cpu's
634	 * sn_cnodeid_to_nasid table which was just initialized if this
635	 * isn't cpu 0.
636	 * Has to be done before assignment below.
637	 */
638	if (!wars_have_been_checked) {
639		sn_check_for_wars();
640		wars_have_been_checked = 1;
641	}
642	sn_hub_info->shub_1_1_found = shub_1_1_found;
643
644	/*
645	 * Set up addresses of PIO/MEM write status registers.
646	 */
647	{
648		u64 pio1[] = {SH1_PIO_WRITE_STATUS_0, 0, SH1_PIO_WRITE_STATUS_1, 0};
649		u64 pio2[] = {SH2_PIO_WRITE_STATUS_0, SH2_PIO_WRITE_STATUS_2,
650			SH2_PIO_WRITE_STATUS_1, SH2_PIO_WRITE_STATUS_3};
651		u64 *pio;
652		pio = is_shub1() ? pio1 : pio2;
653		pda->pio_write_status_addr =
654		   (volatile unsigned long *)GLOBAL_MMR_ADDR(nasid, pio[slice]);
655		pda->pio_write_status_val = is_shub1() ? SH_PIO_WRITE_STATUS_PENDING_WRITE_COUNT_MASK : 0;
656	}
657
658	/*
659	 * WAR addresses for SHUB 1.x.
660	 */
661	if (local_node_data->active_cpu_count++ == 0 && is_shub1()) {
662		int buddy_nasid;
663		buddy_nasid =
664		    cnodeid_to_nasid(numa_node_id() ==
665				     num_online_nodes() - 1 ? 0 : numa_node_id() + 1);
666		pda->pio_shub_war_cam_addr =
667		    (volatile unsigned long *)GLOBAL_MMR_ADDR(nasid,
668							      SH1_PI_CAM_CONTROL);
669	}
670}
671
672/*
673 * Build tables for converting between NASIDs and cnodes.
674 */
675static inline int __init board_needs_cnode(int type)
676{
677	return (type == KLTYPE_SNIA || type == KLTYPE_TIO);
678}
679
680void __init build_cnode_tables(void)
681{
682	int nasid;
683	int node;
684	lboard_t *brd;
685
686	memset(physical_node_map, -1, sizeof(physical_node_map));
687	memset(sn_cnodeid_to_nasid, -1,
688			sizeof(__ia64_per_cpu_var(__sn_cnodeid_to_nasid)));
689
690	/*
691	 * First populate the tables with C/M bricks. This ensures that
692	 * cnode == node for all C & M bricks.
693	 */
694	for_each_online_node(node) {
695		nasid = pxm_to_nasid(node_to_pxm(node));
696		sn_cnodeid_to_nasid[node] = nasid;
697		physical_node_map[nasid] = node;
698	}
699
700	/*
701	 * num_cnodes is total number of C/M/TIO bricks. Because of the 256 node
702	 * limit on the number of nodes, we can't use the generic node numbers
703	 * for this. Note that num_cnodes is incremented below as TIOs or
704	 * headless/memoryless nodes are discovered.
705	 */
706	num_cnodes = num_online_nodes();
707
708	/* fakeprom does not support klgraph */
709	if (IS_RUNNING_ON_FAKE_PROM())
710		return;
711
712	/* Find TIOs & headless/memoryless nodes and add them to the tables */
713	for_each_online_node(node) {
714		kl_config_hdr_t *klgraph_header;
715		nasid = cnodeid_to_nasid(node);
716		klgraph_header = ia64_sn_get_klconfig_addr(nasid);
717		BUG_ON(klgraph_header == NULL);
718		brd = NODE_OFFSET_TO_LBOARD(nasid, klgraph_header->ch_board_info);
719		while (brd) {
720			if (board_needs_cnode(brd->brd_type) && physical_node_map[brd->brd_nasid] < 0) {
721				sn_cnodeid_to_nasid[num_cnodes] = brd->brd_nasid;
722				physical_node_map[brd->brd_nasid] = num_cnodes++;
723			}
724			brd = find_lboard_next(brd);
725		}
726	}
727}
728
729int
730nasid_slice_to_cpuid(int nasid, int slice)
731{
732	long cpu;
733
734	for (cpu = 0; cpu < nr_cpu_ids; cpu++)
735		if (cpuid_to_nasid(cpu) == nasid &&
736					cpuid_to_slice(cpu) == slice)
737			return cpu;
738
739	return -1;
740}
741
742int sn_prom_feature_available(int id)
743{
744	if (id >= BITS_PER_LONG * MAX_PROM_FEATURE_SETS)
745		return 0;
746	return test_bit(id, sn_prom_features);
747}
748
749void
750sn_kernel_launch_event(void)
751{
752	/* ignore status until we understand possible failure, if any*/
753	if (ia64_sn_kernel_launch_event())
754		printk(KERN_ERR "KEXEC is not supported in this PROM, Please update the PROM.\n");
755}
756EXPORT_SYMBOL(sn_prom_feature_available);
757