Searched refs:CLK_IFR_CQ_DMA (Results 1 - 11 of 11) sorted by relevance

/u-boot/dts/upstream/include/dt-bindings/clock/
H A Dmt6765-clk.h213 #define CLK_IFR_CQ_DMA 49 macro
H A Dmediatek,mt8365-clk.h190 #define CLK_IFR_CQ_DMA 37 macro
/u-boot/arch/arm/dts/include/dt-bindings/clock/
H A Dmediatek,mt8365-clk.h192 #define CLK_IFR_CQ_DMA 37 macro
/u-boot/arch/microblaze/dts/include/dt-bindings/clock/
H A Dmediatek,mt8365-clk.h192 #define CLK_IFR_CQ_DMA 37 macro
/u-boot/arch/xtensa/dts/include/dt-bindings/clock/
H A Dmediatek,mt8365-clk.h192 #define CLK_IFR_CQ_DMA 37 macro
/u-boot/arch/sandbox/dts/include/dt-bindings/clock/
H A Dmediatek,mt8365-clk.h192 #define CLK_IFR_CQ_DMA 37 macro
/u-boot/arch/x86/dts/include/dt-bindings/clock/
H A Dmediatek,mt8365-clk.h192 #define CLK_IFR_CQ_DMA 37 macro
/u-boot/arch/nios2/dts/include/dt-bindings/clock/
H A Dmediatek,mt8365-clk.h192 #define CLK_IFR_CQ_DMA 37 macro
/u-boot/arch/mips/dts/include/dt-bindings/clock/
H A Dmediatek,mt8365-clk.h192 #define CLK_IFR_CQ_DMA 37 macro
/u-boot/include/dt-bindings/clock/
H A Dmediatek,mt8365-clk.h192 #define CLK_IFR_CQ_DMA 37 macro
/u-boot/drivers/clk/mediatek/
H A Dclk-mt8365.c651 GATE_IFR4(CLK_IFR_CQ_DMA, CLK_TOP_AXI_SEL, 27),

Completed in 320 milliseconds