Searched refs:CLK_ETHSYS_ESW (Results 1 - 10 of 10) sorted by relevance

/u-boot/arch/nios2/dts/include/dt-bindings/clock/
H A Dmt7623-clk.h400 #define CLK_ETHSYS_ESW 1 macro
/u-boot/arch/sandbox/dts/include/dt-bindings/clock/
H A Dmt7623-clk.h400 #define CLK_ETHSYS_ESW 1 macro
/u-boot/arch/arm/dts/include/dt-bindings/clock/
H A Dmt7623-clk.h400 #define CLK_ETHSYS_ESW 1 macro
/u-boot/arch/microblaze/dts/include/dt-bindings/clock/
H A Dmt7623-clk.h400 #define CLK_ETHSYS_ESW 1 macro
/u-boot/arch/mips/dts/include/dt-bindings/clock/
H A Dmt7623-clk.h400 #define CLK_ETHSYS_ESW 1 macro
/u-boot/arch/x86/dts/include/dt-bindings/clock/
H A Dmt7623-clk.h400 #define CLK_ETHSYS_ESW 1 macro
/u-boot/arch/xtensa/dts/include/dt-bindings/clock/
H A Dmt7623-clk.h400 #define CLK_ETHSYS_ESW 1 macro
/u-boot/include/dt-bindings/clock/
H A Dmt7623-clk.h400 #define CLK_ETHSYS_ESW 1 macro
/u-boot/dts/upstream/include/dt-bindings/clock/
H A Dmt2701-clk.h417 #define CLK_ETHSYS_ESW 2 macro
/u-boot/drivers/clk/mediatek/
H A Dclk-mt7623.c716 GATE_ETH_HIF1(CLK_ETHSYS_ESW, CLK_TOP_ETHPLL_500M, 6),

Completed in 266 milliseconds