Searched refs:mmCP_ME1_PIPE2_INT_CNTL (Results 1 - 13 of 13) sorted by relevance

/openbsd-current/sys/dev/pci/drm/amd/include/asic_reg/gca/
H A Dgfx_7_0_d.h267 #define mmCP_ME1_PIPE2_INT_CNTL 0x3087 macro
H A Dgfx_7_2_d.h269 #define mmCP_ME1_PIPE2_INT_CNTL 0x3087 macro
H A Dgfx_8_0_d.h300 #define mmCP_ME1_PIPE2_INT_CNTL 0x3087 macro
H A Dgfx_8_1_d.h300 #define mmCP_ME1_PIPE2_INT_CNTL 0x3087 macro
/openbsd-current/sys/dev/pci/drm/amd/amdgpu/
H A Dgfx_v7_0.c4702 mec_int_cntl_reg = mmCP_ME1_PIPE2_INT_CNTL;
H A Dgfx_v8_0.c6438 mec_int_cntl_reg = mmCP_ME1_PIPE2_INT_CNTL;
H A Dgfx_v9_0.c5747 mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
H A Dgfx_v10_0.c8824 mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
/openbsd-current/sys/dev/pci/drm/amd/include/asic_reg/gc/
H A Dgc_9_2_1_offset.h2715 #define mmCP_ME1_PIPE2_INT_CNTL 0x1087 macro
H A Dgc_9_1_offset.h2779 #define mmCP_ME1_PIPE2_INT_CNTL 0x1087 macro
H A Dgc_9_0_offset.h2505 #define mmCP_ME1_PIPE2_INT_CNTL 0x1087 macro
H A Dgc_10_3_0_offset.h4504 #define mmCP_ME1_PIPE2_INT_CNTL 0x1e27 macro
[all...]
H A Dgc_10_1_0_offset.h4843 #define mmCP_ME1_PIPE2_INT_CNTL 0x1e27 macro
[all...]

Completed in 887 milliseconds