Searched refs:UVD_RBC_RB_CNTL__RB_WPTR_POLL_EN_MASK (Results 1 - 13 of 13) sorted by relevance

/openbsd-current/sys/dev/pci/drm/amd/include/asic_reg/uvd/
H A Duvd_4_0_sh_mask.h604 #define UVD_RBC_RB_CNTL__RB_WPTR_POLL_EN_MASK 0x00100000L macro
H A Duvd_4_2_sh_mask.h621 #define UVD_RBC_RB_CNTL__RB_WPTR_POLL_EN_MASK 0x100000 macro
H A Duvd_5_0_sh_mask.h683 #define UVD_RBC_RB_CNTL__RB_WPTR_POLL_EN_MASK 0x100000 macro
H A Duvd_6_0_sh_mask.h685 #define UVD_RBC_RB_CNTL__RB_WPTR_POLL_EN_MASK 0x100000 macro
H A Duvd_7_0_sh_mask.h744 #define UVD_RBC_RB_CNTL__RB_WPTR_POLL_EN_MASK 0x00100000L macro
H A Duvd_3_1_sh_mask.h615 #define UVD_RBC_RB_CNTL__RB_WPTR_POLL_EN_MASK 0x100000 macro
/openbsd-current/sys/dev/pci/drm/amd/include/asic_reg/vcn/
H A Dvcn_1_0_sh_mask.h1271 #define UVD_RBC_RB_CNTL__RB_WPTR_POLL_EN_MASK 0x00100000L macro
H A Dvcn_2_0_0_sh_mask.h2889 #define UVD_RBC_RB_CNTL__RB_WPTR_POLL_EN_MASK 0x00100000L macro
H A Dvcn_2_6_0_sh_mask.h3242 #define UVD_RBC_RB_CNTL__RB_WPTR_POLL_EN_MASK 0x00100000L macro
H A Dvcn_2_5_sh_mask.h2918 #define UVD_RBC_RB_CNTL__RB_WPTR_POLL_EN_MASK 0x00100000L macro
H A Dvcn_3_0_0_sh_mask.h3998 #define UVD_RBC_RB_CNTL__RB_WPTR_POLL_EN_MASK 0x00100000L macro
H A Dvcn_4_0_0_sh_mask.h4248 #define UVD_RBC_RB_CNTL__RB_WPTR_POLL_EN_MASK 0x00100000L macro
H A Dvcn_4_0_3_sh_mask.h4291 #define UVD_RBC_RB_CNTL__RB_WPTR_POLL_EN_MASK 0x00100000L macro
[all...]

Completed in 864 milliseconds