Searched refs:SDMA3_UTCL1_WR_XNACK1__XNACK_VMID__SHIFT (Results 1 - 3 of 3) sorted by relevance

/openbsd-current/sys/dev/pci/drm/amd/include/asic_reg/sdma3/
H A Dsdma3_4_2_2_sh_mask.h883 #define SDMA3_UTCL1_WR_XNACK1__XNACK_VMID__SHIFT 0x4 macro
/openbsd-current/sys/dev/pci/drm/amd/include/asic_reg/sdma/
H A Dsdma_4_4_0_sh_mask.h8934 #define SDMA3_UTCL1_WR_XNACK1__XNACK_VMID__SHIFT 0x4 macro
[all...]
/openbsd-current/sys/dev/pci/drm/amd/include/asic_reg/gc/
H A Dgc_10_3_0_sh_mask.h42174 #define SDMA3_UTCL1_WR_XNACK1__XNACK_VMID__SHIFT macro
[all...]

Completed in 1451 milliseconds