Searched refs:MC_REGISTERS_TABLE_6__address_4_s1__SHIFT (Results 1 - 4 of 4) sorted by relevance

/openbsd-current/sys/dev/pci/drm/amd/include/asic_reg/smu/
H A Dsmu_7_1_1_sh_mask.h1288 #define MC_REGISTERS_TABLE_6__address_4_s1__SHIFT 0x0 macro
H A Dsmu_7_1_0_sh_mask.h3266 #define MC_REGISTERS_TABLE_6__address_4_s1__SHIFT 0x0 macro
H A Dsmu_7_1_2_sh_mask.h3494 #define MC_REGISTERS_TABLE_6__address_4_s1__SHIFT 0x0 macro
H A Dsmu_7_0_1_sh_mask.h3270 #define MC_REGISTERS_TABLE_6__address_4_s1__SHIFT 0x0 macro

Completed in 484 milliseconds