Searched refs:DPM_TABLE_395__SamuLevel_2_padding_0__SHIFT (Results 1 - 1 of 1) sorted by relevance

/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/include/asic_reg/smu/
H A Dsmu_7_1_2_sh_mask.h2672 #define DPM_TABLE_395__SamuLevel_2_padding_0__SHIFT 0x10 macro

Completed in 247 milliseconds