Searched refs:vupdate_offset (Results 1 - 19 of 19) sorted by relevance

/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/display/dc/dcn10/
H A Damdgpu_dcn10_optc.c69 int vupdate_offset,
76 optc1->vupdate_offset = vupdate_offset;
88 VUPDATE_OFFSET, optc1->vupdate_offset,
149 int vupdate_offset,
169 optc1->vupdate_offset = vupdate_offset;
277 vupdate_offset,
65 optc1_program_global_sync( struct timing_generator *optc, int vready_offset, int vstartup_start, int vupdate_offset, int vupdate_width) argument
144 optc1_program_timing( struct timing_generator *optc, const struct dc_crtc_timing *dc_crtc_timing, int vready_offset, int vstartup_start, int vupdate_offset, int vupdate_width, const enum signal_type signal, bool use_vbios) argument
H A Ddcn10_optc.h511 int vupdate_offset; member in struct:optc
556 int vupdate_offset,
576 int vupdate_offset,
H A Damdgpu_dcn10_hubp.c137 + pipe_dest->vupdate_offset) / pipe_dest->htotal) <= pipe_dest->vblank_end) {
H A Damdgpu_dcn10_hw_sequencer.c813 pipe_ctx->pipe_dlg_param.vupdate_offset,
2467 pipe_ctx->pipe_dlg_param.vupdate_offset,
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/display/dc/inc/hw/
H A Dtiming_generator.h145 int vupdate_offset,
225 int vupdate_offset,
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/display/dc/dce110/
H A Ddce110_timing_generator.h264 int vupdate_offset,
H A Damdgpu_dce110_timing_generator_v.c445 int vupdate_offset,
441 dce110_timing_generator_v_program_timing(struct timing_generator *tg, const struct dc_crtc_timing *timing, int vready_offset, int vstartup_start, int vupdate_offset, int vupdate_width, const enum signal_type signal, bool use_vbios) argument
H A Damdgpu_dce110_timing_generator.c1967 int vupdate_offset,
1963 dce110_tg_program_timing(struct timing_generator *tg, const struct dc_crtc_timing *timing, int vready_offset, int vstartup_start, int vupdate_offset, int vupdate_width, const enum signal_type signal, bool use_vbios) argument
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/display/dc/dce80/
H A Damdgpu_dce80_timing_generator.c117 int vupdate_offset,
113 program_timing(struct timing_generator *tg, const struct dc_crtc_timing *timing, int vready_offset, int vstartup_start, int vupdate_offset, int vupdate_width, const enum signal_type signal, bool use_vbios) argument
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/display/dc/dml/
H A Ddisplay_mode_structs.h326 unsigned int vupdate_offset; member in struct:_vcs_dpi_display_pipe_dest_params_st
H A Damdgpu_dml1_display_rq_dlg_calc.c1048 unsigned int vupdate_offset; local
1230 vupdate_offset = e2e_pipe_param.pipe.dest.vupdate_offset;
1301 line_setup = (double) (vupdate_offset + vupdate_width + vready_offset) / (double) htotal;
1326 DTRACE("DLG: %s: vupdate_offset = %d", __func__, vupdate_offset);
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/display/dc/dml/dcn20/
H A Damdgpu_display_rq_dlg_calc_20.c851 unsigned int vupdate_offset; local
1004 vupdate_offset = dst->vupdate_offset;
1031 - (double) (vready_offset + vupdate_width + vupdate_offset) / htotal
1038 - (double) (vready_offset + vupdate_width + vupdate_offset) / htotal
H A Damdgpu_display_rq_dlg_calc_20v2.c851 unsigned int vupdate_offset; local
1005 vupdate_offset = dst->vupdate_offset;
1032 - (double) (vready_offset + vupdate_width + vupdate_offset) / htotal
1039 - (double) (vready_offset + vupdate_width + vupdate_offset) / htotal
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/display/dc/dml/dcn21/
H A Damdgpu_display_rq_dlg_calc_21.c897 unsigned int vupdate_offset; local
1044 vupdate_offset = dst->vupdate_offset;
1071 - (double) (vready_offset + vupdate_width + vupdate_offset) / htotal
1078 - (double) (vready_offset + vupdate_width + vupdate_offset) / htotal
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/display/dc/calcs/
H A Damdgpu_dcn_calcs.c437 input->dest.vupdate_offset = pipe->pipe_dlg_param.vupdate_offset;
438 input->dest.vupdate_offset = pipe->pipe_dlg_param.vupdate_offset;
1184 pipe->pipe_dlg_param.vupdate_offset = v->v_update_offset_pix[input_idx];
1225 hsplit_pipe->pipe_dlg_param.vupdate_offset = v->v_update_offset_pix[input_idx];
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/display/dc/dcn20/
H A Damdgpu_dcn20_hwseq.c658 pipe_ctx->pipe_dlg_param.vupdate_offset,
1216 || old_pipe->pipe_dlg_param.vupdate_offset != new_pipe->pipe_dlg_param.vupdate_offset
1488 pipe_ctx->pipe_dlg_param.vupdate_offset,
1728 pipe_ctx->pipe_dlg_param.vupdate_offset,
H A Damdgpu_dcn20_hubp.c190 + pipe_dest->vupdate_offset) / pipe_dest->htotal) <= pipe_dest->vblank_end) {
H A Damdgpu_dcn20_resource.c2812 dst->vupdate_offset = context->bw_ctx.dml.vba.VUpdateOffsetPix[pipe_idx_unsplit];
2827 dst_j->vupdate_offset = context->bw_ctx.dml.vba.VUpdateOffsetPix[pipe_idx_unsplit];
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/display/dc/dce120/
H A Damdgpu_dce120_timing_generator.c746 int vupdate_offset,
742 dce120_tg_program_timing(struct timing_generator *tg, const struct dc_crtc_timing *timing, int vready_offset, int vstartup_start, int vupdate_offset, int vupdate_width, const enum signal_type signal, bool use_vbios) argument

Completed in 391 milliseconds