Searched refs:vready_offset (Results 1 - 19 of 19) sorted by relevance

/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/display/dc/dcn10/
H A Damdgpu_dcn10_optc.c67 int vready_offset,
74 optc1->vready_offset = vready_offset;
92 VREADY_OFFSET, optc1->vready_offset);
147 int vready_offset,
167 optc1->vready_offset = vready_offset;
275 vready_offset,
65 optc1_program_global_sync( struct timing_generator *optc, int vready_offset, int vstartup_start, int vupdate_offset, int vupdate_width) argument
144 optc1_program_timing( struct timing_generator *optc, const struct dc_crtc_timing *dc_crtc_timing, int vready_offset, int vstartup_start, int vupdate_offset, int vupdate_width, const enum signal_type signal, bool use_vbios) argument
H A Ddcn10_optc.h513 int vready_offset; member in struct:optc
554 int vready_offset,
574 int vready_offset,
H A Damdgpu_dcn10_hubp.c136 if ((pipe_dest->vstartup_start - 2*(pipe_dest->vready_offset+pipe_dest->vupdate_width
H A Damdgpu_dcn10_hw_sequencer.c811 pipe_ctx->pipe_dlg_param.vready_offset,
2465 pipe_ctx->pipe_dlg_param.vready_offset,
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/display/dc/inc/hw/
H A Dtiming_generator.h143 int vready_offset,
223 int vready_offset,
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/display/dc/dce110/
H A Ddce110_timing_generator.h262 int vready_offset,
H A Damdgpu_dce110_timing_generator_v.c443 int vready_offset,
441 dce110_timing_generator_v_program_timing(struct timing_generator *tg, const struct dc_crtc_timing *timing, int vready_offset, int vstartup_start, int vupdate_offset, int vupdate_width, const enum signal_type signal, bool use_vbios) argument
H A Damdgpu_dce110_timing_generator.c1965 int vready_offset,
1963 dce110_tg_program_timing(struct timing_generator *tg, const struct dc_crtc_timing *timing, int vready_offset, int vstartup_start, int vupdate_offset, int vupdate_width, const enum signal_type signal, bool use_vbios) argument
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/display/dc/dce80/
H A Damdgpu_dce80_timing_generator.c115 int vready_offset,
113 program_timing(struct timing_generator *tg, const struct dc_crtc_timing *timing, int vready_offset, int vstartup_start, int vupdate_offset, int vupdate_width, const enum signal_type signal, bool use_vbios) argument
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/display/dc/dml/
H A Ddisplay_mode_structs.h328 unsigned int vready_offset; member in struct:_vcs_dpi_display_pipe_dest_params_st
H A Damdgpu_dml1_display_rq_dlg_calc.c1050 unsigned int vready_offset; local
1232 vready_offset = e2e_pipe_param.pipe.dest.vready_offset;
1301 line_setup = (double) (vupdate_offset + vupdate_width + vready_offset) / (double) htotal;
1328 DTRACE("DLG: %s: vready_offset = %d", __func__, vready_offset);
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/display/dc/dml/dcn20/
H A Damdgpu_display_rq_dlg_calc_20.c853 unsigned int vready_offset; local
1006 vready_offset = dst->vready_offset;
1031 - (double) (vready_offset + vupdate_width + vupdate_offset) / htotal
1038 - (double) (vready_offset + vupdate_width + vupdate_offset) / htotal
H A Damdgpu_display_rq_dlg_calc_20v2.c853 unsigned int vready_offset; local
1007 vready_offset = dst->vready_offset;
1032 - (double) (vready_offset + vupdate_width + vupdate_offset) / htotal
1039 - (double) (vready_offset + vupdate_width + vupdate_offset) / htotal
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/display/dc/dml/dcn21/
H A Damdgpu_display_rq_dlg_calc_21.c899 unsigned int vready_offset; local
1046 vready_offset = dst->vready_offset;
1071 - (double) (vready_offset + vupdate_width + vupdate_offset) / htotal
1078 - (double) (vready_offset + vupdate_width + vupdate_offset) / htotal
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/display/dc/dcn20/
H A Damdgpu_dcn20_hwseq.c656 pipe_ctx->pipe_dlg_param.vready_offset,
1214 if (old_pipe->pipe_dlg_param.vready_offset != new_pipe->pipe_dlg_param.vready_offset
1486 pipe_ctx->pipe_dlg_param.vready_offset,
1726 pipe_ctx->pipe_dlg_param.vready_offset,
H A Damdgpu_dcn20_hubp.c189 if ((pipe_dest->vstartup_start - (pipe_dest->vready_offset+pipe_dest->vupdate_width
H A Damdgpu_dcn20_resource.c2814 dst->vready_offset = context->bw_ctx.dml.vba.VReadyOffsetPix[pipe_idx_unsplit];
2829 dst_j->vready_offset = context->bw_ctx.dml.vba.VReadyOffsetPix[pipe_idx_unsplit];
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/display/dc/dce120/
H A Damdgpu_dce120_timing_generator.c744 int vready_offset,
742 dce120_tg_program_timing(struct timing_generator *tg, const struct dc_crtc_timing *timing, int vready_offset, int vstartup_start, int vupdate_offset, int vupdate_width, const enum signal_type signal, bool use_vbios) argument
/netbsd-current/sys/external/bsd/drm2/dist/drm/amd/display/dc/calcs/
H A Damdgpu_dcn_calcs.c1185 pipe->pipe_dlg_param.vready_offset = v->v_ready_offset_pix[input_idx];
1226 hsplit_pipe->pipe_dlg_param.vready_offset = v->v_ready_offset_pix[input_idx];

Completed in 240 milliseconds