Searched refs:CLK_TOP_APLL2_DIV3 (Results 1 - 6 of 6) sorted by relevance

/linux-master/scripts/dtc/include-prefixes/dt-bindings/clock/
H A Dmt8173-clk.h140 #define CLK_TOP_APLL2_DIV3 130 macro
H A Dmediatek,mt6795-clk.h135 #define CLK_TOP_APLL2_DIV3 124 macro
/linux-master/include/dt-bindings/clock/
H A Dmt8173-clk.h140 #define CLK_TOP_APLL2_DIV3 130 macro
H A Dmediatek,mt6795-clk.h135 #define CLK_TOP_APLL2_DIV3 124 macro
/linux-master/drivers/clk/mediatek/
H A Dclk-mt6795-topckgen.c521 DIV_GATE(CLK_TOP_APLL2_DIV3, "apll2_div3", "aud_2_sel", 0x12c, 19, 0x128, 8, 16),
H A Dclk-mt8173-topckgen.c616 DIV_GATE(CLK_TOP_APLL2_DIV3, "apll2_div3", "aud_2_sel", 0x12c, 19, 0x128, 8, 16),

Completed in 101 milliseconds