Searched refs:LHS1 (Results 1 - 5 of 5) sorted by relevance
/freebsd-11-stable/contrib/llvm-project/llvm/lib/Transforms/InstCombine/ |
H A D | InstCombineAndOrXor.cpp | 1361 Value *LHS0 = LHS->getOperand(0), *LHS1 = LHS->getOperand(1); local 1365 if (LHS0 == RHS1 && RHS0 == LHS1) { 1385 if (LHS0 == RHS0 && LHS1 == RHS1) { 1389 return getFCmpValue(NewPred, LHS0, LHS1, Builder); 1399 if (match(LHS1, m_PosZeroFP()) && match(RHS1, m_PosZeroFP())) 2820 Value *LHS0 = LHS->getOperand(0), *LHS1 = LHS->getOperand(1); local 2827 if ((PredL == CmpInst::ICMP_SGT && match(LHS1, m_AllOnes()) && 2829 (PredL == CmpInst::ICMP_SLT && match(LHS1, m_Zero()) && 2836 if ((PredL == CmpInst::ICMP_SGT && match(LHS1, m_AllOnes()) && 2838 (PredL == CmpInst::ICMP_SLT && match(LHS1, m_Zer [all...] |
/freebsd-11-stable/contrib/llvm-project/llvm/lib/Analysis/ |
H A D | InstructionSimplify.cpp | 1799 Value *LHS0 = LHS->getOperand(0), *LHS1 = LHS->getOperand(1); local 1815 if ((isKnownNeverNaN(LHS0, TLI) && (LHS1 == RHS0 || LHS1 == RHS1)) || 1816 (isKnownNeverNaN(LHS1, TLI) && (LHS0 == RHS0 || LHS0 == RHS1))) 1827 if ((isKnownNeverNaN(RHS0, TLI) && (RHS1 == LHS0 || RHS1 == LHS1)) || 1828 (isKnownNeverNaN(RHS1, TLI) && (RHS0 == LHS0 || RHS0 == LHS1)))
|
/freebsd-11-stable/contrib/llvm-project/llvm/lib/Target/AVR/ |
H A D | AVRISelLowering.cpp | 564 SDValue LHS1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i16, LHS_0, local 592 Cmp = DAG.getNode(AVRISD::CMPC, DL, MVT::Glue, LHS1, RHS1, Cmp);
|
/freebsd-11-stable/contrib/llvm-project/llvm/lib/Target/ARM/ |
H A D | ARMISelLowering.cpp | 4776 SDValue LHS1 = Op.getOperand(0); local 4794 SDValue *K1 = isa<ConstantSDNode>(LHS1) ? &LHS1 : isa<ConstantSDNode>(RHS1) 4801 SDValue V1Tmp = (K1 && *K1 == LHS1) ? RHS1 : LHS1; 4821 isLowerSaturate(LHS1, RHS1, TrueVal1, FalseVal1, CC1, *K1) 4827 isUpperSaturate(LHS1, RHS1, TrueVal1, FalseVal1, CC1, *K1) 5194 SDValue LHS1, LHS2; local 5196 expandf64Toi32(LHS, DAG, LHS1, LHS2); 5203 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS 10695 Register LHS1 = MI.getOperand(1).getReg(); local [all...] |
/freebsd-11-stable/contrib/llvm-project/llvm/lib/Target/X86/ |
H A D | X86ISelLowering.cpp | 21226 SDValue LHS1 = extract128BitVector(LHS, 0, DAG, dl); 21238 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC), [all...] |
Completed in 307 milliseconds