Searched refs:Lo (Results 1 - 25 of 47) sorted by relevance

12

/freebsd-10.0-release/sys/contrib/dev/acpica/components/utilities/
H A Dutmath.c68 UINT32 Lo; member in struct:uint64_struct
129 ACPI_DIV_64_BY_32 (Remainder32, DividendOvl.Part.Lo, Divisor,
130 Quotient.Part.Lo, Remainder32);
205 ACPI_DIV_64_BY_32 (0, Dividend.Part.Hi, Divisor.Part.Lo,
207 ACPI_DIV_64_BY_32 (Partial1, Dividend.Part.Lo, Divisor.Part.Lo,
208 Quotient.Part.Lo, Remainder.Part.Lo);
226 NormalizedDivisor.Part.Lo);
228 NormalizedDividend.Part.Lo);
[all...]
/freebsd-10.0-release/contrib/llvm/lib/CodeGen/SelectionDAG/
H A DLegalizeTypes.h160 SDValue JoinIntegers(SDValue Lo, SDValue Hi);
169 void SplitInteger(SDValue Op, SDValue &Lo, SDValue &Hi);
171 SDValue &Lo, SDValue &Hi);
294 /// of Op are exactly equal to the bits of Lo; the high bits exactly equal Hi.
296 /// method returns the two i32's, with Lo being equal to the lower 32 bits of
298 void GetExpandedInteger(SDValue Op, SDValue &Lo, SDValue &Hi);
299 void SetExpandedInteger(SDValue Op, SDValue Lo, SDValue Hi);
304 SDValue &Lo, SDValue &Hi);
305 void ExpandIntRes_ANY_EXTEND (SDNode *N, SDValue &Lo, SDValue &Hi);
306 void ExpandIntRes_AssertSext (SDNode *N, SDValue &Lo, SDValu
689 GetSplitOp(SDValue Op, SDValue &Lo, SDValue &Hi) argument
722 GetExpandedOp(SDValue Op, SDValue &Lo, SDValue &Hi) argument
[all...]
H A DLegalizeTypesGeneric.cpp14 // computation in two identical registers of a smaller type. The Lo/Hi part
30 // These routines assume that the Lo/Hi part is stored first in memory on
31 // little/big-endian machines, followed by the Hi/Lo part. This means that
32 // they cannot be used as is on vectors, for which Lo is always stored first.
34 SDValue &Lo, SDValue &Hi) {
36 GetExpandedOp(Op, Lo, Hi);
39 void DAGTypeLegalizer::ExpandRes_BITCAST(SDNode *N, SDValue &Lo, SDValue &Hi) { argument
53 SplitInteger(GetSoftenedFloat(InOp), Lo, Hi); local
54 Lo = DAG.getNode(ISD::BITCAST, dl, NOutVT, Lo);
33 ExpandRes_MERGE_VALUES(SDNode *N, unsigned ResNo, SDValue &Lo, SDValue &Hi) argument
182 ExpandRes_BUILD_PAIR(SDNode *N, SDValue &Lo, SDValue &Hi) argument
189 ExpandRes_EXTRACT_ELEMENT(SDNode *N, SDValue &Lo, SDValue &Hi) argument
201 ExpandRes_EXTRACT_VECTOR_ELT(SDNode *N, SDValue &Lo, SDValue &Hi) argument
245 ExpandRes_NormalLoad(SDNode *N, SDValue &Lo, SDValue &Hi) argument
287 ExpandRes_VAARG(SDNode *N, SDValue &Lo, SDValue &Hi) argument
358 SDValue Lo, Hi; local
376 SDValue Lo, Hi; local
400 SDValue Lo, Hi; local
447 SDValue Lo, Hi; local
477 SplitRes_MERGE_VALUES(SDNode *N, unsigned ResNo, SDValue &Lo, SDValue &Hi) argument
483 SplitRes_SELECT(SDNode *N, SDValue &Lo, SDValue &Hi) argument
507 SplitRes_SELECT_CC(SDNode *N, SDValue &Lo, SDValue &Hi) argument
520 SplitRes_UNDEF(SDNode *N, SDValue &Lo, SDValue &Hi) argument
[all...]
H A DLegalizeFloatTypes.cpp773 SDValue Lo, Hi; local
774 Lo = Hi = SDValue();
788 case ISD::UNDEF: SplitRes_UNDEF(N, Lo, Hi); break;
789 case ISD::SELECT: SplitRes_SELECT(N, Lo, Hi); break;
790 case ISD::SELECT_CC: SplitRes_SELECT_CC(N, Lo, Hi); break;
792 case ISD::MERGE_VALUES: ExpandRes_MERGE_VALUES(N, ResNo, Lo, Hi); break;
793 case ISD::BITCAST: ExpandRes_BITCAST(N, Lo, Hi); break;
794 case ISD::BUILD_PAIR: ExpandRes_BUILD_PAIR(N, Lo, Hi); break;
795 case ISD::EXTRACT_ELEMENT: ExpandRes_EXTRACT_ELEMENT(N, Lo, Hi); break;
796 case ISD::EXTRACT_VECTOR_ELT: ExpandRes_EXTRACT_VECTOR_ELT(N, Lo, H
832 SetExpandedFloat(SDValue(N, ResNo), Lo, Hi); local
835 ExpandFloatRes_ConstantFP(SDNode *N, SDValue &Lo, SDValue &Hi) argument
849 ExpandFloatRes_FABS(SDNode *N, SDValue &Lo, SDValue &Hi) argument
863 ExpandFloatRes_FADD(SDNode *N, SDValue &Lo, SDValue &Hi) argument
873 ExpandFloatRes_FCEIL(SDNode *N, SDValue &Lo, SDValue &Hi) argument
883 ExpandFloatRes_FCOPYSIGN(SDNode *N, SDValue &Lo, SDValue &Hi) argument
895 ExpandFloatRes_FCOS(SDNode *N, SDValue &Lo, SDValue &Hi) argument
905 ExpandFloatRes_FDIV(SDNode *N, SDValue &Lo, SDValue &Hi) argument
919 ExpandFloatRes_FEXP(SDNode *N, SDValue &Lo, SDValue &Hi) argument
929 ExpandFloatRes_FEXP2(SDNode *N, SDValue &Lo, SDValue &Hi) argument
939 ExpandFloatRes_FFLOOR(SDNode *N, SDValue &Lo, SDValue &Hi) argument
949 ExpandFloatRes_FLOG(SDNode *N, SDValue &Lo, SDValue &Hi) argument
959 ExpandFloatRes_FLOG2(SDNode *N, SDValue &Lo, SDValue &Hi) argument
969 ExpandFloatRes_FLOG10(SDNode *N, SDValue &Lo, SDValue &Hi) argument
979 ExpandFloatRes_FMA(SDNode *N, SDValue &Lo, SDValue &Hi) argument
993 ExpandFloatRes_FMUL(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1007 ExpandFloatRes_FNEARBYINT(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1019 ExpandFloatRes_FNEG(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1027 ExpandFloatRes_FP_EXTEND(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1035 ExpandFloatRes_FPOW(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1045 ExpandFloatRes_FPOWI(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1055 ExpandFloatRes_FREM(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1065 ExpandFloatRes_FRINT(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1075 ExpandFloatRes_FSIN(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1085 ExpandFloatRes_FSQRT(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1095 ExpandFloatRes_FSUB(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1109 ExpandFloatRes_FTRUNC(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1119 ExpandFloatRes_LOAD(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1152 ExpandFloatRes_XINT_TO_FP(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1331 SDValue Lo, Hi; local
1444 SDValue Lo, Hi; local
[all...]
H A DLegalizeIntegerTypes.cpp237 SDValue Lo, Hi; local
238 GetSplitVector(N->getOperand(0), Lo, Hi);
239 Lo = BitConvertToInteger(Lo);
243 std::swap(Lo, Hi);
248 JoinIntegers(Lo, Hi));
895 SDValue Lo = ZExtPromotedInteger(N->getOperand(0)); local
897 assert(Lo.getValueType() == N->getValueType(0) && "Operand over promoted?");
902 return DAG.getNode(ISD::OR, dl, N->getValueType(0), Lo, Hi);
1070 SDValue Lo, H local
1108 case ISD::LOAD: ExpandIntRes_LOAD(cast<LoadSDNode>(N), Lo, Hi); break; local
1164 SetExpandedInteger(SDValue(N, ResNo), Lo, Hi); local
1255 ExpandShiftByConstant(SDNode *N, unsigned Amt, SDValue &Lo, SDValue &Hi) argument
1347 ExpandShiftWithKnownAmountBit(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1435 ExpandShiftWithUnknownAmountBit(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1509 ExpandIntRes_ADDSUB(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1571 ExpandIntRes_ADDSUBC(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1597 ExpandIntRes_ADDSUBE(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1617 ExpandIntRes_MERGE_VALUES(SDNode *N, unsigned ResNo, SDValue &Lo, SDValue &Hi) argument
1623 ExpandIntRes_ANY_EXTEND(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1646 ExpandIntRes_AssertSext(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1667 ExpandIntRes_AssertZext(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1687 ExpandIntRes_BSWAP(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1695 ExpandIntRes_Constant(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1704 ExpandIntRes_CTLZ(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1723 ExpandIntRes_CTPOP(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1734 ExpandIntRes_CTTZ(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1753 ExpandIntRes_FP_TO_SINT(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1764 ExpandIntRes_FP_TO_UINT(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1775 ExpandIntRes_LOAD(LoadSDNode *N, SDValue &Lo, SDValue &Hi) argument
1890 ExpandIntRes_Logical(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1900 ExpandIntRes_MUL(SDNode *N, SDValue &Lo, SDValue &Hi) argument
1991 ExpandIntRes_SADDSUBO(SDNode *Node, SDValue &Lo, SDValue &Hi) argument
2033 ExpandIntRes_SDIV(SDNode *N, SDValue &Lo, SDValue &Hi) argument
2053 ExpandIntRes_Shift(SDNode *N, SDValue &Lo, SDValue &Hi) argument
2153 ExpandIntRes_SIGN_EXTEND(SDNode *N, SDValue &Lo, SDValue &Hi) argument
2185 ExpandIntRes_SIGN_EXTEND_INREG(SDNode *N, SDValue &Lo, SDValue &Hi) argument
2211 ExpandIntRes_SREM(SDNode *N, SDValue &Lo, SDValue &Hi) argument
2231 ExpandIntRes_TRUNCATE(SDNode *N, SDValue &Lo, SDValue &Hi) argument
2242 ExpandIntRes_UADDSUBO(SDNode *N, SDValue &Lo, SDValue &Hi) argument
2265 ExpandIntRes_XMULO(SDNode *N, SDValue &Lo, SDValue &Hi) argument
2351 ExpandIntRes_UDIV(SDNode *N, SDValue &Lo, SDValue &Hi) argument
2371 ExpandIntRes_UREM(SDNode *N, SDValue &Lo, SDValue &Hi) argument
2391 ExpandIntRes_ZERO_EXTEND(SDNode *N, SDValue &Lo, SDValue &Hi) argument
2419 ExpandIntRes_ATOMIC_LOAD(SDNode *N, SDValue &Lo, SDValue &Hi) argument
2655 SDValue Lo, Hi; local
2664 SDValue Lo, Hi; local
2693 SDValue Lo, Hi; local
2806 SDValue Lo, Hi; local
[all...]
H A DLegalizeVectorTypes.cpp479 SDValue Lo, Hi; local
495 case ISD::MERGE_VALUES: SplitRes_MERGE_VALUES(N, ResNo, Lo, Hi); break;
497 case ISD::SELECT: SplitRes_SELECT(N, Lo, Hi); break;
498 case ISD::SELECT_CC: SplitRes_SELECT_CC(N, Lo, Hi); break;
499 case ISD::UNDEF: SplitRes_UNDEF(N, Lo, Hi); break;
500 case ISD::BITCAST: SplitVecRes_BITCAST(N, Lo, Hi); break;
501 case ISD::BUILD_VECTOR: SplitVecRes_BUILD_VECTOR(N, Lo, Hi); break;
502 case ISD::CONCAT_VECTORS: SplitVecRes_CONCAT_VECTORS(N, Lo, Hi); break;
503 case ISD::EXTRACT_SUBVECTOR: SplitVecRes_EXTRACT_SUBVECTOR(N, Lo, Hi); break;
504 case ISD::FP_ROUND_INREG: SplitVecRes_InregOp(N, Lo, H
510 SplitVecRes_LOAD(cast<LoadSDNode>(N), Lo, Hi); local
516 SplitVecRes_VECTOR_SHUFFLE(cast<ShuffleVectorSDNode>(N), Lo, Hi); local
581 SetSplitVector(SDValue(N, ResNo), Lo, Hi); local
584 SplitVecRes_BinOp(SDNode *N, SDValue &Lo, SDValue &Hi) argument
596 SplitVecRes_TernaryOp(SDNode *N, SDValue &Lo, SDValue &Hi) argument
612 SplitVecRes_BITCAST(SDNode *N, SDValue &Lo, SDValue &Hi) argument
660 SplitInteger(BitConvertToInteger(InOp), LoIntVT, HiIntVT, Lo, Hi); local
668 SplitVecRes_BUILD_VECTOR(SDNode *N, SDValue &Lo, SDValue &Hi) argument
681 SplitVecRes_CONCAT_VECTORS(SDNode *N, SDValue &Lo, SDValue &Hi) argument
702 SplitVecRes_EXTRACT_SUBVECTOR(SDNode *N, SDValue &Lo, SDValue &Hi) argument
717 SplitVecRes_FPOWI(SDNode *N, SDValue &Lo, SDValue &Hi) argument
725 SplitVecRes_InregOp(SDNode *N, SDValue &Lo, SDValue &Hi) argument
740 SplitVecRes_INSERT_VECTOR_ELT(SDNode *N, SDValue &Lo, SDValue &Hi) argument
790 SplitVecRes_SCALAR_TO_VECTOR(SDNode *N, SDValue &Lo, SDValue &Hi) argument
799 SplitVecRes_LOAD(LoadSDNode *LD, SDValue &Lo, SDValue &Hi) argument
840 SplitVecRes_SETCC(SDNode *N, SDValue &Lo, SDValue &Hi) argument
868 SplitVecRes_UnaryOp(SDNode *N, SDValue &Lo, SDValue &Hi) argument
910 SplitVecRes_VECTOR_SHUFFLE(ShuffleVectorSDNode *N, SDValue &Lo, SDValue &Hi) argument
1101 SDValue Lo, Hi; local
1144 SDValue Lo, Hi; local
1162 SDValue Lo, Hi; local
1179 SDValue Lo, Hi; local
1241 SDValue Lo, Hi; local
1379 SDValue Lo, Hi; local
[all...]
H A DLegalizeTypes.cpp777 void DAGTypeLegalizer::GetExpandedInteger(SDValue Op, SDValue &Lo, argument
783 Lo = Entry.first;
787 void DAGTypeLegalizer::SetExpandedInteger(SDValue Op, SDValue Lo, argument
789 assert(Lo.getValueType() ==
791 Hi.getValueType() == Lo.getValueType() &&
793 // Lo/Hi may have been newly allocated, if so, add nodeid's as relevant.
794 AnalyzeNewValue(Lo);
800 Entry.first = Lo;
804 DAG.AssignOrdering(Lo.getNode(), DAG.GetOrdering(Op.getNode()));
808 void DAGTypeLegalizer::GetExpandedFloat(SDValue Op, SDValue &Lo, argument
818 SetExpandedFloat(SDValue Op, SDValue Lo, SDValue Hi) argument
839 GetSplitVector(SDValue Op, SDValue &Lo, SDValue &Hi) argument
849 SetSplitVector(SDValue Op, SDValue Lo, SDValue Hi) argument
1003 GetPairElements(SDValue Pair, SDValue &Lo, SDValue &Hi) argument
1031 JoinIntegers(SDValue Lo, SDValue Hi) argument
1114 SplitInteger(SDValue Op, EVT LoVT, EVT HiVT, SDValue &Lo, SDValue &Hi) argument
1128 SplitInteger(SDValue Op, SDValue &Lo, SDValue &Hi) argument
[all...]
H A DLegalizeVectorOps.cpp450 SDValue Lo, Hi, ShAmt; local
454 Lo = DAG.getNode(ISD::SRL, dl, WideVT, LoadVals[WideIdx], ShAmt);
455 Lo = DAG.getNode(ISD::AND, dl, WideVT, Lo, SrcEltBitMask);
471 Lo = DAG.getNode(ISD::OR, dl, WideVT, Lo, Hi);
476 Lo = DAG.getAnyExtOrTrunc(Lo, dl, DstEltVT);
479 Lo = DAG.getZExtOrTrunc(Lo, d
[all...]
H A DLegalizeDAG.cpp399 SDValue Lo = Val; local
404 Store1 = DAG.getTruncStore(Chain, dl, TLI.isLittleEndian()?Lo:Hi, Ptr,
410 Store2 = DAG.getTruncStore(Chain, dl, TLI.isLittleEndian()?Hi:Lo, Ptr,
531 SDValue Lo, Hi; local
533 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, VT, Chain, Ptr, LD->getPointerInfo(),
548 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, VT, Chain, Ptr,
558 Result = DAG.getNode(ISD::OR, dl, VT, Result, Lo);
560 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
679 SDValue Lo = DAG.getConstant(IntVal.trunc(32), MVT::i32); local
681 if (TLI.isBigEndian()) std::swap(Lo, H
[all...]
/freebsd-10.0-release/contrib/llvm/include/llvm/Support/
H A DSwapByteOrder.h34 uint16_t Lo = value >> 8;
35 return Hi | Lo;
66 uint32_t Lo = SwapByteOrder_32(uint32_t(value >> 32));
67 return (Hi << 32) | Lo;
H A DGCOV.h138 uint64_t Lo = readInt(); local
140 uint64_t Result = Lo | (Hi << 32);
H A DMathExtras.h231 uint32_t Lo = Lo_32(Value); local
233 Count = CountLeadingZeros_32(Lo)+32;
/freebsd-10.0-release/contrib/llvm/lib/Target/Mips/
H A DMipsJITInfo.cpp179 int Lo = (int)(NewVal & 0xffff); local
182 *(intptr_t *)(StubAddr + 4) = 9 << 26 | 25 << 21 | 25 << 16 | Lo;
219 int Lo = (int)(EmittedAddr & 0xffff); local
227 JCE.emitWordLE(9 << 26 | 25 << 21 | 25 << 16 | Lo);
232 JCE.emitWordBE(9 << 26 | 25 << 21 | 25 << 16 | Lo);
H A DMips16ISelDAGToDAG.cpp47 SDNode *Lo = 0, *Hi = 0; local
54 Lo = CurDAG->getMachineNode(Opcode, DL, Ty, MVT::Glue, InFlag);
55 InFlag = SDValue(Lo, 1);
61 return std::make_pair(Lo, Hi);
210 if (Addr.getOperand(1).getOpcode() == MipsISD::Lo ||
H A DMipsSEISelLowering.cpp149 // multHi/Lo: product of multiplication
150 // Lo0: initial value of Lo register
225 // multHi/Lo: product of multiplication
226 // Lo0: initial value of Lo register
506 SDValue Lo, Hi; local
509 Lo = DAG.getNode(MipsISD::ExtractLOHI, DL, Ty, Mult,
516 return HasLo ? Lo : Hi;
518 SDValue Vals[] = { Lo, Hi };
532 SDValue Lo = DAG.getNode(MipsISD::ExtractLOHI, DL, MVT::i32, Op, local
536 return DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Lo, H
[all...]
H A DMipsISelLowering.cpp101 SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO); local
104 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
118 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag)); local
119 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
150 case MipsISD::Lo: return "MipsISD::Lo";
665 SDValue Lo = Add.getOperand(1);
667 if ((Lo
1533 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo); local
1556 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo); local
1838 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1); local
1869 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1); local
2330 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, local
[all...]
H A DMipsLongBranch.cpp263 int64_t Lo = SignExtend64<16>(Offset & 0xffff); local
295 .addReg(Mips::AT).addImm(Lo);
351 .addReg(Mips::AT_64).addImm(Lo);
/freebsd-10.0-release/contrib/llvm/include/llvm/IR/
H A DMDBuilder.h81 /// \brief Return metadata describing the range [Lo, Hi).
82 MDNode *createRange(const APInt &Lo, const APInt &Hi) { argument
83 assert(Lo.getBitWidth() == Hi.getBitWidth() && "Mismatched bitwidths!");
85 if (Hi == Lo)
88 // Return the range [Lo, Hi).
89 Type *Ty = IntegerType::get(Context, Lo.getBitWidth());
90 Value *Range[2] = { ConstantInt::get(Ty, Lo), ConstantInt::get(Ty, Hi) };
/freebsd-10.0-release/contrib/llvm/lib/Target/Sparc/
H A DSparcISelDAGToDAG.cpp99 if (Addr.getOperand(0).getOpcode() == SPISD::Lo) {
104 if (Addr.getOperand(1).getOpcode() == SPISD::Lo) {
125 if (Addr.getOperand(0).getOpcode() == SPISD::Lo ||
126 Addr.getOperand(1).getOpcode() == SPISD::Lo)
H A DSparcISelLowering.h36 Hi, Lo, // Hi/Lo operations, typically on a global address. enumerator in enum:llvm::SPISD::__anon2495
/freebsd-10.0-release/contrib/llvm/tools/clang/lib/CodeGen/
H A DTargetInfo.cpp1086 /// Post merger cleanup, reduces a malformed Hi and Lo pair to
1092 /// \param Lo - The classification for the parts of the type
1098 void postMerge(unsigned AggregateSize, Class &Lo, Class &Hi) const;
1103 /// \param Lo - The classification for the parts of the type
1114 /// be passed in Memory then at least the classification of \arg Lo
1117 /// The \arg Lo class will be NoClass iff the argument is ignored.
1119 /// If the \arg Lo class is ComplexX87, then the \arg Hi class will
1121 void classify(QualType T, uint64_t OffsetBase, Class &Lo, Class &Hi) const;
1281 void X86_64ABIInfo::postMerge(unsigned AggregateSize, Class &Lo, argument
1305 Lo
1354 classify(QualType Ty, uint64_t OffsetBase, Class &Lo, Class &Hi) const argument
[all...]
/freebsd-10.0-release/contrib/llvm/include/llvm/CodeGen/
H A DAsmPrinter.h344 /// EmitLabelDifference - Emit something like ".long Hi-Lo" where the size
345 /// in bytes of the directive is specified by Size and Hi/Lo specify the
347 void EmitLabelDifference(const MCSymbol *Hi, const MCSymbol *Lo,
350 /// EmitLabelOffsetDifference - Emit something like ".long Hi+Offset-Lo"
351 /// where the size in bytes of the directive is specified by Size and Hi/Lo
354 const MCSymbol *Lo, unsigned Size) const;
/freebsd-10.0-release/contrib/llvm/lib/Target/XCore/
H A DXCoreISelLowering.cpp526 SDValue Lo(Hi.getNode(), 1);
527 SDValue Ops[] = { Lo, Hi };
543 SDValue Lo(Hi.getNode(), 1);
544 SDValue Ops[] = { Lo, Hi };
640 SDValue Lo(Hi.getNode(), 1);
641 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
648 SDValue Lo(Hi.getNode(), 1);
649 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
659 SDValue Lo(Hi.getNode(), 1);
664 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, H
696 SDValue Lo = DAG.getNode(Opcode, dl, DAG.getVTList(MVT::i32, MVT::i32), local
1406 SDValue Lo = DAG.getNode(ISD::ADD, dl, VT, N2, N3); local
[all...]
/freebsd-10.0-release/contrib/llvm/lib/Target/Hexagon/
H A DHexagonISelLowering.h43 Hi, Lo, // Hi/Lo operations, typically on a global address. enumerator in enum:llvm::HexagonISD::__anon2398
/freebsd-10.0-release/contrib/llvm/lib/CodeGen/AsmPrinter/
H A DDIE.h302 DIEDelta(const MCSymbol *Hi, const MCSymbol *Lo) argument
303 : DIEValue(isDelta), LabelHi(Hi), LabelLo(Lo) {}

Completed in 291 milliseconds

12