Searched refs:CSR2 (Results 1 - 25 of 28) sorted by relevance

12

/asuswrt-rt-n18u-9.0.0.4.380.2695/release/src-rt-6.x.4708/linux/linux-2.6/drivers/net/
H A Ddepca.h27 #define CSR2 2 macro
H A Dariadne.h64 #define CSR2 0x0200 /* - IADR[23:16] */ macro
H A Dsun3lance.c204 #define CSR2 2 /* init block addr (high) */ macro
502 REGA(CSR2) = dvma_vtob(&(MEM->init)) >> 16;
H A Datarilance.c305 #define CSR2 2 /* init block addr (high) */ macro
655 REGA( CSR2 ) = 0;
H A Dni65.c142 #define CSR2 0x02 macro
569 writereg(pib >> 16,CSR2);
H A Ddepca.c1200 outw(CSR2, DEPCA_ADDR); /* initialisation block address MSW */
1900 outw(CSR2, DEPCA_ADDR);
1901 printk("CSR2&1: 0x%4.4x", inw(DEPCA_DATA));
/asuswrt-rt-n18u-9.0.0.4.380.2695/release/src-rt-6.x.4708/linux/linux-2.6.36/drivers/net/
H A Ddepca.h27 #define CSR2 2 macro
H A Dariadne.h64 #define CSR2 0x0200 /* - IADR[23:16] */ macro
H A Datarilance.c305 #define CSR2 2 /* init block addr (high) */ macro
655 REGA( CSR2 ) = 0;
H A Dsun3lance.c204 #define CSR2 2 /* init block addr (high) */ macro
502 REGA(CSR2) = dvma_vtob(&(MEM->init)) >> 16;
H A Dni65.c142 #define CSR2 0x02 macro
569 writereg(pib >> 16,CSR2);
/asuswrt-rt-n18u-9.0.0.4.380.2695/release/src-rt-6.x.4708/linux/linux-2.6/drivers/staging/dt3155v4l/
H A Ddt3155v4l.h59 #define CSR2 0x10 macro
113 /* CSR2 bit masks */
H A Ddt3155v4l.c220 write_i2c_reg(pd->regs, CSR2, pd->csr2 | BUSY_EVEN | BUSY_ODD);
231 write_i2c_reg(pd->regs, CSR2, pd->csr2);
381 write_i2c_reg_nowait(ipd->regs, CSR2, ipd->csr2);
957 write_i2c_reg(pd->regs, CSR2, pd->csr2 | SYNC_SNTL);
960 write_i2c_reg(pd->regs, CSR2, pd->csr2 | BUSY_EVEN | SYNC_SNTL);
962 read_i2c_reg(pd->regs, CSR2, &tmp);
965 write_i2c_reg(pd->regs, CSR2, pd->csr2);
/asuswrt-rt-n18u-9.0.0.4.380.2695/release/src-rt-6.x.4708/linux/linux-2.6.36/drivers/staging/dt3155v4l/
H A Ddt3155v4l.h59 #define CSR2 0x10 macro
113 /* CSR2 bit masks */
H A Ddt3155v4l.c220 write_i2c_reg(pd->regs, CSR2, pd->csr2 | BUSY_EVEN | BUSY_ODD);
231 write_i2c_reg(pd->regs, CSR2, pd->csr2);
381 write_i2c_reg_nowait(ipd->regs, CSR2, ipd->csr2);
957 write_i2c_reg(pd->regs, CSR2, pd->csr2 | SYNC_SNTL);
960 write_i2c_reg(pd->regs, CSR2, pd->csr2 | BUSY_EVEN | SYNC_SNTL);
962 read_i2c_reg(pd->regs, CSR2, &tmp);
965 write_i2c_reg(pd->regs, CSR2, pd->csr2);
/asuswrt-rt-n18u-9.0.0.4.380.2695/release/src-rt-6.x.4708/linux/linux-2.6/drivers/net/tulip/
H A Dtulip.h111 CSR2 = 0x10, enumerator in enum:tulip_offsets
355 0x02000000 means use the ring start address in CSR2/3.
H A Dxircom_cb.c59 #define CSR2 0x10 macro
568 This is accomplished by writing to the CSR2 port. The documentation
578 outl(val, card->io_port + CSR2);
H A Dinterrupt.c94 iowrite32(0x01, tp->base_addr + CSR2);
/asuswrt-rt-n18u-9.0.0.4.380.2695/release/src-rt-6.x.4708/linux/linux-2.6.36/drivers/net/tulip/
H A Dtulip.h111 CSR2 = 0x10, enumerator in enum:tulip_offsets
355 0x02000000 means use the ring start address in CSR2/3.
H A Dxircom_cb.c59 #define CSR2 0x10 macro
568 This is accomplished by writing to the CSR2 port. The documentation
578 outl(val, card->io_port + CSR2);
H A Dinterrupt.c94 iowrite32(0x01, tp->base_addr + CSR2);
/asuswrt-rt-n18u-9.0.0.4.380.2695/release/src-rt-6.x.4708/linux/linux-2.6/drivers/net/wireless/rt2x00/
H A Drt2400pci.h82 * CSR2: System admin status register (invalid).
84 #define CSR2 0x0008 macro
H A Drt2500pci.h93 * CSR2: System admin status register (invalid).
95 #define CSR2 0x0008 macro
/asuswrt-rt-n18u-9.0.0.4.380.2695/release/src-rt-6.x.4708/linux/linux-2.6.36/drivers/net/wireless/rt2x00/
H A Drt2400pci.h82 * CSR2: System admin status register (invalid).
84 #define CSR2 0x0008 macro
H A Drt2500pci.h93 * CSR2: System admin status register (invalid).
95 #define CSR2 0x0008 macro

Completed in 239 milliseconds

12