/* $NetBSD: intrdefs.h,v 1.9 2007/08/29 23:38:05 ad Exp $ */ #ifndef _X86_INTRDEFS_H_ #define _X86_INTRDEFS_H_ /* * Interrupt priority levels. * * There are tty, network and disk drivers that use free() at interrupt * time, so imp > (tty | net | bio). * * Since run queues may be manipulated by both the statclock and tty, * network, and disk drivers, clock > imp. * * IPL_HIGH must block everything that can manipulate a run queue. * * We need serial drivers to run at the absolute highest priority to * avoid overruns, so serial > high. * * The level numbers are picked to fit into APIC vector priorities. * */ #define IPL_NONE 0x0 /* nothing */ #define IPL_SOFTCLOCK 0x1 /* timeouts */ #define IPL_SOFTBIO 0x2 /* block I/O */ #define IPL_SOFTNET 0x3 /* protocol stacks */ #define IPL_SOFTSERIAL 0x4 /* serial */ #define IPL_BIO 0x5 /* block I/O */ #define IPL_NET 0x5 /* network */ #define IPL_TTY 0x5 /* terminal */ #define IPL_LPT 0x5 #define IPL_VM 0x5 /* memory allocation */ #define IPL_AUDIO 0x5 /* audio */ #define IPL_CLOCK 0x6 /* clock */ #define IPL_STATCLOCK 0x6 #define IPL_SCHED 0x6 #define IPL_HIGH 0x7 /* everything */ #define IPL_SERIAL 0x7 /* serial */ #define IPL_IPI 0x7 /* inter-processor interrupts */ #define NIPL 8 /* Interrupt sharing types. */ #define IST_NONE 0 /* none */ #define IST_PULSE 1 /* pulsed */ #define IST_EDGE 2 /* edge-triggered */ #define IST_LEVEL 3 /* level-triggered */ /* * Local APIC masks and software interrupt masks, in order * of priority. Must not conflict with SIR_* below. */ #define LIR_IPI 31 #define LIR_TIMER 30 /* * XXX These should be lowest numbered, but right now would * conflict with the legacy IRQs. Their current position * means that soft interrupt take priority over hardware * interrupts when lowering the priority level! */ #define SIR_SERIAL 29 #define SIR_NET 28 #define SIR_BIO 27 #define SIR_CLOCK 26 /* * Maximum # of interrupt sources per CPU. 32 to fit in one word. * ioapics can theoretically produce more, but it's not likely to * happen. For multiple ioapics, things can be routed to different * CPUs. */ #define MAX_INTR_SOURCES 32 #define NUM_LEGACY_IRQS 16 /* * Low and high boundaries between which interrupt gates will * be allocated in the IDT. */ #define IDT_INTR_LOW (0x20 + NUM_LEGACY_IRQS) #define IDT_INTR_HIGH 0xef #define X86_IPI_HALT 0x00000001 #define X86_IPI_MICROSET 0x00000002 #define X86_IPI_FLUSH_FPU 0x00000004 #define X86_IPI_SYNCH_FPU 0x00000008 #define X86_IPI_MTRR 0x00000010 #define X86_IPI_GDT 0x00000020 #define X86_IPI_WRITE_MSR 0x00000040 #define X86_NIPI 7 #define X86_IPI_NAMES { "halt IPI", "timeset IPI", "FPU flush IPI", \ "FPU synch IPI", "MTRR update IPI", \ "GDT update IPI", "MSR write IPI" } #define IREENT_MAGIC 0x18041969 #endif /* _X86_INTRDEFS_H_ */