/* general card functions */ status_t nv_general_powerup(void); status_t nv_set_cas_latency(void); void setup_virtualized_heads(bool); void set_crtc_owner(bool); status_t nv_general_output_select(bool); status_t nv_general_head_select(bool); status_t nv_general_validate_pic_size (display_mode *target, uint32 *bytes_per_row, bool *acc_mode); /* apsed: logging macros */ #define MSG(args) do { /* if needed or si->settings with si NULL */ \ nv_log args; \ } while (0) #define LOG(level_bit, args) do { \ uint32 mod = (si->settings.logmask & 0xfffffff0) & MODULE_BIT; \ uint32 lev = (si->settings.logmask & ~0xfffffff0) & level_bit; \ if (mod && lev) nv_log args; \ } while (0) /* support functions */ void delay(bigtime_t i); void nv_log(char *format, ...); /* i2c functions */ char i2c_flag_error (char ErrNo); void i2c_bstart (uint8 BusNR); void i2c_bstop (uint8 BusNR); uint8 i2c_readbyte(uint8 BusNR, bool Ack); bool i2c_writebyte (uint8 BusNR, uint8 byte); void i2c_readbuffer (uint8 BusNR, uint8* buf, uint8 size); void i2c_writebuffer (uint8 BusNR, uint8* buf, uint8 size); status_t i2c_init(void); /* card info functions */ status_t parse_pins(void); void set_pll(uint32 reg, uint32 clk); void get_panel_modes(display_mode *p1, display_mode *p2, bool *pan1, bool *pan2); void fake_panel_start(void); void set_specs(void); void dump_pins(void); /* DAC functions */ bool nv_dac_crt_connected(void); status_t nv_dac_mode(int,float); status_t nv_dac_palette(uint8*,uint8*,uint8*); status_t nv_dac_pix_pll_find(display_mode target,float * result,uint8 *,uint8 *,uint8 *, uint8); status_t nv_dac_set_pix_pll(display_mode target); status_t nv_dac_sys_pll_find(float, float*, uint8*, uint8*, uint8*, uint8); /* DAC2 functions */ bool nv_dac2_crt_connected(void); status_t nv_dac2_mode(int,float); status_t nv_dac2_palette(uint8*,uint8*,uint8*); status_t nv_dac2_pix_pll_find(display_mode target,float * result,uint8 *,uint8 *,uint8 *, uint8); status_t nv_dac2_set_pix_pll(display_mode target); /* CRTC1 functions */ status_t nv_crtc_interrupt_enable(bool); status_t nv_crtc_update_fifo(void); status_t nv_crtc_validate_timing( uint16 *hd_e,uint16 *hs_s,uint16 *hs_e,uint16 *ht, uint16 *vd_e,uint16 *vs_s,uint16 *vs_e,uint16 *vt); status_t nv_crtc_set_timing(display_mode target); status_t nv_crtc_depth(int mode); status_t nv_crtc_set_display_start(uint32 startadd,uint8 bpp); status_t nv_crtc_set_display_pitch(void); status_t nv_crtc_dpms(bool, bool, bool, bool); status_t nv_crtc_mem_priority(uint8); status_t nv_crtc_cursor_init(void); status_t nv_crtc_cursor_define(uint8*,uint8*); status_t nv_crtc_cursor_position(uint16 x ,uint16 y); status_t nv_crtc_cursor_show(void); status_t nv_crtc_cursor_hide(void); /* CRTC2 functions */ status_t nv_crtc2_interrupt_enable(bool); status_t nv_crtc2_update_fifo(void); status_t nv_crtc2_validate_timing( uint16 *hd_e,uint16 *hs_s,uint16 *hs_e,uint16 *ht, uint16 *vd_e,uint16 *vs_s,uint16 *vs_e,uint16 *vt); status_t nv_crtc2_set_timing(display_mode target); status_t nv_crtc2_depth(int mode); status_t nv_crtc2_set_display_start(uint32 startadd,uint8 bpp); status_t nv_crtc2_set_display_pitch(void); status_t nv_crtc2_dpms(bool, bool, bool, bool); status_t nv_crtc2_mem_priority(uint8); status_t nv_crtc2_cursor_init(void); status_t nv_crtc2_cursor_define(uint8*,uint8*); status_t nv_crtc2_cursor_position(uint16 x ,uint16 y); status_t nv_crtc2_cursor_show(void); status_t nv_crtc2_cursor_hide(void); /* acceleration functions */ status_t check_acc_capability(uint32 feature); /* DMA versions */ status_t nv_acc_wait_idle_dma(void); status_t nv_acc_init_dma(void); void nv_acc_assert_fifo_dma(void); void SCREEN_TO_SCREEN_BLIT_DMA(engine_token *et, blit_params *list, uint32 count); void SCREEN_TO_SCREEN_TRANSPARENT_BLIT_DMA(engine_token *et, uint32 transparent_colour, blit_params *list, uint32 count); void SCREEN_TO_SCREEN_SCALED_FILTERED_BLIT_DMA(engine_token *et, scaled_blit_params *list, uint32 count); void FILL_RECTANGLE_DMA(engine_token *et, uint32 color, fill_rect_params *list, uint32 count); void INVERT_RECTANGLE_DMA(engine_token *et, fill_rect_params *list, uint32 count); void FILL_SPAN_DMA(engine_token *et, uint32 color, uint16 *list, uint32 count); /* backend scaler functions */ status_t check_overlay_capability(uint32 feature); void nv_bes_move_overlay(void); status_t nv_bes_to_crtc(bool crtc); status_t nv_bes_init(void); status_t nv_configure_bes (const overlay_buffer *ob, const overlay_window *ow,const overlay_view *ov, int offset); status_t nv_release_bes(void); /* driver structures and enums */ enum{BPP8 = 0, BPP15 = 1, BPP16 = 2, BPP24 = 3, BPP32 = 4};