//===---------------------------- Context.cpp -------------------*- C++ -*-===// // // The LLVM Compiler Infrastructure // // This file is distributed under the University of Illinois Open Source // License. See LICENSE.TXT for details. // //===----------------------------------------------------------------------===// /// \file /// /// This file defines a class for holding ownership of various simulated /// hardware units. A Context also provides a utility routine for constructing /// a default out-of-order pipeline with fetch, dispatch, execute, and retire /// stages. /// //===----------------------------------------------------------------------===// #include "llvm/MCA/Context.h" #include "llvm/MCA/HardwareUnits/RegisterFile.h" #include "llvm/MCA/HardwareUnits/RetireControlUnit.h" #include "llvm/MCA/HardwareUnits/Scheduler.h" #include "llvm/MCA/Stages/DispatchStage.h" #include "llvm/MCA/Stages/EntryStage.h" #include "llvm/MCA/Stages/ExecuteStage.h" #include "llvm/MCA/Stages/RetireStage.h" namespace llvm { namespace mca { std::unique_ptr Context::createDefaultPipeline(const PipelineOptions &Opts, InstrBuilder &IB, SourceMgr &SrcMgr) { const MCSchedModel &SM = STI.getSchedModel(); // Create the hardware units defining the backend. auto RCU = llvm::make_unique(SM); auto PRF = llvm::make_unique(SM, MRI, Opts.RegisterFileSize); auto LSU = llvm::make_unique(SM, Opts.LoadQueueSize, Opts.StoreQueueSize, Opts.AssumeNoAlias); auto HWS = llvm::make_unique(SM, *LSU); // Create the pipeline stages. auto Fetch = llvm::make_unique(SrcMgr); auto Dispatch = llvm::make_unique(STI, MRI, Opts.DispatchWidth, *RCU, *PRF); auto Execute = llvm::make_unique(*HWS); auto Retire = llvm::make_unique(*RCU, *PRF); // Pass the ownership of all the hardware units to this Context. addHardwareUnit(std::move(RCU)); addHardwareUnit(std::move(PRF)); addHardwareUnit(std::move(LSU)); addHardwareUnit(std::move(HWS)); // Build the pipeline. auto StagePipeline = llvm::make_unique(); StagePipeline->appendStage(std::move(Fetch)); StagePipeline->appendStage(std::move(Dispatch)); StagePipeline->appendStage(std::move(Execute)); StagePipeline->appendStage(std::move(Retire)); return StagePipeline; } } // namespace mca } // namespace llvm