Lines Matching refs:div2
637 * fclock = fpll / div2
643 * div2 = 2^(reg0xb1.7:6)
653 u_int div2, t_div1, best_div1, best_mult;
659 * find div2 such that 115MHz < fpll < 260MHz
660 * and 0 <= div2 < 4
662 for (div2 = 0; div2 < 4; div2++) {
665 new_pll = pll_ps / cfb->divisors[div2];
672 if (div2 == 4)
728 hw->clock_div = div2 << 6 | (best_div1 - 1);