Lines Matching refs:ch

52 static void cls_set_cts_flow_control(struct jsm_channel *ch)
54 u8 lcrb = readb(&ch->ch_cls_uart->lcr);
55 u8 ier = readb(&ch->ch_cls_uart->ier);
62 writeb(UART_EXAR654_ENHANCED_REGISTER_SET, &ch->ch_cls_uart->lcr);
64 isr_fcr = readb(&ch->ch_cls_uart->isr_fcr);
70 writeb(isr_fcr, &ch->ch_cls_uart->isr_fcr);
73 writeb(lcrb, &ch->ch_cls_uart->lcr);
81 writeb(ier, &ch->ch_cls_uart->ier);
84 writeb((UART_FCR_ENABLE_FIFO), &ch->ch_cls_uart->isr_fcr);
88 &ch->ch_cls_uart->isr_fcr);
90 ch->ch_t_tlevel = 16;
93 static void cls_set_ixon_flow_control(struct jsm_channel *ch)
95 u8 lcrb = readb(&ch->ch_cls_uart->lcr);
96 u8 ier = readb(&ch->ch_cls_uart->ier);
103 writeb(UART_EXAR654_ENHANCED_REGISTER_SET, &ch->ch_cls_uart->lcr);
105 isr_fcr = readb(&ch->ch_cls_uart->isr_fcr);
111 writeb(isr_fcr, &ch->ch_cls_uart->isr_fcr);
114 writeb(ch->ch_startc, &ch->ch_cls_uart->mcr);
115 writeb(0, &ch->ch_cls_uart->lsr);
116 writeb(ch->ch_stopc, &ch->ch_cls_uart->msr);
117 writeb(0, &ch->ch_cls_uart->spr);
120 writeb(lcrb, &ch->ch_cls_uart->lcr);
128 writeb(ier, &ch->ch_cls_uart->ier);
131 writeb((UART_FCR_ENABLE_FIFO), &ch->ch_cls_uart->isr_fcr);
135 &ch->ch_cls_uart->isr_fcr);
138 static void cls_set_no_output_flow_control(struct jsm_channel *ch)
140 u8 lcrb = readb(&ch->ch_cls_uart->lcr);
141 u8 ier = readb(&ch->ch_cls_uart->ier);
148 writeb(UART_EXAR654_ENHANCED_REGISTER_SET, &ch->ch_cls_uart->lcr);
150 isr_fcr = readb(&ch->ch_cls_uart->isr_fcr);
156 writeb(isr_fcr, &ch->ch_cls_uart->isr_fcr);
159 writeb(lcrb, &ch->ch_cls_uart->lcr);
167 writeb(ier, &ch->ch_cls_uart->ier);
170 writeb((UART_FCR_ENABLE_FIFO), &ch->ch_cls_uart->isr_fcr);
174 &ch->ch_cls_uart->isr_fcr);
176 ch->ch_r_watermark = 0;
177 ch->ch_t_tlevel = 16;
178 ch->ch_r_tlevel = 16;
181 static void cls_set_rts_flow_control(struct jsm_channel *ch)
183 u8 lcrb = readb(&ch->ch_cls_uart->lcr);
184 u8 ier = readb(&ch->ch_cls_uart->ier);
191 writeb(UART_EXAR654_ENHANCED_REGISTER_SET, &ch->ch_cls_uart->lcr);
193 isr_fcr = readb(&ch->ch_cls_uart->isr_fcr);
199 writeb(isr_fcr, &ch->ch_cls_uart->isr_fcr);
202 writeb(lcrb, &ch->ch_cls_uart->lcr);
206 writeb(ier, &ch->ch_cls_uart->ier);
209 writeb((UART_FCR_ENABLE_FIFO), &ch->ch_cls_uart->isr_fcr);
213 &ch->ch_cls_uart->isr_fcr);
215 ch->ch_r_watermark = 4;
216 ch->ch_r_tlevel = 8;
219 static void cls_set_ixoff_flow_control(struct jsm_channel *ch)
221 u8 lcrb = readb(&ch->ch_cls_uart->lcr);
222 u8 ier = readb(&ch->ch_cls_uart->ier);
229 writeb(UART_EXAR654_ENHANCED_REGISTER_SET, &ch->ch_cls_uart->lcr);
231 isr_fcr = readb(&ch->ch_cls_uart->isr_fcr);
237 writeb(isr_fcr, &ch->ch_cls_uart->isr_fcr);
240 writeb(ch->ch_startc, &ch->ch_cls_uart->mcr);
241 writeb(0, &ch->ch_cls_uart->lsr);
242 writeb(ch->ch_stopc, &ch->ch_cls_uart->msr);
243 writeb(0, &ch->ch_cls_uart->spr);
246 writeb(lcrb, &ch->ch_cls_uart->lcr);
250 writeb(ier, &ch->ch_cls_uart->ier);
253 writeb((UART_FCR_ENABLE_FIFO), &ch->ch_cls_uart->isr_fcr);
257 &ch->ch_cls_uart->isr_fcr);
260 static void cls_set_no_input_flow_control(struct jsm_channel *ch)
262 u8 lcrb = readb(&ch->ch_cls_uart->lcr);
263 u8 ier = readb(&ch->ch_cls_uart->ier);
270 writeb(UART_EXAR654_ENHANCED_REGISTER_SET, &ch->ch_cls_uart->lcr);
272 isr_fcr = readb(&ch->ch_cls_uart->isr_fcr);
278 writeb(isr_fcr, &ch->ch_cls_uart->isr_fcr);
281 writeb(lcrb, &ch->ch_cls_uart->lcr);
285 writeb(ier, &ch->ch_cls_uart->ier);
288 writeb((UART_FCR_ENABLE_FIFO), &ch->ch_cls_uart->isr_fcr);
292 &ch->ch_cls_uart->isr_fcr);
294 ch->ch_t_tlevel = 16;
295 ch->ch_r_tlevel = 16;
305 static void cls_clear_break(struct jsm_channel *ch)
309 spin_lock_irqsave(&ch->ch_lock, lock_flags);
312 if (ch->ch_flags & CH_BREAK_SENDING) {
313 u8 temp = readb(&ch->ch_cls_uart->lcr);
315 writeb((temp & ~UART_LCR_SBC), &ch->ch_cls_uart->lcr);
317 ch->ch_flags &= ~(CH_BREAK_SENDING);
318 jsm_dbg(IOCTL, &ch->ch_bd->pci_dev,
322 spin_unlock_irqrestore(&ch->ch_lock, lock_flags);
325 static void cls_disable_receiver(struct jsm_channel *ch)
327 u8 tmp = readb(&ch->ch_cls_uart->ier);
330 writeb(tmp, &ch->ch_cls_uart->ier);
333 static void cls_enable_receiver(struct jsm_channel *ch)
335 u8 tmp = readb(&ch->ch_cls_uart->ier);
338 writeb(tmp, &ch->ch_cls_uart->ier);
342 static void cls_assert_modem_signals(struct jsm_channel *ch)
344 if (!ch)
347 writeb(ch->ch_mostat, &ch->ch_cls_uart->mcr);
350 static void cls_copy_data_from_uart_to_queue(struct jsm_channel *ch)
359 if (!ch)
362 spin_lock_irqsave(&ch->ch_lock, flags);
365 head = ch->ch_r_head & RQUEUEMASK;
366 tail = ch->ch_r_tail & RQUEUEMASK;
368 ch->ch_cached_lsr = 0;
379 if (ch->ch_c_iflag & IGNBRK)
387 linestatus = readb(&ch->ch_cls_uart->lsr);
398 readb(&ch->ch_cls_uart->txrx);
412 ch->ch_r_tail = tail;
413 ch->ch_err_overrun++;
417 ch->ch_equeue[head] = linestatus & (UART_LSR_BI | UART_LSR_PE
419 ch->ch_rqueue[head] = readb(&ch->ch_cls_uart->txrx);
423 if (ch->ch_equeue[head] & UART_LSR_PE)
424 ch->ch_err_parity++;
425 if (ch->ch_equeue[head] & UART_LSR_BI)
426 ch->ch_err_break++;
427 if (ch->ch_equeue[head] & UART_LSR_FE)
428 ch->ch_err_frame++;
432 ch->ch_rxcount++;
438 ch->ch_r_head = head & RQUEUEMASK;
439 ch->ch_e_head = head & EQUEUEMASK;
441 spin_unlock_irqrestore(&ch->ch_lock, flags);
444 static void cls_copy_data_from_queue_to_uart(struct jsm_channel *ch)
452 if (!ch)
455 circ = &ch->uart_port.state->xmit;
462 if ((ch->ch_flags & CH_STOP) || (ch->ch_flags & CH_BREAK_SENDING))
466 if (!(ch->ch_flags & (CH_TX_FIFO_EMPTY | CH_TX_FIFO_LWM)))
479 writeb(circ->buf[tail], &ch->ch_cls_uart->txrx);
482 ch->ch_txcount++;
489 if (len_written > ch->ch_t_tlevel)
490 ch->ch_flags &= ~(CH_TX_FIFO_EMPTY | CH_TX_FIFO_LWM);
493 uart_write_wakeup(&ch->uart_port);
496 static void cls_parse_modem(struct jsm_channel *ch, u8 signals)
500 jsm_dbg(MSIGS, &ch->ch_bd->pci_dev,
502 ch->ch_portnum, msignals);
512 uart_handle_dcd_change(&ch->uart_port, msignals & UART_MSR_DCD);
514 uart_handle_dcd_change(&ch->uart_port, msignals & UART_MSR_CTS);
517 ch->ch_mistat |= UART_MSR_DCD;
519 ch->ch_mistat &= ~UART_MSR_DCD;
522 ch->ch_mistat |= UART_MSR_DSR;
524 ch->ch_mistat &= ~UART_MSR_DSR;
527 ch->ch_mistat |= UART_MSR_RI;
529 ch->ch_mistat &= ~UART_MSR_RI;
532 ch->ch_mistat |= UART_MSR_CTS;
534 ch->ch_mistat &= ~UART_MSR_CTS;
536 jsm_dbg(MSIGS, &ch->ch_bd->pci_dev,
538 ch->ch_portnum,
539 !!((ch->ch_mistat | ch->ch_mostat) & UART_MCR_DTR),
540 !!((ch->ch_mistat | ch->ch_mostat) & UART_MCR_RTS),
541 !!((ch->ch_mistat | ch->ch_mostat) & UART_MSR_CTS),
542 !!((ch->ch_mistat | ch->ch_mostat) & UART_MSR_DSR),
543 !!((ch->ch_mistat | ch->ch_mostat) & UART_MSR_RI),
544 !!((ch->ch_mistat | ch->ch_mostat) & UART_MSR_DCD));
550 struct jsm_channel *ch;
562 ch = brd->channels[port];
563 if (!ch)
568 isr = readb(&ch->ch_cls_uart->isr_fcr);
577 cls_copy_data_from_uart_to_queue(ch);
578 jsm_check_queue_flow_control(ch);
584 spin_lock_irqsave(&ch->ch_lock, flags);
585 ch->ch_flags |= (CH_TX_FIFO_EMPTY | CH_TX_FIFO_LWM);
586 spin_unlock_irqrestore(&ch->ch_lock, flags);
587 cls_copy_data_from_queue_to_uart(ch);
597 cls_parse_modem(ch, readb(&ch->ch_cls_uart->msr));
602 static void cls_flush_uart_write(struct jsm_channel *ch)
607 if (!ch)
611 &ch->ch_cls_uart->isr_fcr);
615 tmp = readb(&ch->ch_cls_uart->isr_fcr);
617 jsm_dbg(IOCTL, &ch->ch_bd->pci_dev,
624 ch->ch_flags |= (CH_TX_FIFO_EMPTY | CH_TX_FIFO_LWM);
628 static void cls_flush_uart_read(struct jsm_channel *ch)
630 if (!ch)
647 static void cls_send_start_character(struct jsm_channel *ch)
649 if (!ch)
652 if (ch->ch_startc != __DISABLED_CHAR) {
653 ch->ch_xon_sends++;
654 writeb(ch->ch_startc, &ch->ch_cls_uart->txrx);
658 static void cls_send_stop_character(struct jsm_channel *ch)
660 if (!ch)
663 if (ch->ch_stopc != __DISABLED_CHAR) {
664 ch->ch_xoff_sends++;
665 writeb(ch->ch_stopc, &ch->ch_cls_uart->txrx);
673 static void cls_param(struct jsm_channel *ch)
684 bd = ch->ch_bd;
691 if ((ch->ch_c_cflag & CBAUD) == B0) {
692 ch->ch_r_head = 0;
693 ch->ch_r_tail = 0;
694 ch->ch_e_head = 0;
695 ch->ch_e_tail = 0;
697 cls_flush_uart_write(ch);
698 cls_flush_uart_read(ch);
701 ch->ch_flags |= (CH_BAUD0);
702 ch->ch_mostat &= ~(UART_MCR_RTS | UART_MCR_DTR);
703 cls_assert_modem_signals(ch);
707 cflag = C_BAUD(ch->uart_port.state->port.tty);
716 if (ch->ch_flags & CH_BAUD0)
717 ch->ch_flags &= ~(CH_BAUD0);
719 if (ch->ch_c_cflag & PARENB)
722 if (!(ch->ch_c_cflag & PARODD))
725 if (ch->ch_c_cflag & CMSPAR)
728 if (ch->ch_c_cflag & CSTOPB)
731 lcr |= UART_LCR_WLEN(tty_get_char_size(ch->ch_c_cflag));
733 ier = readb(&ch->ch_cls_uart->ier);
734 uart_lcr = readb(&ch->ch_cls_uart->lcr);
736 quot = ch->ch_bd->bd_dividend / baud;
739 writeb(UART_LCR_DLAB, &ch->ch_cls_uart->lcr);
740 writeb((quot & 0xff), &ch->ch_cls_uart->txrx);
741 writeb((quot >> 8), &ch->ch_cls_uart->ier);
742 writeb(lcr, &ch->ch_cls_uart->lcr);
746 writeb(lcr, &ch->ch_cls_uart->lcr);
748 if (ch->ch_c_cflag & CREAD)
753 writeb(ier, &ch->ch_cls_uart->ier);
755 if (ch->ch_c_cflag & CRTSCTS)
756 cls_set_cts_flow_control(ch);
757 else if (ch->ch_c_iflag & IXON) {
762 if ((ch->ch_startc == __DISABLED_CHAR) ||
763 (ch->ch_stopc == __DISABLED_CHAR))
764 cls_set_no_output_flow_control(ch);
766 cls_set_ixon_flow_control(ch);
768 cls_set_no_output_flow_control(ch);
770 if (ch->ch_c_cflag & CRTSCTS)
771 cls_set_rts_flow_control(ch);
772 else if (ch->ch_c_iflag & IXOFF) {
777 if ((ch->ch_startc == __DISABLED_CHAR) ||
778 (ch->ch_stopc == __DISABLED_CHAR))
779 cls_set_no_input_flow_control(ch);
781 cls_set_ixoff_flow_control(ch);
783 cls_set_no_input_flow_control(ch);
785 cls_assert_modem_signals(ch);
788 cls_parse_modem(ch, readb(&ch->ch_cls_uart->msr));
834 static void cls_uart_init(struct jsm_channel *ch)
836 unsigned char lcrb = readb(&ch->ch_cls_uart->lcr);
839 writeb(0, &ch->ch_cls_uart->ier);
845 writeb(UART_EXAR654_ENHANCED_REGISTER_SET, &ch->ch_cls_uart->lcr);
847 isr_fcr = readb(&ch->ch_cls_uart->isr_fcr);
852 writeb(isr_fcr, &ch->ch_cls_uart->isr_fcr);
855 writeb(lcrb, &ch->ch_cls_uart->lcr);
858 readb(&ch->ch_cls_uart->txrx);
861 &ch->ch_cls_uart->isr_fcr);
864 ch->ch_flags |= (CH_FIFO_ENABLED | CH_TX_FIFO_EMPTY | CH_TX_FIFO_LWM);
866 readb(&ch->ch_cls_uart->lsr);
867 readb(&ch->ch_cls_uart->msr);
873 static void cls_uart_off(struct jsm_channel *ch)
876 writeb(0, &ch->ch_cls_uart->ier);
885 static void cls_send_break(struct jsm_channel *ch)
888 if (!(ch->ch_flags & CH_BREAK_SENDING)) {
889 u8 temp = readb(&ch->ch_cls_uart->lcr);
891 writeb((temp | UART_LCR_SBC), &ch->ch_cls_uart->lcr);
892 ch->ch_flags |= (CH_BREAK_SENDING);