Lines Matching refs:hba

143 	struct pci_hba_data	hba;	/* 'C' inheritance - must be first */
153 static inline struct dino_device *DINO_DEV(struct pci_hba_data *hba)
155 return container_of(hba, struct dino_device, hba);
177 void __iomem *base_addr = d->hba.base_addr;
212 void __iomem *base_addr = d->hba.base_addr;
305 __raw_writel(dino_dev->imr, dino_dev->hba.base_addr+DINO_IMR);
322 __raw_readl(dino_dev->hba.base_addr+DINO_IPR);
326 __raw_writel( dino_dev->imr, dino_dev->hba.base_addr+DINO_IMR);
337 tmp = __raw_readl(dino_dev->hba.base_addr+DINO_ILR);
363 __raw_writel(eim, dino_dev->hba.base_addr+DINO_IAR0);
397 mask = __raw_readl(dino_dev->hba.base_addr+DINO_IRR0) & DINO_IRR_MASK;
419 mask = __raw_readl(dino_dev->hba.base_addr+DINO_ILR) & dino_dev->imr;
424 dino_dev->hba.base_addr, mask);
475 return is_card_dino(&dino_dev->hba.dev->id);
516 res = &dino_dev->hba.lmmio_space;
524 res->name = dino_dev->hba.lmmio_space.name;
527 if (ccio_allocate_resource(dino_dev->hba.dev, res, _8MB,
542 bus->resource[0] = &(dino_dev->hba.io_space);
608 if (is_card_dino(&dino_dev->hba.dev->id)) {
609 dino_card_setup(bus, dino_dev->hba.base_addr);
645 if (is_card_dino(&dino_dev->hba.dev->id))
710 status = __raw_readl(dino_dev->hba.base_addr+DINO_IO_STATUS);
713 dino_dev->hba.base_addr+DINO_IO_COMMAND);
717 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_GMASK);
718 __raw_writel(0x00000001, dino_dev->hba.base_addr+DINO_IO_FBB_EN);
719 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_ICR);
729 __raw_writel( brdg_feat, dino_dev->hba.base_addr+DINO_BRDG_FEAT);
736 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_IO_ADDR_EN);
738 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_DAMODE);
739 __raw_writel(0x00222222, dino_dev->hba.base_addr+DINO_PCIROR);
740 __raw_writel(0x00222222, dino_dev->hba.base_addr+DINO_PCIWOR);
742 __raw_writel(0x00000040, dino_dev->hba.base_addr+DINO_MLTIM);
743 __raw_writel(0x00000080, dino_dev->hba.base_addr+DINO_IO_CONTROL);
744 __raw_writel(0x0000008c, dino_dev->hba.base_addr+DINO_TLTIM);
747 __raw_writel(0x0000007e, dino_dev->hba.base_addr+DINO_PAMR);
748 __raw_writel(0x0000007f, dino_dev->hba.base_addr+DINO_PAPR);
749 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_PAMR);
756 __raw_writel(0x0000004f, dino_dev->hba.base_addr+DINO_PCICMD);
777 io_addr = __raw_readl(dino_dev->hba.base_addr + DINO_IO_ADDR_EN);
783 res = &dino_dev->hba.lmmio_space;
816 res = &dino_dev->hba.lmmio_space;
822 result = ccio_request_resource(dino_dev->hba.dev, &res[i]);
839 pcibios_register_hba(&dino_dev->hba);
881 __raw_writel(eim, dino_dev->hba.base_addr+DINO_IAR0);
887 __raw_readl(dino_dev->hba.base_addr+DINO_IRR0);
890 res = &dino_dev->hba.io_space;
896 res->start = HBA_PORT_BASE(dino_dev->hba.hba_num);
903 dino_dev->hba.base_addr);
999 dino_dev->hba.dev = dev;
1000 dino_dev->hba.base_addr = ioremap(hpa, 4096);
1001 dino_dev->hba.lmmio_space_offset = PCI_F_EXTEND;
1003 dino_dev->hba.iommu = ccio_get_iommu(dev);
1016 pci_add_resource_offset(&resources, &dino_dev->hba.io_space,
1017 HBA_PORT_BASE(dino_dev->hba.hba_num));
1018 if (dino_dev->hba.lmmio_space.flags)
1019 pci_add_resource_offset(&resources, &dino_dev->hba.lmmio_space,
1020 dino_dev->hba.lmmio_space_offset);
1021 if (dino_dev->hba.elmmio_space.flags)
1022 pci_add_resource_offset(&resources, &dino_dev->hba.elmmio_space,
1023 dino_dev->hba.lmmio_space_offset);
1024 if (dino_dev->hba.gmmio_space.flags)
1025 pci_add_resource(&resources, &dino_dev->hba.gmmio_space);
1027 dino_dev->hba.bus_num.start = dino_current_bus;
1028 dino_dev->hba.bus_num.end = 255;
1029 dino_dev->hba.bus_num.flags = IORESOURCE_BUS;
1030 pci_add_resource(&resources, &dino_dev->hba.bus_num);
1035 dino_dev->hba.hba_bus = bus = pci_create_root_bus(&dev->dev,