Lines Matching defs:host

3  *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
30 #include <linux/mmc/host.h>
40 pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
43 pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
50 static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
52 static bool sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd);
54 void sdhci_dumpregs(struct sdhci_host *host)
59 sdhci_readl(host, SDHCI_DMA_ADDRESS),
60 sdhci_readw(host, SDHCI_HOST_VERSION));
62 sdhci_readw(host, SDHCI_BLOCK_SIZE),
63 sdhci_readw(host, SDHCI_BLOCK_COUNT));
65 sdhci_readl(host, SDHCI_ARGUMENT),
66 sdhci_readw(host, SDHCI_TRANSFER_MODE));
68 sdhci_readl(host, SDHCI_PRESENT_STATE),
69 sdhci_readb(host, SDHCI_HOST_CONTROL));
71 sdhci_readb(host, SDHCI_POWER_CONTROL),
72 sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
74 sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
75 sdhci_readw(host, SDHCI_CLOCK_CONTROL));
77 sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
78 sdhci_readl(host, SDHCI_INT_STATUS));
80 sdhci_readl(host, SDHCI_INT_ENABLE),
81 sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
83 sdhci_readw(host, SDHCI_AUTO_CMD_STATUS),
84 sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
86 sdhci_readl(host, SDHCI_CAPABILITIES),
87 sdhci_readl(host, SDHCI_CAPABILITIES_1));
89 sdhci_readw(host, SDHCI_COMMAND),
90 sdhci_readl(host, SDHCI_MAX_CURRENT));
92 sdhci_readl(host, SDHCI_RESPONSE),
93 sdhci_readl(host, SDHCI_RESPONSE + 4));
95 sdhci_readl(host, SDHCI_RESPONSE + 8),
96 sdhci_readl(host, SDHCI_RESPONSE + 12));
98 sdhci_readw(host, SDHCI_HOST_CONTROL2));
100 if (host->flags & SDHCI_USE_ADMA) {
101 if (host->flags & SDHCI_USE_64_BIT_DMA) {
103 sdhci_readl(host, SDHCI_ADMA_ERROR),
104 sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
105 sdhci_readl(host, SDHCI_ADMA_ADDRESS));
108 sdhci_readl(host, SDHCI_ADMA_ERROR),
109 sdhci_readl(host, SDHCI_ADMA_ADDRESS));
113 if (host->ops->dump_vendor_regs)
114 host->ops->dump_vendor_regs(host);
126 static void sdhci_do_enable_v4_mode(struct sdhci_host *host)
130 ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
135 sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
139 * This can be called before sdhci_add_host() by Vendor's host controller
142 void sdhci_enable_v4_mode(struct sdhci_host *host)
144 host->v4_mode = true;
145 sdhci_do_enable_v4_mode(host);
154 static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
158 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
159 !mmc_card_is_removable(host->mmc) || mmc_can_gpio_cd(host->mmc))
163 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
166 host->ier |= present ? SDHCI_INT_CARD_REMOVE :
169 host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
172 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
173 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
176 static void sdhci_enable_card_detection(struct sdhci_host *host)
178 sdhci_set_card_detection(host, true);
181 static void sdhci_disable_card_detection(struct sdhci_host *host)
183 sdhci_set_card_detection(host, false);
186 static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
188 if (host->bus_on)
190 host->bus_on = true;
191 pm_runtime_get_noresume(mmc_dev(host->mmc));
194 static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
196 if (!host->bus_on)
198 host->bus_on = false;
199 pm_runtime_put_noidle(mmc_dev(host->mmc));
202 void sdhci_reset(struct sdhci_host *host, u8 mask)
206 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
209 host->clock = 0;
211 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
212 sdhci_runtime_pm_bus_off(host);
222 if (!(sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask))
226 mmc_hostname(host->mmc), (int)mask);
227 sdhci_err_stats_inc(host, CTRL_TIMEOUT);
228 sdhci_dumpregs(host);
236 static bool sdhci_do_reset(struct sdhci_host *host, u8 mask)
238 if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
239 struct mmc_host *mmc = host->mmc;
245 host->ops->reset(host, mask);
250 static void sdhci_reset_for_all(struct sdhci_host *host)
252 if (sdhci_do_reset(host, SDHCI_RESET_ALL)) {
253 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
254 if (host->ops->enable_dma)
255 host->ops->enable_dma(host);
258 host->preset_enabled = false;
271 static void sdhci_reset_for_reason(struct sdhci_host *host, enum sdhci_reset_reason reason)
273 if (host->quirks2 & SDHCI_QUIRK2_ISSUE_CMD_DAT_RESET_TOGETHER) {
274 sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
280 sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
286 sdhci_do_reset(host, SDHCI_RESET_CMD);
287 sdhci_do_reset(host, SDHCI_RESET_DATA);
290 sdhci_do_reset(host, SDHCI_RESET_DATA);
297 static void sdhci_set_default_irqs(struct sdhci_host *host)
299 host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
305 if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
306 host->tuning_mode == SDHCI_TUNING_MODE_3)
307 host->ier |= SDHCI_INT_RETUNE;
309 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
310 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
313 static void sdhci_config_dma(struct sdhci_host *host)
318 if (host->version < SDHCI_SPEC_200)
321 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
329 if (!(host->flags & SDHCI_REQ_USE_DMA))
333 if (host->flags & SDHCI_USE_ADMA)
336 if (host->flags & SDHCI_USE_64_BIT_DMA) {
342 if (host->v4_mode) {
343 ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
345 sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
346 } else if (host->flags & SDHCI_USE_ADMA) {
356 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
359 static void sdhci_init(struct sdhci_host *host, int soft)
361 struct mmc_host *mmc = host->mmc;
365 sdhci_reset_for(host, INIT);
367 sdhci_reset_for_all(host);
369 if (host->v4_mode)
370 sdhci_do_enable_v4_mode(host);
372 spin_lock_irqsave(&host->lock, flags);
373 sdhci_set_default_irqs(host);
374 spin_unlock_irqrestore(&host->lock, flags);
376 host->cqe_on = false;
380 host->clock = 0;
381 host->reinit_uhs = true;
386 static void sdhci_reinit(struct sdhci_host *host)
388 u32 cd = host->ier & (SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
390 sdhci_init(host, 0);
391 sdhci_enable_card_detection(host);
396 * been missed while the host controller was being reset, so trigger a
399 if (cd != (host->ier & (SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT)))
400 mmc_detect_change(host->mmc, msecs_to_jiffies(200));
403 static void __sdhci_led_activate(struct sdhci_host *host)
407 if (host->quirks & SDHCI_QUIRK_NO_LED)
410 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
412 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
415 static void __sdhci_led_deactivate(struct sdhci_host *host)
419 if (host->quirks & SDHCI_QUIRK_NO_LED)
422 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
424 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
431 struct sdhci_host *host = container_of(led, struct sdhci_host, led);
434 spin_lock_irqsave(&host->lock, flags);
436 if (host->runtime_suspended)
440 __sdhci_led_deactivate(host);
442 __sdhci_led_activate(host);
444 spin_unlock_irqrestore(&host->lock, flags);
447 static int sdhci_led_register(struct sdhci_host *host)
449 struct mmc_host *mmc = host->mmc;
451 if (host->quirks & SDHCI_QUIRK_NO_LED)
454 snprintf(host->led_name, sizeof(host->led_name),
457 host->led.name = host->led_name;
458 host->led.brightness = LED_OFF;
459 host->led.default_trigger = mmc_hostname(mmc);
460 host->led.brightness_set = sdhci_led_control;
462 return led_classdev_register(mmc_dev(mmc), &host->led);
465 static void sdhci_led_unregister(struct sdhci_host *host)
467 if (host->quirks & SDHCI_QUIRK_NO_LED)
470 led_classdev_unregister(&host->led);
473 static inline void sdhci_led_activate(struct sdhci_host *host)
477 static inline void sdhci_led_deactivate(struct sdhci_host *host)
483 static inline int sdhci_led_register(struct sdhci_host *host)
488 static inline void sdhci_led_unregister(struct sdhci_host *host)
492 static inline void sdhci_led_activate(struct sdhci_host *host)
494 __sdhci_led_activate(host);
497 static inline void sdhci_led_deactivate(struct sdhci_host *host)
499 __sdhci_led_deactivate(host);
504 static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
508 mod_timer(&host->data_timer, timeout);
510 mod_timer(&host->timer, timeout);
513 static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
516 del_timer(&host->data_timer);
518 del_timer(&host->timer);
521 static inline bool sdhci_has_requests(struct sdhci_host *host)
523 return host->cmd || host->data_cmd;
532 static void sdhci_read_block_pio(struct sdhci_host *host)
540 blksize = host->data->blksz;
544 BUG_ON(!sg_miter_next(&host->sg_miter));
546 len = min(host->sg_miter.length, blksize);
549 host->sg_miter.consumed = len;
551 buf = host->sg_miter.addr;
555 scratch = sdhci_readl(host, SDHCI_BUFFER);
568 sg_miter_stop(&host->sg_miter);
571 static void sdhci_write_block_pio(struct sdhci_host *host)
579 blksize = host->data->blksz;
584 BUG_ON(!sg_miter_next(&host->sg_miter));
586 len = min(host->sg_miter.length, blksize);
589 host->sg_miter.consumed = len;
591 buf = host->sg_miter.addr;
601 sdhci_writel(host, scratch, SDHCI_BUFFER);
608 sg_miter_stop(&host->sg_miter);
611 static void sdhci_transfer_pio(struct sdhci_host *host)
615 if (host->blocks == 0)
618 if (host->data->flags & MMC_DATA_READ)
628 if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
629 (host->data->blocks == 1))
632 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
633 if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
636 if (host->data->flags & MMC_DATA_READ)
637 sdhci_read_block_pio(host);
639 sdhci_write_block_pio(host);
641 host->blocks--;
642 if (host->blocks == 0)
649 static int sdhci_pre_dma_transfer(struct sdhci_host *host,
662 if (host->bounce_buffer) {
665 if (length > host->bounce_buffer_size) {
667 mmc_hostname(host->mmc), length,
668 host->bounce_buffer_size);
673 if (host->ops->copy_to_bounce_buffer) {
674 host->ops->copy_to_bounce_buffer(host,
678 host->bounce_buffer, length);
682 dma_sync_single_for_device(mmc_dev(host->mmc),
683 host->bounce_addr,
684 host->bounce_buffer_size,
690 sg_count = dma_map_sg(mmc_dev(host->mmc),
714 void sdhci_adma_write_desc(struct sdhci_host *host, void **desc,
724 if (host->flags & SDHCI_USE_64_BIT_DMA)
727 *desc += host->desc_sz;
731 static inline void __sdhci_adma_write_desc(struct sdhci_host *host,
735 if (host->ops->adma_write_desc)
736 host->ops->adma_write_desc(host, desc, addr, len, cmd);
738 sdhci_adma_write_desc(host, desc, addr, len, cmd);
749 static void sdhci_adma_table_pre(struct sdhci_host *host,
763 host->sg_count = sg_count;
765 desc = host->adma_table;
766 align = host->align_buffer;
768 align_addr = host->align_addr;
770 for_each_sg(data->sg, sg, host->sg_count, i) {
790 __sdhci_adma_write_desc(host, &desc, align_addr,
808 while (len > host->max_adma) {
811 __sdhci_adma_write_desc(host, &desc, addr, n, ADMA2_TRAN_VALID);
818 __sdhci_adma_write_desc(host, &desc, addr, len,
825 WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
828 if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
830 if (desc != host->adma_table) {
831 desc -= host->desc_sz;
836 __sdhci_adma_write_desc(host, &desc, 0, 0, ADMA2_NOP_END_VALID);
840 static void sdhci_adma_table_post(struct sdhci_host *host,
852 for_each_sg(data->sg, sg, host->sg_count, i)
859 dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
862 align = host->align_buffer;
864 for_each_sg(data->sg, sg, host->sg_count, i) {
880 static void sdhci_set_adma_addr(struct sdhci_host *host, dma_addr_t addr)
882 sdhci_writel(host, lower_32_bits(addr), SDHCI_ADMA_ADDRESS);
883 if (host->flags & SDHCI_USE_64_BIT_DMA)
884 sdhci_writel(host, upper_32_bits(addr), SDHCI_ADMA_ADDRESS_HI);
887 static dma_addr_t sdhci_sdma_address(struct sdhci_host *host)
889 if (host->bounce_buffer)
890 return host->bounce_addr;
892 return sg_dma_address(host->data->sg);
895 static void sdhci_set_sdma_addr(struct sdhci_host *host, dma_addr_t addr)
897 if (host->v4_mode)
898 sdhci_set_adma_addr(host, addr);
900 sdhci_writel(host, addr, SDHCI_DMA_ADDRESS);
903 static unsigned int sdhci_target_timeout(struct sdhci_host *host,
914 if (host->clock && data->timeout_clks) {
919 * host->clock is in Hz. target_timeout is in us.
923 if (do_div(val, host->clock))
932 static void sdhci_calc_sw_timeout(struct sdhci_host *host,
936 struct mmc_host *mmc = host->mmc;
944 target_timeout = sdhci_target_timeout(host, cmd, data);
949 freq = mmc->actual_clock ? : host->clock;
955 host->data_timeout = data->blocks * target_timeout +
958 host->data_timeout = target_timeout;
961 if (host->data_timeout)
962 host->data_timeout += MMC_CMD_TRANSFER_TIME;
965 static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd,
975 * If the host controller provides us with an incorrect timeout
980 if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
981 return host->max_timeout_count;
985 return host->max_timeout_count;
990 return host->max_timeout_count;
993 target_timeout = sdhci_target_timeout(host, cmd, data);
1001 * (2) host->timeout_clk < 2^16
1006 current_timeout = (1 << 13) * 1000 / host->timeout_clk;
1010 if (count > host->max_timeout_count) {
1011 if (!(host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT))
1014 count = host->max_timeout_count;
1023 static void sdhci_set_transfer_irqs(struct sdhci_host *host)
1028 if (host->flags & SDHCI_REQ_USE_DMA)
1029 host->ier = (host->ier & ~pio_irqs) | dma_irqs;
1031 host->ier = (host->ier & ~dma_irqs) | pio_irqs;
1033 if (host->flags & (SDHCI_AUTO_CMD23 | SDHCI_AUTO_CMD12))
1034 host->ier |= SDHCI_INT_AUTO_CMD_ERR;
1036 host->ier &= ~SDHCI_INT_AUTO_CMD_ERR;
1038 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
1039 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1042 void sdhci_set_data_timeout_irq(struct sdhci_host *host, bool enable)
1045 host->ier |= SDHCI_INT_DATA_TIMEOUT;
1047 host->ier &= ~SDHCI_INT_DATA_TIMEOUT;
1048 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
1049 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1053 void __sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
1056 u8 count = sdhci_calc_timeout(host, cmd, &too_big);
1059 host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT) {
1060 sdhci_calc_sw_timeout(host, cmd);
1061 sdhci_set_data_timeout_irq(host, false);
1062 } else if (!(host->ier & SDHCI_INT_DATA_TIMEOUT)) {
1063 sdhci_set_data_timeout_irq(host, true);
1066 sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
1070 static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
1072 if (host->ops->set_timeout)
1073 host->ops->set_timeout(host, cmd);
1075 __sdhci_set_timeout(host, cmd);
1078 static void sdhci_initialize_data(struct sdhci_host *host,
1081 WARN_ON(host->data);
1085 BUG_ON(data->blksz > host->mmc->max_blk_size);
1088 host->data = data;
1089 host->data_early = 0;
1090 host->data->bytes_xfered = 0;
1093 static inline void sdhci_set_block_info(struct sdhci_host *host,
1097 sdhci_writew(host,
1098 SDHCI_MAKE_BLKSZ(host->sdma_boundary, data->blksz),
1104 if (host->version >= SDHCI_SPEC_410 && host->v4_mode &&
1105 (host->quirks2 & SDHCI_QUIRK2_USE_32BIT_BLK_CNT)) {
1106 if (sdhci_readw(host, SDHCI_BLOCK_COUNT))
1107 sdhci_writew(host, 0, SDHCI_BLOCK_COUNT);
1108 sdhci_writew(host, data->blocks, SDHCI_32BIT_BLK_CNT);
1110 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
1114 static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
1118 sdhci_initialize_data(host, data);
1120 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
1125 host->flags |= SDHCI_REQ_USE_DMA;
1136 if (host->flags & SDHCI_USE_ADMA) {
1137 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
1147 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
1149 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
1158 host->flags &= ~SDHCI_REQ_USE_DMA;
1163 host->flags &= ~SDHCI_REQ_USE_DMA;
1170 sdhci_config_dma(host);
1172 if (host->flags & SDHCI_REQ_USE_DMA) {
1173 int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
1181 host->flags &= ~SDHCI_REQ_USE_DMA;
1182 } else if (host->flags & SDHCI_USE_ADMA) {
1183 sdhci_adma_table_pre(host, data, sg_cnt);
1184 sdhci_set_adma_addr(host, host->adma_addr);
1187 sdhci_set_sdma_addr(host, sdhci_sdma_address(host));
1191 if (!(host->flags & SDHCI_REQ_USE_DMA)) {
1195 if (host->data->flags & MMC_DATA_READ)
1199 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
1200 host->blocks = data->blocks;
1203 sdhci_set_transfer_irqs(host);
1205 sdhci_set_block_info(host, data);
1210 static int sdhci_external_dma_init(struct sdhci_host *host)
1213 struct mmc_host *mmc = host->mmc;
1215 host->tx_chan = dma_request_chan(mmc_dev(mmc), "tx");
1216 if (IS_ERR(host->tx_chan)) {
1217 ret = PTR_ERR(host->tx_chan);
1220 host->tx_chan = NULL;
1224 host->rx_chan = dma_request_chan(mmc_dev(mmc), "rx");
1225 if (IS_ERR(host->rx_chan)) {
1226 if (host->tx_chan) {
1227 dma_release_channel(host->tx_chan);
1228 host->tx_chan = NULL;
1231 ret = PTR_ERR(host->rx_chan);
1234 host->rx_chan = NULL;
1240 static struct dma_chan *sdhci_external_dma_channel(struct sdhci_host *host,
1243 return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
1246 static int sdhci_external_dma_setup(struct sdhci_host *host,
1258 if (!host->mapbase)
1262 cfg.src_addr = host->mapbase + SDHCI_BUFFER;
1263 cfg.dst_addr = host->mapbase + SDHCI_BUFFER;
1275 chan = sdhci_external_dma_channel(host, data);
1281 sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
1301 static void sdhci_external_dma_release(struct sdhci_host *host)
1303 if (host->tx_chan) {
1304 dma_release_channel(host->tx_chan);
1305 host->tx_chan = NULL;
1308 if (host->rx_chan) {
1309 dma_release_channel(host->rx_chan);
1310 host->rx_chan = NULL;
1313 sdhci_switch_external_dma(host, false);
1316 static void __sdhci_external_dma_prepare_data(struct sdhci_host *host,
1321 sdhci_initialize_data(host, data);
1323 host->flags |= SDHCI_REQ_USE_DMA;
1324 sdhci_set_transfer_irqs(host);
1326 sdhci_set_block_info(host, data);
1329 static void sdhci_external_dma_prepare_data(struct sdhci_host *host,
1332 if (!sdhci_external_dma_setup(host, cmd)) {
1333 __sdhci_external_dma_prepare_data(host, cmd);
1335 sdhci_external_dma_release(host);
1337 mmc_hostname(host->mmc));
1338 sdhci_prepare_data(host, cmd);
1342 static void sdhci_external_dma_pre_transfer(struct sdhci_host *host,
1350 chan = sdhci_external_dma_channel(host, cmd->data);
1357 static inline int sdhci_external_dma_init(struct sdhci_host *host)
1362 static inline void sdhci_external_dma_release(struct sdhci_host *host)
1366 static inline void sdhci_external_dma_prepare_data(struct sdhci_host *host,
1373 static inline void sdhci_external_dma_pre_transfer(struct sdhci_host *host,
1378 static inline struct dma_chan *sdhci_external_dma_channel(struct sdhci_host *host,
1386 void sdhci_switch_external_dma(struct sdhci_host *host, bool en)
1388 host->use_external_dma = en;
1392 static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
1395 return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
1399 static inline bool sdhci_auto_cmd23(struct sdhci_host *host,
1402 return mrq->sbc && (host->flags & SDHCI_AUTO_CMD23);
1405 static inline bool sdhci_manual_cmd23(struct sdhci_host *host,
1408 return mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23);
1411 static inline void sdhci_auto_cmd_select(struct sdhci_host *host,
1415 bool use_cmd12 = sdhci_auto_cmd12(host, cmd->mrq) &&
1417 bool use_cmd23 = sdhci_auto_cmd23(host, cmd->mrq);
1426 if (host->version >= SDHCI_SPEC_410 && host->v4_mode &&
1430 ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1435 sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
1450 static void sdhci_set_transfer_mode(struct sdhci_host *host,
1457 if (host->quirks2 &
1461 sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
1464 mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
1465 sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
1471 WARN_ON(!host->data);
1473 if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
1478 sdhci_auto_cmd_select(host, cmd, &mode);
1479 if (sdhci_auto_cmd23(host, cmd->mrq))
1480 sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
1485 if (host->flags & SDHCI_REQ_USE_DMA)
1488 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
1491 static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
1493 return (!(host->flags & SDHCI_DEVICE_DEAD) &&
1497 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
1500 static void sdhci_set_mrq_done(struct sdhci_host *host, struct mmc_request *mrq)
1505 if (host->mrqs_done[i] == mrq) {
1512 if (!host->mrqs_done[i]) {
1513 host->mrqs_done[i] = mrq;
1521 static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
1523 if (host->cmd && host->cmd->mrq == mrq)
1524 host->cmd = NULL;
1526 if (host->data_cmd && host->data_cmd->mrq == mrq)
1527 host->data_cmd = NULL;
1529 if (host->deferred_cmd && host->deferred_cmd->mrq == mrq)
1530 host->deferred_cmd = NULL;
1532 if (host->data && host->data->mrq == mrq)
1533 host->data = NULL;
1535 if (sdhci_needs_reset(host, mrq))
1536 host->pending_reset = true;
1538 sdhci_set_mrq_done(host, mrq);
1540 sdhci_del_timer(host, mrq);
1542 if (!sdhci_has_requests(host))
1543 sdhci_led_deactivate(host);
1546 static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
1548 __sdhci_finish_mrq(host, mrq);
1550 queue_work(host->complete_wq, &host->complete_work);
1553 static void __sdhci_finish_data(struct sdhci_host *host, bool sw_data_timeout)
1555 struct mmc_command *data_cmd = host->data_cmd;
1556 struct mmc_data *data = host->data;
1558 host->data = NULL;
1559 host->data_cmd = NULL;
1566 if (!host->cmd || host->cmd == data_cmd)
1567 sdhci_reset_for(host, REQUEST_ERROR);
1569 sdhci_reset_for(host, REQUEST_ERROR_DATA_ONLY);
1572 if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
1574 sdhci_adma_table_post(host, data);
1594 ((!data->mrq->sbc && !sdhci_auto_cmd12(host, data->mrq)) ||
1602 __sdhci_finish_mrq(host, data->mrq);
1605 host->cmd = NULL;
1606 if (!sdhci_send_command(host, data->stop)) {
1613 __sdhci_finish_mrq(host, data->mrq);
1615 WARN_ON(host->deferred_cmd);
1616 host->deferred_cmd = data->stop;
1621 __sdhci_finish_mrq(host, data->mrq);
1625 static void sdhci_finish_data(struct sdhci_host *host)
1627 __sdhci_finish_data(host, false);
1630 static bool sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1636 WARN_ON(host->cmd);
1641 if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
1654 if (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask)
1657 host->cmd = cmd;
1658 host->data_timeout = 0;
1660 WARN_ON(host->data_cmd);
1661 host->data_cmd = cmd;
1662 sdhci_set_timeout(host, cmd);
1666 if (host->use_external_dma)
1667 sdhci_external_dma_prepare_data(host, cmd);
1669 sdhci_prepare_data(host, cmd);
1672 sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1674 sdhci_set_transfer_mode(host, cmd);
1705 if (host->data_timeout)
1706 timeout += nsecs_to_jiffies(host->data_timeout);
1711 sdhci_mod_timer(host, cmd->mrq, timeout);
1713 if (host->use_external_dma)
1714 sdhci_external_dma_pre_transfer(host, cmd);
1716 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1721 static bool sdhci_present_error(struct sdhci_host *host,
1724 if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1732 static bool sdhci_send_command_retry(struct sdhci_host *host,
1735 __releases(host->lock)
1736 __acquires(host->lock)
1738 struct mmc_command *deferred_cmd = host->deferred_cmd;
1742 while (!sdhci_send_command(host, cmd)) {
1745 mmc_hostname(host->mmc));
1746 sdhci_err_stats_inc(host, CTRL_TIMEOUT);
1747 sdhci_dumpregs(host);
1752 spin_unlock_irqrestore(&host->lock, flags);
1756 present = host->mmc->ops->get_cd(host->mmc);
1758 spin_lock_irqsave(&host->lock, flags);
1761 if (cmd == deferred_cmd && cmd != host->deferred_cmd)
1764 if (sdhci_present_error(host, cmd, present))
1768 if (cmd == host->deferred_cmd)
1769 host->deferred_cmd = NULL;
1774 static void sdhci_read_rsp_136(struct sdhci_host *host, struct mmc_command *cmd)
1780 cmd->resp[i] = sdhci_readl(host, reg);
1783 if (host->quirks2 & SDHCI_QUIRK2_RSP_136_HAS_CRC)
1794 static void sdhci_finish_command(struct sdhci_host *host)
1796 struct mmc_command *cmd = host->cmd;
1798 host->cmd = NULL;
1802 sdhci_read_rsp_136(host, cmd);
1804 cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1809 mmc_command_done(host->mmc, cmd->mrq);
1812 * The host can send and interrupt when the busy state has
1824 } else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1825 cmd == host->data_cmd) {
1833 if (!sdhci_send_command(host, cmd->mrq->cmd)) {
1834 WARN_ON(host->deferred_cmd);
1835 host->deferred_cmd = cmd->mrq->cmd;
1840 if (host->data && host->data_early)
1841 sdhci_finish_data(host);
1844 __sdhci_finish_mrq(host, cmd->mrq);
1848 static u16 sdhci_get_preset_value(struct sdhci_host *host)
1852 switch (host->timing) {
1855 preset = sdhci_readw(host, SDHCI_PRESET_FOR_HIGH_SPEED);
1858 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1861 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
1864 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
1868 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
1872 preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
1875 preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
1879 mmc_hostname(host->mmc));
1880 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1886 u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
1894 if (host->version >= SDHCI_SPEC_300) {
1895 if (host->preset_enabled) {
1898 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1899 pre_val = sdhci_get_preset_value(host);
1901 if (host->clk_mul &&
1905 clk_mul = host->clk_mul;
1916 if (host->clk_mul) {
1918 if ((host->max_clk * host->clk_mul / div)
1922 if ((host->max_clk * host->clk_mul / div) <= clock) {
1929 clk_mul = host->clk_mul;
1940 if (!host->clk_mul || switch_base_clk) {
1942 if (host->max_clk <= clock)
1947 if ((host->max_clk / div) <= clock)
1953 if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
1954 && !div && host->max_clk <= 25000000)
1960 if ((host->max_clk / div) <= clock)
1969 *actual_clock = (host->max_clk * clk_mul) / real_div;
1978 void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
1983 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1990 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1995 mmc_hostname(host->mmc));
1996 sdhci_err_stats_inc(host, CTRL_TIMEOUT);
1997 sdhci_dumpregs(host);
2003 if (host->version >= SDHCI_SPEC_410 && host->v4_mode) {
2006 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
2013 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
2018 mmc_hostname(host->mmc));
2019 sdhci_err_stats_inc(host, CTRL_TIMEOUT);
2020 sdhci_dumpregs(host);
2028 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
2032 void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
2036 host->mmc->actual_clock = 0;
2038 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
2043 clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
2044 sdhci_enable_clk(host, clk);
2048 static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
2051 struct mmc_host *mmc = host->mmc;
2056 sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
2058 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
2061 void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
2094 mmc_hostname(host->mmc), vdd);
2099 if (host->pwr == pwr)
2102 host->pwr = pwr;
2105 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
2106 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
2107 sdhci_runtime_pm_bus_off(host);
2113 if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
2114 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
2121 if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
2122 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
2126 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
2128 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
2129 sdhci_runtime_pm_bus_on(host);
2135 if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
2141 void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
2144 if (IS_ERR(host->mmc->supply.vmmc))
2145 sdhci_set_power_noreg(host, mode, vdd);
2147 sdhci_set_power_reg(host, mode, vdd);
2157 void sdhci_set_power_and_bus_voltage(struct sdhci_host *host,
2161 if (!IS_ERR(host->mmc->supply.vmmc)) {
2162 struct mmc_host *mmc = host->mmc;
2166 sdhci_set_power_noreg(host, mode, vdd);
2178 struct sdhci_host *host = mmc_priv(mmc);
2186 spin_lock_irqsave(&host->lock, flags);
2188 sdhci_led_activate(host);
2190 if (sdhci_present_error(host, mrq->cmd, present))
2193 cmd = sdhci_manual_cmd23(host, mrq) ? mrq->sbc : mrq->cmd;
2195 if (!sdhci_send_command_retry(host, cmd, flags))
2198 spin_unlock_irqrestore(&host->lock, flags);
2203 sdhci_finish_mrq(host, mrq);
2204 spin_unlock_irqrestore(&host->lock, flags);
2210 struct sdhci_host *host = mmc_priv(mmc);
2215 spin_lock_irqsave(&host->lock, flags);
2217 if (sdhci_present_error(host, mrq->cmd, true)) {
2218 sdhci_finish_mrq(host, mrq);
2222 cmd = sdhci_manual_cmd23(host, mrq) ? mrq->sbc : mrq->cmd;
2231 if (!sdhci_send_command(host, cmd))
2234 sdhci_led_activate(host);
2237 spin_unlock_irqrestore(&host->lock, flags);
2242 void sdhci_set_bus_width(struct sdhci_host *host, int width)
2246 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
2251 if (host->mmc->caps & MMC_CAP_8_BIT_DATA)
2258 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
2262 void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
2266 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2267 /* Select Bus Speed Mode for host */
2283 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
2301 static bool sdhci_preset_needed(struct sdhci_host *host, unsigned char timing)
2303 return !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
2307 static bool sdhci_presetable_values_change(struct sdhci_host *host, struct mmc_ios *ios)
2314 return !host->preset_enabled &&
2315 (sdhci_preset_needed(host, ios->timing) || host->drv_type != ios->drv_type);
2320 struct sdhci_host *host = mmc_priv(mmc);
2321 bool reinit_uhs = host->reinit_uhs;
2325 host->reinit_uhs = false;
2330 if (host->flags & SDHCI_DEVICE_DEAD) {
2342 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
2343 sdhci_reinit(host);
2346 if (host->version >= SDHCI_SPEC_300 &&
2348 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
2349 sdhci_enable_preset_value(host, false);
2351 if (!ios->clock || ios->clock != host->clock) {
2352 turning_on_clk = ios->clock && !host->clock;
2354 host->ops->set_clock(host, ios->clock);
2355 host->clock = ios->clock;
2357 if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
2358 host->clock) {
2359 host->timeout_clk = mmc->actual_clock ?
2361 host->clock / 1000;
2363 host->ops->get_max_timeout_count ?
2364 host->ops->get_max_timeout_count(host) :
2366 mmc->max_busy_timeout /= host->timeout_clk;
2370 if (host->ops->set_power)
2371 host->ops->set_power(host, ios->power_mode, ios->vdd);
2373 sdhci_set_power(host, ios->power_mode, ios->vdd);
2375 if (host->ops->platform_send_init_74_clocks)
2376 host->ops->platform_send_init_74_clocks(host, ios->power_mode);
2378 host->ops->set_bus_width(host, ios->bus_width);
2386 host->timing == ios->timing &&
2387 host->version >= SDHCI_SPEC_300 &&
2388 !sdhci_presetable_values_change(host, ios))
2391 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
2393 if (!(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) {
2408 if (host->version >= SDHCI_SPEC_300) {
2417 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
2420 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
2423 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
2425 if (!host->preset_enabled) {
2430 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2446 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
2447 host->drv_type = ios->drv_type;
2450 host->ops->set_uhs_signaling(host, ios->timing);
2451 host->timing = ios->timing;
2453 if (sdhci_preset_needed(host, ios->timing)) {
2456 sdhci_enable_preset_value(host, true);
2457 preset = sdhci_get_preset_value(host);
2460 host->drv_type = ios->drv_type;
2464 host->ops->set_clock(host, host->clock);
2466 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
2472 struct sdhci_host *host = mmc_priv(mmc);
2475 if (host->flags & SDHCI_DEVICE_DEAD)
2490 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
2494 return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
2499 struct sdhci_host *host = mmc_priv(mmc);
2503 spin_lock_irqsave(&host->lock, flags);
2505 if (host->flags & SDHCI_DEVICE_DEAD)
2508 ret = !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
2510 spin_unlock_irqrestore(&host->lock, flags);
2516 static int sdhci_check_ro(struct sdhci_host *host)
2521 spin_lock_irqsave(&host->lock, flags);
2523 if (host->flags & SDHCI_DEVICE_DEAD)
2525 else if (host->ops->get_ro)
2526 is_readonly = host->ops->get_ro(host);
2527 else if (mmc_can_gpio_ro(host->mmc))
2528 is_readonly = mmc_gpio_get_ro(host->mmc);
2530 is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
2533 spin_unlock_irqrestore(&host->lock, flags);
2536 return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
2544 struct sdhci_host *host = mmc_priv(mmc);
2547 if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
2548 return sdhci_check_ro(host);
2552 if (sdhci_check_ro(host)) {
2563 struct sdhci_host *host = mmc_priv(mmc);
2565 if (host->ops && host->ops->hw_reset)
2566 host->ops->hw_reset(host);
2569 static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
2571 if (!(host->flags & SDHCI_DEVICE_DEAD)) {
2573 host->ier |= SDHCI_INT_CARD_INT;
2575 host->ier &= ~SDHCI_INT_CARD_INT;
2577 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2578 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2584 struct sdhci_host *host = mmc_priv(mmc);
2590 spin_lock_irqsave(&host->lock, flags);
2591 sdhci_enable_sdio_irq_nolock(host, enable);
2592 spin_unlock_irqrestore(&host->lock, flags);
2601 struct sdhci_host *host = mmc_priv(mmc);
2604 spin_lock_irqsave(&host->lock, flags);
2605 sdhci_enable_sdio_irq_nolock(host, true);
2606 spin_unlock_irqrestore(&host->lock, flags);
2612 struct sdhci_host *host = mmc_priv(mmc);
2620 if (host->version < SDHCI_SPEC_300)
2623 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2627 if (!(host->flags & SDHCI_SIGNALING_330))
2631 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2645 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2654 if (!(host->flags & SDHCI_SIGNALING_180))
2670 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2673 if (host->ops->voltage_switch)
2674 host->ops->voltage_switch(host);
2677 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2686 if (!(host->flags & SDHCI_SIGNALING_120))
2706 struct sdhci_host *host = mmc_priv(mmc);
2710 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
2717 struct sdhci_host *host = mmc_priv(mmc);
2720 spin_lock_irqsave(&host->lock, flags);
2721 host->flags |= SDHCI_HS400_TUNING;
2722 spin_unlock_irqrestore(&host->lock, flags);
2727 void sdhci_start_tuning(struct sdhci_host *host)
2731 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2733 if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
2735 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2747 sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
2748 sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
2752 void sdhci_end_tuning(struct sdhci_host *host)
2754 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2755 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2759 void sdhci_reset_tuning(struct sdhci_host *host)
2763 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2766 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2770 void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
2772 sdhci_reset_tuning(host);
2774 sdhci_reset_for(host, TUNING_ABORT);
2776 sdhci_end_tuning(host);
2778 mmc_send_abort_tuning(host->mmc, opcode);
2789 void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
2791 struct mmc_host *mmc = host->mmc;
2795 u32 b = host->sdma_boundary;
2797 spin_lock_irqsave(&host->lock, flags);
2811 sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 128), SDHCI_BLOCK_SIZE);
2813 sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 64), SDHCI_BLOCK_SIZE);
2816 * The tuning block is sent by the card to the host controller.
2821 sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
2823 if (!sdhci_send_command_retry(host, &cmd, flags)) {
2824 spin_unlock_irqrestore(&host->lock, flags);
2825 host->tuning_done = 0;
2829 host->cmd = NULL;
2831 sdhci_del_timer(host, &mrq);
2833 host->tuning_done = 0;
2835 spin_unlock_irqrestore(&host->lock, flags);
2838 wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
2844 int __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
2852 for (i = 0; i < host->tuning_loop_count; i++) {
2855 sdhci_send_tuning(host, opcode);
2857 if (!host->tuning_done) {
2859 mmc_hostname(host->mmc));
2860 sdhci_abort_tuning(host, opcode);
2865 if (host->tuning_delay > 0)
2866 mdelay(host->tuning_delay);
2868 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2878 mmc_hostname(host->mmc));
2879 sdhci_reset_tuning(host);
2886 struct sdhci_host *host = mmc_priv(mmc);
2891 hs400_tuning = host->flags & SDHCI_HS400_TUNING;
2893 if (host->tuning_mode == SDHCI_TUNING_MODE_1)
2894 tuning_count = host->tuning_count;
2903 switch (host->timing) {
2923 if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
2931 if (host->ops->platform_execute_tuning) {
2932 err = host->ops->platform_execute_tuning(host, opcode);
2938 if (host->tuning_delay < 0)
2939 host->tuning_delay = opcode == MMC_SEND_TUNING_BLOCK;
2941 sdhci_start_tuning(host);
2943 host->tuning_err = __sdhci_execute_tuning(host, opcode);
2945 sdhci_end_tuning(host);
2947 host->flags &= ~SDHCI_HS400_TUNING;
2953 static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2956 if (host->version < SDHCI_SPEC_300)
2963 if (host->preset_enabled != enable) {
2964 u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2971 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2974 host->flags |= SDHCI_PV_ENABLED;
2976 host->flags &= ~SDHCI_PV_ENABLED;
2978 host->preset_enabled = enable;
2996 struct sdhci_host *host = mmc_priv(mmc);
3005 if (host->flags & SDHCI_REQ_USE_DMA && !host->bounce_buffer)
3006 sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
3009 static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
3011 if (host->data_cmd) {
3012 host->data_cmd->error = err;
3013 sdhci_finish_mrq(host, host->data_cmd->mrq);
3016 if (host->cmd) {
3017 host->cmd->error = err;
3018 sdhci_finish_mrq(host, host->cmd->mrq);
3024 struct sdhci_host *host = mmc_priv(mmc);
3029 if (host->ops->card_event)
3030 host->ops->card_event(host);
3034 spin_lock_irqsave(&host->lock, flags);
3037 if (sdhci_has_requests(host) && !present) {
3043 sdhci_reset_for(host, CARD_REMOVED);
3045 sdhci_error_out_mrqs(host, -ENOMEDIUM);
3048 spin_unlock_irqrestore(&host->lock, flags);
3074 static bool sdhci_request_done(struct sdhci_host *host)
3080 spin_lock_irqsave(&host->lock, flags);
3083 mrq = host->mrqs_done[i];
3089 spin_unlock_irqrestore(&host->lock, flags);
3097 if (sdhci_needs_reset(host, mrq)) {
3101 * also be in mrqs_done, otherwise host->cmd and host->data_cmd
3104 if (host->cmd || host->data_cmd) {
3105 spin_unlock_irqrestore(&host->lock, flags);
3110 if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
3112 host->ops->set_clock(host, host->clock);
3114 sdhci_reset_for(host, REQUEST_ERROR);
3116 host->pending_reset = false;
3124 if (host->flags & SDHCI_REQ_USE_DMA) {
3127 if (host->use_external_dma && data &&
3129 struct dma_chan *chan = sdhci_external_dma_channel(host, data);
3131 host->mrqs_done[i] = NULL;
3132 spin_unlock_irqrestore(&host->lock, flags);
3134 spin_lock_irqsave(&host->lock, flags);
3135 sdhci_set_mrq_done(host, mrq);
3139 if (host->bounce_buffer) {
3147 if (length > host->bounce_buffer_size) {
3149 mmc_hostname(host->mmc),
3150 host->bounce_buffer_size,
3153 length = host->bounce_buffer_size;
3156 mmc_dev(host->mmc),
3157 host->bounce_addr,
3158 host->bounce_buffer_size,
3162 host->bounce_buffer,
3167 mmc_dev(host->mmc),
3168 host->bounce_addr,
3169 host->bounce_buffer_size,
3174 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
3182 host->mrqs_done[i] = NULL;
3184 spin_unlock_irqrestore(&host->lock, flags);
3186 if (host->ops->request_done)
3187 host->ops->request_done(host, mrq);
3189 mmc_request_done(host->mmc, mrq);
3196 struct sdhci_host *host = container_of(work, struct sdhci_host,
3199 while (!sdhci_request_done(host))
3205 struct sdhci_host *host;
3208 host = from_timer(host, t, timer);
3210 spin_lock_irqsave(&host->lock, flags);
3212 if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
3214 mmc_hostname(host->mmc));
3215 sdhci_err_stats_inc(host, REQ_TIMEOUT);
3216 sdhci_dumpregs(host);
3218 host->cmd->error = -ETIMEDOUT;
3219 sdhci_finish_mrq(host, host->cmd->mrq);
3222 spin_unlock_irqrestore(&host->lock, flags);
3227 struct sdhci_host *host;
3230 host = from_timer(host, t, data_timer);
3232 spin_lock_irqsave(&host->lock, flags);
3234 if (host->data || host->data_cmd ||
3235 (host->cmd && sdhci_data_line_cmd(host->cmd))) {
3237 mmc_hostname(host->mmc));
3238 sdhci_err_stats_inc(host, REQ_TIMEOUT);
3239 sdhci_dumpregs(host);
3241 if (host->data) {
3242 host->data->error = -ETIMEDOUT;
3243 __sdhci_finish_data(host, true);
3244 queue_work(host->complete_wq, &host->complete_work);
3245 } else if (host->data_cmd) {
3246 host->data_cmd->error = -ETIMEDOUT;
3247 sdhci_finish_mrq(host, host->data_cmd->mrq);
3249 host->cmd->error = -ETIMEDOUT;
3250 sdhci_finish_mrq(host, host->cmd->mrq);
3254 spin_unlock_irqrestore(&host->lock, flags);
3263 static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *intmask_p)
3266 if (intmask & SDHCI_INT_AUTO_CMD_ERR && host->data_cmd) {
3267 struct mmc_request *mrq = host->data_cmd->mrq;
3268 u16 auto_cmd_status = sdhci_readw(host, SDHCI_AUTO_CMD_STATUS);
3274 if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
3280 if (!host->cmd) {
3286 if (host->pending_reset)
3289 mmc_hostname(host->mmc), (unsigned)intmask);
3290 sdhci_err_stats_inc(host, UNEXPECTED_IRQ);
3291 sdhci_dumpregs(host);
3298 host->cmd->error = -ETIMEDOUT;
3299 sdhci_err_stats_inc(host, CMD_TIMEOUT);
3301 host->cmd->error = -EILSEQ;
3302 if (!mmc_op_tuning(host->cmd->opcode))
3303 sdhci_err_stats_inc(host, CMD_CRC);
3306 if (host->cmd->data &&
3309 host->cmd = NULL;
3314 __sdhci_finish_mrq(host, host->cmd->mrq);
3320 struct mmc_request *mrq = host->cmd->mrq;
3321 u16 auto_cmd_status = sdhci_readw(host, SDHCI_AUTO_CMD_STATUS);
3326 sdhci_err_stats_inc(host, AUTO_CMD);
3328 if (sdhci_auto_cmd23(host, mrq)) {
3330 __sdhci_finish_mrq(host, mrq);
3336 sdhci_finish_command(host);
3339 static void sdhci_adma_show_error(struct sdhci_host *host)
3341 void *desc = host->adma_table;
3342 dma_addr_t dma = host->adma_addr;
3344 sdhci_dumpregs(host);
3349 if (host->flags & SDHCI_USE_64_BIT_DMA)
3363 desc += host->desc_sz;
3364 dma += host->desc_sz;
3371 static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
3380 if (intmask & SDHCI_INT_DATA_AVAIL && !host->data) {
3381 if (mmc_op_tuning(SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND)))) {
3382 host->tuning_done = 1;
3383 wake_up(&host->buf_ready_int);
3388 if (!host->data) {
3389 struct mmc_command *data_cmd = host->data_cmd;
3398 host->data_cmd = NULL;
3400 sdhci_err_stats_inc(host, CMD_TIMEOUT);
3401 __sdhci_finish_mrq(host, data_cmd->mrq);
3405 host->data_cmd = NULL;
3411 if (host->cmd == data_cmd)
3414 __sdhci_finish_mrq(host, data_cmd->mrq);
3424 if (host->pending_reset)
3428 mmc_hostname(host->mmc), (unsigned)intmask);
3429 sdhci_err_stats_inc(host, UNEXPECTED_IRQ);
3430 sdhci_dumpregs(host);
3436 host->data->error = -ETIMEDOUT;
3437 sdhci_err_stats_inc(host, DAT_TIMEOUT);
3439 host->data->error = -EILSEQ;
3440 if (!mmc_op_tuning(SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))))
3441 sdhci_err_stats_inc(host, DAT_CRC);
3443 SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
3445 host->data->error = -EILSEQ;
3446 if (!mmc_op_tuning(SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))))
3447 sdhci_err_stats_inc(host, DAT_CRC);
3449 u16 ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
3452 sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
3455 pr_err("%s: ADMA error: 0x%08x\n", mmc_hostname(host->mmc),
3457 sdhci_adma_show_error(host);
3458 sdhci_err_stats_inc(host, ADMA);
3459 host->data->error = -EIO;
3460 if (host->ops->adma_workaround)
3461 host->ops->adma_workaround(host, intmask);
3464 if (host->data->error)
3465 sdhci_finish_data(host);
3468 sdhci_transfer_pio(host);
3475 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
3482 dmastart = sdhci_sdma_address(host);
3483 dmanow = dmastart + host->data->bytes_xfered;
3490 host->data->bytes_xfered = dmanow - dmastart;
3492 &dmastart, host->data->bytes_xfered, &dmanow);
3493 sdhci_set_sdma_addr(host, dmanow);
3497 if (host->cmd == host->data_cmd) {
3503 host->data_early = 1;
3505 sdhci_finish_data(host);
3511 static inline bool sdhci_defer_done(struct sdhci_host *host,
3516 return host->pending_reset || host->always_defer_done ||
3517 ((host->flags & SDHCI_REQ_USE_DMA) && data &&
3525 struct sdhci_host *host = dev_id;
3530 spin_lock(&host->lock);
3532 if (host->runtime_suspended) {
3533 spin_unlock(&host->lock);
3537 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
3546 if (host->ops->irq) {
3547 intmask = host->ops->irq(host, intmask);
3555 sdhci_writel(host, mask, SDHCI_INT_STATUS);
3558 u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
3572 host->ier &= ~(SDHCI_INT_CARD_INSERT |
3574 host->ier |= present ? SDHCI_INT_CARD_REMOVE :
3576 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
3577 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3579 sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
3582 host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
3588 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK, &intmask);
3591 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
3595 mmc_hostname(host->mmc));
3598 mmc_retune_needed(host->mmc);
3601 (host->ier & SDHCI_INT_CARD_INT)) {
3602 sdhci_enable_sdio_irq_nolock(host, false);
3603 sdio_signal_irq(host->mmc);
3613 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
3619 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
3624 struct mmc_request *mrq = host->mrqs_done[i];
3629 if (sdhci_defer_done(host, mrq)) {
3633 host->mrqs_done[i] = NULL;
3637 if (host->deferred_cmd)
3640 spin_unlock(&host->lock);
3647 if (host->ops->request_done)
3648 host->ops->request_done(host, mrqs_done[i]);
3650 mmc_request_done(host->mmc, mrqs_done[i]);
3655 mmc_hostname(host->mmc), unexpected);
3656 sdhci_err_stats_inc(host, UNEXPECTED_IRQ);
3657 sdhci_dumpregs(host);
3665 struct sdhci_host *host = dev_id;
3670 while (!sdhci_request_done(host))
3673 spin_lock_irqsave(&host->lock, flags);
3675 isr = host->thread_isr;
3676 host->thread_isr = 0;
3678 cmd = host->deferred_cmd;
3679 if (cmd && !sdhci_send_command_retry(host, cmd, flags))
3680 sdhci_finish_mrq(host, cmd->mrq);
3682 spin_unlock_irqrestore(&host->lock, flags);
3685 struct mmc_host *mmc = host->mmc;
3702 static bool sdhci_cd_irq_can_wakeup(struct sdhci_host *host)
3704 return mmc_card_is_removable(host->mmc) &&
3705 !(host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3706 !mmc_can_gpio_cd(host->mmc);
3717 static bool sdhci_enable_irq_wakeups(struct sdhci_host *host)
3725 if (sdhci_cd_irq_can_wakeup(host)) {
3730 if (mmc_card_wake_sdio_irq(host->mmc)) {
3738 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
3741 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3743 sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
3745 host->irq_wake_enabled = !enable_irq_wake(host->irq);
3747 return host->irq_wake_enabled;
3750 static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
3756 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
3758 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3760 disable_irq_wake(host->irq);
3762 host->irq_wake_enabled = false;
3765 int sdhci_suspend_host(struct sdhci_host *host)
3767 sdhci_disable_card_detection(host);
3769 mmc_retune_timer_stop(host->mmc);
3771 if (!device_may_wakeup(mmc_dev(host->mmc)) ||
3772 !sdhci_enable_irq_wakeups(host)) {
3773 host->ier = 0;
3774 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3775 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3776 free_irq(host->irq, host);
3784 int sdhci_resume_host(struct sdhci_host *host)
3786 struct mmc_host *mmc = host->mmc;
3789 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3790 if (host->ops->enable_dma)
3791 host->ops->enable_dma(host);
3795 (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
3796 /* Card keeps power but host controller does not */
3797 sdhci_init(host, 0);
3798 host->pwr = 0;
3799 host->clock = 0;
3800 host->reinit_uhs = true;
3803 sdhci_init(host, (mmc->pm_flags & MMC_PM_KEEP_POWER));
3806 if (host->irq_wake_enabled) {
3807 sdhci_disable_irq_wakeups(host);
3809 ret = request_threaded_irq(host->irq, sdhci_irq,
3811 mmc_hostname(mmc), host);
3816 sdhci_enable_card_detection(host);
3823 int sdhci_runtime_suspend_host(struct sdhci_host *host)
3827 mmc_retune_timer_stop(host->mmc);
3829 spin_lock_irqsave(&host->lock, flags);
3830 host->ier &= SDHCI_INT_CARD_INT;
3831 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
3832 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3833 spin_unlock_irqrestore(&host->lock, flags);
3835 synchronize_hardirq(host->irq);
3837 spin_lock_irqsave(&host->lock, flags);
3838 host->runtime_suspended = true;
3839 spin_unlock_irqrestore(&host->lock, flags);
3845 int sdhci_runtime_resume_host(struct sdhci_host *host, int soft_reset)
3847 struct mmc_host *mmc = host->mmc;
3849 int host_flags = host->flags;
3852 if (host->ops->enable_dma)
3853 host->ops->enable_dma(host);
3856 sdhci_init(host, soft_reset);
3861 host->pwr = 0;
3862 host->clock = 0;
3863 host->reinit_uhs = true;
3868 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
3869 spin_lock_irqsave(&host->lock, flags);
3870 sdhci_enable_preset_value(host, true);
3871 spin_unlock_irqrestore(&host->lock, flags);
3879 spin_lock_irqsave(&host->lock, flags);
3881 host->runtime_suspended = false;
3885 sdhci_enable_sdio_irq_nolock(host, true);
3888 sdhci_enable_card_detection(host);
3890 spin_unlock_irqrestore(&host->lock, flags);
3906 struct sdhci_host *host = mmc_priv(mmc);
3910 spin_lock_irqsave(&host->lock, flags);
3912 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
3919 if (host->v4_mode && (host->caps1 & SDHCI_CAN_DO_ADMA3))
3921 else if (host->flags & SDHCI_USE_64_BIT_DMA)
3925 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
3927 sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, 512),
3931 sdhci_set_timeout(host, NULL);
3933 host->ier = host->cqe_ier;
3935 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
3936 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3938 host->cqe_on = true;
3941 mmc_hostname(mmc), host->ier,
3942 sdhci_readl(host, SDHCI_INT_STATUS));
3944 spin_unlock_irqrestore(&host->lock, flags);
3950 struct sdhci_host *host = mmc_priv(mmc);
3953 spin_lock_irqsave(&host->lock, flags);
3955 sdhci_set_default_irqs(host);
3957 host->cqe_on = false;
3960 sdhci_reset_for(host, CQE_RECOVERY);
3963 mmc_hostname(mmc), host->ier,
3964 sdhci_readl(host, SDHCI_INT_STATUS));
3966 spin_unlock_irqrestore(&host->lock, flags);
3970 bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
3975 if (!host->cqe_on)
3980 if (!mmc_op_tuning(SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))))
3981 sdhci_err_stats_inc(host, CMD_CRC);
3984 sdhci_err_stats_inc(host, CMD_TIMEOUT);
3990 if (!mmc_op_tuning(SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))))
3991 sdhci_err_stats_inc(host, DAT_CRC);
3994 sdhci_err_stats_inc(host, DAT_TIMEOUT);
3997 sdhci_err_stats_inc(host, ADMA);
4002 mask = intmask & host->cqe_ier;
4003 sdhci_writel(host, mask, SDHCI_INT_STATUS);
4007 mmc_hostname(host->mmc));
4009 intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
4011 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
4013 mmc_hostname(host->mmc), intmask);
4014 sdhci_err_stats_inc(host, UNEXPECTED_IRQ);
4015 sdhci_dumpregs(host);
4032 struct sdhci_host *host;
4040 host = mmc_priv(mmc);
4041 host->mmc = mmc;
4042 host->mmc_host_ops = sdhci_ops;
4043 mmc->ops = &host->mmc_host_ops;
4045 host->flags = SDHCI_SIGNALING_330;
4047 host->cqe_ier = SDHCI_CQE_INT_MASK;
4048 host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;
4050 host->tuning_delay = -1;
4051 host->tuning_loop_count = MAX_TUNING_LOOP;
4053 host->sdma_boundary = SDHCI_DEFAULT_BOUNDARY_ARG;
4060 host->adma_table_cnt = SDHCI_MAX_SEGS * 2 + 1;
4061 host->max_adma = 65536;
4063 host->max_timeout_count = 0xE;
4065 return host;
4070 static int sdhci_set_dma_mask(struct sdhci_host *host)
4072 struct mmc_host *mmc = host->mmc;
4076 if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
4077 host->flags &= ~SDHCI_USE_64_BIT_DMA;
4080 if (host->flags & SDHCI_USE_64_BIT_DMA) {
4085 host->flags &= ~SDHCI_USE_64_BIT_DMA;
4100 void __sdhci_read_caps(struct sdhci_host *host, const u16 *ver,
4107 if (host->read_caps)
4110 host->read_caps = true;
4113 host->quirks = debug_quirks;
4116 host->quirks2 = debug_quirks2;
4118 sdhci_reset_for_all(host);
4120 if (host->v4_mode)
4121 sdhci_do_enable_v4_mode(host);
4123 device_property_read_u64(mmc_dev(host->mmc),
4125 device_property_read_u64(mmc_dev(host->mmc),
4128 v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
4129 host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
4132 host->caps = *caps;
4134 host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
4135 host->caps &= ~lower_32_bits(dt_caps_mask);
4136 host->caps |= lower_32_bits(dt_caps);
4139 if (host->version < SDHCI_SPEC_300)
4143 host->caps1 = *caps1;
4145 host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
4146 host->caps1 &= ~upper_32_bits(dt_caps_mask);
4147 host->caps1 |= upper_32_bits(dt_caps);
4152 static void sdhci_allocate_bounce_buffer(struct sdhci_host *host)
4154 struct mmc_host *mmc = host->mmc;
4179 host->bounce_buffer = devm_kmalloc(mmc_dev(mmc),
4182 if (!host->bounce_buffer) {
4193 host->bounce_addr = dma_map_single(mmc_dev(mmc),
4194 host->bounce_buffer,
4197 ret = dma_mapping_error(mmc_dev(mmc), host->bounce_addr);
4199 devm_kfree(mmc_dev(mmc), host->bounce_buffer);
4200 host->bounce_buffer = NULL;
4205 host->bounce_buffer_size = bounce_size;
4216 static inline bool sdhci_can_64bit_dma(struct sdhci_host *host)
4223 if (host->version >= SDHCI_SPEC_410 && host->v4_mode)
4224 return host->caps & SDHCI_CAN_64BIT_V4;
4226 return host->caps & SDHCI_CAN_64BIT;
4229 int sdhci_setup_host(struct sdhci_host *host)
4239 WARN_ON(host == NULL);
4240 if (host == NULL)
4243 mmc = host->mmc;
4247 * early before resetting the host and reading the capabilities so that
4248 * the host can take the appropriate action if regulators are not
4259 sdhci_readw(host, SDHCI_HOST_VERSION),
4260 sdhci_readl(host, SDHCI_PRESENT_STATE));
4262 sdhci_readl(host, SDHCI_CAPABILITIES),
4263 sdhci_readl(host, SDHCI_CAPABILITIES_1));
4265 sdhci_read_caps(host);
4267 override_timeout_clk = host->timeout_clk;
4269 if (host->version > SDHCI_SPEC_420) {
4271 mmc_hostname(mmc), host->version);
4274 if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
4275 host->flags |= SDHCI_USE_SDMA;
4276 else if (!(host->caps & SDHCI_CAN_DO_SDMA))
4279 host->flags |= SDHCI_USE_SDMA;
4281 if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
4282 (host->flags & SDHCI_USE_SDMA)) {
4284 host->flags &= ~SDHCI_USE_SDMA;
4287 if ((host->version >= SDHCI_SPEC_200) &&
4288 (host->caps & SDHCI_CAN_DO_ADMA2))
4289 host->flags |= SDHCI_USE_ADMA;
4291 if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
4292 (host->flags & SDHCI_USE_ADMA)) {
4294 host->flags &= ~SDHCI_USE_ADMA;
4297 if (sdhci_can_64bit_dma(host))
4298 host->flags |= SDHCI_USE_64_BIT_DMA;
4300 if (host->use_external_dma) {
4301 ret = sdhci_external_dma_init(host);
4309 sdhci_switch_external_dma(host, false);
4312 host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
4315 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
4316 if (host->ops->set_dma_mask)
4317 ret = host->ops->set_dma_mask(host);
4319 ret = sdhci_set_dma_mask(host);
4321 if (!ret && host->ops->enable_dma)
4322 ret = host->ops->enable_dma(host);
4327 host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
4334 if ((host->flags & SDHCI_USE_64_BIT_DMA) && !host->v4_mode)
4335 host->flags &= ~SDHCI_USE_SDMA;
4337 if (host->flags & SDHCI_USE_ADMA) {
4341 if (!(host->flags & SDHCI_USE_64_BIT_DMA))
4342 host->alloc_desc_sz = SDHCI_ADMA2_32_DESC_SZ;
4343 else if (!host->alloc_desc_sz)
4344 host->alloc_desc_sz = SDHCI_ADMA2_64_DESC_SZ(host);
4346 host->desc_sz = host->alloc_desc_sz;
4347 host->adma_table_sz = host->adma_table_cnt * host->desc_sz;
4349 host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
4355 host->align_buffer_sz + host->adma_table_sz,
4360 host->flags &= ~SDHCI_USE_ADMA;
4361 } else if ((dma + host->align_buffer_sz) &
4365 host->flags &= ~SDHCI_USE_ADMA;
4366 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
4367 host->adma_table_sz, buf, dma);
4369 host->align_buffer = buf;
4370 host->align_addr = dma;
4372 host->adma_table = buf + host->align_buffer_sz;
4373 host->adma_addr = dma + host->align_buffer_sz;
4382 if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
4383 host->dma_mask = DMA_BIT_MASK(64);
4384 mmc_dev(mmc)->dma_mask = &host->dma_mask;
4387 if (host->version >= SDHCI_SPEC_300)
4388 host->max_clk = FIELD_GET(SDHCI_CLOCK_V3_BASE_MASK, host->caps);
4390 host->max_clk = FIELD_GET(SDHCI_CLOCK_BASE_MASK, host->caps);
4392 host->max_clk *= 1000000;
4393 if (host->max_clk == 0 || host->quirks &
4395 if (!host->ops->get_max_clock) {
4401 host->max_clk = host->ops->get_max_clock(host);
4408 host->clk_mul = FIELD_GET(SDHCI_CLOCK_MUL_MASK, host->caps1);
4416 if (host->clk_mul)
4417 host->clk_mul += 1;
4420 * Set host parameters.
4422 max_clk = host->max_clk;
4424 if (host->ops->get_min_clock)
4425 mmc->f_min = host->ops->get_min_clock(host);
4426 else if (host->version >= SDHCI_SPEC_300) {
4427 if (host->clk_mul)
4428 max_clk = host->max_clk * host->clk_mul;
4433 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
4435 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
4440 if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
4441 host->timeout_clk = FIELD_GET(SDHCI_TIMEOUT_CLK_MASK, host->caps);
4443 if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
4444 host->timeout_clk *= 1000;
4446 if (host->timeout_clk == 0) {
4447 if (!host->ops->get_timeout_clock) {
4454 host->timeout_clk =
4455 DIV_ROUND_UP(host->ops->get_timeout_clock(host),
4460 host->timeout_clk = override_timeout_clk;
4462 mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
4463 host->ops->get_max_timeout_count(host) : 1 << 27;
4464 mmc->max_busy_timeout /= host->timeout_clk;
4467 if (host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT &&
4468 !host->ops->get_max_timeout_count)
4474 if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
4475 host->flags |= SDHCI_AUTO_CMD12;
4481 if ((host->version >= SDHCI_SPEC_300) &&
4482 ((host->flags & SDHCI_USE_ADMA) ||
4483 !(host->flags & SDHCI_USE_SDMA) || host->v4_mode) &&
4484 !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
4485 host->flags |= SDHCI_AUTO_CMD23;
4498 if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
4501 if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
4504 if (host->caps & SDHCI_CAN_DO_HISPD)
4507 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
4515 host->sdhci_core_to_disable_vqmmc = !ret;
4521 host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
4528 host->flags &= ~SDHCI_SIGNALING_330;
4538 if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
4539 host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
4554 if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
4559 if (host->caps1 & SDHCI_SUPPORT_SDR104) {
4564 if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
4566 } else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
4570 if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
4571 (host->caps1 & SDHCI_SUPPORT_HS400))
4580 if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
4581 !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
4584 /* Does the host need tuning for SDR50? */
4585 if (host->caps1 & SDHCI_USE_SDR50_TUNING)
4586 host->flags |= SDHCI_SDR50_NEEDS_TUNING;
4588 /* Driver Type(s) (A, C, D) supported by the host */
4589 if (host->caps1 & SDHCI_DRIVER_TYPE_A)
4591 if (host->caps1 & SDHCI_DRIVER_TYPE_C)
4593 if (host->caps1 & SDHCI_DRIVER_TYPE_D)
4597 host->tuning_count = FIELD_GET(SDHCI_RETUNING_TIMER_COUNT_MASK,
4598 host->caps1);
4604 if (host->tuning_count)
4605 host->tuning_count = 1 << (host->tuning_count - 1);
4608 host->tuning_mode = FIELD_GET(SDHCI_RETUNING_MODE_MASK, host->caps1);
4619 max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
4636 if (host->caps & SDHCI_CAN_VDD_330) {
4643 if (host->caps & SDHCI_CAN_VDD_300) {
4650 if (host->caps & SDHCI_CAN_VDD_180) {
4658 /* If OCR set by host, use it instead. */
4659 if (host->ocr_mask)
4660 ocr_avail = host->ocr_mask;
4668 if (host->ocr_avail_sdio)
4669 mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
4671 if (host->ocr_avail_sd)
4672 mmc->ocr_avail_sd &= host->ocr_avail_sd;
4676 if (host->ocr_avail_mmc)
4677 mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
4690 host->flags |= SDHCI_SIGNALING_180;
4693 host->flags |= SDHCI_SIGNALING_120;
4695 spin_lock_init(&host->lock);
4708 if (host->flags & SDHCI_USE_ADMA) {
4710 } else if (host->flags & SDHCI_USE_SDMA) {
4723 if (host->flags & SDHCI_USE_ADMA) {
4724 if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC) {
4725 host->max_adma = 65532; /* 32-bit alignment */
4738 if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
4741 mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
4755 mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
4759 sdhci_allocate_bounce_buffer(host);
4764 if (host->sdhci_core_to_disable_vqmmc)
4767 if (host->align_buffer)
4768 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
4769 host->adma_table_sz, host->align_buffer,
4770 host->align_addr);
4771 host->adma_table = NULL;
4772 host->align_buffer = NULL;
4778 void sdhci_cleanup_host(struct sdhci_host *host)
4780 struct mmc_host *mmc = host->mmc;
4782 if (host->sdhci_core_to_disable_vqmmc)
4785 if (host->align_buffer)
4786 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
4787 host->adma_table_sz, host->align_buffer,
4788 host->align_addr);
4790 if (host->use_external_dma)
4791 sdhci_external_dma_release(host);
4793 host->adma_table = NULL;
4794 host->align_buffer = NULL;
4798 int __sdhci_add_host(struct sdhci_host *host)
4801 struct mmc_host *mmc = host->mmc;
4805 (host->quirks & SDHCI_QUIRK_BROKEN_CQE)) {
4810 host->complete_wq = alloc_workqueue("sdhci", flags, 0);
4811 if (!host->complete_wq)
4814 INIT_WORK(&host->complete_work, sdhci_complete_work);
4816 timer_setup(&host->timer, sdhci_timeout_timer, 0);
4817 timer_setup(&host->data_timer, sdhci_timeout_data_timer, 0);
4819 init_waitqueue_head(&host->buf_ready_int);
4821 sdhci_init(host, 0);
4823 ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
4824 IRQF_SHARED, mmc_hostname(mmc), host);
4827 mmc_hostname(mmc), host->irq, ret);
4831 ret = sdhci_led_register(host);
4843 mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
4844 host->use_external_dma ? "External DMA" :
4845 (host->flags & SDHCI_USE_ADMA) ?
4846 (host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
4847 (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
4849 sdhci_enable_card_detection(host);
4854 sdhci_led_unregister(host);
4856 sdhci_reset_for_all(host);
4857 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
4858 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4859 free_irq(host->irq, host);
4861 destroy_workqueue(host->complete_wq);
4867 int sdhci_add_host(struct sdhci_host *host)
4871 ret = sdhci_setup_host(host);
4875 ret = __sdhci_add_host(host);
4882 sdhci_cleanup_host(host);
4888 void sdhci_remove_host(struct sdhci_host *host, int dead)
4890 struct mmc_host *mmc = host->mmc;
4894 spin_lock_irqsave(&host->lock, flags);
4896 host->flags |= SDHCI_DEVICE_DEAD;
4898 if (sdhci_has_requests(host)) {
4901 sdhci_error_out_mrqs(host, -ENOMEDIUM);
4904 spin_unlock_irqrestore(&host->lock, flags);
4907 sdhci_disable_card_detection(host);
4911 sdhci_led_unregister(host);
4914 sdhci_reset_for_all(host);
4916 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
4917 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4918 free_irq(host->irq, host);
4920 del_timer_sync(&host->timer);
4921 del_timer_sync(&host->data_timer);
4923 destroy_workqueue(host->complete_wq);
4925 if (host->sdhci_core_to_disable_vqmmc)
4928 if (host->align_buffer)
4929 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
4930 host->adma_table_sz, host->align_buffer,
4931 host->align_addr);
4933 if (host->use_external_dma)
4934 sdhci_external_dma_release(host);
4936 host->adma_table = NULL;
4937 host->align_buffer = NULL;
4942 void sdhci_free_host(struct sdhci_host *host)
4944 mmc_free_host(host->mmc);