Lines Matching refs:block
182 #define SRI(reg_name, block, id)\
183 .reg_name = BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + mm ## block ## id ## _ ## reg_name
185 #define SRI2(reg_name, block, id)\
188 #define SRII(reg_name, block, id)\
189 .reg_name[id] = BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
190 mm ## block ## id ## _ ## reg_name
192 #define DCCG_SRII(reg_name, block, id)\
193 .block ## _ ## reg_name[id] = BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
194 mm ## block ## id ## _ ## reg_name
196 #define VUPDATE_SRII(reg_name, block, id)\
197 .reg_name[id] = BASE(mm ## reg_name ## _ ## block ## id ## _BASE_IDX) + \
198 mm ## reg_name ## _ ## block ## id
200 #define SRII_DWB(reg_name, temp_name, block, id)\
201 .reg_name[id] = BASE(mm ## block ## id ## _ ## temp_name ## _BASE_IDX) + \
202 mm ## block ## id ## _ ## temp_name
204 #define SF_DWB2(reg_name, block, id, field_name, post_fix) \
207 #define SRII_MPC_RMU(reg_name, block, id)\
208 .RMU##_##reg_name[id] = BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
209 mm ## block ## id ## _ ## reg_name
399 /* Mapping of VPG, AFMT, DME register blocks to DIO block instance */