Lines Matching refs:type

229 #define DCN_LINK_ENCODER_REG_FIELD_LIST(type) \
230 type DIG_ENABLE;\
231 type DIG_HPD_SELECT;\
232 type DIG_MODE;\
233 type DIG_FE_SOURCE_SELECT;\
234 type DIG_CLOCK_PATTERN;\
235 type DPHY_BYPASS;\
236 type DPHY_ATEST_SEL_LANE0;\
237 type DPHY_ATEST_SEL_LANE1;\
238 type DPHY_ATEST_SEL_LANE2;\
239 type DPHY_ATEST_SEL_LANE3;\
240 type DPHY_PRBS_EN;\
241 type DPHY_PRBS_SEL;\
242 type DPHY_SYM1;\
243 type DPHY_SYM2;\
244 type DPHY_SYM3;\
245 type DPHY_SYM4;\
246 type DPHY_SYM5;\
247 type DPHY_SYM6;\
248 type DPHY_SYM7;\
249 type DPHY_SYM8;\
250 type DPHY_SCRAMBLER_BS_COUNT;\
251 type DPHY_SCRAMBLER_ADVANCE;\
252 type DPHY_RX_FAST_TRAINING_CAPABLE;\
253 type DPHY_LOAD_BS_COUNT;\
254 type DPHY_TRAINING_PATTERN_SEL;\
255 type DP_DPHY_HBR2_PATTERN_CONTROL;\
256 type DP_LINK_TRAINING_COMPLETE;\
257 type DP_IDLE_BS_INTERVAL;\
258 type DP_VBID_DISABLE;\
259 type DP_VID_ENHANCED_FRAME_MODE;\
260 type DP_VID_STREAM_ENABLE;\
261 type DP_UDI_LANES;\
262 type DP_SEC_GSP0_LINE_NUM;\
263 type DP_SEC_GSP0_PRIORITY;\
264 type DP_MSE_SAT_SRC0;\
265 type DP_MSE_SAT_SRC1;\
266 type DP_MSE_SAT_SRC2;\
267 type DP_MSE_SAT_SRC3;\
268 type DP_MSE_SAT_SLOT_COUNT0;\
269 type DP_MSE_SAT_SLOT_COUNT1;\
270 type DP_MSE_SAT_SLOT_COUNT2;\
271 type DP_MSE_SAT_SLOT_COUNT3;\
272 type DP_MSE_SAT_UPDATE;\
273 type DP_MSE_16_MTP_KEEPOUT;\
274 type DC_HPD_EN;\
275 type TMDS_CTL0;\
276 type AUX_HPD_SEL;\
277 type AUX_LS_READ_EN;\
278 type AUX_RX_RECEIVE_WINDOW
281 #define DCN20_LINK_ENCODER_DPCS_REG_FIELD_LIST(type) \
282 type RDPCS_PHY_DP_TX0_DATA_EN;\
283 type RDPCS_PHY_DP_TX1_DATA_EN;\
284 type RDPCS_PHY_DP_TX2_DATA_EN;\
285 type RDPCS_PHY_DP_TX3_DATA_EN;\
286 type RDPCS_PHY_DP_TX0_PSTATE;\
287 type RDPCS_PHY_DP_TX1_PSTATE;\
288 type RDPCS_PHY_DP_TX2_PSTATE;\
289 type RDPCS_PHY_DP_TX3_PSTATE;\
290 type RDPCS_PHY_DP_TX0_MPLL_EN;\
291 type RDPCS_PHY_DP_TX1_MPLL_EN;\
292 type RDPCS_PHY_DP_TX2_MPLL_EN;\
293 type RDPCS_PHY_DP_TX3_MPLL_EN;\
294 type RDPCS_TX_FIFO_LANE0_EN;\
295 type RDPCS_TX_FIFO_LANE1_EN;\
296 type RDPCS_TX_FIFO_LANE2_EN;\
297 type RDPCS_TX_FIFO_LANE3_EN;\
298 type RDPCS_EXT_REFCLK_EN;\
299 type RDPCS_TX_FIFO_EN;\
300 type UNIPHY_LINK_ENABLE;\
301 type UNIPHY_CHANNEL0_XBAR_SOURCE;\
302 type UNIPHY_CHANNEL1_XBAR_SOURCE;\
303 type UNIPHY_CHANNEL2_XBAR_SOURCE;\
304 type UNIPHY_CHANNEL3_XBAR_SOURCE;\
305 type UNIPHY_CHANNEL0_INVERT;\
306 type UNIPHY_CHANNEL1_INVERT;\
307 type UNIPHY_CHANNEL2_INVERT;\
308 type UNIPHY_CHANNEL3_INVERT;\
309 type UNIPHY_LINK_ENABLE_HPD_MASK;\
310 type UNIPHY_LANE_STAGGER_DELAY;\
311 type RDPCS_SRAMCLK_BYPASS;\
312 type RDPCS_SRAMCLK_EN;\
313 type RDPCS_SRAMCLK_CLOCK_ON;\
314 type DPCS_TX_FIFO_EN;\
315 type RDPCS_PHY_DP_TX0_DISABLE;\
316 type RDPCS_PHY_DP_TX1_DISABLE;\
317 type RDPCS_PHY_DP_TX2_DISABLE;\
318 type RDPCS_PHY_DP_TX3_DISABLE;\
319 type RDPCS_PHY_DP_TX0_CLK_RDY;\
320 type RDPCS_PHY_DP_TX1_CLK_RDY;\
321 type RDPCS_PHY_DP_TX2_CLK_RDY;\
322 type RDPCS_PHY_DP_TX3_CLK_RDY;\
323 type RDPCS_PHY_DP_TX0_REQ;\
324 type RDPCS_PHY_DP_TX1_REQ;\
325 type RDPCS_PHY_DP_TX2_REQ;\
326 type RDPCS_PHY_DP_TX3_REQ;\
327 type RDPCS_PHY_DP_TX0_ACK;\
328 type RDPCS_PHY_DP_TX1_ACK;\
329 type RDPCS_PHY_DP_TX2_ACK;\
330 type RDPCS_PHY_DP_TX3_ACK;\
331 type RDPCS_PHY_DP_TX0_RESET;\
332 type RDPCS_PHY_DP_TX1_RESET;\
333 type RDPCS_PHY_DP_TX2_RESET;\
334 type RDPCS_PHY_DP_TX3_RESET;\
335 type RDPCS_PHY_RESET;\
336 type RDPCS_PHY_CR_MUX_SEL;\
337 type RDPCS_PHY_REF_RANGE;\
338 type RDPCS_PHY_DP4_POR;\
339 type RDPCS_SRAM_BYPASS;\
340 type RDPCS_SRAM_EXT_LD_DONE;\
341 type RDPCS_PHY_DP_TX0_TERM_CTRL;\
342 type RDPCS_PHY_DP_TX1_TERM_CTRL;\
343 type RDPCS_PHY_DP_TX2_TERM_CTRL;\
344 type RDPCS_PHY_DP_TX3_TERM_CTRL;\
345 type RDPCS_PHY_DP_REF_CLK_MPLLB_DIV;\
346 type RDPCS_PHY_DP_MPLLB_MULTIPLIER;\
347 type RDPCS_PHY_DP_MPLLB_SSC_EN;\
348 type RDPCS_PHY_DP_MPLLB_DIV5_CLK_EN;\
349 type RDPCS_PHY_DP_MPLLB_TX_CLK_DIV;\
350 type RDPCS_PHY_DP_MPLLB_WORD_DIV2_EN;\
351 type RDPCS_PHY_DP_MPLLB_FRACN_EN;\
352 type RDPCS_PHY_DP_MPLLB_PMIX_EN;\
353 type RDPCS_PHY_DP_MPLLB_FRACN_QUOT;\
354 type RDPCS_PHY_DP_MPLLB_FRACN_DEN;\
355 type RDPCS_PHY_DP_MPLLB_FRACN_REM;\
356 type RDPCS_PHY_DP_MPLLB_SSC_UP_SPREAD;\
357 type RDPCS_PHY_DP_MPLLB_SSC_STEPSIZE;\
358 type RDPCS_PHY_DP_MPLLB_SSC_PEAK;\
359 type RDPCS_PHY_DP_MPLLB_DIV_CLK_EN;\
360 type RDPCS_PHY_DP_MPLLB_DIV_MULTIPLIER;\
361 type RDPCS_PHY_TX_VBOOST_LVL;\
362 type RDPCS_PHY_HDMIMODE_ENABLE;\
363 type RDPCS_PHY_DP_REF_CLK_EN;\
364 type RDPCS_PLL_UPDATE_DATA;\
365 type RDPCS_SRAM_INIT_DONE;\
366 type RDPCS_TX_CR_ADDR;\
367 type RDPCS_TX_CR_DATA;\
368 type RDPCS_PHY_HDMI_MPLLB_HDMI_DIV;\
369 type RDPCS_PHY_DP_MPLLB_STATE;\
370 type RDPCS_PHY_DP_TX0_WIDTH;\
371 type RDPCS_PHY_DP_TX0_RATE;\
372 type RDPCS_PHY_DP_TX1_WIDTH;\
373 type RDPCS_PHY_DP_TX1_RATE;\
374 type RDPCS_PHY_DP_TX2_WIDTH;\
375 type RDPCS_PHY_DP_TX2_RATE;\
376 type RDPCS_PHY_DP_TX3_WIDTH;\
377 type RDPCS_PHY_DP_TX3_RATE;\
378 type DPCS_SYMCLK_CLOCK_ON;\
379 type DPCS_SYMCLK_GATE_DIS;\
380 type DPCS_SYMCLK_EN;\
381 type RDPCS_SYMCLK_DIV2_CLOCK_ON;\
382 type RDPCS_SYMCLK_DIV2_GATE_DIS;\
383 type RDPCS_SYMCLK_DIV2_EN;\
384 type DPCS_TX_DATA_SWAP;\
385 type DPCS_TX_DATA_ORDER_INVERT;\
386 type DPCS_TX_FIFO_RD_START_DELAY;\
387 type RDPCS_TX_FIFO_RD_START_DELAY;\
388 type RDPCS_REG_FIFO_ERROR_MASK;\
389 type RDPCS_TX_FIFO_ERROR_MASK;\
390 type RDPCS_DPALT_DISABLE_TOGGLE_MASK;\
391 type RDPCS_DPALT_4LANE_TOGGLE_MASK;\
392 type RDPCS_PHY_DPALT_DP4;\
393 type RDPCS_PHY_DPALT_DISABLE;\
394 type RDPCS_PHY_DPALT_DISABLE_ACK;\
395 type RDPCS_PHY_DP_MPLLB_V2I;\
396 type RDPCS_PHY_DP_MPLLB_FREQ_VCO;\
397 type RDPCS_PHY_DP_MPLLB_CP_INT_GS;\
398 type RDPCS_PHY_RX_VREF_CTRL;\
399 type RDPCS_PHY_DP_MPLLB_CP_INT;\
400 type RDPCS_PHY_DP_MPLLB_CP_PROP;\
401 type RDPCS_PHY_RX_REF_LD_VAL;\
402 type RDPCS_PHY_RX_VCO_LD_VAL;\
403 type DPCSTX_DEBUG_CONFIG; \
404 type RDPCSTX_DEBUG_CONFIG; \
405 type RDPCS_PHY_DP_TX0_EQ_MAIN;\
406 type RDPCS_PHY_DP_TX0_EQ_PRE;\
407 type RDPCS_PHY_DP_TX0_EQ_POST;\
408 type RDPCS_PHY_DP_TX1_EQ_MAIN;\
409 type RDPCS_PHY_DP_TX1_EQ_PRE;\
410 type RDPCS_PHY_DP_TX1_EQ_POST;\
411 type RDPCS_PHY_DP_TX2_EQ_MAIN;\
412 type RDPCS_PHY_DP_MPLLB_CP_PROP_GS;\
413 type RDPCS_PHY_DP_TX2_EQ_PRE;\
414 type RDPCS_PHY_DP_TX2_EQ_POST;\
415 type RDPCS_PHY_DP_TX3_EQ_MAIN;\
416 type RDPCS_PHY_DCO_RANGE;\
417 type RDPCS_PHY_DCO_FINETUNE;\
418 type RDPCS_PHY_DP_TX3_EQ_PRE;\
419 type RDPCS_PHY_DP_TX3_EQ_POST;\
420 type RDPCS_PHY_SUP_PRE_HP;\
421 type RDPCS_PHY_DP_TX0_VREGDRV_BYP;\
422 type RDPCS_PHY_DP_TX1_VREGDRV_BYP;\
423 type RDPCS_PHY_DP_TX2_VREGDRV_BYP;\
424 type RDPCS_PHY_DP_TX3_VREGDRV_BYP;\
425 type RDPCS_DMCU_DPALT_DIS_BLOCK_REG;\
426 type UNIPHYA_SOFT_RESET;\
427 type UNIPHYB_SOFT_RESET;\
428 type UNIPHYC_SOFT_RESET;\
429 type UNIPHYD_SOFT_RESET;\
430 type UNIPHYE_SOFT_RESET;\
431 type UNIPHYF_SOFT_RESET
433 #define DCN20_LINK_ENCODER_REG_FIELD_LIST(type) \
434 type DIG_LANE0EN;\
435 type DIG_LANE1EN;\
436 type DIG_LANE2EN;\
437 type DIG_LANE3EN;\
438 type DIG_CLK_EN;\
439 type SYMCLKA_CLOCK_ENABLE;\
440 type DPHY_FEC_EN;\
441 type DPHY_FEC_READY_SHADOW;\
442 type DPHY_FEC_ACTIVE_STATUS;\
443 DCN20_LINK_ENCODER_DPCS_REG_FIELD_LIST(type);\
444 type VCO_LD_VAL_OVRD;\
445 type VCO_LD_VAL_OVRD_EN;\
446 type REF_LD_VAL_OVRD;\
447 type REF_LD_VAL_OVRD_EN;\
448 type AUX_RX_START_WINDOW; \
449 type AUX_RX_HALF_SYM_DETECT_LEN; \
450 type AUX_RX_TRANSITION_FILTER_EN; \
451 type AUX_RX_ALLOW_BELOW_THRESHOLD_PHASE_DETECT; \
452 type AUX_RX_ALLOW_BELOW_THRESHOLD_START; \
453 type AUX_RX_ALLOW_BELOW_THRESHOLD_STOP; \
454 type AUX_RX_PHASE_DETECT_LEN; \
455 type AUX_RX_DETECTION_THRESHOLD; \
456 type AUX_TX_PRECHARGE_LEN; \
457 type AUX_TX_PRECHARGE_SYMBOLS; \
458 type AUX_MODE_DET_CHECK_DELAY;\
459 type DPCS_DBG_CBUS_DIS;\
460 type AUX_RX_PRECHARGE_SKIP;\
461 type AUX_RX_TIMEOUT_LEN;\
462 type AUX_RX_TIMEOUT_LEN_MUL
464 #define DCN30_LINK_ENCODER_REG_FIELD_LIST(type) \
465 type TMDS_SYNC_DCBAL_EN;\
466 type PHY_HPO_DIG_SRC_SEL;\
467 type PHY_HPO_ENC_SRC_SEL;\
468 type DPCS_TX_HDMI_FRL_MODE;\
469 type DPCS_TX_DATA_SWAP_10_BIT;\
470 type DPCS_TX_DATA_ORDER_INVERT_18_BIT;\
471 type RDPCS_TX_CLK_EN
473 #define DCN31_LINK_ENCODER_REG_FIELD_LIST(type) \
474 type ENC_TYPE_SEL;\
475 type HPO_DP_ENC_SEL;\
476 type HPO_HDMI_ENC_SEL
478 #define DCN32_LINK_ENCODER_REG_FIELD_LIST(type) \
479 type DIG_FIFO_OUTPUT_PIXEL_MODE
481 #define DCN35_LINK_ENCODER_REG_FIELD_LIST(type) \
482 type DIG_BE_ENABLE;\
483 type DIG_RB_SWITCH_EN;\
484 type DIG_BE_MODE;\
485 type DIG_BE_CLK_EN;\
486 type DIG_BE_SOFT_RESET;\
487 type HDCP_SOFT_RESET;\
488 type DIG_BE_SYMCLK_G_CLOCK_ON;\
489 type DIG_BE_SYMCLK_G_HDCP_CLOCK_ON;\
490 type DIG_BE_SYMCLK_G_TMDS_CLOCK_ON;\
491 type DISPCLK_R_GATE_DIS;\
492 type DISPCLK_G_GATE_DIS;\
493 type REFCLK_R_GATE_DIS;\
494 type REFCLK_G_GATE_DIS;\
495 type SOCCLK_G_GATE_DIS;\
496 type SYMCLK_FE_R_GATE_DIS;\
497 type SYMCLK_FE_G_GATE_DIS;\
498 type SYMCLK_R_GATE_DIS;\
499 type SYMCLK_G_GATE_DIS;\
500 type DIO_FGCG_REP_DIS;\
501 type DISPCLK_G_HDCP_GATE_DIS;\
502 type SYMCLKA_G_HDCP_GATE_DIS;\
503 type SYMCLKB_G_HDCP_GATE_DIS;\
504 type SYMCLKC_G_HDCP_GATE_DIS;\
505 type SYMCLKD_G_HDCP_GATE_DIS;\
506 type SYMCLKE_G_HDCP_GATE_DIS;\
507 type SYMCLKF_G_HDCP_GATE_DIS;\
508 type SYMCLKG_G_HDCP_GATE_DIS