Lines Matching refs:SP
109 CallInst.setOpcode(SP::CALL);
119 SETHIInst.setOpcode(SP::SETHIi);
140 EmitBinary(OutStreamer, SP::ORri, RS1, Imm, RD, STI);
146 EmitBinary(OutStreamer, SP::ADDrr, RS1, RS2, RD, STI);
152 EmitBinary(OutStreamer, SP::SLLri, RS1, Imm, RD, STI);
176 assert(MO.getReg() != SP::O7 &&
212 MCOperand RegO7 = MCOperand::createReg(SP::O7);
226 MCOperand RegO7 = MCOperand::createReg(SP::O7);
259 case SP::GETPCX:
277 const unsigned globalRegs[] = { SP::G2, SP::G3, SP::G6, SP::G7, 0 };
283 if (reg == SP::G6 || reg == SP::G7)
299 if (MI->getOpcode() == SP::CALL)
302 else if (MI->getOpcode() == SP::SETHIi || MI->getOpcode() == SP::SETHIXi)
312 else if (MI->getOpcode() == SP::TLS_CALL)
317 else if (MI->getOpcode() == SP::TLS_ADDrr)
323 else if (MI->getOpcode() == SP::TLS_LDrr)
326 else if (MI->getOpcode() == SP::TLS_LDXrr)
329 else if (MI->getOpcode() == SP::XORri || MI->getOpcode() == SP::XORXri)
393 MI->getOperand(opNum+1).getReg() == SP::G0)