• Home
  • History
  • Annotate
  • Raw
  • Download
  • only in /freebsd-13-stable/contrib/llvm-project/llvm/lib/Target/AMDGPU/

Lines Matching refs:SDValue

37   SDValue getFFBX_U32(SelectionDAG &DAG, SDValue Op, const SDLoc &DL, unsigned Opc) const;
40 static unsigned numBitsUnsigned(SDValue Op, SelectionDAG &DAG);
41 static unsigned numBitsSigned(SDValue Op, SelectionDAG &DAG);
45 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
46 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
50 SDValue LowerFREM(SDValue Op, SelectionDAG &DAG) const;
51 SDValue LowerFCEIL(SDValue Op, SelectionDAG &DAG) const;
52 SDValue LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const;
53 SDValue LowerFRINT(SDValue Op, SelectionDAG &DAG) const;
54 SDValue LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const;
56 SDValue LowerFROUND(SDValue Op, SelectionDAG &DAG) const;
57 SDValue LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const;
58 SDValue LowerFLOG(SDValue Op, SelectionDAG &DAG,
60 SDValue lowerFEXP(SDValue Op, SelectionDAG &DAG) const;
62 SDValue LowerCTLZ_CTTZ(SDValue Op, SelectionDAG &DAG) const;
64 SDValue LowerINT_TO_FP32(SDValue Op, SelectionDAG &DAG, bool Signed) const;
65 SDValue LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG, bool Signed) const;
66 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
67 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
69 SDValue LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG, bool Signed) const;
70 SDValue LowerFP_TO_FP16(SDValue Op, SelectionDAG &DAG) const;
71 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
72 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
74 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
78 SDValue performLoadCombine(SDNode *N, DAGCombinerInfo &DCI) const;
79 SDValue performStoreCombine(SDNode *N, DAGCombinerInfo &DCI) const;
80 SDValue performAssertSZExtCombine(SDNode *N, DAGCombinerInfo &DCI) const;
81 SDValue performIntrinsicWOChainCombine(SDNode *N, DAGCombinerInfo &DCI) const;
83 SDValue splitBinaryBitConstantOpImpl(DAGCombinerInfo &DCI, const SDLoc &SL,
84 unsigned Opc, SDValue LHS,
86 SDValue performShlCombine(SDNode *N, DAGCombinerInfo &DCI) const;
87 SDValue performSraCombine(SDNode *N, DAGCombinerInfo &DCI) const;
88 SDValue performSrlCombine(SDNode *N, DAGCombinerInfo &DCI) const;
89 SDValue performTruncateCombine(SDNode *N, DAGCombinerInfo &DCI) const;
90 SDValue performMulCombine(SDNode *N, DAGCombinerInfo &DCI) const;
91 SDValue performMulhsCombine(SDNode *N, DAGCombinerInfo &DCI) const;
92 SDValue performMulhuCombine(SDNode *N, DAGCombinerInfo &DCI) const;
93 SDValue performMulLoHi24Combine(SDNode *N, DAGCombinerInfo &DCI) const;
94 SDValue performCtlz_CttzCombine(const SDLoc &SL, SDValue Cond, SDValue LHS,
95 SDValue RHS, DAGCombinerInfo &DCI) const;
96 SDValue performSelectCombine(SDNode *N, DAGCombinerInfo &DCI) const;
98 bool isConstantCostlierToNegate(SDValue N) const;
99 SDValue performFNegCombine(SDNode *N, DAGCombinerInfo &DCI) const;
100 SDValue performFAbsCombine(SDNode *N, DAGCombinerInfo &DCI) const;
101 SDValue performRcpCombine(SDNode *N, DAGCombinerInfo &DCI) const;
105 virtual SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
109 std::pair<SDValue, SDValue> split64BitValue(SDValue Op,
111 SDValue getLoHalf64(SDValue Op, SelectionDAG &DAG) const;
112 SDValue getHiHalf64(SDValue Op, SelectionDAG &DAG) const;
121 std::pair<SDValue, SDValue> splitVector(const SDValue &N, const SDLoc &DL,
126 SDValue SplitVectorLoad(SDValue Op, SelectionDAG &DAG) const;
129 SDValue WidenVectorLoad(SDValue Op, SelectionDAG &DAG) const;
132 SDValue SplitVectorStore(SDValue Op, SelectionDAG &DAG) const;
134 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
135 SDValue LowerSDIVREM(SDValue Op, SelectionDAG &DAG) const;
136 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
137 SDValue LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const;
138 void LowerUDIVREM64(SDValue Op, SelectionDAG &DAG,
139 SmallVectorImpl<SDValue> &Results) const;
148 bool mayIgnoreSignedZero(SDValue Op) const {
159 static inline SDValue stripBitcast(SDValue Val) {
172 bool isZExtFree(SDValue Val, EVT VT2) const override;
174 SDValue getNegatedExpression(SDValue Op, SelectionDAG &DAG,
208 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
210 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
213 SDValue addTokenForArgument(SDValue Chain,
218 SDValue lowerUnhandledCall(CallLoweringInfo &CLI,
219 SmallVectorImpl<SDValue> &InVals,
221 SDValue LowerCall(CallLoweringInfo &CLI,
222 SmallVectorImpl<SDValue> &InVals) const override;
224 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op,
227 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
228 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
230 SmallVectorImpl<SDValue> &Results,
233 SDValue combineFMinMaxLegacy(const SDLoc &DL, EVT VT, SDValue LHS,
234 SDValue RHS, SDValue True, SDValue False,
235 SDValue CC, DAGCombinerInfo &DCI) const;
249 bool isFsqrtCheap(SDValue Operand, SelectionDAG &DAG) const override {
252 SDValue getSqrtEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
255 SDValue getRecipEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
264 void computeKnownBitsForTargetNode(const SDValue Op,
270 unsigned ComputeNumSignBitsForTargetNode(SDValue Op, const APInt &DemandedElts,
280 bool isKnownNeverNaNForTargetNode(SDValue Op,
290 SDValue CreateLiveInRegister(SelectionDAG &DAG,
295 SDValue CreateLiveInRegister(SelectionDAG &DAG,
302 SDValue CreateLiveInRegisterRaw(SelectionDAG &DAG,
310 SDValue loadStackInputValue(SelectionDAG &DAG,
315 SDValue storeStackInputValue(SelectionDAG &DAG,
317 SDValue Chain,
318 SDValue ArgVal,
321 SDValue loadInputValue(SelectionDAG &DAG,